## Document Number: AN4804 ### Rev. 3, 01/2018 # **QorlQ T2080 Design Checklist** # Also supports the T2081 ## 1 About this document This document provides recommendations for new designs based on the T2080, which is an advanced, multicore processor that combines 4 dual-threaded e6500 processor cores built on Power Architecture®, with high-performance datapath acceleration logic and network and peripheral bus interfaces required for networking, telecom/datacom, wireless infrastructure, and mil/aerospace applications. This document can also be used to debug newly-designed systems by highlighting those aspects of a design that merit special attention during initial system start-up. #### NOTE This document is also applicable to the T2081. For a list of functionality differences, see Appendix T2081 in the T2080 Integrated Multicore Communications Processor Family Reference Manual (T2080RM). ### **Contents** | I | About this document | | |---|---------------------------------------|----| | 2 | Before you begin | 1 | | 3 | Simplifying the first phase of design | 2 | | 4 | Power design recommendations | 4 | | 5 | Interface recommendations | 1 | | 6 | Revision history | 40 | ## 2 Before you begin Ensure you are familiar with the following NXP collateral before proceeding: #### Simplifying the first phase of design - T2080 QorIQ Integrated Multicore Data Sheet (T2080)/ T2081 QorIQ Integrated Multicore Data Sheet (T2081) - OorlQ Integrated Multicore Communications Processor Family Reference Manual (T2080RM) - T2080 and T2081 Chip Errata (T2080CE) ## 3 Simplifying the first phase of design Before designing a system with the chip, it is recommended that the designer be familiar with the available documentation, software, models, and tools. This figure shows the major functional units of the T2080. Figure 1. T2080 block diagram This figure shows the major functional units of the T2081. Figure 2. T2081 block diagram ## 3.1 Recommended resources This table lists helpful tools, training resources, and documentation, some of which may be available only under a non-disclosure agreement (NDA). Contact your local field applications engineer or sales representative to obtain a copy. Table 1. Helpful tools and references | ID | Name | Location | | | | | | |--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--|--|--|--|--| | | Related collateral | | | | | | | | T2080CE | T2080 Chip Errata NOTE: This document describes the latest fixes and workarounds for the chip. It is strongly recommended that this document be thoroughly researched prior to starting a design with the chip. | Contact your NXP representative | | | | | | | T2080/ T2081 | T2080 QorlQ Integrated Multicore Processor/ T2081 QorlQ Integrated Multicore Processor | | | | | | | | T2080RM | T2080 QorlQ Integrated Multicore Communications Processor Family<br>Reference Manual | | | | | | | | e6500RM | e6500 Core Reference Manual | | | | | | | | ALTIVECPEM | AltiVec Technology Programming Environments Manual | www.nxp.com | | | | | | Table continues on the next page... QorlQ T2080 Design Checklist, Rev. 3, 01/2018 ## Simplifying the first phase of design Table 1. Helpful tools and references (continued) | ID | Name | Location | | | | | |------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|--|--|--| | ALTIVECPIM | AltiVec Technology Programming Interface Manual | | | | | | | EREF_RM | EREF 2.0: A Programmer's Reference Manual for Freescale Power Architecture® Processors | | | | | | | AN4326 | Verification of the IEEE 1588 Interface | www.nxp.com | | | | | | AN4311 | SerDes Reference Clock Interfacing and HSSI Measurements<br>Recommendations | | | | | | | AN4290 | Configuring the Data Path Acceleration Architecture (DPAA) | www.nxp.com | | | | | | AN4039 | PowerQUICC and QorIQ DDR3/3L SDRAM Controller Register Setting Considerations | | | | | | | AN3940 | Hardware and Layout Design Considerations for DDR3 SDRAM Memory Interfaces | www.nxp.com | | | | | | AN3939 | DDR Interleaving for PowerQUICC and QorIQ Processors | | | | | | | AN2919 | Determining the I <sup>2</sup> C Frequency Divider Ratio for SCL | | | | | | | | Models | | | | | | | IBIS | To ensure first path success, NXP strongly recommends using the IBIS models for board level simulations, especially for SerDes and DDR characteristics. | www.nxp.com | | | | | | BSDL | Use the BSDL files in board verification. | | | | | | | Flotherm | Use the Flotherm model for thermal simulation. Especially without forced cooling or constant airflow, a thermal simulation should not be skipped. | | | | | | | | Available training | | | | | | | - | Our third-party partners are part of an extensive alliance network. More information can be found at www.nxp.com/alliances. | www.nxp.com/alliances | | | | | | - | Training materials from past Smart Network Developer's Forums and Freescale Technology Forums (FTF) are also available at our website. These training modules are a valuable resource for understanding the chip. | | | | | | ## 3.2 Product revisions This table lists the processor version register (PVR) and system version register (SVR) values for the various chip silicon derivatives. Table 2. Revision level to part marking cross-reference | Part | Revision | e6500 core<br>revision | Processor version register value | System version register value | Note | |--------|----------|------------------------|----------------------------------|-------------------------------|------| | T2080E | 1.0 | 2.0 | 8040_0020h | 8538_0010h | _ | | T2080 | 1.0 | 2.0 | 8040_0020h | 8530_0010h | _ | | T2081E | 1.0 | 2.0 | 8040_0020h | 8539_0010h | _ | | T2081 | 1.0 | 2.0 | 8040_0020h | 8531_0010h | _ | | T2080E | 1.1 | 2.0 | 8040_0120h | 8538_0011h | _ | | T2080 | 1.1 | 2.0 | 8040_0120h | 8530_0011h | _ | Table continues on the next page... Table 2. Revision level to part marking cross-reference (continued) | Part | Revision | e6500 core<br>revision | Processor version register value | System version register value | Note | |--------|----------|------------------------|----------------------------------|-------------------------------|------| | T2081E | 1.1 | 2.0 | 8040_0120h | 8539_0011h | _ | | T2081 | 1.1 | 2.0 | 8040_0120h | 8531_0011h | _ | # 4 Power design recommendations ## 4.1 Power pin recommendations Table 3. Power and ground pin termination checklist | Signal name | Signal type | Used | Not used | Completed | |----------------------------|-------------|------------------------------------------------------------------------|----------------------------------------------------------------|-----------| | AV <sub>DD</sub> _CGA1 | I | Power supply for cluster group A PLL 1 supply (1.8 V through a filter) | Must remain powered | | | AV <sub>DD</sub> _CGA2 | I | Power supply for cluster group A PLL 2 supply (1.8 V through a filter) | Must remain powered | | | AV <sub>DD</sub> _D1 | I | Power supply for DDR1 PLL (1.8 V through a filter) | Must remain powered | | | AV <sub>DD</sub> _PLAT | I | Power supply for Platform PLL (1.8 V through a filter) | Must remain powered | | | AV <sub>DD</sub> _SD1_PLL1 | I | Power supply for SerDes1 PLL 1 (SerDes, filtered from X1VDD) | Must remain<br>powered (no<br>need to filter<br>from<br>X1VDD) | | | AV <sub>DD</sub> _SD1_PLL2 | I | Power supply for SerDes1 PLL 2 (SerDes, filtered from X1VDD) | Must remain<br>powered (no<br>need to filter<br>from<br>X1VDD) | | | AV <sub>DD</sub> SD2_PLL1 | I | Power supply for SerDes2 PLL 1 (SerDes, filtered from X2VDD) | Must remain<br>powered (no<br>need to filter<br>from<br>X2VDD) | | | AV <sub>DD</sub> _SD2_PLL2 | I | Power supply for SerDes2 PLL 2 (1SerDes, filtered from X2VDD) | Must remain<br>powered (no<br>need to filter<br>from<br>X2VDD) | | | V <sub>DD</sub> | I | Core and platform supply voltage | | | | SnV <sub>DD</sub> | I | Core power supply for the SerDes logic transceiver (1.0 V) | Must remain powered | | Table continues on the next page... Table 3. Power and ground pin termination checklist (continued) | Signal name | Signal type | Used | Not used | Completed | |----------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------| | CV <sub>DD</sub> | I | Power supply for the eSPI (1.8 V/2.5 V) | Must remain powered | | | $DV_DD$ | I | Power supply for the DUART, DMA, and I <sup>2</sup> C (2.5 V/1.8 V) | Must remain powered | | | G1V <sub>DD</sub> | I | Power supply for the DDR3/3L (1.5 V/1.35 V) | Must remain powered | | | LV <sub>DD</sub> | I | Power supply for the Ethernet I/O, Ethernet management interface 1 (EMI1), 1588, GPIO (1.8 V/2.5 V) | Must remain powered | | | OV <sub>DD</sub> | I | Power supply for eSHDC, MPIC, GPIO, system control and power management, clocking, debug, IFC, DDRCLK supply, and JTAG I/O voltage (1.8 V) | Must remain powered | | | V <sub>DD_LP</sub> | I | Power supply for low power security monitor (1.0 V) | Must remain powered | | | XnVDD | ı | Pad power supply for the SerDes transceiver (1.35 V) | Must remain powered | | | PROG_SFP | I | Should only be supplied 1.8 V during secure boot program normal operation, this pin needs to be tied to GND. | nming. For | | | TH_V <sub>DD</sub> | I | Thermal monitor unit supply (1.8 V) | Must remain powered | | | USB_HV <sub>DD</sub> | 1 | USB PHY Transceiver supply (3.3 V) | Tie to GND | | | USB_OV <sub>DD</sub> | 1 | USB PHY Transceiver supply (1.8 V) | Tie to GND | | | USB_SV <sub>DD</sub> | I | USB PHY Analog supply voltage (1.0 V) | Tie to GND | | | SENSEVDD | 0 | V <sub>DD</sub> sense pin | Connect to regulator feedback | | | SnGND | 1 | SerDes core logic GND | Tie to GND | | | XnGND | 1 | SerDes transceiver GND | Tie to GND | | | GND | 1 | Ground | Tie to GND | | | AGND_SD1_PLL1 | I | SerDes 1 PLL 1 GND | Tie to GND | | | AGND_SD1_PLL2 | I | SerDes 1 PLL 2 GND | Tie to GND | | | AGND_SD2_PLL1 | I | SerDes 2 PLL 1 GND | Tie to GND | | | AGND_SD2_PLL2 | I | SerDes 2 PLL 2 GND | Tie to GND | | | SENSEGND | 0 | GND sense pin | Connect to regulator feedback | | | USB_AGND | I | USB PHY transceiver GND | Tie to GND | | # 4.2 Power system-level recommendations Table 4. Power design system-level checklist | Item | Completed | |---------|-----------| | General | | Table continues on the next page... QorlQ T2080 Design Checklist, Rev. 3, 01/2018 Table 4. Power design system-level checklist (continued) | Item | Completed | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | Ensure that the ramp rate for all voltage supplies (including $CV_{DD}$ , $DV_{DD}$ , $OV_{DD}$ , $GnV_{DD}$ , $LV_{DD}$ , $SnV_{DD}$ , and $LV_{DD}$ , all core and platform VDD supplies, D1_MVREF, and all $LV_{DD}$ supplies) is less than 25 V/mS. Ramp rate is specified as a linear ramp from 10 to 90%. If non-linear (for example, exponential), the maximum rate of change from 200 to 500 mV is the most critical, because this range might falsely trigger the ESD circuitry. Required ramp rate for PROG_SFP should be less than 25 V/mS. | | | Ensure that VDD nominal voltage supply is set for VID with voltage tolerance of +/- 30 mV from the nominal VDD value. | | | Ensure that all other power supplies have a voltage tolerance no greater than 5% from the nominal value.1 | | | Ensure the power supply is selected based on MAXIMUM power dissipation. <sup>1</sup> | | | Ensure the thermal design is based on THERMAL power dissipation. <sup>1</sup> | | | Ensure the power-up sequence is within 400 ms. <sup>1</sup> | | | Ensure the PLL filter circuit is applied to AV <sub>DD</sub> _PLAT, AV <sub>DD</sub> _CGAn, AV <sub>DD</sub> _D1. | | | If SerDes is enabled, ensure the PLL filter circuit is applied to the respective $AV_{DD}\_SDn\_PLLn$ pins. Otherwise, a filter is not required. Even if an entire SerDes module is not used, the power is still needed to the $AV_{DD}$ pins. However, instead of using a filter, it needs to be connected to the $XV_{DD}$ rail through a zero $\Omega$ resistor. | | | Ensure the PLL filter circuits are placed as close to the respective AV <sub>DD</sub> _SD <i>n</i> _PLL <i>n</i> pins as possible. | | | Power supply decoupling | | | Provide sufficiently-sized power planes for the respective power rail. Use separate planes if possible; split (shared) planes if necessary. If split planes are used, ensure that signals on adjacent layers do not cross splits. Avoid splitting ground planes at all costs. | | | Place at least one decoupling capacitor at each $CV_{DD}$ , $V_{DD}$ , $DV_{DD}$ $DV_{DD$ | | | It is recommended that the decoupling capacitors receive their power from separate $CV_{DD}$ , $V_{DD}$ , $DV_{DD}$ and $DV_{DD}$ , $DV_{DD}$ , and $DV_{DD}$ , $DV_{DD}$ , $DV_{DD}$ , and $DV_{DD}$ , $DV_{DD}$ , $DV_{DD}$ , and $DV_{DD}$ , $DV_{DD}$ , and $DV_{DD}$ , $DV_{DD}$ , $DV_{DD}$ , and $DV_{DD}$ , $DV_{DD}$ , and $DV_{DD}$ , $DV_{DD}$ , and $DV_{DD}$ , and $DV_{DD}$ , $DV_{DD}$ , and $DV_{DD}$ , $DV_{DD}$ , $DV_{DD}$ , and $DV_{DD}$ , and $DV_{DD}$ , and $DV_{DD}$ , $DV_{DD}$ , and $DV_{DD}$ , $DV_{DD}$ , and $DV_{DD}$ , and $DV_{DD}$ , and $DV_{DD}$ , $DV_{DD}$ , and | | | Ensure the board has at least one 0.1 $\mu$ F SMT ceramic chip capacitor as close as possible to each supply ball of the chip (CV <sub>DD</sub> , V <sub>DD</sub> , DV <sub>DD</sub> , OV <sub>DD</sub> , G1V <sub>DD</sub> , LV <sub>DD</sub> ). | | | Only use ceramic surface-mount technology (SMT) capacitors to minimize lead inductance, preferably 0402 or 0603. | | | Distribute several bulk storage capacitors around the PCB, feeding the $V_{DD}$ and other planes (for example, $CV_{DD}$ , $DV_{DD}$ , $OV_{DD}$ , $CV_{DD}$ | | | Ensure the bulk capacitors have a low equivalent series-resistance (ESR) rating to ensure the quick response time necessary. | | | Ensure the bulk capacitors are connected to the power and ground planes through two vias to minimize inductance. | | | Ensure you work directly with your power regulator vendor for best values and types of bulk capacitors. The capacitors need to be selected to work well with the power supply to be able to handle the chip's power requirements. <sup>2</sup> Most regulators perform best with a mix of ceramic and very low ESR Tantalum type capacitors. | | | SerDes power supply decoupling | | | Use only SMT capacitors to minimize inductance. | | | Connections from all capacitors to power and ground must be done with multiple vias to further reduce inductance. | | Table 4. Power design system-level checklist (continued) | Item | Completed | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | Ensure the board has at least one 0.1 $\mu$ F SMT ceramic chip-capacitor as close as possible to each supply ball of the chip (SnV <sub>DD</sub> , XnV <sub>DD</sub> ). | | | Where the board has blind vias, ensure these capacitors are placed directly below the chip supply and ground connections. | | | Where the board does not have blind vias, ensure these capacitors are placed in a ring around the chip as close to the supply and ground connections as possible. | | | For all SerDes supplies: Ensure there is a 1 µF ceramic chip capacitor on each side of the chip. | | | For all SerDes supplies: Ensure there is a 10 $\mu$ F, low equivalent series resistance (ESR) SMT tantalum chip capacitor and a 100 $\mu$ F, low ESR SMT tantalum chip capacitor between the device and any SerDes voltage regulator. | | | PLL power supply filtering <sup>3</sup> | | | Provide independent filter circuits per PLL power supply, as illustrated in this figure. | | | Where: | | | <ul> <li>R = 5 Ω ± 5%</li> <li>C1 = 10 μF ± 10%, 0603, X5R, with ESL ≤ 0.5 nH</li> <li>C2 = 1.0 μF ± 10%, 0402, X5R, with ESL ≤ 0.5 nH</li> <li>Low-ESL surface-mount capacitors</li> </ul> | | | <ul> <li>NOTE: A higher capacitance value for C2 may be used to improve the filter as long as the other C2 parameters do not change (0402 body, X5R, ESL ≤ 0.5 nH).</li> <li>NOTE: Voltage for AV<sub>DD</sub> is defined at the input of the PLL supply filter and not the pin of AV<sub>DD</sub>.</li> <li>1.8 V source AV<sub>DD</sub>PLAT, AV<sub>DD</sub>CGAn, AV<sub>DD</sub>D1</li> <li>C1 C2</li> <li>Low-ESL surface-mount capacitors</li> <li>GND</li> </ul> | | | Ensure filter circuits use surface mount capacitors with minimum effective series inductance (ESL). | | | Place each circuit as close as possible to the specific AV <sub>DD</sub> pin being supplied to minimize noise coupled from nearby circuits. | | | <ul> <li>NOTE: If done properly, it is possible to route directly from the capacitors to the AV<sub>DD</sub> pins, without the added inductance of vias.</li> <li>NOTE: It is recommended that an area fill or power plane split be provided to provide a low-impedance profile, which helps keep nearby crosstalk noise from inducing unwanted noise.</li> </ul> | | | Ensure each of the PLLs is provided with power through independent power supply pins ( $AV_{DD}$ PLAT, $AV_{DD}$ D1, and $AV_{SDn}$ PLL, respectively). | | | For maximum effectiveness, ensure the filter circuit is placed as close as possible to the AV <sub>DD</sub> _SD <i>n</i> _PLL <i>n</i> ball to ensure it filters out as much noise as possible. | | | Ensure the ground connection is near the $AV_{DD}$ SD $n$ PLL $n$ ball. The 0.003 $\mu$ F capacitor is closest to the ball, followed by a 4.7 $\mu$ F capacitor and 47 $\mu$ f capacitors, and finally the 0.33 $\Omega$ resistor to the board supply plane. | | | To ensure stability of the internal clock, ensure the power supplied to the PLL is filtered using a circuit similar to the one shown in this figure. | | | Note the following: | | | <ul> <li>AV<sub>DD</sub>_SD<i>n</i>_PLL<i>n</i> should be a filtered version of X<i>n</i>V<sub>DD</sub>.</li> <li>Signals on the SerDes interface are fed from the X<i>n</i>V<sub>DD</sub> power plane.</li> </ul> | | Table 4. Power design system-level checklist (continued) | Item | Completed | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | <ul> <li>It is recommended that an area fill or power plane split be provided for both AV<sub>DD</sub> and AGND to provide a low-impedance profile, which helps keep nearby crosstalk noise from inducing unwanted noise.</li> <li>Voltage for AV<sub>DD</sub>SD<i>n</i>PLL<i>n</i> is defined at the PLL supply filter and not the pin of AV<sub>DD</sub>SD<i>n</i>PLL<i>n</i>.</li> <li>A 47 μF 0805 XR5 or XR7, 4.7 μF 0603, and 0.003 μF 0402 capacitor are recommended. The size and material type are important. A 0.33 Ω ± 1% resistor is recommended.</li> </ul> | | | <ul> <li>Caution: These filters are a necessary extension of the PLL circuitry and are compliant with the device specifications. Any deviation from the recommended filters is done at the user's risk.</li> </ul> | | | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | | | 47 μF 4.7 μF 0.003 μF AGND SDn PLLn | | | | | | Ensure the capacitors are connected from AV <sub>DD</sub> _SD <i>n</i> _PLL <i>n</i> to the ground plane. | | | Use ceramic chip capacitors with the highest possible self-resonant frequency. All traces should be kept short, wide, and direct. | | | Ensure $AV_{DD}$ SD $n$ PLL $n$ is a filtered version of $XnV_{DD}$ . | | | There must be dedicated analog ground $AGND\_SDn\_PLLn$ for each $AV_{DD}\_SDn\_PLLn$ pin up to the physical locale of the filters themselves. | | | $SnV_{DD}$ may be supplied by a linear regulator or sourced by a filtered $V_{DD}$ . Systems may design-in both options to allow flexibility to address system noise dependencies. However, for initial system bring-up, the linear regulator option is highly recommended. An example solution for $SnV_{DD}$ filtering, where $SnV_{DD}$ is sourced from a linear regulator, is shown in the following figure. The component values in this example filter are system-dependent and are still under characterization, so component values may need adjustment based on the system or environment noise. | | | Where: | | | <ul> <li>C1 = 0.003 μF ± 10%, X5R, with ESL ≤ 0.5 nH</li> <li>C2 and C3 = 2.2 μF ± 10%, X5R, with ESL ≤ 0.5 nH</li> <li>F1 and F2 = 120 Ω at 100 MHz 2A 25% 0603 Ferrite (for example, Murata BLM18PG121SH1)</li> <li>Bulk and decoupling capacitors are added, as needed, per power supply design.</li> </ul> | | | SnV <sub>DD</sub> O Bulk and decoupling capacitors C1 C2 C3 F2 | | | <b>NOTE:</b> See section "Power-on ramp rate" in the applicable chip data sheet for maximum SnV <sub>DD</sub> power-up | | | ramp rate. NOTE: There must be enough output capacitance or a soft-start feature to assure the ramp-rate | | | requirement is met. NOTE: Besides a linear regulator, a low-noise-dedicated switching regulator can be used. 10 mVp-p, 50 kHz to 500 MHz is the noise goal. | | | $XnV_{DD}$ may be supplied by a linear regulator or sourced by a filtered $G1V_{DD}$ . Systems may design-in both options to allow flexibility to address system noise dependencies. However, for initial system bring-up, the linear regulator option is highly recommended. An example solution for $XnV_{DD}$ filtering, where $XnV_{DD}$ is | | ## Table 4. Power design system-level checklist (continued) | Item | Completed | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | sourced from a linear regulator, is shown in the following figure. The component values in this example filter are system-dependent and are still under characterization, so component values may need adjustment based on the system or environment noise. | | | Where: | | | <ul> <li>C1 = 0.003 μF ± 10%, X5R, with ESL ≤ 0.5 nH</li> <li>C2 and C3 = 2.2 μF ± 10%, X5R, with ESL ≤ 0.5 nH</li> <li>F1 and F2 = 120 Ω at 100 MHz 2A 25% 0603 Ferrite (for example, Murata BLM18PG121SH1)</li> <li>Bulk and decoupling capacitors are added, as needed, per power supply design.</li> </ul> | | | XnV <sub>DD</sub> Sulk and decoupling capacitors C1 C2 C3 F2 CM GND | | | <b>NOTE:</b> See section "Power-on ramp rate" in the applicable chip data sheet for maximum $X_nV_{DD}$ power-up | | | ramp rate. NOTE: There must be enough output capacitance or a soft-start feature to assure the ramp-rate requirement is met. NOTE: The ferrite beads should be placed in parallel to reduce voltage droop. NOTE: Besides a linear regulator, a low-noise-dedicated switching regulator can be used. 10 mVp-p, 50 kHz to 500 MHz is the noise goal. | | | USB_HV_DD and USB_OV_DD must be sourced by a filtered 3.3 V and 1.8 V voltage source using a star connection. An example solution for USB_HV_DD and USB_OV_DD filtering, where USB_HV_DD and USB_OV_DD are sourced from a 3.3 V and 1.8 V voltage source, is illustrated in the following figure. The component values in this example filter is system-dependent and are still under characterization, so component values may need adjustment based on the system or environment noise. | | | Where: | | | <ul> <li>C1 = 0.003 μF ± 10%, X5R, with ESL ≤ 0.5 nH</li> <li>C2 and C3 = 2.2 μF ± 10%, X5R, with ESL ≤ 0.5 nH</li> <li>F1 = 120 Ω at 100 MHz 2A 25% 0603 Ferrite (for example, Murata BLM18PG121SH1)</li> <li>Bulk and decoupling capacitors are added, as needed, per power supply design.</li> </ul> | | | USB_HV <sub>DD</sub> or USB_OV <sub>DD</sub> Bulk and decoupling capacitors C1 C2 C3 | | | | | | USB_SV_DD must be sourced by a filtered $V_{DD}$ using a star connection. An example solution for USB_SV_DD filtering, where USB_SV_DD is sourced from $V_{DD}$ , is illustrated in the following figure. The component values in this example filter are system-dependent and are still under characterization, so component values may need adjustment based on the system or environment noise. | | | Where: | | | <ul> <li>C1 = 2.2 μF ± 20%, X5R, with low ESL (for example, Panasonic ECJ0EB0J225M)</li> <li>F1 = 120 Ω at 100-MHz 2A 25% Ferrite (for example, Murata BLM18PG121SH1)</li> <li>Bulk and decoupling capacitors are added, as needed, per power supply design</li> </ul> | | Table continues on the next page... Table 4. Power design system-level checklist (continued) - 1. See the applicable chip data sheet for more details. - 2. Suggested bulk capacitors are 100-330 μF (AVX TPS tantalum or Sanyo OSCON). - 3. The PLL power supply filter circuit filters noise in the PLLs' resonant frequency range from 500 kHz to 10 MHz. ## 4.3 Power-on reset recommendations Various chip functions are initialized by sampling certain signals during the assertion of PORESET\_B. These power-on reset (POR) inputs are pulled either high or low during this period. While these pins are generally output pins during normal operation, they are treated as inputs while PORESET\_B is asserted. When PORESET\_B de-asserts, the configuration pins are sampled and latched into registers, and the pins then take on their normal output circuit characteristics. Table 5. Power-on reset system-level checklist | Item | Completed | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | Ensure PORESET_B is asserted for a minimum of 1 ms. | | | Ensure HRESET_B is asserted for a minimum of 32 SYSCLK cycles. | | | In cases where a configuration pin has no default, use a 4.7 k $\Omega$ pull-up or pull-down resistor for appropriate configuration of the pin. | | | Optional: An alternative to using pull-up and pull-down resistors to configure the POR pins is to use a PLD or similar device that drives the configuration signals to the chip when HRESET_B is asserted. The PLD must begin to drive these signals at least four SYSCLK cycles prior to the de-assertion of PORESET_B (PLL configuration inputs must meet a 100 µs set-up time to HRESET_B), hold their values for at least two SYSCLK cycles after the de-assertion of PORESET_B, and then release the pins to high impedance afterward for normal device operation | | | NOTE: See the applicable chip data sheet for details about reset initialization timing specifications. | | | Configuration settings | | | Ensure the settings in the "Configuration signals sampled at reset" section of the reference manual are selected properly. | | | NOTE: See the applicable chip reference manual for a more detailed description of each configuration option. | | ## 5 Interface recommendations QorlQ T2080 Design Checklist, Rev. 3, 01/2018 # 5.1 DDR SDRAM Memory Interface 1 pin termination recommendations Table 6. DDR SDRAM Memory Interface 1 pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |----------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------| | D1_MAPAR_ERR_B | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. Recommend that a weak pull-up resistor $(4.7~\mathrm{k}\Omega)$ be placed on this | Pull up whether used or not used. | | | D1_MAPAR_OUT | 0 | pin to the respective power supply. If the controller supports the optional MAPAR_OUT and MAPAR_ERR signals, ensure that they are hooked up as follows: • MAPAR_OUT (from the controller) => PAR_IN (at the RDIMM) • ERR_OUT (from the RDIMM) => MAPAR_ERR (at the controller). | May be left unconnected. | | | D1_MA[0:15] | 0 | Must be properly terminated to VTT. | May be left unconnected. | | | D1_MBA[0:2] | 0 | Must be properly terminated to VTT. | May be left unconnected. | | | D1_MCAS_B | 0 | Must be properly terminated to VTT. | May be left unconnected. | | | D1_MCKE[0:3] | 0 | Must be properly terminated to VTT. This output is actively driven during reset rather than being tristated during reset. | May be left unconnected. | | | D1_MCK[0:3] | 0 | Ensure these pins are terminated correctly. | May be left unconnected. | | | D1_MCS[0:3]_B | 0 | Must be properly terminated to VTT. | May be left unconnected. | | | D1_MDIC[0:1] | I/O | MDIC[0] is grounded through an 187 $\Omega$ precision 1% resistor and MDIC[1] is connected to GV <sub>DD</sub> through an 187 $\Omega$ precision 1% resistor. For either full or half driver strength calibration of DDR I/Os, use the same MDIC resistor value of 187 $\Omega$ . Memory controller register setting can be used to | May be left unconnected. | | Table continues on the next page... Table 6. DDR SDRAM Memory Interface 1 pin termination checklist (continued) | Signal Name | I/O type | Used | Not Used | Completed | |----------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------| | | | determine automatic calibration is done to full or half drive strength. These pins are used for automatic calibration of the DDR3/DDR3L I/Os. The MDIC[0:1] pins must be connected to 187 $\Omega$ precision 1% resistors. | | | | D1_MDM[0:8] | 0 | _ | May be left unconnected. | | | D1_MDQS[0:8]_B | I/O | _ | May be left unconnected. | | | D1_MDQ[0:63] | I/O | _ | May be left unconnected. | | | D1_MECC[0:7] | I/O | _ | May be left unconnected. | | | D1_MODT[0:3] | O | Ensure the MODT signals are connected correctly. In general, for dual-ranked DIMMS, the following should all go to the same physical memory bank: • MODT(0), MCS(0), MCKE(0) • MODT(1), MCS(1), MCKE(1) • MODT(2), MCS(2), MCKE(2) • MODT(3), MCS(3), MCKE(3) For quad-ranked DIMMS, it is recommended to obtain a data sheet from the memory supplier to confirm required signals. But in general, each controller needs MCS(0:3), MODT(0:1), and MCKE(0:1) connected to the one quad-ranked DIMM. | | | | D1_MRAS_B | 0 | Must be properly terminated to VTT. | May be left unconnected. | | | D1_MWE_B | 0 | Must be properly terminated to VTT. | May be left unconnected. | | ## **Integrated Flash Controller pin termination recommendations** Table 7. Integrated Flash Controller pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |--------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------| | IFC_AD[0:15] | 1/0 | This pin is a reset configuration pin. pull-up P-FET that is enabled only we have present the signal of the pull-up is designed to be overpresistor. If the signal is intended to be any device on the net that might pull a pull-up or active driver is needed. | when the device is in its reset state. owered by an external 4.7 $k\Omega$ be high after reset, and if there is | | Table continues on the next page... QorlQ T2080 Design Checklist, Rev. 3, 01/2018 13 **NXP Semiconductors** ## Interface recommendations Table 7. Integrated Flash Controller pin termination checklist (continued) | Signal Name | I/O type | Used | Not Used | Completed | | | |--------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--| | IFC_AVD | 0 | because it either samples configura | t functions. This pin will therefore be | | | | | | | pulled up, driven high, or if there ar tristate. If this pin is connected to a | Pin must <b>NOT</b> be pulled down during power-on reset. This pin may be bulled up, driven high, or if there are any connected devices, left in ristate. If this pin is connected to a device that pulls down during reset, an external pull-up is required to drive this pin to a safe state during reset. | | | | | IFC_A[16:20] | 0 | pulled up, driven high, or if there ar | ng power-on reset. This pin may be<br>e any externally connected devices,<br>d to a device that pulls down during<br>d to drive this pin to a safe state | | | | | | | because it either samples configura | t functions. This pin will therefore be | | | | | IFC_A[21] | 0 | because it either samples configura<br>pin, or has other manufacturing tes | unctionally, this pin is an output or an input, but structurally it is an I/O ecause it either samples configuration input during reset, is a muxed n, or has other manufacturing test functions. This pin will therefore be escribed as an I/O for boundary scan. | | | | | | | pull-up P-FET that is enabled only with the pull-up is designed to be overpresistor. If the signal is intended to | This pin is a reset configuration pin. It has a weak ( $\sim$ 20 k $\Omega$ ) internal bull-up P-FET that is enabled only when the device is in its reset state. This pull-up is designed to be overpowered by an external 4.7 k $\Omega$ resistor. If the signal is intended to be high after reset, and if there is any device on the net that might pull down the value of the net at reset, a pull-up or active driver is needed. | | | | | IFC_A[22:31] | 0 | because it either samples configura<br>pin, or has other manufacturing tes | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | | | | | IFC_BCTL | 0 | This output is actively driven during reset rather than being tristated during reset. | May be left unconnected. | | | | | IFC_CLE | 0 | because it either samples configura | t functions. This pin will therefore be | | | | | | | This pin is a reset configuration pin. It has a weak (~20 k $\Omega$ ) internal pull-up P-FET that is enabled only when the device is in its reset state. This pull-up is designed to be overpowered by an external 4.7 k $\Omega$ resistor. If the signal is intended to be high after reset, and if there is any device on the net that might pull down the value of the net at reset, a pull-up or active driver is needed. | | | | | | IFC_CLK[0:1] | 0 | This output is actively driven during reset rather than being tristated during reset. | May be left unconnected. | | | | Table continues on the next page... Table 7. Integrated Flash Controller pin termination checklist (continued) | Signal Name | I/O type | Used | Not Used | Completed | |---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | IFC_CS[0:7]_B | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | May be left unconnected. | | | | | Recommend that a weak pull-up resistor (4.7 k $\Omega$ ) be placed on this pin to the respective power supply. | | | | IFC_NDDDR_CLK | 0 | This output is actively driven during reset rather than being tristated during reset. | May be left unconnected. | | | IFC_NDDQS | I/O | Connect as needed. | May be left unconnected. | | | IFC_OE_B | 0 | an external pull-up is required to driveset. Functionally, this pin is an output of because it either samples configurations. | e any connected devices, left in device that pulls down during reset, ive this pin to a safe state during ran input, but structurally it is an I/O | | | | | described as an I/O for boundary so | | | | IFC_PAR[0:1] | I/O | Connect as needed. | May be left unconnected. | | | IFC_PERR_B | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull high through a 4-7 k $\Omega$ resistor to OV <sub>DD</sub> or can be left floating if configured as outputs via the GPIO_GPDIR register. | | | IFC_RB[0:4]_B | I | Recommend that a weak pull-up re the respective power supply. | sistor (1 kΩ) be placed on this pin to | | | IFC_TE | 0 | because it either samples configura | t functions. This pin will therefore be | | | | | This pin is a reset configuration pin pull-up P-FET that is enabled only this pull-up is designed to be overpresistor. If the signal is intended to any device on the net that might pull a pull-up or active driver is needed. | when the device is in its reset state. bowered by an external 4.7 k $\Omega$ be high after reset, and if there is II down the value of the net at reset, | | | IFC_WE[0]_B | 0 | because it either samples configura | t functions. This pin will therefore be | | ## Interface recommendations Table 7. Integrated Flash Controller pin termination checklist (continued) | Signal Name | I/O type | Used | Not Used | Completed | |---------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------| | | | Pin must <b>NOT</b> be pulled down during power-on reset. This pin may be pulled up, driven high, or if there are any connected devices, left in tristate. If this pin is connected to a device that pulls down during reset, an external pull-up is required to drive this pin to a safe state during reset. | | | | IFC_WP[0]_B | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. Pin must <b>NOT</b> be pulled down during power-on reset. This pin may be pulled up, driven high, or if there are any connected devices, left in tristate. If this pin is connected to a device that pulls down during reset, an external pull-up is required to drive this pin to a safe state during reset. | | | | | | | | | | IFC_WP[1:3]_B | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | | | # 5.3 DUART pin termination recommendations Table 8. DUART pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-----------| | UART1_CTS_B | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull high through a 2-10 $k\Omega$ resistor to $DV_{DD}.$ | | | UART1_RTS_B | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | May be left unconnected. | | | UART1_SIN | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull low through a 2-10 k $\Omega$ resistor to GND. | | Table continues on the next page... 17 Table 8. DUART pin termination checklist (continued) | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------| | UART1_SOUT | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | May be left unconnected. | | | UART2_CTS_B | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull high through a 2-10 k $\!\Omega$ resistor to $\text{DV}_{\text{DD}}.$ | | | UART2_RTS_B | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | May be left unconnected. | | | UART2_SIN | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull low through a 2-10 k $\Omega$ resistor to GND. | | | UART2_SOUT | O | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | May be left unconnected. | | # 5.4 I2C pin termination recommendations Table 9. I2C pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|-----------------------------------|------------------------------------------------------------|-----------| | IIC1_SCL | I/O | This pin is an open-drain signal. | Pull high through a 2-10 kΩ resistor to DV <sub>DD</sub> . | | Table continues on the next page... ## Interface recommendations Table 9. I2C pin termination checklist (continued) | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------| | | | Recommend that a weak pull-up resistor (1 k $\Omega$ ) be placed on this pin to the respective power supply. | | | | IIC1_SDA | I/O | This pin is an open-drain signal. Recommend that a weak pull-up resistor (1 k $\Omega$ ) be placed on this pin to the respective power supply. | Pull high through a 2-10 kΩ resistor to $DV_{DD}$ . | | | IIC2_SCL | I/O | This pin is an open-drain signal. Recommend that a weak pull-up resistor (1 k $\Omega$ ) be placed on this pin to the respective power supply. | Pull high through a 2-10 kΩ resistor to $DV_{DD}$ . | | | IIC2_SDA | I/O | This pin is an open-drain signal. Recommend that a weak pull-up resistor (1 k $\Omega$ ) be placed on this pin to the respective power supply. | Pull high through a 2-10 kΩ resistor to $DV_{DD}$ . | | | IIC3_SCL | I/O | This pin is an open-drain signal. Recommend that a weak pull-up resistor (1 k $\Omega$ ) be placed on this pin to the respective power supply. | Pull high through a 2-10 kΩ resistor to $DV_{DD}$ . | | | IIC3_SDA | I/O | This pin is an open-drain signal. Recommend that a weak pull-up resistor (1 k $\Omega$ ) be placed on this pin to the respective power supply. | Pull high through a 2-10 kΩ resistor to $DV_{DD}$ . | | | IIC4_SCL | I/O | This pin is an open-drain signal. Recommend that a weak pull-up resistor (1 k $\Omega$ ) be placed on this pin to the respective power supply. | Pull high through a 2-10 kΩ resistor to $DV_{DD}$ . | | | IIC4_SDA | I/O | This pin is an open-drain signal. Recommend that a weak pull-up resistor (1 k $\Omega$ ) be placed on this pin to the respective power supply. | Pull high through a 2-10 kΩ resistor to $DV_{DD}$ . | | # 5.5 eSPI Interface pin termination recommendations Table 10. eSPI Interface pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------| | SPI_CLK | 0 | Functionally, this pin is an output<br>or an input, but structurally it is an<br>I/O because it either samples<br>configuration input during reset, is<br>a muxed pin, or has other | Pull low through a 2-10 k $\Omega$ resistor to GND. | | Table continues on the next page... Table 10. eSPI Interface pin termination checklist (continued) | Signal Name | I/O type | Used | Not Used | Completed | |---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------| | | | manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | | | | SPI_CS[0:3]_B | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. If used as an SDHC signal, pull up $10\text{-}100~\text{k}\Omega$ to the respective I/O supply. | May be left unconnected. | | | SPI_MISO | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull high through a 2-10 $k\Omega$ resistor to $\text{CV}_{\text{DD}}.$ | | | SPI_MOSI | I/O | _ | Pull high through a 2-10 k $\Omega$ resistor to $\text{CV}_{\text{DD}}$ . | | # 5.6 eSDHC pin termination recommendations Table 11. eSDHC pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |---------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------| | SDHC_CD_B | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull high through a 10-50 kΩ resistor to $OV_{DD}$ . | | | SDHC_CLK | I/O | _ | May be left unconnected. | | | SDHC_CMD | I/O | If used as an SDHC signal, pull up 10-100 $k\Omega$ to the respective I/O supply. | Pull high through a 10-50 kΩ resistor to $OV_{DD}$ . | | | SDHC_DAT[0:7] | I/O | If used as an SDHC signal, pull up 10-100 $k\Omega$ to the respective I/O supply. | Pull high through a 10-50 kΩ resistor to $OV_{DD}$ . | | Table continues on the next page... QorlQ T2080 Design Checklist, Rev. 3, 01/2018 **NXP Semiconductors** 19 ### Interface recommendations Table 11. eSDHC pin termination checklist (continued) | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------| | SDHC_WP | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull high through a 10-50 kΩ resistor to $OV_{DD}$ . | | # 5.7 Programmable Interrupt Controller pin termination recommendations Table 12. Programmable Interrupt Controller pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------| | IRQ[0:11] | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull high through 2-10 $kΩ$ resistors to the respective power supply. | | | IRQ_OUT_B | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull high through 2-10 k $\Omega$ resistors to $OV_{DD}$ . | | | | | Recommend that a weak pull-up resistor (4.7 k $\Omega$ ) be placed on this pin to the respective power supply. This pin is an open-drain signal. | | | ## 5.8 LP Trust pin termination recommendations Table 13. LP Trust pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |-----------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------| | LP_TMP_DETECT_B | | If a tamper sensor is used, it must maintain the signal at the specified voltage until a tamper is detected. A 1 k $\Omega$ pull-down resistor is strongly recommended. | | | ## 5.9 Trust pin termination recommendations Table 14. Trust pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |--------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------| | TMP_DETECT_B | | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull high through 2-10 $k\Omega$ resistors to $\text{OV}_{\text{DD}}.$ | | | | | If a tamper sensor is used, it must maintain the signal at the specified voltage until a tamper is detected. A 1 k $\Omega$ pull-down resistor is strongly recommended. | | | ## 5.10 System Control pin termination recommendations Table 15. System Control pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------| | HRESET_B | I/O | This pin is an open-drain signal. Recommend that a weak pull-up resistor (4.7 k $\Omega$ ) be placed on this pin o the respective power supply. | | | | PORESET_B | I | This pin is required to be asserted as per the applicable chip data sheet, in relation to minimum assertion time and during power up/power down. It is an input-only pin and must be asserted to sample power-on configuration pins. | | | | RESET_REQ_B | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed bin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | | | ### Interface recommendations ## Table 15. System Control pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|-----------| | | | Pin must <b>NOT</b> be pulled down durin pulled up, driven high, or if there are tristate. If this pin is connected to a an external pull-up is required to driveset. | e any connected devices, left in device that pulls down during reset, | | #### **Power Management pin termination recommendations** 5.11 Table 16. Power Management pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | ASLEEP | 0 | Functionally, this pin is an output or because it either samples configura pin, or has other manufacturing test described as an I/O for boundary so This pin is a reset configuration pin. pull-up P-FET that is enabled only value of the This pull-up is designed to be overpresistor. If the signal is intended to be any device on the net that might pull a pull-up or active driver is needed. | tion input during reset, is a muxed functions. This pin will therefore be an.<br>It has a weak (~20 k $\Omega$ ) internal when the device is in its reset state. owered by an external 4.7 k $\Omega$ be high after reset, and if there is | | ## 5.12 SYSCLK pin termination recommendations Table 17. SYSCLK pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|-----------------------------------|-------------------------------------|-----------| | SYSCLK | 1 | This pin must always be connected | to a 66.7 to 133.3 MHz input clock. | | ## 5.13 DDR Clocking pin termination recommendations ## Table 18. DDR Clocking pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|-----------------------------------|-------------------------------------|-----------| | DDRCLK | I | This pin must always be connected | to a 66.7 to 133.3 MHz input clock. | | QorlQ T2080 Design Checklist, Rev. 3, 01/2018 22 **NXP Semiconductors** # 5.14 RTC pin termination recommendations Table 19. RTC pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------| | RTC | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull low through a 2-10 k $\Omega$ resistor to GND. | | ## 5.15 Debug pin termination recommendations Table 20. Debug pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------| | CKSTP_OUT_B | 0 | This pin is an open-drain signal. | | | | | | Functionally, this pin is an output of because it either samples configuration, or has other manufacturing test described as an I/O for boundary so Recommend that a weak pull-up re to the respective power supply. | | | | CLK_OUT | 0 | This output is actively driven during during reset. | | | | EVT[0:4]_B | I/O | EVT[0]_B has a weak (~20 kΩ) internal pull-up P-FET that is always enabled. | Pull high through 2-10 k $\Omega$ resistors to OV <sub>DD</sub> . | | | EVT[5:6]_B | I/O | _ | Pull high through 2-10 k $\Omega$ resistors to OV <sub>DD</sub> . | | | EVT[7:8]_B | I/O | _ | Pull high through 2-10 k $\Omega$ resistors to OV <sub>DD</sub> . | | | EVT[9]_B | I/O | _ | Pull high through 2-10 k $\Omega$ resistors to OV <sub>DD</sub> . | | ## 5.16 DFT pin termination recommendations Table 21. DFT pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|--------------------------------------------------------------------------------------------|----------|-----------| | SCAN_MODE_B | | These are test signals for factory us $\Omega$ to 1 k $\Omega$ ) to the respective power s | | | Table continues on the next page... ## Table 21. DFT pin termination checklist (continued) | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|--------------------------------------------------------------------------------------------|----------|-----------| | TEST_SEL_B | I | These are test signals for factory us $\Omega$ to 1 k $\Omega$ ) to the respective power s | | | ## 5.17 Analog Signals pin termination recommendations Table 22. Analog Signals pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |---------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------| | D1_MVREF | I/O | DDR reference voltage: 0.49 x GV <sub>DD</sub> to 0.51 x GVOV <sub>DD</sub> . D1_MVREF can be generated using a divider from GV <sub>DD</sub> as MVREF. Another option is to use supplies that generate GV <sub>DD</sub> , VTT, and D1_MVREF voltage. These methods help reduce differences between GV <sub>DD</sub> and MVREF. D1_MVREF generated from a separate regulator is not recommended, because D1_MVREF does not track GV <sub>DD</sub> as closely. | Must be pulled to ground (GND). | | | D1_TPA | I/O | Do not connect. These pins should | be left floating. | | | FA_ANALOG_G_V | I/O | Must be pulled to ground (GND). | | | | FA_ANALOG_PIN | I/O | Must be pulled to ground (GND). | | | | TD1_ANODE | I/O | These pins should be tied to ground temperature monitoring. | d if the diode is not utilized for | | | TD1_CATHODE | I/O | These pins should be tied to ground temperature monitoring. | d if the diode is not utilized for | | | TH_TPA | _ | Do not connect. These pins should | be left floating. | | ## 5.18 SerDes 1 pin termination recommendations Table 23. SerDes 1 pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |----------------|----------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------| | SD1_IMP_CAL_RX | I | This pin requires a 200 $\Omega$ pull up to the respective power supply. | If the SerDes interface is entirely unused, the unused pin must be left unconnected. | | | SD1_IMP_CAL_TX | I | This pin requires a 698 $\Omega$ pull up to the respective power supply. | If the SerDes interface is entirely unused, the unused pin must be left unconnected. | | Table continues on the next page... QorlQ T2080 Design Checklist, Rev. 3, 01/2018 24 **NXP Semiconductors** Table 23. SerDes 1 pin termination checklist (continued) | Signal Name | I/O type | Used | Not Used | Completed | |--------------------|----------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------| | SD1_PLL1_TPA | 0 | Do not connect. These pins should | be left floating. | | | SD1_PLL1_TPD | 0 | Do not connect. These pins should | be left floating. | | | SD1_PLL2_TPA | 0 | Do not connect. These pins should | be left floating. | | | SD1_PLL2_TPD | 0 | Do not connect. These pins should | be left floating. | | | SD1_REF_CLK[1:2]_P | I | Ensure clocks are driven correctly. | If the SerDes <i>n</i> lanes are not used in the system, connect to S <i>n</i> GND, where <i>n</i> corresponds to the unused SerDes lanes. | | | SD1_REF_CLK[1:2]_N | I | Ensure clocks are driven correctly. | If the SerDes <i>n</i> lanes are not used in the system, connect to S <i>n</i> GND, where <i>n</i> corresponds to the unused SerDes lanes. | | | SD1_RX[0:7]_P | I | Ensure these pins are terminated correctly. | If the SerDes interface is entirely or partly unused, the unused pins must be connected to SnGND. | | | SD1_RX[0:7]_N | I | Ensure these pins are terminated correctly. | If the SerDes interface is entirely or partly unused, the unused pins must be connected to SnGND. | | | SD1_TX[0:7]_P | 0 | Ensure these pins are terminated correctly. | If the SerDes interface is entirely or partly unused, the unused pins must be left unconnected. | | | SD1_TX[0:7]_N | 0 | Ensure these pins are terminated correctly. | If the SerDes interface is entirely or partly unused, the unused pins must be left unconnected. | | # 5.19 SerDes 2 pin termination recommendations **NOTE** SerDes 2 does not apply to T2081. Table 24. SerDes 2 pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | | | |----------------|----------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------|--|--| | SD2_IMP_CAL_RX | I | This pin requires a 200 $\Omega$ pull up to the respective power supply. | If the SerDes interface is entirely unused, the unused pin must be left unconnected. | | | | | SD2_IMP_CAL_TX | I | This pin requires a 698 $\Omega$ pull-up to the respective power-supply. | If the SerDes interface is entirely unused, the unused pin must be left unconnected. | | | | | SD2_PLL1_TPA | 0 | Do not connect. These pins should | be left floating. | | | | | SD2_PLL1_TPD | 0 | Do not connect. These pins should | o not connect. These pins should be left floating. | | | | | SD2_PLL2_TPA | 0 | not connect. These pins should be left floating. | | | | | | SD2_PLL2_TPD | 0 | Do not connect. These pins should | be left floating. | | | | Table continues on the next page... QorlQ T2080 Design Checklist, Rev. 3, 01/2018 ### Interface recommendations Table 24. SerDes 2 pin termination checklist (continued) | Signal Name | I/O type | Used | Not Used | Completed | |--------------------|----------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------| | SD2_REF_CLK[1:2]_P | I | Ensure clocks are driven correctly. | If the SerDes <i>n</i> lanes are not used in the system, connect to S <i>n</i> GND, where <i>n</i> corresponds to the unused SerDes lanes. | | | SD2_REF_CLK[1:2]_N | I | Ensure clocks are driven correctly. | If the SerDes <i>n</i> lanes are not used in the system, connect to S <i>n</i> GND, where <i>n</i> corresponds to the unused SerDes lanes. | | | SD2_RX[0:7]_P | I | Ensure these pins are terminated correctly. | If the SerDes interface is entirely or partly unused, the unused pins must be connected to SnGND. | | | SD2_RX[0:7]_N | I | Ensure these pins are terminated correctly. | If the SerDes interface is entirely or partly unused, the unused pins must be connected to SnGND. | | | SD2_TX[0:7]_P | 0 | Ensure these pins are terminated correctly. | If the SerDes interface is entirely or partly unused, the unused pins must be left unconnected. | | | SD2_TX[0:7]_N | 0 | Ensure these pins are terminated correctly. | If the SerDes interface is entirely or partly unused, the unused pins must be left unconnected. | | # 5.20 USB PHY 1 & 2 pin termination recommendations Table 25. USB PHY 1 & 2 pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |---------------|----------|------|-------------------------------------------------|-----------| | USB1_DRVVBUS | 0 | _ | May be left unconnected. | | | USB1_PWRFAULT | I | _ | Pull low through a 1 $k\Omega$ resistor to GND. | | | USB1_UDM | I/O | _ | May be left unconnected. | | | USB1_UDP | I/O | _ | May be left unconnected. | | | USB1_UID | I | _ | Pull low through a 1 $k\Omega$ resistor to GND. | | | USB1_VBUSCLMP | I | _ | Pull low through a 1 $k\Omega$ resistor to GND. | | | USB2_DRVVBUS | 0 | _ | May be left unconnected. | | | USB2_PWRFAULT | I | _ | Pull low through a 1 $k\Omega$ resistor to GND. | | | USB2_UDM | I/O | _ | May be left unconnected. | | | USB2_UDP | I/O | _ | May be left unconnected. | | | USB2_UID | I | _ | Pull low through a 1 $k\Omega$ resistor to GND. | | | USB2_VBUSCLMP | I | _ | Pull low through a 1 $k\Omega$ resistor to GND. | | Table continues on the next page... Table 25. USB PHY 1 & 2 pin termination checklist (continued) | Signal Name | I/O type | Used | Not Used | Completed | |----------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------| | USBCLK | I | _ | Pull low through a 1 $k\Omega$ resistor to GND. | | | USB_IBIAS_REXT | I/O | New board designs should leave a placeholder for a parallel series resistor and capacitor filter to be used in very close proximity to the USB_IBAIS_REXT pin of NXP QorIQ chips. When needed, this allows for flexibility in populating them, which helps avoid board-coupled noise to this pin. A 100 nF low-ESL SMD ceramic chip capacitor in series with a 100 $\Omega$ SMD resistor performs the needed filtration with slight variations that suit each board case. | May be left unconnected. | | # 5.21 IEEE1588 pin termination recommendations Table 26. IEEE1588 pin termination checklist | Signal Name | I/O type | Used | Not Used | Complet ed | |--------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------| | TSEC_1588_ALARM_OUT[1:2] | О | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | May be left unconnected. | | | TSEC_1588_CLK_IN | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull low through a 2-10 k $\Omega$ resistor to GND. | | | | | Connect to external high-precision timer reference input. | | | | TSEC_1588_CLK_OUT | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | May be left unconnected. | | Table continues on the next page... Table 26. IEEE1588 pin termination checklist (continued) | Signal Name | I/O type | Used | Not Used | Complet ed | |--------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------| | TSEC_1588_PULSE_OUT[1:2] | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | May be left unconnected. | | | TSEC_1588_TRIG_IN[1:2] | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull low through a 2-10 $k\Omega$ resistor to GND. | | # 5.22 Ethernet Management Interface 1 pin termination recommendations Table 27. Ethernet Management Interface 1 pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|-------------------------------------------------------------------|----------------------------------------------------|-----------| | EMI1_MDC | 0 | _ | May be left unconnected. | | | EMI1_MDIO | I/O | Tie high through a 2-10 k $\Omega$ resistor to LV <sub>DD</sub> . | Pull low through a 2-10 $k\Omega$ resistor to GND. | | # 5.23 Ethernet Management Interface 2 pin termination recommendations Table 28. Ethernet Management Interface 2 pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-----------| | EMI2_MDC | 0 | This pin is an open-drain signal. These pins must be pulled up to 1.2 V through a 180 $\Omega$ ± 1% resistor for MDC and a 330 $\Omega$ ± 1% resistor for MDIO. | May be left unconnected. | | | EMI2_MDIO | I/O | This pin is an open-drain signal. | Pull low through a 2-10 $k\Omega$ resistor to GND. | | Table 28. Ethernet Management Interface 2 pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|-------------------------------------------------------------------------------------------------------------------------------|----------|-----------| | | | These pins must be pulled up to 1.2 V through a 180 $\Omega$ ± 1% resistor for MDC and a 330 $\Omega$ ± 1% resistor for MDIO. | | | # 5.24 Ethernet Controller (RGMII) 1 pin termination recommendations Table 29. Ethernet Controller (RGMII) 1 pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |----------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------| | EC1_GTX_CLK | О | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | May be left unconnected. | | | EC1_GTX_CLK125 | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull low through a 2-10 k $\Omega$ resistor to GND. | | | EC1_RXD[0:3] | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull low through a 2-10 k $\Omega$ resistor to GND. | | | EC1_RX_CLK | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull low through a 2-10 k $\Omega$ resistor to GND. | | | EC1_RX_CTL | I | Functionally, this pin is an output<br>or an input, but structurally it is an<br>I/O because it either samples<br>configuration input during reset, is<br>a muxed pin, or has other | Pull low through a 2-10 k $\Omega$ resistor to GND. | | Table continues on the next page... Interface recommendations Table 29. Ethernet Controller (RGMII) 1 pin termination checklist (continued) | Signal Name | I/O type | Used | Not Used | Completed | |--------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------| | | | manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | | | | EC1_TXD[0:3] | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | May be left unconnected. | | | EC1_TX_CTL | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. This pin requires an external 1-kΩ | May be left unconnected. | | | | | pull-down resistor to prevent PHY from seeing a valid Transmit Enable before it is actively driven. | | | ## **Ethernet Controller (RGMII) 2 pin termination** 5.25 recommendations Table 30. Ethernet Controller (RGMII) 2 pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |----------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------| | EC2_GTX_CLK | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | May be left unconnected. | | | EC2_GTX_CLK125 | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull low through a 2-10 k $\Omega$ resistor to GND. | | Table continues on the next page... 31 Table 30. Ethernet Controller (RGMII) 2 pin termination checklist (continued) | Signal Name | I/O type | Used | Not Used | Completed | |--------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------| | EC2_RXD[0:3] | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull low through a 2-10 kΩ resistor to GND. | | | EC2_RX_CLK | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull low through a 2-10 k $\Omega$ resistor to GND. | | | EC2_RX_CTL | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull low through a 2-10 k $\Omega$ resistor to GND. | | | EC2_TXD[0:3] | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | May be left unconnected. | | | EC2_TX_CTL | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | May be left unconnected. | | | | | This pin requires an external 1-kΩ pull-down resistor to prevent PHY from seeing a valid Transmit Enable before it is actively driven. | | | # 5.26 DMA pin termination recommendations Table 31. DMA pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |-----------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------| | DMA1_DACK[0]_B | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | May be left unconnected. | | | DMA1_DDONE[0]_B | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | May be left unconnected. | | | DMA1_DREQ[0]_B | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull high through a 2-10 $k\Omega$ resistor to $\text{DV}_{\text{DD}}.$ | | | DMA2_DACK[0]_B | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | May be left unconnected. | | | DMA2_DDONE[0]_B | 0 | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | May be left unconnected. | | | DMA2_DREQ[0]_B | I | Functionally, this pin is an output or an input, but structurally it is an I/O because it either samples configuration input during reset, is a muxed pin, or has other manufacturing test functions. This pin will therefore be described as an I/O for boundary scan. | Pull high through a 2-10 k $\Omega$ resistor to DV <sub>DD</sub> . | | # 5.27 JTAG pin termination recommendations Table 32. JTAG pin termination checklist | Signal Name | I/O type | Used | Not Used | Completed | |-------------|----------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------| | тск | I | If COP is used, connect as needed and strap to $\text{OV}_{\text{DD}}$ via a $10\text{k}\Omega$ pull up. | Pull high through 2-10 k $\Omega$ resistors to $\text{OV}_{\text{DD}}$ . | | | TDI | I | This pin has a weak ( $\sim$ 20 k $\Omega$ ) internal pull-up P-FET that is always enabled. | May be left unconnected. | | | TDO | 0 | This output is actively driven during reset rather than being tristated during reset. | May be left unconnected. | | | TMS | I | This pin has a weak (~20 kΩ) internal pull-up P-FET that is always enabled. | May be left unconnected. | | | TRST_B | I | This pin has a weak (~20 kΩ) internal pull-up P-FET that is always enabled. | Tie TRST_B to HRESET_B through a 0 k $\Omega$ resistor. | | | | | Connect as shown in the JTAG interface connection figure below. | | | ## 5.27.1 JTAG system-level recommendations Table 33. JTAG system-level checklist | | Item | Completed | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--|--|--| | COP signal interface to JTAG port | | | | | | | Configu | re the group of system control pins as shown in Figure 3. | | | | | | NOTE: | These pins must be maintained at a valid deasserted state under normal operating conditions, because most have asynchronous behavior and spurious assertion gives unpredictable results. | | | | | | The COP function of these processors allows a remote computer system (typically, a PC with dedicated hardware and debugging software) to access and control the internal operations of the processor. The COP interface connects primarily through the JTAG port of the processor, with some additional status monitoring signals. The COP port requires the ability to independently assert PORESET_B or TRST_B in order to fully control the processor. If the target system has independent reset sources, such as voltage monitors, watchdog timers, power supply failures, or push-button switches, then the COP reset signals must be merged into these signals with logic. | | | | | | | | Boundary-scan testing | | | | | | | that TRST_B is asserted during power-on reset flow to ensure that the JTAG boundary logic does not e with normal chip operation. | | | | | | NOTE: | While the TAP controller can be forced to the reset state using only the TCK and TMS signals, generally systems assert TRST_B during the power-on reset flow. Simply tying TRST_B to PORESET_B is not practical because the JTAG interface is also used for accessing the common on-chip processor (COP), which implements the debug interface to the chip. | | | | | Table continues on the next page... QorlQ T2080 Design Checklist, Rev. 3, 01/2018 ## Interface recommendations 34 Table 33. JTAG system-level checklist (continued) | | | | Item | Completed | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-----------------|-----------|--| | | Follow the arrangement shown in Figure 3 to allow the COP port to assert PORESET_B or TRST_B ndependently while ensuring that the target can drive PORESET_B as well. | | | | | | The COP interface has a standard header, shown in the following figure, for connection to the target system, and is based on the 0.025" square-post, 0.100" centered header assembly (often called a Berg header). The connector typically has pin 14 removed as a connector key. There is no standardized way to number the COP header, so emulator vendors have issued many different pin numbering schemes. Some COP headers are numbered top-to-bottom then left-to-right, while others use left-to-right then top-to-bottom. Still others number the pins counter-clockwise from pin 1 (as with an IC). Regardless of the numbering scheme, the signal placement recommended in this figure is common to all known emulators. | | | | | | | COP_TDO | 1 | 2 | NC | | | | COP_TDI | 3 | 4 | COP_TRST_B | | | | NC | 5 | 6 | COP_VDD_SENSE | | | | COP_TCK _ | 7 | 8 | COP_CHKSTP_IN_B | | | | COP_TMS | 9 | 10 | NC | | | | COP_SRESET_B | 11 | 12 | NC | | | | COP_HRESET_B | 13 | KEY<br>No pin | | | | | COP_CHKSTP_OUT_B | 15 | 16 | GND | | | | NOTE: The COP header adds many benefits such as breakpoints, watch points, register and memory examination/modification, and other standard debugger features. An inexpensive option is to leave the COP header unpopulated until needed. | | | | | | Correct operation of the JTAG interface requires configuration of a group of system control pins as demonstrated in Figure 3. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions, as most have asynchronous behavior and spurious assertion gives unpredictable results. #### Notes: - 1. The COP port and target board should be able to independently assert PORESET\_B and TRST\_B to the processor in order to fully control the processor as shown here. - 2. Populate this with a 10 $\Omega$ resistor for short-circuit/current-limiting protection. - 3. The KEY location (pin 14) is not physically present on the COP header. - 4. Although pin 12 is defined as a no-connect, some debug tools may use pin 12 as an additional GND pin for improved signal integrity. - 5. This switch is included as a precaution for BSDL testing. The switch should be closed to position A during BSDL testing to avoid accidentally asserting the TRST\_B line. If BSDL testing is not being performed, this switch should be closed to position B. - 6. Asserting HRESET\_B causes a hard reset on the device - 7. This is an open-drain output gate. Figure 3. JTAG interface connection QorlQ T2080 Design Checklist, Rev. 3, 01/2018 # 5.28 Aurora configuration signals Correct operation of the Aurora interface requires configuration of a group of system control pins as demonstrated in the figures below. Care must be taken to ensure that these pins are maintained at a valid deasserted state under normal operating conditions as most have asynchronous behavior and spurious assertion will give unpredictable results. NXP recommends that the Aurora 34 pin duplex connector be designed into the system as shown in Figure 6 or the 70 pin duplex connector be designed into the system as shown in Figure 7. If the Aurora interface will not be used, NXP recommends the legacy COP header be designed into the system as described in "Termination of unused signals" in the chip reference manual. Figure 4. Aurora 34 pin connector duplex pinout Figure 5. Aurora 70 pin connector duplex pinout QorlQ T2080 Design Checklist, Rev. 3, 01/2018 #### Notes: - The Aurora port and target board should be able to independently assert PORESET\_B and TRST\_B to the processor in order to fully control the processor as shown here. - 2. Populate this with a 1 $k\Omega$ resistor for short-circuit/current-limiting protection. - 3. This switch is included as a precaution for BSDL testing. The switch should be closed to position A during BSDL testing to avoid accidentally asserting the TRST\_B line. If BSDL testing is not being performed, this switch should be closed to position B. - 4. Asserting HREST\_B causes a hard reset on the device - 5. This is an open-drain output gate. - $6.\ REF\_CLK\_P/REF\_CLK\_N\ and\ REF\_CLK1\_P/REFCLK1\_N\ are\ buffered\ clocks\ from\ the\ same\ common\ source.$ Figure 6. Aurora 34 pin connector duplex interface connection QorlQ T2080 Design Checklist, Rev. 3, 01/2018 #### Notes: - 1. The Aurora port and target board should be able to independently assert PORESET\_B and TRST\_B to the processor in order to fully control the processor as shown here. - 2. Populate this with a 1 $k\Omega$ resistor for short-circuit/current-limiting protection. - 3. This switch is included as a precaution for BSDL testing. The switch should be closed to position A during BSDL testing to avoid accidentally asserting the TRST\_B line. If BSDL testing is not being performed, this switch should be closed to position B. - 4. Asserting HREST\_B causes a hard reset on the device - 5. This is an open-drain output gate. - 6. REF\_CLK\_P/REF\_CLK\_N and REF\_CLK1\_P/REFCLK1\_N are buffered clocks from the same common source. Figure 7. Aurora 70 pin connector duplex interface connection QorlQ T2080 Design Checklist, Rev. 3, 01/2018 # 6 Revision history This table summarizes changes to this document. Table 34. Revision history | Revision | Date | Change | |----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 01/2018 | <ul> <li>In Power system-level recommendations, changed power-up sequence from 75 ms to 400 ms</li> <li>Updated company name from "Freescale" to "NXP" within document content</li> </ul> | | 2 | 09/2015 | In Table 7, added the IFC_WP[0]_B signal. | | 1 | 09/2015 | <ul> <li>In Table 3, added 1.8 V for LV<sub>DD</sub> GPIO and removed the EMI2 supply.</li> <li>In Table 4, removed "F2" from the USB_HV<sub>DD</sub> and USB_OV<sub>DD</sub> row.</li> <li>In Table 7, changed the IFC_WP[0:3]_B signal name to IFC_WP[1:3]_B and removed the note about not pulling the pin down during power on reset.</li> <li>In Table 12, updated the "Not Used" column for IRQ[0:11].</li> <li>In Table 23, added "Used" descriptions for the SD1_TX[0:7]_P and SD1_TX[0:7]_N signals.</li> </ul> | | 0 | 04/2015 | Initial public release | #### How to Reach Us: Home Page: nxp.com Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein. NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions. NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet. Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. Arm, AMBA, Artisan, Cortex, Jazelle, Keil, SecurCore, Thumb, TrustZone, and µVision are registered trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. Arm7, Arm9, Arm11, big.LITTLE, CoreLink, CoreSight, DesignStart, Mali, Mbed, NEON, POP, Sensinode, Socrates, ULINK and Versatile are trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2015-2018 NXP B.V. Document Number AN4804 Revision 3, 01/2018