AN12122 LPC540xx Image Header Structure Rev. 1.1 – 27 August 2018

**Application note** 

#### **Document information**

| Info     | Content                                                                                                                                                 |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| Keywords | LPC540xx, image header structure, XIP images, non-XIP images, Rev 0A, Rev 1B.                                                                           |
| Abstract | This application note describes the various fields of the image header of LPC540xx devices that should be configured to execute XIP and non-XIP images. |



**Revision history** 

| Rev | Date     | Description                                       |
|-----|----------|---------------------------------------------------|
| 1.1 | 20180827 | Updated Table:1 Image header for LPC540xx devices |
| 1.0 | 20180327 | Initial version                                   |

# **Contact information**

For more information, please visit: <u>http://www.nxp.com</u>

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

AN12122

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2018. All rights reserved.

### 1. Introduction

The LPC540xx is a family of ARM<sup>®</sup> Cortex<sup>®</sup>-M4 based microcontrollers for embedded applications, featuring a rich peripheral set with a very low power consumption and enhanced debug features.

The LPC540xx family includes 360 kB of on-chip SRAM, and a quad SPI Flash Interface (SPIFI) for expanding program memory. It also includes one high-speed and one full-speed USB host and device controller, Ethernet AVB, LCD controller, smart card interface, SD/MMC, CAN FD, an External Memory Controller (EMC), a DMIC subsystem with PDM microphone interface and I<sup>2</sup>S, five general purpose timers, SCTimer/PWM, RTC/alarm timer, Multi-Rate Timer (MRT), a Windowed Watchdog Timer (WWDT), ten flexible serial communication peripherals (USART, SPI, I<sup>2</sup>S, I<sup>2</sup>C interface), Secure Hash Algorithm (SHA), AES-256 engine, Physical Unclonable Function (PUF), 12-bit 5.0 Msamples/sec ADC, and a temperature sensor.

The application images constructed for LPC540xx devices have a header structure that determines the boot sequence of the image. This application note describes the image header structure and the method to configure the header parameters.

### 2. LPC540xx boot flow summary

LPC540xx has no internal flash for code and data storage. In systems with LPC540xx devices, the application images should reside in external devices like quad SPI and parallel flash memory. The images are downloaded upon reset or executes from an external memory. Images can be booted into on-chip SRAM from external flash (SPI, QSPI, or parallel flash). It can also be downloaded via the serial ports (UART, I<sup>2</sup>C, SPI, USB0, and USB1). The code is then validated and the boot ROM will vector to on-chip SRAM.

Depending on the values of the OTP bits, ISP pins, and the image header type definition, the bootloader decides to download the code into the on-chip SRAM or run from external memory. After the boot mode is determined, and if the image is stored externally, the boot ROM copies the first 512 bytes from the image (vector components and image header) into the internal SRAMX. The first 512 bytes from the image are copied at the location 0x0000 0000, to validate the vector table and the image header. If the image is downloaded from a serial interface (via USART, I<sup>2</sup>C, SPI, and USB), the complete image including the header is already loaded into SRAMX. After validating the image header, the application is executed.

### 3. Image header format

An application image consists of a header structure. See <u>Section 2</u>. See <u>Table 1</u> for the format of the image header for LPC540xx devices. **Note:** The quad SPI descriptor in image header is different in LPC540xx Rev 0A devices and Rev 1B devices.

|         | Table 1. Image header for LPC540xx devices |                |           |        |                                                                                                                                                                                                                          |  |
|---------|--------------------------------------------|----------------|-----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Address | Size<br>(bytes)                            | Register       | Bit       | Symbol | Description                                                                                                                                                                                                              |  |
| 0x00    | 4                                          | Header_marker  | -         | -      | Always set to 0xFEEDA5A5                                                                                                                                                                                                 |  |
| 0x04    | 4                                          | image_type     | 0         | CRC    | 0: Compute CRC                                                                                                                                                                                                           |  |
|         |                                            |                |           |        | 1: No CRC computation                                                                                                                                                                                                    |  |
|         |                                            |                | 1         | XIP    | 0: Load image.<br>1: XIP image. Once CRC check passes<br>program control will jump to reset_vector.                                                                                                                      |  |
| 0x08    | 4                                          | load_address   | -         | -      | Load address within internal SRAM (SRAMX or<br>SRAM0) or 0x10000000 for SPIFI XIP and<br>0x80000000 for parallel flash XIP image. This<br>address is used to set VTOR register before<br>passing control to application. |  |
| 0x0C    | 4                                          | Image_length   | -         | -      | Length should be actual length – 4<br>(Image length excludes CRC32 field).                                                                                                                                               |  |
|         |                                            |                |           |        | For load-image types, Image_length specifies the size of data to be copied in to SRAMX.                                                                                                                                  |  |
|         |                                            |                |           |        | For XIP-images, Image_length specifies number of bytes included in CRC32 calculation.                                                                                                                                    |  |
| 0x10    | 4                                          | crc_value      | -         | -      | CRC32 of image excluding this field. Image length excludes this field.                                                                                                                                                   |  |
| 0x14    | 4                                          | image_version  | -         | -      | Sequentially increasing version number of the user application image or store Unix EPOCH time stamp in this field.                                                                                                       |  |
| 0x18    | 4                                          | emc_timings    |           |        | EMC static memory configuration settings,<br>required for EMC boot. Set to 0 to use boot<br>ROM default.                                                                                                                 |  |
|         |                                            |                | 3:0       | -      | See STATICWAITWEN register description.                                                                                                                                                                                  |  |
|         |                                            |                | 7:4       | -      | See STATICWAITOEN register description                                                                                                                                                                                   |  |
|         |                                            |                | 12:8      | -      | See STATICWAITRD register description.                                                                                                                                                                                   |  |
|         |                                            |                | 17:1<br>3 | -      | See STATICWAITPAGE register description                                                                                                                                                                                  |  |
|         |                                            |                | 22:1<br>8 | -      | See STATICWAITWR register description.                                                                                                                                                                                   |  |
|         |                                            |                | 27:2<br>3 | -      | See STATICWAITTURN register description.                                                                                                                                                                                 |  |
|         |                                            |                | 28        | -      | See PM field description in STATICONFIG register                                                                                                                                                                         |  |
|         |                                            |                | 29        | -      | See PB field description in STATICONFIG register                                                                                                                                                                         |  |
|         |                                            |                | 30        | -      | Extended wait, see PB field description in STATICONFIG register.                                                                                                                                                         |  |
|         |                                            |                | 31        | -      | Buffer enable. See PB field description in STATICONFIG register.                                                                                                                                                         |  |
| 0x1C    | 4                                          | spi_clock_freq | -         | -      | SPI and SPIFI flash device clock speed (MHz).                                                                                                                                                                            |  |
|         |                                            |                |           |        | If this value is 0, then default clock speed for SPI is 12MHz and 24MHz for SPIFI.                                                                                                                                       |  |

© NXP B.V. 2018. All rights reserved.

| 0x20 | 4 | -                | -         | - | Reserved.                                                                                                                                                                                      |
|------|---|------------------|-----------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x24 | 4 | Image_marker     | -         | - | Always set to 0xEDDC94BD                                                                                                                                                                       |
| 0x28 | 4 | -                | -         | - | Reserved.                                                                                                                                                                                      |
| 0x2C | 4 | -                | -         | - | Reserved.                                                                                                                                                                                      |
| 0x30 | 4 | descriptor valid | -         | - | 0x00000000 - SPIFI descriptor present.<br>0xFFFFFFFF - no SPIFI descriptor. SPIFI flash<br>accessed in SPI mode.                                                                               |
| 0x34 | 3 | mfgld            | -         | - | JEDEC ID data                                                                                                                                                                                  |
| 0x37 | 1 | extCount         | -         | - | Number of extended bytes to check.                                                                                                                                                             |
| 0x38 | 8 | extld            | -         | - | Extended Data                                                                                                                                                                                  |
| 0x40 | 4 | caps             | -         | - | Capabilities supported.                                                                                                                                                                        |
|      |   |                  | 0         | - | Supports dual read                                                                                                                                                                             |
|      |   |                  | 1         | - | Supports dual write                                                                                                                                                                            |
|      |   |                  | 2         | - | Supports quad read                                                                                                                                                                             |
|      |   |                  | 23:3      | - | Unused. Must be set to 0                                                                                                                                                                       |
|      |   |                  | 27:2<br>4 | - | Quad mode read dummy bytes (quad cycles/2).                                                                                                                                                    |
|      |   |                  |           |   | If in quad mode and the device has 6 dummy cycles for quad reads, set bits 27:24 to 3 bytes.                                                                                                   |
|      |   |                  | 31<br>:28 |   | Dual mode read dummy bytes (dual cycles/4)                                                                                                                                                     |
|      |   |                  |           |   | If in dual mode and the device has 4 dummy cycles for dual reads, set bits 31:28 to 1 byte.                                                                                                    |
| 0x44 | 2 | Blks             | -         | - | Number of blocks. Must be 2^N. Can be 0 for LPC540xx Revision 1B.                                                                                                                              |
| 0x46 | 2 | -                | -         | - | Padding bytes. Must be 2^N. Can be 0 for LPC540xx Revision 1B.                                                                                                                                 |
| 0x48 | 4 | blkSize          | -         | - | Size of block. Must be 2^N. Can be 0 for LPC540xx Revision 1B.                                                                                                                                 |
| 0x4C | 4 | -                | -         | - | Reserved. Set to 0.                                                                                                                                                                            |
| 0x50 | 2 | pageSize         | -         | - | Page Size. Must be 2^N. Can be 0 for LPC540xx Revision 1B.                                                                                                                                     |
| 0x52 | 2 | -                | -         | - | Padding bytes. Set to 0.                                                                                                                                                                       |
| 0x54 | 4 | maxReadSize      | -         | - | Maximum read allowed in one operation. User<br>must set this field to 0x3F00. Can be 0 for<br>LPC540xx Revision 1B.                                                                            |
| 0x58 | 5 | -                | -         | - | Padding bytes. Set to 0.                                                                                                                                                                       |
| 0x5D | 1 | initDeInitFxId   | -         | - | Specify initialization function.                                                                                                                                                               |
|      |   |                  |           |   | 0 - No functionality                                                                                                                                                                           |
|      |   |                  |           |   | 1 - Clears bits 3-0 ("read latency control" field in some<br>devices) register in status/configuration register 3.<br>Also, requires getStatus/setStatus functions to be<br>24-bit operations. |
| 0x5E | 1 | clearStatusFxId  | -         | - | Specify device status clearing function.                                                                                                                                                       |
|      |   |                  |           |   | 2 – No functionality – function stub                                                                                                                                                           |

AN12122

|      |   |                |   |   | 3 – Send serial command 0x30 to clear status bits                                                                                                                                                                                                                                                  |
|------|---|----------------|---|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x5F | 1 | getStatusFxId  | - | - | Specify device status read function.                                                                                                                                                                                                                                                               |
|      |   |                |   |   | 4 – send commands 0x05 and 0x35 to obtain 16-bit<br>status. Copy bits 5,6 to bits 25,24 of returned 32-bit<br>status.                                                                                                                                                                              |
|      |   |                |   |   | 5 – send commands 0x05, 0x35 and 0x33 to obtain 24-bit status                                                                                                                                                                                                                                      |
|      |   |                |   |   | 6 – send command 0x05 to obtain 8-bit status                                                                                                                                                                                                                                                       |
|      |   |                |   |   | 7 – send commands 0x05 and 0x35 to obtain 16-bit status                                                                                                                                                                                                                                            |
|      |   |                |   |   | 8 – send commands 0x05, 0x35 and 0x15 to obtain 24-bit status.                                                                                                                                                                                                                                     |
|      |   |                |   |   | 25 – send commands 0x05 and 0x15 to obtain 16-bit status (Revision 1B only)                                                                                                                                                                                                                        |
| 0x60 | 1 | setStatusFxld  | - | - | Specify device status write function.                                                                                                                                                                                                                                                              |
|      |   |                |   |   | 9 – send 16-bit data using command 0x01 to status<br>(byte 0) and configuration (byte 1) registers. Use<br>Write Enable command 0x06.                                                                                                                                                              |
|      |   |                |   |   | 10 – send 24-bit data using command 0x01 to status register 0 (byte 0), configuration register 1 (byte 1), and configuration register 2 (byte 2) registers. Use Write Enable command 0x06.                                                                                                         |
|      |   |                |   |   | 11 – send 8-bit data using command 0x01 to status register (byte 0). Use Write Enable command 0x06.                                                                                                                                                                                                |
|      |   |                |   |   | 12 – send 24-bit data in 3 commands. Command<br>0x01 (byte 0) to status register 0, command 0x31<br>(byte 1) to status register 1, command 0x11 (byte 2)<br>to status register 2.                                                                                                                  |
|      |   |                |   |   | 20 - send 24-bit data in 3 commands. Command 0x01<br>(byte 0) to status register 0, command 0x31 (byte 1)<br>to status register 1, command 0x11 (byte 2) to status<br>register 2. Use Write Enable command 0x50<br>(Revision 1B only).                                                             |
|      |   |                |   |   | 21 - send 24-bit data in 3 commands. Command 0x01<br>(byte 0) to status register 0, command 0x31 (byte 1)<br>to status register 1, command 0x11 (byte 2) to status<br>register 2. Use Write Enable command 0x50. Send<br>Enable QPI Mode command 0x38 after modifying<br>status (Revision 1B only) |
| 0x61 | 1 | setOptionsFxId | - | - | Specify device set options function.<br>13 – Enable quad mode setting bit 9 in device status<br>register using the getStatus/setStatus functions. Send<br>command 0x81 (Write 0xAB to volatile configuration<br>register, 10 quad read dummy cycles).                                              |

| 0.62 |   |                 |   |   | <ul> <li>register using the getStatus/setStatus functions.</li> <li>15 – Enable quad mode setting bit 6 in device status register using the getStatus/setStatus functions.</li> <li>16 – No functionality.</li> <li>23 – Enable quad or dual mode depending on SPIFI header structure capabilities. If quad mode, send command 0x81 write configuration with data = 0x6B (6 quad read dummy cycles), command 0x61 enhanced write configuration with data = 0x59. If dual mode, command 0x81 write configuration with data= 0x4B (4 dual read dummy cycles), command 0x61 enhanced write configuration with data = 0x99.</li> </ul>                                                                                                                                                                                                                                                                                                        |
|------|---|-----------------|---|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x62 | 1 | geireaucinurxiu |   |   | <ul> <li>Device read function. Specifies either quad mode or dual mode read depending on SPIFI header structure capabilities (offset 0x40). Read dummy cycles must be programmed in SPIFI header structure capabilities, bits 27-24 for quad read dummy cycles, or bits 31-28 for dual read dummy cycles.</li> <li>17 – Use 3-byte addressing commands with quad Read (0xEB) and dual read (0xBB). Both commands serial opcode, quad/dual address, data (1-4-4).</li> <li>18 – Use 3-byte addressing commands with quad Read (0xEB) and dual read (0xBB). Both commands quad/dual opcode, address, data (4-4-4).</li> <li>19 – Use 4-byte addressing commands with quad Read (0xEC) and dual read (0xBC). Both commands serial opcode serial, quad/dual address, data (1-4-4).</li> <li>24 – Use 4-byte addressing commands with quad Read (0xEC) and dual read (0xBC). Both commands quad/dual opcode, address, data (4-4-4).</li> </ul> |
| 0x63 | 1 | -               | - | - | Reserved. Set to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

The image header is present in the startup files in LPC540xx SDK - *startup\_LPC54018.s* in Keil MDK, IAR EWARM and *startup\_lpc54018.c* in MCUXpresso IDE.

**Note**: The quad SPI descriptor in image header is different in LPC540xx Rev 0A devices and Rev 1B devices.

### Following is the code snippet for Keil and IAR IDE.

| 1  | vector_table_0x1c |                  |       |                                     |
|----|-------------------|------------------|-------|-------------------------------------|
| 2  | DCD               | 0                | ;     | (0x1c)Checksum of the first 7 words |
| 3  | DCD               | OxFFFFFFFF       | ;     | (0x20)ECRP                          |
| 4  | DCD               | 0xEDDC94BD       | ;     | (0x24)Enhanced image marker,set to  |
|    |                   |                  | 0 x 0 | for legacy boot                     |
| 5  | DCD               | 0x160            | ;     | (0x28) Pointer to image header      |
|    |                   |                  | mark  | er                                  |
| 6  | DCD               | SVC_Handler      |       |                                     |
| 7  | DCD               | DebugMon_Handler |       |                                     |
| 8  | DCD               | 0                |       |                                     |
| 9  | DCD               | PendSV_Handler   |       |                                     |
| 10 |                   |                  |       |                                     |
| 11 |                   |                  |       |                                     |

#### Following is the code snippet for MCUXpresso IDE.

| 12 | valid_user_code_checksum, | // LPC MCU checksum                                 |
|----|---------------------------|-----------------------------------------------------|
| 13 | 0,                        | // ECRP                                             |
| 14 | (void *)0xEDDC94BD,       | <pre>// (0x24)Enhanced image marker,</pre>          |
| 15 | (void *)0x160,            | <pre>// (0x28) Pointer to image header marker</pre> |
| 16 | SVC_Handler,              | // SVCall handler                                   |
| 17 | DebugMon_Handler,         | // Debug monitor handler                            |
| 18 | Ο,                        | // Reserved                                         |
| 19 | PendSV_Handler,           | // The PendSV handler                               |
| 20 | SysTick_Handler,          | // The SysTick handler                              |

The bootloader scans for the user images by examining the enhanced image marker located at 0x0000 0024 and it should match with the value 0xEDDC 94BD to begin header validation. Image header offset at 0x000 00028 points to the image header structure. In the above code, the image header structure is located at address 0x0000 0160.

Following is the code snippet for Keil MDK IDE.

| 21 | image_header |      |             |        |         |        |                 |
|----|--------------|------|-------------|--------|---------|--------|-----------------|
| 22 |              | DCD  | 0 x F E E E | DA5A5  | (0x00,  | 0x160) | Header Marker   |
| 23 |              | IF   | :DEF        | F: XIP | IMAGE   |        |                 |
| 24 |              | IH   | 2           | :DEF:  | ADD_CRC |        |                 |
| 25 |              |      | DCD         | 2      | ;       | (0x04) | Image Type      |
| 26 |              | ΕI   | LSE         |        |         |        |                 |
| 27 |              |      | DCD         | 3      | ;       | (0x04) | Image Type      |
| 28 |              | Εl   | NDIF        |        |         |        |                 |
| 29 |              |      |             |        |         |        |                 |
| 30 |              | ELSE |             |        |         |        |                 |
| 31 |              |      |             |        |         |        |                 |
| 32 |              | IH   | -           | :DEF:  | ADD_CRC |        |                 |
| 33 |              |      | DCD         | 0      |         | ; (0:  | x04) Image Type |
| 34 |              | ΕI   | LSE         |        |         |        |                 |
| 35 |              |      | DCD         | 1      |         | ; (0:  | x04) Image Type |

| 36 | ENDIF |       |                           |   |        |              |
|----|-------|-------|---------------------------|---|--------|--------------|
| 37 |       |       |                           |   |        |              |
| 38 | ENDIF |       |                           |   |        |              |
| 39 | IF    | :DEF: | XIP_IMAGE                 |   |        |              |
| 40 |       | DCD   | 0x1000000                 | ; | (0x08) | Load_address |
| 41 | ELSE  |       |                           |   |        |              |
| 42 |       | DCD   | 0 x 0 0 0 0 0 0 0 0 0 x 0 | ; | (0x08) | Load_address |
| 43 | ENDIF |       |                           |   |        |              |

Following is code snippet for IAR Embedded Workbench IDE.

| 44 | image_header                        |             |
|----|-------------------------------------|-------------|
| 45 | DCD 0xFEEDA5A5 ; (0x00, 0x160) Head | der Marker  |
| 46 | #ifdef XIP_IMAGE                    |             |
| 47 | #ifdef ADD CRC                      |             |
| 48 | DCD 2 ; (0x04) Ir                   | nage Type   |
| 49 | #else                               |             |
| 50 | DCD 3 ; (0x04) Ir                   | nage Type   |
| 51 | #endif                              |             |
| 52 | #else                               |             |
| 53 | #ifdef ADD_CRC                      |             |
| 54 | DCD 0 ; (0x04) Ir                   | nage Type   |
| 55 | #else                               |             |
| 56 | DCD 1 ; (0x04) Ir                   | nage Type   |
| 57 | #endif                              |             |
| 58 | #endif                              |             |
| 59 |                                     |             |
| 60 | #ifdef XIP_IMAGE                    |             |
| 61 | DCD 0x10000000 ; (0x08) La          | bad_address |
| 62 | #else                               |             |
| 63 | DCD 0x00000000; (0x08) Lo           | bad_address |
| 64 | #endif                              | —           |

#### Following is the code snippets for MCUXpresso IDE.

```
65
    (void *)0xFEEDA5A5,
                              // Header Marker
66
     #if defined (ADD CRC)
67
       (__imghdr_imagetype - 1), // (0x04) Image Type
         __imghdr_loadaddress,
68
                                   // (0x08) Load address
69
     #else
         __imghdr_imagetype,
__imghdr_loadaddress,
70
                                   // (0x04) Image Type
71
                                   // (0x08) Load address
72
     #endif
```

The first entry in the image header structure at address 0x160 should be 0xFEED A5A5. It is followed by the *image\_type* field. The *image\_type* field indicates if an image is XIP image or not and whether CRC computation is required for the image. See <u>Table 2</u> for the image type fields.

| Table 2. Image type | fields                                                                                                                                          |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| Image type          | Description                                                                                                                                     |
| 0x0                 | Load Image into internal SRAM (SRAMX or SRAM0-3) based on <i>load_address</i> field in image header. CRC computation is performed on the image. |
| 0x1                 | Load Image into internal SRAM (SRAMX or SRAM0-3) based on <i>load_address</i> field in image header. CRC computation is not performed.          |
| 0x2                 | XIP image. CRC computation is performed.                                                                                                        |
| 0x3                 | XIP image. CRC computation is not performed.                                                                                                    |

If the image is stored externally, the boot ROM copies the first 512 bytes from the image (vector components and image header) into internal SRAMX at location 0x0000 0000 to validate the vector table and image header. If the image is downloaded from a serial interface (via USART, I2C, SPI, USB), the complete image is loaded into SRAMX before the image is validated.

For non-XIP images, the *load\_address* field determines in the location in the SRAM region (SRAMX or SRAM0-3) where the image should be loaded. Set *load\_address* value to 0x0000 0000 to load and execute image in SRAMX. Set *load\_address* value to 0x2000 0000 to load and execute image in SRAMX. Set *load\_address* value to 0x2000 0000 to load and execute image in SRAM0-3. In this case, the application image is copied from SRAMX to SRAM0-3 after validation is completed.

For XIP images, *load\_address* specifies the execution address of the image. Set *load\_address* to 0x1000 0000 to execute from SPIFI and set *load\_address* to 0x8000 0000 to execute from parallel flash (EMC).

#### Following is the code snippet from Keil MDK IDE.

```
DCD |Load$$LR$$LR_m_text$$Length| + |Image$$VECTOR_ROM$$Length| - 4 ; (0x0C)
load_length, exclude 4 bytes CRC field.
DCD 0 ; (0x10) CRC value (only applicable to NON Non-secure images).
DCD 0 ; (0x14) Version (only applicable to DUAL_ENH image type.
DCD 0 ; (0x18) EMC static memory configuration settings, required for EMC boot
```

#### Following is code snippet for IAR Embedded Workbench IDE.

```
77 DCD sfe(RO) - __vector_table - 4 ; (0x0C) load_length, image size is RO end -
__vector_table - CRC field
78 DCD 0 ; (0x10) CRC value (only applicable to NON Non-secure images).
79 DCD 0 ; (0x14) Version (only applicable to DUAL_ENH image type.
80 DCD 0 ; (0x18) EMC static memory configuration settings, required for EMC boot
```

#### Following is the code snippet from MCUXpresso IDE.

| 81 | _image_ | size - 4, // (OxOC) load_length, exclude 4 bytes CRC field.                         |
|----|---------|-------------------------------------------------------------------------------------|
| 82 | Ο,      | <pre>// (0x10) CRC value (only applicable to NON Non-secure images).</pre>          |
| 83 | Ο,      | <pre>// (0x14) Version (only applicable to DUAL_ENH image type.</pre>               |
| 84 | 0, /    | $^{\prime}/$ (0x18) EMC static memory configuration settings, required for EMC boot |

The *image\_length* field at address 0x16C contains the total length of the image - 4. This length does not include the 4 bytes that make up the CRC value field. The CRC field at

address 0x170 contains the CRC32 value of the image. This field should be excluded during the CRC computation of the image. *Image\_version* field contains the version number of the image. The *emc\_timings* field contains the EMC static memory configuration settings required for EMC boot. If parallel NOR flash is not used, set the field to 0x0. LPC540xx SDK examples use external quad SPI device as boot device. Therefore, this field is set to 0x0.

Following is the code snippet from Keil MDK IDE.

| 85 | ΙF    | :DEF: IMC          | З_В | AUDRATE | 2              |
|----|-------|--------------------|-----|---------|----------------|
| 86 | DCD   | IMG_BAUDRAT        | ΓE; | (0x1C)  | image baudrate |
| 87 | ELSE  |                    |     |         |                |
| 88 | DCD   | 0                  | ;   | (0x1C)  | reserved       |
| 89 | ENDIF |                    |     |         |                |
| 90 | DCD   | 0                  | ;   | (0x20)  | reserved       |
| 91 | DCD   | 0  xEDDC  9  4  BD | ;   | (0x24)  | Image_marker   |
| 92 | DCD   | 0                  | ;   | (0x28)  | reserved       |
| 93 | DCD   | 0                  | ;   | (0x2C)  | reserved       |
|    |       |                    |     |         |                |

#### Following is code snippet for IAR Embedded Workbench.

| 94 | DCD | IMG_BAUDRAT | ГΕ; | (0x1C) | image_baudrate |
|----|-----|-------------|-----|--------|----------------|
| 95 | DCD | 0           | ;   | (0x20) | reserved       |
| 96 | DCD | 0xEDDC94BD  | ;   | (0x24) | Image_marker   |
| 97 | DCD | 0           | ;   | (0x28) | reserved       |
| 98 | DCD | 0           | ;   | (0x2C) | reserved       |

Following is the code snippet from MCUXpresso IDE.

| 99  | (void *)IMG_BAUDRATE, | // (0x1C) image baudrate |
|-----|-----------------------|--------------------------|
| 100 | Ο,                    | // (0x20) reserved       |
| 101 | (void *)0xEDDC94BD,   | // (0x24) Image_marker   |
| 102 | Ο,                    | // (0x28) reserved       |
| 103 | Ο,                    | // (0x2C) reserved       |

The address 0x17C is the *image baudrate* field that indicates the SPI clock if a SPI or SPIFI flash device is used. If this value is set 0x0, the serial clock defaults to 24 MHz for SPIFI and 12 MHz for SPI. See below table for the SPI/SPIFI clock frequencies.

#### Table 3.SPI/SPIFI clock speed

| Header SPI/SPIFI clock frequency value (MHz) | SPI/SPIFI clock speed (MHz) |
|----------------------------------------------|-----------------------------|
| < 24 (SPI only)                              | 12 (SPI only)               |
| < 32                                         | 24                          |
| < 48                                         | 32                          |
| < 96                                         | 48                          |
| >=96                                         | 96                          |

The SPI/SPIFI device descriptor is located at an offset of 0x30 from the header marker. The descriptor parameters should be defined based on the external SPI flash device. See <u>Fig 1</u> for SPIFI device descriptor for by W25Q128JV QSPI device from Windbond. The manufacturer ID for Winbond Serial Flash is 0xEF. The device ID for 0x9F command is 7018h. Extended count and extended data are 0.

AN12122

### 3.1 Device ID and instruction set tables

### 3.1.1 Manufacturer and device identification

| Manufacturer ID                                                     | MF7 to MF0       |             |  |
|---------------------------------------------------------------------|------------------|-------------|--|
| Windbond serial flash                                               | EFh              |             |  |
|                                                                     |                  |             |  |
| Device ID                                                           | ID7 to ID0       | ID15 to ID0 |  |
| Instruction                                                         | ABh,90h,92h,94h) | 9Fh         |  |
| W25Q128JV-IQ                                                        | 17h              | 4018h       |  |
| W25Q128JV-IM*                                                       | 17h              | 7018h       |  |
| Fig 1. Manufacturer ID and device ID from Winbond W25Q128 datasheet |                  |             |  |

The capabilities supported on this device are dual read and quad read.

See Fig 2 for the read and write status register commands.

| Data                                                                      | Byte 1 | Byte 2                   |  |
|---------------------------------------------------------------------------|--------|--------------------------|--|
| Write enable                                                              | 06h    | -                        |  |
| Volatile SR write enable                                                  | 50h    | -                        |  |
| Read status register 1                                                    | 05h    | (S7- S0) <sup>(2)</sup>  |  |
| Write status register 1 <sup>(4)</sup>                                    | 01h    | (S7-S0) <sup>(4)</sup>   |  |
| Read status register 2                                                    | 35h    | (S15-S8) <sup>(2)</sup>  |  |
| Write status register 2                                                   | 31h    | (S15-S8)                 |  |
| Read status register 3                                                    | 15h    | (S23-S16) <sup>(2)</sup> |  |
| Write status register 3                                                   | 11h    | (S23-S16)                |  |
| Fig 2. Read/Write status register commands from Winbond W25Q128 datasheet |        |                          |  |

The value of *clearStatusFxld* is 0x03.

To read the status registers, the commands 0x05 and 0x35 are issued. Hence, *getStatusFxId* value is 0x04.

To write the status registers, the command 0x01 is issued with write enable command 0x06. Hence, *setStatusFxId* value is 0x09.

The quad mode enable bit (bit 9) in status register can be set using *setStatusFxId* / *getStatusFxId* functions and send command 0x81. Hence, *setOptionsFxId* value is 0x0D. 3-byte addressing commands is used with quad Read (0xEB) and dual read (0xBB). Both commands serial opcode, quad/dual address, data (1-4-4). Hence, *getReadCmdFxId* value is 0x11.

Note: The SPIFI descriptor below (and in SDK) can be used as a common descriptor for both Rev 0A and Rev 1B devices.

#### Following is the code snippet for Keil MDK IDE.

```
104 IF :DEF: W25Q128JVFM
105 ; SPIFI Descriptor - W25Q128JVFM
106 DCD 0x00000000 ;0xFFFFFFF to default 1-bit SPI mode ;DevStrAdr
107 DCD 0x001870EF ;mfgId + extCount
108 DCD 0x00000000 ;extid 0-3
```

| 109 | DCD   | 0x00000000          | ;reserved                                                      |
|-----|-------|---------------------|----------------------------------------------------------------|
| 110 | DCD   | 0x1301001D          | ;caps                                                          |
| 111 | DCD   | 0 x 0 0 0 0 0 1 0 0 | ;Blks                                                          |
| 112 | DCD   | 0x00010000          | ;blkSize                                                       |
| 113 | DCD   | 0 x 0 0 0 0 0 0 0 0 | ;reserved                                                      |
| 114 | DCD   | 0x0000100           | ;pageSize                                                      |
| 115 | DCD   | 0 x 0 0 0 0 3 F 0 0 | ;maxReadSize                                                   |
| 116 | DCD   | 0x68506850          | ;maxClkRate,maxReadRate,maxHSReadRate,maxProgramRate           |
| 117 | DCD   | 0 x 0 4 0 3 0 0 5 0 | ;maxHSProgramRate,initDeInitFxId,clearStatusFxId,getStatusFxId |
| 118 | DCD   | 0x14110D09          | ;setStatusFxId,setOptionsFxId,getReadCmdFxId,getWriteCmdFxId   |
| 119 | ENDIF |                     |                                                                |

#### Following is code snippet for IAR Embedded Workbench.

```
120 #ifdef W250128JVFM
121 ; SPI Descriptor - W25Q128JVFM
122 DCD 0x00000000; 0xFFFFFFF to default 1-bit SPI mode ; DevStrAdr
123 DCD 0x001870EF ;mfgId + extCount
124 DCD 0x00000000; extid 0-3
125 DCD 0x00000000; reserved
126 DCD 0x1301001D ; caps
127 DCD 0x0000100 ;Blks
128 DCD 0x00010000 ;blkSize
129 DCD 0x00000000; reserved
130 DCD 0x00000100 ;pageSize
131 DCD 0x00003F00 ;maxReadSize
132 DCD 0x68506850 ;maxClkRate,maxReadRate,maxHSReadRate,maxProgramRate
133 DCD 0x04030050 ;maxHSProgramRate,initDeInitFxId,clearStatusFxId,getStatusFxId
134 DCD 0x14110D09 ;setStatusFxId,setOptionsFxId,getReadCmdFxId,getWriteCmdFxId
135 #endif
```

#### Following is the code snippet from MCUXpresso IDE.

```
136 #ifdef W250128JVFM
137 /* SPIFI Descriptor - W25Q128JVFM */
138 (void *)0x0000000, // 0xFFFFFFF to default 1-bit SPI mode ; DevStrAdr
139 (void *)0x001870EF,
                               // mfgId + extCount
140 (void *)0x0000000,
                               // extid 0-3
141 (void *)0x00000000,
                               // reserved
142 (void *)0x1301001D,
                               // caps
143 (void *)0x00000100,
                               // Blks
144 (void *)0x00010000,
                               // blkSize
145 (void *)0x0000000,
                               // reserved
146 (void *)0x00000100,
                               // pageSize
147 (void *)0x00003F00,
                               // maxReadSize
148 (void *)0x68506850, // maxClkRate,maxReadRate,maxHSReadRate,maxProgramRate
149 (void *)0x04030050,// maxHSProgramRate,initDeInitFxId,clearStatusFxId,getStatusFxId,
150 (void *) 0x14110D09, // setStatusFxId, setOptionsFxId, getReadCmdFxId, getWriteCmdFxId
151 #endif
```

# 4. Conclusion

LPC540xx devices require an image header in the application image. The boot ROM validates the image header before executing user application. This application note gives an overview of the various parameters in the image header structure.

**Application note** 

AN12122

# 5. Legal information

### 5.1 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

### 5.2 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Evaluation products** — This product is provided on an "as is" and "with all faults" basis for evaluation purposes only. NXP Semiconductors, its affiliates and their suppliers expressly disclaim all warranties, whether express, implied or statutory, including but not limited to the implied warranties of non-infringement, merchantability and fitness for a particular purpose. The entire risk as to the quality, or arising out of the use or performance, of this product remains with customer.

In no event shall NXP Semiconductors, its affiliates or their suppliers be liable to customer for any special, indirect, consequential, punitive or incidental damages (including without limitation damages for loss of business, business interruption, loss of use, loss of data or information, and the like) arising out the use of or inability to use the product, whether or not based on tort (including negligence), strict liability, breach of contract, breach of warranty or any other theory, even if advised of the possibility of such damages.

Notwithstanding any damages that customer might incur for any reason whatsoever (including without limitation, all damages referenced above and all direct or general damages), the entire liability of NXP Semiconductors, its affiliates and their suppliers and customer's exclusive remedy for all of the foregoing shall be limited to actual damages incurred by customer based on reasonable reliance up to the greater of the amount actually paid by customer for the product or five dollars (US\$5.00). The foregoing limitations, exclusions and disclaimers shall apply to the maximum extent permitted by applicable law, even if any remedy fails of its essential purpose.

### 5.3 Licenses

#### Purchase of NXP <xxx> components

<License statement text>

### 5.4 Patents

Notice is herewith given that the subject device uses one or more of the following patents and that each of these patents may have corresponding patents in other jurisdictions.

<Patent ID> - owned by <Company name>

### 5.5 Trademarks

Notice: All referenced brands, product names, service names and trademarks are property of their respective owners.

<Name> — is a trademark of NXP B.V.

# 6. List of figures

| Fig 1. | Manufacturer ID and device ID from Winbond W25Q128 datasheet | 12 |
|--------|--------------------------------------------------------------|----|
| Fig 2. | Read/Write status register commands from                     |    |
|        | Winbond W25Q128 datasheet                                    | 12 |

**Application note** 

# 7. List of tables

| Table 1. | Image header for LPC540xx devices | .4 |
|----------|-----------------------------------|----|
| Table 2. | Image type fields                 | 10 |
| Table 3. | SPI/SPIFI clock speed             | 11 |

Application note

## 8. Contents

| 1.    | Introduction                           | 3  |
|-------|----------------------------------------|----|
| 2.    | LPC540xx boot flow summary             | 3  |
| 3.    | Image header format                    | 3  |
| 3.1   | Device ID and instruction set tables   | 12 |
| 3.1.1 | Manufacturer and device identification | 12 |
| 5.    | Legal information                      | 15 |
| 5.1   | Definitions                            | 15 |
| 5.2   | Disclaimers                            | 15 |
| 5.3   | Licenses                               | 15 |
| 5.4   | Patents                                | 15 |
| 5.5   | Trademarks                             | 15 |
| 6.    | List of figures                        | 16 |
| 7.    | List of tables                         | 17 |
| 8.    | Contents                               |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in the section 'Legal information'.

#### © NXP B.V. 2018.

#### All rights reserved.

For more information, visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

> Date of release: 27 August 2018 Document identifier: AN12122