# AN12847 KM35Z512 Migration Guide

Migrating from KM34Z256 to KM35Z512

Rev. 0 — 05/2020

by: NXP Semiconductors

# 1 Introduction

This document describes how to migrate from Kinetis MKM34Z256xxx7 MCUs with up to 256 KB of Flash to MKM35Z512xxx7 MCUs with up to 512 KB of Flash with emphasis on metering applications. For simplicity reasons, this document refers to these devices as KM34 and KM35. This document is focused on addressing the changes in functionality between these two Kinetis M MCUs.

## Contents

| 1 Introduction                    | 1 |
|-----------------------------------|---|
| 2 Overview                        | 1 |
| 3 SDK considerations              | 4 |
| 4 Hardware kit TWR considerations | 6 |

Application Note

# 2 Overview

The KM35 MCU is pin-to-pin compatible with the KM34 MCU in all packages available (100LQFP and 144LQFP). Almost all peripherals are the same on both devices. The main differences between the KM35 and KM34 MCUs are related to the memory and the peripheral instances, as shown in Table 1.

#### Table 1. Differences between KM34 and KM35

| Device | Flash               | SRAM  | SPI | LPTMR | LLWU           |
|--------|---------------------|-------|-----|-------|----------------|
| KM34   | 256 KB              | 32 KB | 2   | 1     | 2 LLWU filters |
| KM35   | 512 KB<br>Dual bank | 64 KB | 3   | 2     | 4 LLWU filters |

# 2.1 Pinout considerations

The KM34 and KM35 MCUs are pin-to-pin compatible in all packages available (100LQFP and 144LQFP). The KM35 MCU supports extra SPI and LPTMR and two more LLWU filters. Therefore, the signals of the newly-added instances are not available for multiplexing on the KM34 MCU. The **bold** alternatives are only included in the KM35 MCU.

| Pin Name | ALT0      | ALT1      | ALT2      | ALT3 | ALT4     | ALT5 | ALT6 | ALT7    |
|----------|-----------|-----------|-----------|------|----------|------|------|---------|
| PTB2     | LCD_P33   | PTB2      | SPI2_PCS0 |      |          |      |      | LCD_P33 |
| РТВ3     | LCD_P34   | PTB3      | SPI2_SCK  |      |          |      |      | LCD_P34 |
| PTB4     | LCD_P35   | PTB4      | SPI2_MISO |      |          |      |      | LCD_P35 |
| PTB5     | LCD_P36   | PTB5      | SPI2_MOSI |      |          |      |      | LCD_P36 |
| PTC5     | ADC0_SE0  | PTC5      | UART0_RT  |      | LPTMR1_A |      |      |         |
|          | /CMP2_IN0 | /LLWU_P12 | S_D       |      |          |      |      |         |

## Table 2. KM35/KM34 pinout comparative

Table continues on the next page...



| PTJ4 |          | PTJ4             | LPUART0_<br>CTS_b | LPTMR1_A<br>LT1 |                 |  |  |
|------|----------|------------------|-------------------|-----------------|-----------------|--|--|
| PTJ7 |          | PTJ7             | LPTMR1_A<br>LT2   |                 |                 |  |  |
| PTD3 |          | PTD3             | UART1_CT<br>S_b   | SPI0_MOSI       | LPTMR1_A<br>LT2 |  |  |
| РТК0 |          | ADC0_SE1<br>2    | РТК0              | LPTMR1_A<br>LT3 |                 |  |  |
| PTD4 | ADC0_SE3 | PTD4<br>/LLWU_P9 | UART1_RT<br>S_b   | SPI0_MISO       | LPTMR1_A<br>LT3 |  |  |
| PTG7 | LCD_P14  | PTG7             |                   | LPTMR1_A<br>LT1 |                 |  |  |
| PTH4 | LCD_P19  | PTH4             |                   | LPTMR1_A<br>LT2 |                 |  |  |
| PTH5 | LCD_P20  | PTH5             |                   | LPTMR1_A<br>LT3 |                 |  |  |

Table 2. KM35/KM34 pinout comparative (continued)

# 2.2 Flash memory

Both the KM35 and KM34 MCUs integrate a similar FTFA flash IP. All of the register addresses and fields are identical, so the flash-programming command and algorithm are the same.

The KM35 MCU supports 512/256 KB of program Flash with no FlexRAM, while the KM34 Flash supports 256 KB of program Flash with no FlexRAM. Besides the Flash size difference, the KM35 MCU also supports the dual bank RWW (read while write) feature, which is partitioned into:

- One 256 KB program Flash array divided into 2-KB sectors. The Flash addresses range from 0x0000\_0000 to 0x0003\_FFFF.
- One 256 KB program Flash array divided into 2-KB sectors. The Flash addresses range from 0x0004\_0000 to 0x0007\_FFFF.

#### Table 3. KM35 Flash memory map

| System Address Range      | Memory Type     | Size   |
|---------------------------|-----------------|--------|
| 0x0000_0000 - 0x0003_FFFF | P-flash block 0 | 256 KB |
| 0x0004_0000 - 0x0007_FFFF | P-flash block 1 | 256 KB |

The KM34 Flash does not support dual bank. It only supports the 256-KB Flash, which is partitioned into:

 One 256-KB program Flash array divided into 2-KB sectors. The Flash addresses range from 0x0000\_0000 to 0x0003\_FFFF.

#### Table 4. KM34 Flash memory map

| System Address Range      | Memory Type | Size   |
|---------------------------|-------------|--------|
| 0x0000_0000 - 0x0003_FFFF | P-flash     | 256 KB |

| Table 5. | <b>KM35</b> | allowed | simultaneous | memory | operations |
|----------|-------------|---------|--------------|--------|------------|
|----------|-------------|---------|--------------|--------|------------|

|                    |              | P-Flash block 0 |         |              | P-Flash block 1 |         |              |
|--------------------|--------------|-----------------|---------|--------------|-----------------|---------|--------------|
|                    |              | Read            | Program | Sector Erase | Read            | Program | Sector Erase |
| P-Flash block      | Read         | -               |         |              |                 | ОК      | ОК           |
| 0                  | Program      |                 | -       |              | ОК              |         |              |
|                    | Sector Erase |                 |         | -            | ОК              |         |              |
| P-Flash block<br>1 | Read         |                 | ок      | ОК           | -               |         |              |
|                    | Program      | ОК              |         |              |                 | -       |              |
|                    | Sector Erase | ОК              |         |              |                 |         | -            |

# 2.3 SRAM memory

Compared to the KM34 MCU, the KM35 MCU increases the SRAM size from 32 KB to 64 KB with expanded SRAM addresses, that is, with different start and end addresses, as shown below. Take care of the linker file to make sure that the definition of the SRAM address range is valid when migrating from KM34 to KM35.

#### Table 6. KM35 SRAM memory map

| System Address Range     | Memory Type | Size  |
|--------------------------|-------------|-------|
| 0x1FFF_C000- 0x2000_BFFF | SRAM        | 64 KB |

#### Table 7. KM34 SRAM memory map

| System Address Range      | Memory Type | Size  |
|---------------------------|-------------|-------|
| 0x1FFF_E000 - 0x2000_5FFF | SRAM        | 32 KB |

# 2.4 Peripheral enhancements

There are several improvements on the KM35 MCU when compared to the KM34 MCU:

- Enhanced OSC32K monitor scheme to improve EMC performance to avoid hang-up during EMC test.
- · One new SPI module.
- One new LPTMR module.
- Two more LLWU digital filters to improve noise immunity and ESD performance.
- FIFO in LPUART, added to improve throughput and reduce CPU load.

# 2.4.1 OSC32K improvement

On the KM34 MCUs, the BUS hangs up if the RTC register is accessed when the OSC32K is not ready. The KM35 MCUs feature the enhanced OSC32K monitor scheme to improve EMC performance to avoid hang-up during the EMC test. The detailed changes include:

- Added SIM\_MISC\_CTL[13:12] bits to indicate whether OSC32K is ready.
- Added hard fault triggered by accessing the RTC register when the RTC OSC32K (VBAT domain) is not ready.

There is no hardware change needed when you migrate from KM34 to KM35. From the software perspective, the OSC32K improvement is covered by the SDK software and the pre-SDK driver. The demo code is available in SDK CLOCK\_CONFIG\_EnableRtcOsc(). If you want to develop the drive on your own, add a delay in the software to wait for the OSC32K to be ready by checking the SIM\_MISC\_CTL[13:12] bits. There is a hard fault to remind you that it is not ready instead of the MCU hang-up.

# 2.4.2 New SPI module

The KM34 MCU offers two SPI modules, while the KM35 MCU offers three SPI modules. The pinout of the existing SPI 0/1 is exactly the same as on the KM34 MCU. It enables you to port your existing SPI-related code without any hardware changes and you can use the extra SPI module for communication.

The detailed changes include:

- New SPI module.
- · Added registers set for SPI2 which shares the same interrupt vector with SPI0/SPI1.
- · Added SPI2 signals on pinouts.
- · Added SPI2 clock gating in SIM.

For software considerations, when porting software from KM34 to KM35, the interrupt vector name of the SPI module is changed to "SPI0\_SPI1\_SPI2\_IRQHandler" in the *SDK startup\_MKM35Z7.s* file.

## 2.4.3 New LPTMR module

The KM34 MCU offers one LPTMR module, while the KM35 MCU offers two LPTMR modules. The detailed changes include:

- New LPTMR module.
- Added register set for LPTMR1 which shares the same interrupt vector with LPTMR0.
- · Added LPTMR1 signals on pinouts.
- Added LTMR1 clock gating in SIM.
- · Added LPTMR1 as XBAR input source and AWIC wakeup.

When porting software from KM34 to KM35, remember that the interrupt vector name of the LPTMR module is changed to "LPTMR0\_LPTMR1\_IRQHandler" in the SDK *startup\_MKM35Z7.s* file.

#### 2.4.4 New LLWU digital filters

The KM34 MCU offers two LLWU digital filters, while the KM35 MCU offers four LLWU digital filters to improve the noise immunity and ESD performance. The existing two filters are exactly the same on the KM34 and KM35 MCUs. For the two new filters, the KM35 has two new registers of LLWU\_FILT3/4.

## 2.4.5 New FIFO in LPUART

There is no FIFO implemented in the LPUART on the KM34 MCU to improve the throughput and reduce the CPU load during the serial communication. The KM35 MCU has an 8-bit FIFO in the LPUART. This improvement is transparent to your software and hardware design.

# 3 SDK considerations

The MCUXpresso SDK has open-source drivers, middleware, and reference example applications to speed up your software development. You can visit the MCUXpresso web page (mcuxpresso.nxp.com) and download the SDK by searching for "KM34" or "KM35".

The KM34 SDK was released two years ago with version SDK 2.2.0 and it has not been updated since then. The KM35 SDK is based on the latest SDK, so there are some changes (mainly in the APIs). When porting from the KM34 SDK to the KM35 SDK, pay attention to the changes listed in Table 8.

## Table 8. Important changes

| Difference                          | Drivers       | Details                                                                                                                                      | Migration                                                                                            |
|-------------------------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| Drivers with API changes            | GPIO          | Refined naming of API. The<br>main change is the update<br>API with prefix of _PinXXX()<br>and _PortXXX.                                     | Replace the API names if<br>they use the KM34 SDK and<br>move to the KM35 SDK.                       |
| Drivers with files structure change | debug_console | Added the serial manager<br>and UART wrapper layer in<br>the <i>components</i> folder                                                        | Add new files into the project<br>and include the related <i>.h</i><br>and <i>.c</i> files.          |
|                                     |               | The parameters of<br>DbgConsole_Init changed                                                                                                 | -                                                                                                    |
|                                     |               | From: status_t<br>DbgConsole_Init(uint32_t<br>baseAddr, uint32_t baudRate,<br>uint8_t device, uint32_t<br>clkSrcFreq)                        |                                                                                                      |
|                                     |               | to : status_t<br>DbgConsole_Init(uint8_t<br>instance, uint32_t baudRate,<br>serial_port_type_t device,<br>uint32_t clkSrcFreq)               |                                                                                                      |
|                                     |               | Some "defined symbols" also<br>need adjustment, such as<br>adding<br>"SERIAL_PORT_TYPE_UAR<br>T=1" for the debug console to<br>use the UART. |                                                                                                      |
|                                     | Flash         | Reorganize FTFx Flash driver<br>source file, extract Flash<br>cache and flexnvm driver<br>from FTFx driver.                                  | Add new files into the project<br>and include the related <i>.h</i><br>and <i>.c</i> files.          |
|                                     |               | Some enumeration and struct<br>names' prefix changed from<br>from "flash" to "ftfx".                                                         | Replace the names if using<br>the KM34 SDK Flash driver<br>and move to the KM35 SDK<br>Flash driver. |
| Drivers with new feature<br>added   | SPI slave     | SPI slave config structure<br>adds an element of<br>"pinMode" and added SPI pin<br>mode(Bidirectional mode) for<br>transfer set API.         | Optional                                                                                             |

The overall migration consideration is that only one driver was changed in the API (GPIO) and two drivers/components were changed in the structure. Replace the API names that use the KM34 SDK, move to the KM35 SDK, and add the extra files into the project (the included files may need updates). The change logs of the driver are provided in the Release Notes to show you the driver's change history. Other new features/bug fixes are transparent for the migration from the old SDK (2.2.0) to the latest SDK.

# 4 Hardware kit TWR considerations

The KM3x family comes with fully compatible boards and parts. The TWR-KM35Z75M module for KM35 is fully compatible as a superset to the previous TWR-KM34Z75M module for KM34.

How To Reach Us

Home Page:

nxp.com

Web Support:

nxp.com/support

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/ SalesTermsandConditions.

While NXP has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, CodeWarrior, ColdFire, ColdFire+, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorIQ, QorIQ Qonverge, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, Tower, TurboLink, EdgeScale, EdgeLock, eIQ, and Immersive3D are trademarks of NXP B.V. All other product or service names are the property of their respective owners. AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© NXP B.V. 2020.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

> Date of release: 05/2020 Document identifier: AN12847

# arm