NXP Semiconductors Application Note

Document Number: AN5324 Rev. 0, 08/2016

# i.MX 6Solo/DualLite Personality Fuses

### 1 Introduction

This document describes on-chip fuses (called personality fuses) that are used to define the characteristics of the i.MX 6Solo and 6DualLite SoCs.

#### Contents

| 1. | Introduction                           | 1 |
|----|----------------------------------------|---|
| 2. | i.MX 6Solo/6DualLite Personality Fuses | 2 |
| 2  | Devision History                       | 2 |

3. Revision History ..... 2



i.MX 6Solo/6DualLite Personality Fuses

### 2 i.MX 6Solo/6DualLite Personality Fuses

Table 1 shows the fuses related to the definition of the SoC.

#### **Table 1. Personality Fuses**

| Fuse<br>Function  | Fuse<br>Address | OCOTP<br>Address   | Fuse Name                     | Settings                                                                  |                                                |                                                                                                             |                                    |
|-------------------|-----------------|--------------------|-------------------------------|---------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------------------------------------|
| Dual/Solo         | 0x430[20]       | 0x021B_C430[20]    | NUM_CORES                     | 0 – 2 Cores (DualLite)                                                    |                                                | 1 – 1 Core (Solo)                                                                                           |                                    |
|                   |                 |                    |                               | MCIMX6Uxxxxxxxx                                                           |                                                | MCIMX6Sxxxxxxxx                                                                                             |                                    |
| MLB               | 0x430[26]       | 0x021B_C430[26]    | MLB_DISABLE                   | 0 – Enabled                                                               |                                                | 1 – Disabled                                                                                                |                                    |
|                   |                 |                    |                               | MCIMX6x1xxxxxxx<br>MCIMX6x4xxxxxxx<br>MCIMX6x6xxxxxxx                     |                                                | MCIMX6x5xxxxxxx<br>MCIMX6x7xxxxxxxx<br>MCIMX6x8xxxxxxxxx                                                    |                                    |
| VPU               | 0x440[15]       | 0x021B_C440[15]    | VPU_DISABLE                   | 0 – Enabled                                                               |                                                | 1 - Disabled                                                                                                |                                    |
|                   |                 |                    |                               | MCIMX6x5xxxxxxx<br>MCIMX6x6xxxxxxx<br>MCIMX6x7xxxxxxx<br>MCIMX6x8xxxxxxxx |                                                | MCIMX6x1xxxxxxx<br>MCIMX6x4xxxxxxx                                                                          |                                    |
| GPU               | 0x440[2]        | 0x021B_C440[2]     | GPU3D_DISABLE                 | 0 – Enabled                                                               |                                                | 1 – Disabled                                                                                                |                                    |
|                   |                 |                    |                               | MCIMX6x5xxxxxx<br>MCIMX6x6xxxxxx<br>MCIMX6x7xxxxxx<br>MCIMX6x8xxxxxx      |                                                | MCIMX6x1xxxxxx                                                                                              |                                    |
| EPDC              | 0x430[25]       | 0x021B_C430[25]    | EPDC_DISABLE                  | 0 – Enabled                                                               |                                                | 1 – Disabled                                                                                                |                                    |
|                   |                 |                    |                               | MCIMX6x8xxxxxxx                                                           |                                                | MCIMX6x1xxxxxx<br>MCIMX6x4xxxxxx<br>MCIMX6x5xxxxxx<br>MCIMX6x5xxxxxxx<br>MCIMX6x6xxxxxxx<br>MCIMX6x7xxxxxxx |                                    |
| Market<br>Segment | 0x480[7:6]      | 0x021B_C480[7:6]   | Market_<br>Segment[1:0]       | 00 –<br>Commercial<br>0C to 95C                                           | 01 –<br>Extended<br>Commercial<br>-20C to 105C | 10 –<br>Industrial<br>-40C to 105C                                                                          | 11 –<br>Automotive<br>-40C to 125C |
|                   |                 |                    |                               | MCIMX6xxDxxxxxx<br>MCIMX6xxDxxxxxx                                        | MCIMX6xxExxxxxxx                               | MCIMX6xxCxxxxxx                                                                                             | MCIMX6xxAxxxxxxx                   |
| Speed             | 0x440[17:16]    | 0x021B_C440[21:20] | SPEED_<br>GRADING[5:4]        | 00 – 800 MHz                                                              | 01 – Reserved                                  | 10 – 1000 MHz                                                                                               | 11 – Reserved                      |
|                   |                 |                    |                               | MCIMX6xxxx00xx                                                            | MCIMX6xxxx01xx                                 | MCIMX6xxxxx10xx                                                                                             | MCIMX6xxxxx11xx                    |
| HDCP              | 0x460[16]       | 0x021B_C460[16]    | HDCP<br>ENCRYPTION<br>DISABLE | 0 – Encryption enabled                                                    |                                                | 1 – Encryption disabled                                                                                     |                                    |
|                   |                 |                    |                               | MCIMX6xxxxxCx                                                             |                                                | MCIMX6xxxxxAx                                                                                               |                                    |

## 3 Revision History

Revision 0 is the initial release of this document.

How to Reach Us:

Home Page: nxp.com

Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals" must be validated for each customer application by customer,Äôs technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, Freescale and the Freescale logo are trademarks of NXP B.V. All other product or service names are the property of their respective owners. ARM, the ARM Powered logo and Cortex are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere.

© 2016 NXP B.V.

Document Number: AN5324 Rev. 0 08/2016



