# NT2H2421S0 # NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature Rev. 3.2 — 19 October 2023 Product data sheet # 1 General description NTAG 224 DNA StatusDetect (in the data sheet short NTAG 224 DNA SD) is an innovative single-chip solution, offering certified security, dual-mode tamper detection and simple battery-free sensing. The technology uses multi-layered protection to support a broad range of NFC-based applications that can be trusted to protect products, services, and IoT-driven user experiences. NTAG 224 DNA SD is an NFC Type 2 Tag compliant security IC with a 208 byte user memory offering a new StatusDetect functionality to enable a broad range of passively powered, status-aware NFC applications. The IC uses AES-128 cryptography and is Common Criteria EAL3+ (AVA.VAN.2) targeted. The StatusDetect tag IC adds flexibility by offering two tamper evident modes: conductance or capacitance. There is no need for a dedicated app. Conductive tamper detection uses a connected tamper loop that, when broken, irreversibly writes the onceopen status into the IC memory upon IC start-up. It sends the open status to the cloud as part of the Secure Unique NFC (SUN) message – upon readout with an NFC-enabled device such as a cell phone. NTAG 224 DNA SD can also monitor the IC's current opening status. With capacitive tamper detection, the NTAG 224 DNA SD IC needs to be connected to a sensing capacitor. Upon readout, the IC measures the capacitance and compares it to pre-configured limits. When these limits are exceeded, the open status is added to the SUN message. Capacitive tamper detection is well suited for integration into physical form factors, and it's also harder for fraudsters to reconstruct. Alternatively, the NTAG 224 DNA SD IC can be used as a simple passive sensing device to detect a change in a specific environmental condition, such as humidity, liquid fill level or pressure. Changes in measured capacitor values are captured with an NFC reader, and are interpreted by a mobile or cloud-based application, e.g. if outside the pre-defined range. NTAG 224 DNA SD IC comes with a Secure Unique NFC (SUN) message authentication. The IC can automatically add its UID and incremental tap counter to the programmed NDEF (NFC Data Exchange Format) message through ASCII mirroring, and uses an AES-128 key to secure the message with a cryptographic message authentication code (CMAC). The SUN functionality supports advanced protection to verify a tag's authenticity and integrity, whilst also enabling secured unique user experiences served in real time. NTAG 224 DNA SD also offers a 3-pass Mutual authentication with an AES-128 key, ensuring that only an authorized reader can access tag data. This advanced two-way authentication scheme can protect sensitive data against unauthorized access and/or a malicious change attempt. NTAG 224 DNA SD offers in addition an ECC-based originality signature to assure tag origin. The originality signature can be further customized and permanently locked during tag initialization. The NTAG 224 DNA SD is compliant with NFC Forum Type 2 Tag ([1]) and ISO/IEC14443 Type A part 1 to 3 ([2]). # 1.1 Contactless energy and data transfer Communication to NTAG 224 DNA SD can be established only when the IC is connected to an antenna. Form and specification of the coil is out of scope of this document, general recommendations can be found in the NTAG antenna design guide (see [4]). When NTAG 224 DNA SD is positioned in the RF field, the high-speed RF communication interface allows the transmission of the data with a baud rate of 106 kbit/s. # 1.2 Simple deployment and better user experience NTAG 224 DNA SD offers specific features designed to improve integration into physical objects and to enhance user experience: - The fast read capability allows scanning the complete NDEF message with only one FAST\_READ command, therefore reducing the overhead in high throughput production environments - The RF performance allows for more flexibility in the choice of shape, dimension and material of form factors NT2H2421S0 # NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature # 1.3 Security - EAL3+ AVA.VAN.2 Common Criteria certification - Secure Unique NFC (SUN) message authentication for data authenticity and integrity protection - · 3-pass mutual Authentication with AES-128 with 128-bit key length - Automatic NFC Tap Counter, which counts each tap - NXP programmed 7-byte UID for each device - · Pre-programmed Capability Container with one time programmable bits - Field programmable read-only locking function - Pre-programmed ECC-based originality signature with an option to customize and permanently lock - AES-based originality key leveraging the AES authentication to check the NXP origin of the IC **Note:** NTAG 224 DNA SD comes with an external CC EAL3+ certification targeting basic attack potential (AVA\_VAN.2). Hence, the contactless IC does not claim to be completely resistant. In case of broader protection is required, products with a higher security certification should be considered. # 1.4 NFC Forum Tag 2 Type compliance NTAG 224 DNA SD IC provides full compliance with the NFC Forum Tag 2 Type technical specification (see [2]) and enables NDEF data structure (see [3]). #### 1.5 Anti-collision An anti-collision function allows operating more than one tag in the field simultaneously. The anti-collision algorithm selects each tag individually. It ensures that the execution of a transaction with a selected tag is performed correctly without interference from another tag in the field. NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature # 2 Features and benefits - · Contactless transmission of data and supply energy - · Operating frequency of 13.56 MHz - Data transfer of 106 kbit/s - Data integrity of 16-bit CRC, parity, bit coding, bit counting - Operating distance up to 100 mm (depending on various parameters as e.g. field strength and antenna geometry) - 7-byte serial number (cascade level 2 according to ISO/IEC 14443-3) - · Automatic NFC counter triggered at the first read command after a reset - · StatusDetect feature which can be used in different modes - Conductive Tag Tamper, detecting if the tamper loop is open at start-up - Capacitive Tag Tamper, detecting if the connected capacitance is outside the user-defined value range at start-up - Capacitive measurement, providing parameters to calculate the connected capacitance out of the measured values - Secure Unique NFC (SUN) message authentication feature implemented via ASCII mirroring of the UID, NFC counter, Tag Tamper information and CMAC into the NDEF message in the user memory, which changes on every readout after a reset - · 3-pass mutual Authentication with AES-128 with 128-bit key length - ECC-based originality signature, offering the option to customize and permanently lock the signature - · Fast read command - · True anti-collision - 50 pF input capacitance # 2.1 EEPROM - 304 bytes organized in 76 pages with 4 bytes per page - 208 bytes freely available user Read/Write area (52 pages) - · 4 bytes initialized capability container with one time programmable access bits - · Field programmable read-only locking function per page for the first 16 pages - Field programmable read-only locking function above the first 16 pages per 4 pages - · Configurable memory access authentication protection with optional limit of unsuccessful attempts - · Anti-tearing support for capability container (CC), lock bits and NFC counter - Pre-programmed ECC-based originality signature, offering the possibility for customizing and permanently locking the signature - Data retention time of 10 years - Write endurance 100.000 cycles NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature # 3 Applications NTAG 224 DNA SD StatusDetect tag ICs offer multi-layered protection to expand the reach of smart, trusted IoT objects. #### · Advanced anti-counterfeiting protection Reliably verify authenticity of physical goods, anytime, anywhere using an NFC enabled device. Also consider automated authentication of NFC tagged consumables and parts in embedded devices. #### Improved supply chain visibility and control Visibly help track products along the supply chain, and reduce grey market diversion and other fraud. Enable more transparent and secure supply chains. #### Tamper detection and deterrence Detect whether a product has been interfered or opened prior to sales or usage. While conductive tamper evidence can protect labels or seals affixed to products, capacitive tamper evidence is better suited for integration into physical form factors e.g., closures. ## · Quality assurance through simple battery-free sensing Ensure product quality remains intact, or capture and interpret digital sensing data, such as moisture or fill level, for varied healthcare, retail, and industrial applications. #### · Augmented user experiences Use status awareness to prompt targeted messages, e.g. pre-/post-retail. Evolve the user experience by engaging with greater personalization, e.g. with tap-unique content and exclusive loyalty rewards. #### Proof of presence Provide trusted proof that a person was at a given location at specific times, allowing proof of servicing or visiting times, and other time/location-based events. NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature # 4 Quick reference data ## Table 1. Quick reference data | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|-------------------|-----------------------------------------------------------------------|--------|-------|-----|-------| | f <sub>i</sub> | input frequency | | - | 13.56 | - | MHz | | C <sub>i</sub> | input capacitance | T <sub>amb</sub> = 22 °C,<br>f <sub>i</sub> = 13.56 MHz,<br>2.2 V RMS | - | 50.0 | - | pF | | EEPROM ch | naracteristics | | | | | | | t <sub>ret</sub> | retention time | T <sub>amb</sub> = 22 °C | 10 | - | - | year | | N <sub>endu(W)</sub> | write endurance | T <sub>amb</sub> = 22 °C | 100000 | - | - | cycle | NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature # 5 Ordering information # Table 2. Ordering information | Type number | Package | Package | | | | | | | | |---------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--|--|--| | | Name | Description | Version | | | | | | | | NT2H2421S0DUD | FFC Bump | 8 inch wafer, 120 µm thickness, on film frame carrier, electronic fail die marking according to SECS-II format, Au bumps, 208 bytes user memory, 50 pF input capacitance | - | | | | | | | NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature # 6 Block diagram NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature # 7 Pinning information # 7.1 Pinning The pinning of the NTAG 224 DNA SD wafer delivery is shown in section "Bare die outline" (see Section 14). Table 3. Pin allocation table | Pin | Symbol | | |-----|--------|-----------------------| | LA | LA | Antenna connection LA | | LB | LB | Antenna connection LB | | DP | DP | Detection Pin | | GND | GND | Ground | # 8 Functional description # 8.1 Block description NTAG 224 DNA SD ICs consist of a 304 bytes EEPROM, RF interface, Digital Control Unit (DCU), and sensing interface. Energy and data are transferred via an antenna consisting of a coil with a few turns which is directly connected to NTAG 224 DNA SD. For tag tamper feature, a wire or capacitance needs to be connected to DP and GND pin. No further external components are necessary. Refer to [4] for details on antenna design. - RF interface: - modulator/demodulator - rectifier - clock regenerator - Power-On Reset (POR) - voltage regulator - · Anti-collision: multiple cards may be selected and managed in sequence - Command interpreter: processes memory access commands supported by the NTAG 224 DNA SD - True Random Number Generator (TRNG) - Crypto coprocessor: Advanced Encryption Standard (AES) - EEPROM interface - NTAG 224 DNA SD EEPROM: 304 bytes, organized in 76 pages of 4 bytes per page. - 10 bytes reserved for manufacturer data - 6 bytes used for the read-only locking mechanism and RFUI - 4 bytes available as capability container - 208 bytes user programmable read/write memory - 32 byte AES keys - 44 bytes of configuration data and RFUI - Sensing interface detection of open/closed status based on tag tamper wire or measurement of parameters to calculate the connected capacitance. #### 8.2 RF interface The RF-interface is based on the ISO/IEC 14443 Type A standard. During operation, the NFC device generates an RF field. The RF field must always be present with short pauses for data communication. It is used for both communication and as power supply for the tag. For both directions of data communication, there is one start bit at the beginning of each frame. Each byte is transmitted with an odd parity bit at the end except for REQA and WUPA commands. The LSB of the byte with the lowest address of the selected block is transmitted first. For a multi-byte parameter, the least significant byte is always transmitted first. As an example, when reading from the memory using the READ command, byte 0 from the addressed block is transmitted first. It is then followed by bytes 1 to byte 3 out of this block. The same sequence continues for the next block and all subsequent blocks. # 8.3 Data integrity Following mechanisms are implemented in the contactless communication link between NFC device and NTAG to ensure very reliable data transmission: NT2H2421S All information provided in this document is subject to legal disclaimers. - Bit count checking and bit coding to distinguish between "1", "0" and no information - NAK1 response on user commands in case of parity or CRS error - · Parity bits for each byte - 16-bit Cyclic Redundancy Check (CRC) according to ISO/IEC 14443-3, see [1], calculated over all preceding bytes in the same communication frame - Channel monitoring (protocol sequence and bit stream analysis) - Secure Unique NFC (SUN) CMAC mirror to protect the data integrity of the mirrored UID, NFC counter and Tag Tamper information # 8.4 Communication principle The NFC device initiates the commands and the Digital Control Unit of the NTAG 224 DNA SD decodes them. The command response is depending on the state of the IC and for memory operations also on the access conditions valid for the corresponding page. **Remark:** In all states, the command interpreter returns to the idle state on receipt of an unexpected command. If the IC was previously in the HALT state, it returns to that state. Figure 5. State diagram NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature #### 8.4.1 IDLE state After a reset, NTAG 224 DNA SD switches to the IDLE state. It only exits this state when a REQA or a WUPA command is received from the NFC device. Any other data received in this state is interpreted as an error and NTAG 224 DNA SD remains in the IDLE state. After correctly executed HLTA command out of the ACTIVE or AUTHENTICATED state, the default waiting state changes from the IDLE state to the HALT state. This state can then be exited with a WUPA command or by a reset only. #### 8.4.2 READY1 state In this state, the NFC device resolves the first part of the UID (3 bytes) using the ANTICOLLISION or SELECT commands in cascade level 1. This state is correctly exited after execution of either of the following commands: - SELECT command from cascade level 1: the NFC device switches NTAG 224 DNA SD into READY2 state where the second part of the UID is resolved. - READ command (from address 0): all anti-collision mechanisms are bypassed and the NTAG 224 DNA SD switches directly to the ACTIVE state. **Remark:** The response of NTAG 224 DNA SD to the cascade level 1 SELECT command is a byte with b3 set to 1. In accordance with ISO/IEC 14443, this bit indicates that the anti-collision cascade procedure has not yet finished. If more than one NTAG is in the NFC device field, a READ command from address 0 selects all NTAG 224 DNA SD devices. In this case, a collision occurs due to different serial numbers. Any other data received in the READY1 state is interpreted as an error and depending on its previous state NTAG 224 DNA SD returns to the IDLE or the HALT state. #### 8.4.3 READY2 state In this state, NTAG 224 DNA SD supports the NFC device in resolving the second part of its UID (4 bytes) with the cascade level 2 ANTICOLLISION command. This state is usually exited using the cascade level 2 SELECT command. Alternatively, READY2 state can be skipped using a READ command (from address 0) as described for the READY1 state. **Remark:** The response of NTAG 224 DNA SD to the cascade level 2 SELECT command is the Select Acknowledge (SAK) byte. In accordance with ISO/IEC 14443, this byte indicates if the anti-collision cascade procedure has finished. NTAG 224 DNA SD is now uniquely selected and only this device communicates with the NFC device even when other contactless devices are present in the NFC device field. If more than one NTAG 224 DNA TT is in the NFC device field, a READ command from address 0 selects all NTAG 224 DNA SD devices. In this case, a collision occurs due to the different serial numbers. Any other data received when the device is in state READY2 is interpreted as an error. Depending on its previous state, the NTAG 224 DNA SD returns to either the IDLE state or the HALT state. #### 8.4.4 ACTIVE state Some memory operations and other functions like the originality signature read-out can be operated in the ACTIVE state. The ACTIVE state is exited with the HLTA command. Upon reception of an HLTA command, the NTAG 224 DNA SD transits to the HALT state. An invalid command received when the device is in this state is interpreted as an error. Depending on its previous state, NTAG 224 DNA SD returns to either the IDLE state or the HALT state. NT2H2421S0 All information provided in this document is subject to legal disclaimers. NTAG 224 DNA SD transits to the AUTHENTICATED state after successful 3-pass mutual authentication using the AUTHENTICATE command. #### 8.4.5 AUTHENTICATED state In this state, also operations on memory pages, which are configured as authentication protected, can be accessed on top of the operation that is allowed in ACTIVE state on pages that are not access protected. The AUTHENTICATED state is exited with the HLTA command and upon reception NTAG 224 DNA SD transits to the HALT state. An invalid command received when the device is in this state is interpreted as an error. Depending on its previous state, NTAG 224 DNA SD returns to either the IDLE state or the HALT state. Authentication is performed using AES Authentication described in <u>Section 8.10.1</u>. #### 8.4.6 HALT state HALT and IDLE states constitute the two wait states implemented in NTAG 224 DNA SD. An already processed NTAG 224 DNA SD can be set into the HALT state using the HLTA command. In the anti-collision phase, this state helps the NFC device to distinguish between processed tags and tags yet to be selected. NTAG 224 DNA SD can only exit this state on execution of the WUPA command or reset. Any other data received when the device is in this state is interpreted as an error and NTAG 224 DNA TT state remains unchanged. ## 8.5 Memory organization The EEPROM memory is organized in pages with 4 bytes per page. NTAG 224 DNA SD has 76 pages in total. The memory organization can be seen in <u>Table 4</u>, and the functionality of the different memory sections is described in the following sections. Table 4. Memory organization NTAG 224 DNA SD | | age Byte number within a page ddr | | e | Description | | | |-----|-----------------------------------|------------------|----------------|--------------|---------------------|-----------------------| | Dec | Hex | 0 | 1 | 2 | 3 | | | 0 | 0h | | seria | al number | | | | 1 | 1h | | seria | al number | | Manufacturer data and | | 2 | 2h | serial<br>number | internal | lock bits | lock bits | static lock bits | | 3 | 3h | | Capability | Container CC | | Capability Container | | 4 | 4h | | | | | | | 5 | 5h | | | | | | | | | | use | r memory | | user memory | | 38 | 26h | | | | | | | 55 | 37h | | | | | | | 56 | 38h | 1 | dynamic lock b | its | RFUI | Dynamic lock bits | | 57 | 39h | | ( | CFG_0 | | | | 58 | 3Ah | | ( | CFG_1 | Configuration nages | | | 59 | 3Bh | | | RFUI | Configuration pages | | | 60 | 3Ch | | | RFUI | | | Table 4. Memory organization NTAG 224 DNA SD...continued | | Page Byte number within a page | | | | | | | |-----|--------------------------------|----------------|-------------|----------|------|--|--| | Dec | Hex | 0 | 1 | 2 | 3 | | | | 61 | 3Dh | KEY_CFG | | RFUI | | | | | 62 | 3Eh | TT_CTT_<br>CFG | | RFUI | | | | | 63 | 3Fh | | NFC_CNT_LIN | М | RFUI | | | | 64 | 40h | | · | | | | | | 65 | | | ٨Ε | S KEV | | | | | 66 | | | AES_KEY | | | | | | 67 | 43h | | | | | | | | 68 | 44h | | | | | | | | 69 | 45h | | SLINC | MAC_KEY | | | | | 70 | 46h | | SONC | NIAO_NL1 | | | | | 71 | 47h | | | | | | | | 72 | 48h | | CTT_CFG_0 | | | | | | 73 | 49h | | CTT_CFG_1 | | | | | | 74 | 4Ah | | RFUI | | | | | | 75 | 4Bh | | | RFUI | | | | #### 8.5.1 UID/serial number The unique 7-byte serial number (UID) and its two check bytes are programmed into the first 9 bytes of memory: It covers page addresses 00h, 01h and the first byte of page 02h. The second byte of page address 02h is reserved for internal data. These bytes are programmed and write protected in the production test. In accordance with ISO/IEC 14443-3, check byte 0 (BCC0) is defined as CT $\oplus$ SN0 $\oplus$ SN1 $\oplus$ SN2. Check byte 1 (BCC1) is defined as SN3 $\oplus$ SN4 $\oplus$ SN5 $\oplus$ SN6. SN0 holds the Manufacturer ID for NXP Semiconductors (04h) in accordance with ISO/IEC 14443-3. NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature #### 8.5.2 Static lock bytes The bits of byte 2 and byte 3 of page 02h represent the field programmable read-only locking mechanism. Each page from 03h (CC) to 0Fh can be individually locked by setting the corresponding locking bit Lx to logic 1 to prevent further write access. The locked page becomes read-only memory. The three least significant bits of lock byte 0 are the block-locking bits. Bit 2 deals with pages 0Ah to 0Fh, bit 1 deals with pages 04h to 09h and bit 0 deals with page 03h (CC). Once the block-locking bits are set, the locking configuration for the corresponding memory area is frozen. For example if BL15-10 is set to logic 1, then bits L15 to L10 (lock byte 1, bit[7:2]) can no longer be changed. A WRITE command to block 02h, sets the static locking and block-locking bits. Data bytes 2 and 3 of the WRITE command, and the contents of the actual lock bytes stored in the memory, are a bit-wise OR. The result becomes the new content of the lock bytes. This process is irreversible. If a bit is set to logic 1, it cannot be changed back to logic 0. The content of bytes 0 and 1 of page 02h is unaffected by the corresponding data bytes of the WRITE command. The default value of the static lock bytes is 00 00h. Any write operation to the static lock bytes is tearing-proof. # 8.5.3 Dynamic Lock Bytes To lock the pages of NTAG 224 DNA SD starting at page address 10h until page 37h, so called dynamic lock bytes are used. Dynamic lock bytes are located at page 38h. Three lock bytes cover the memory area of 160 data bytes. The granularity of one lock bit is 4 pages for NTAG 224 DNA SD (Figure 8). The programming of dynamic lock bits is irreversible. If a bit is set to logic 1, it cannot be changed back to logic 0. Remark: It is recommended to set all bits marked with RFUI to 0, when writing to the dynamic lock bytes. # NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature The default value of the dynamic lock bytes is 00 00 00h. The value of byte 3 is always 00h when read. Any write operation to the dynamic lock bytes is tearing-proof. #### 8.5.4 Capability Container (CC bytes) The Capability Container CC (page 3) is programmed during the IC production according to the NFC Forum Type 2 Tag specification (see [2]). These bytes may be modified by a WRITE command. The parameter bytes of the WRITE command and the current contents of the CC bytes are bit-wise OR'ed. The result is the new CC bytes content. This process is irreversible and once a bit is set to logic 1, it cannot be changed back to logic 0. Byte 2 in the capability container defines the available memory size for NDEF messages. The configuration at delivery is shown in <u>Table 5</u>. NT2H2421S0 Table 5. NDEF memory size | IC | Value in byte 2 | NDEF memory size | |-----------------|-----------------|------------------| | NTAG 224 DNA SD | 1Ah | 208 bytes | Any write operation to the CC bytes is tearing-proof. The default values of the CC bytes at delivery are defined in Section 8.5.6. #### 8.5.5 Data pages Pages 04h to 37h for NTAG 224 DNA SD are the 208 byte user memory read/write area. The access to a part of the user memory area can be restricted using 3-pass mutual authentication. See Section 8.10 for further details. The default values of the data pages at delivery are defined in Section 8.5.6. ## 8.5.6 Memory content at delivery The capability container in page 03h and the data pages 04h and 05h of NTAG 224 DNA SD are pre-programmed as defined in <u>Table 6</u>. Table 6. Memory content at delivery NTAG 224 DNA SD | Page Address | Byte number within page | | | | | | |--------------|-------------------------|-----|-----|-----|--|--| | | 0 | 1 | 2 | 3 | | | | 03h | E1h | 10h | 1Ah | 00h | | | | 04h | 01h | 03h | E0h | 0Ah | | | | 05h | 44h | 03h | 00h | FEh | | | The default content of the data pages from page 06h and onwards is not defined at delivery. #### 8.5.7 Configuration pages Pages 39h to 4Bh for NTAG 224 DNA SD are used to configure the memory access restriction, to configure the ASCII mirror feature and tag tamper feature for galvanic or capacitive measurement. The location of the configuration elements is defined in <u>Table 7</u>. Table 7. Configuration Pages | Page A | ddress | Byte number | | | | | | | | |--------|--------|------------------|-----------|----------|----------|--|--|--|--| | Dec | Hex | 0 | 2 | 3 | | | | | | | 57 | 39h | CFG_B0 | CFG_B0 TT | | AUTH0 | | | | | | 58 | 3Ah | CFG_B1 RFUI | | AUTHLIM0 | AUTHLIM1 | | | | | | 59 | 3Bh | RFUI | | | | | | | | | 60 | 3Ch | | RF | FUI | | | | | | | 61 | 3Dh | KEY_CFG | RFUI | RFUI | RFUI | | | | | | 62 | 3Eh | TT_CTT_CFG | RFUI | RFUI | RFUI | | | | | | 63 | 3Fh | NFC_CNT_LIM RFUI | | | | | | | | | 64 | 40h | | AES_KEY | | | | | | | NT2H2421S0 All information provided in this document is subject to legal disclaimers. Table 7. Configuration Pages...continued | Page A | ddress | Byte number | | | | | | | | | | | |--------|--------|----------------|-----------------|-----------------|------|--|--|--|--|--|--|--| | Dec | Hex | 0 | 2 | 3 | | | | | | | | | | 65 | 41h | | | | | | | | | | | | | 66 | 42h | | | | | | | | | | | | | 67 | 43h | | | | | | | | | | | | | 68 | 44h | | | | | | | | | | | | | 69 | 45h | | SUNCMAC KEY | | | | | | | | | | | 70 | 46h | | SUNCIVIA | AC_RET | | | | | | | | | | 71 | 47h | | | | | | | | | | | | | 72 | 48h | CTT_DIFF_LIMIT | | RFUI | | | | | | | | | | 73 | 49h | CTT_DIFF_CAL | CTT_UPPER_LIMIT | CTT_LOWER_LIMIT | RFUI | | | | | | | | | 74 | 4Ah | RFUI | RFUI | RFUI | RFUI | | | | | | | | | 75 | 4Bh | RFUI | RFUI | RFUI | RFUI | | | | | | | | # Table 8. CFG\_B0 configuration byte | _ | | | | | | | | | | | |------------|------|-------|--------|--------|-------------------|------|------|--|--|--| | Bit number | | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | MIRROR_EN | CTT_ | CFILT | MIRROF | R_BYTE | TT_MEAS_<br>INVLD | RFUI | RFUI | | | | # Table 9. TT (Tag Tamper) configuration byte | | Bit number | | | | | | | | | | | |--------------------|------------|---|--------------|---|---|-----------------|--------------------|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | MEAS_DBL_<br>RANGE | | С | TT_CURR_TRII | M | | RTT_<br>CTT_SEL | CTT_SHOW_<br>VALUE | | | | | # Table 10. User memory protection AUTH0 configuration byte | Bit number | | | | | | | | | | |------------|---|-------------|---|---|---|---|---|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RFUI | | AUTH0 [6:0] | | | | | | | | # Table 11. CFG\_B1 configuration byte | | Bit number | | | | | | | | | | | | | |------|------------------|-----------------|----------------|------|------|-------------------------------|------------------------|--|--|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | PROT | LOCK_<br>USR_CFG | RTT_<br>TEST_EN | NFC_<br>CNT_EN | RFUI | RFUI | SHOW_<br>STORED_<br>TT_STATUS | SHOW_ACT_<br>TT_STATUS | | | | | | | NT2H2421S0 All information provided in this document is subject to legal disclaimers. # NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature Table 12. AUTHLIM0 configuration byte | Bit number | | | | | | | | | | | | | |------------|----------------|---|---|---|---|---|---|--|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | AUTH_LIM [7:0] | | | | | | | | | | | | ## Table 13. AUTHLIM1 configuration byte | Bit number | | | | | | | | | | | | | |-----------------|--|----|----|--|--|------------------|------------------|--|--|--|--|--| | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | | | RF | UI | | | AUTH_<br>LIM [9] | AUTH_<br>LIM [8] | | | | | | ## Table 14. KEY\_CFG configuration byte | | Bit number | | | | | | | | | | | | | |--------------------------|------------------|--------------------|---|---|------|---|---|--|--|--|--|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | LOCK_<br>SUNCMAC_<br>KEY | LOCK_<br>AES_KEY | BLOCK_<br>LOCK_KEY | | | RFUI | | | | | | | | | #### Table 15. TT CTT CFG configuration byte | Bit number | | | | | | | | | | | | | |---------------------|------------------|-------------------|--|--|------|--|--|--|--|--|--|--| | 7 6 5 4 3 2 1 0 | | | | | | | | | | | | | | STORE_<br>TT_STATUS | LOCK_<br>CTT_CFG | BLOCK_<br>LOCK_TT | | | RFUI | | | | | | | | #### Table 16. Configuration parameter descriptions | Field | Bit | Values at delivery | Description | |-----------|-----|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MIRROR_EN | 1 | 0b | Enables or disables the ASCII mirror functionality, if a valid MIRROR_PAGE address is set. This bit can be changed if LOCK_USR_CFG is not set. 0b ASCII mirror disabled 1b UID, NFC counter, TT and SUNCMAC ASCII mirror enabled | | CTT_CFILT | 2 | 00b | CTT_CFILT allows to add an internal capacitor to DP and GND pin. This functionality can only be used if RTT_CTT_SEL bit is set (CTT mode). This functionality can be used if the external connected capacitor is small and the trim value after calibration is below 20 (decimal) in case of normal measurement range (MEAS_DBL_RANGE is not set). These bits can be changed if LOCK_USR_CFG is not set. 00b 0 pF 01b 1 pF 10b 2 pF 11b 3 pF | # NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature Table 16. Configuration parameter descriptions...continued | Table 10. Comig | ai atioi | i parameter de | SCRIPTIONScontinued | |--------------------|----------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Field | Bit | Values at delivery | Description | | MIRROR_BYTE | 2 | 00b | 2 bits define the byte position within the page defined by the MIRROR_PAGE address (beginning of mirror) where the ASCII mirror shall begin. These bits can be changed if LOCK_USR_CFG is not set. | | TT_MEAS_<br>INVLD | 1 | Ob | TT_MEAS_INVLD bit defines how the Tag Tamper status shall be indicated in case of an invalid CTT measurement (e.g. DP and GND are connected). This bit can be changed if LOCK_USR_CFG is not set. 0b Invalid CTT measurement is indicated as TAMPERED and stored permanently if the STORE_TT_STATUS bit is set 1b Invalid CTT measurement is indicated as INVALID | | MEAS_DBL_<br>RANGE | 1 | 0b | MEAS_DBL_RANGE bit set to 1 doubles the current defined in CTT_CURR_TRIM for measurement in CTT mode. This bit can be changed if LOCK_USR_CFG is not set. 0b current as defined by CTT_CURR_TRIM 1b current defined by CTT_CURR_TRIM will be doubled | | CTT_CURR_<br>TRIM | 5 | 01111b | CTT_CURR_TRIM defines the value of the current used for Tag Tamper measurement in CTT mode. These bits can be changed if LOCK_USR_CFG is not set. 00000b ~1 nA 11111b ~31 nA | | RTT_CTT_SEL | 1 | 0b | Selection of Resistive (Galvanic) or Capacitive Tag Tamper (RTT or CTT) detection. This bit can be changed if LOCK_USR_CFG is not set. 0b Enable RTT (Resistive Tag Tamper) 1b Enable CTT (Capacitive Tag Tamper) | | CTT_SHOW_<br>VALUE | 1 | 1b | CTT_SHOW_VALUE enables or disables the CTT measurement details in the Tag Tamper ASCII mirror and READ_TT_STATUS command. This bit is only valid if RTT_CTT_SEL is set (CTT enabled). This bit can be changed if LOCK_USR_CFG is not set. 0b Bytes TT0 to TT3 are masked with 00h. In AUTHENTICATED state, Bytes TT0 to TT3 provide the CTT details of the last measurement on READ_TT_STATUS command 1b Bytes TT0 to TT3 provide the CTT details of the last measurement. For bytes TT0 to TT3 containing CTT measurement details see Table 71 | | MIRROR_PAGE | 8 | 00h | MIRROR_PAGE address defines the page for the beginning of the mirroring. This byte can be changed if LOCK_USR_CFG is not set. A value >03h enables the ASCII mirror feature. The maximum valid value is 2Bh. If the ASCII mirror in given communication state is exceeding the accessible user memory, the ASCII mirror is disabled. | | AUTH0 | 7 | 4Ch | AUTH0 defines the page address from which 3-pass mutual authentication is required. Valid address range for byte AUTH0 is from 03h to 4Bh. If AUTH0 is set to a page address outside the valid address range, the AES authentication protection is effectively disabled, but still keeping AES authentication procedure working. This byte can be changed if LOCK_USR_CFG is not set. | | PROT | 1 | 1b | PROT bit is defining the type of protection of the password protected memory part assuming the AUTH0 byte value is within the range of 00h and 4Bh. This bit can be changed if LOCK_USR_CFG is not set. 0b write access only is protected by the 3-pass mutual authentication 1b read and write access is protected by the 3-pass mutual authentication | # NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature Table 16. Configuration parameter descriptions...continued | Field | Bit | Values at delivery | Description | |-------------------------------|-----|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LOCK_USR_<br>CFG | 1 | 0b | LOCK_USR_CFG permanently locks the configuration elements in blocks 39h, 3Ah, and 3Fh after subsequent reset. If the bit is set to 1b it cannot be set back to 0b. 0b configuration elements in blocks 39h, 3Ah, and 3Fh are not locked 1b configuration elements in blocks 39h, 3Ah, and 3Fh are permanently locked | | RTT_TEST_EN | 1 | 0b | Enables or disables the RTT test option to check the internal RTT circuitry on the label/inlay. This bit can be changed if LOCK_USR_CFG is not set. 0b RTT normal operating mode 1b RTT test operating mode (TT loop internally open) The test is only valid if RTT_CTT_SEL is not set (RTT is enabled) In that case Detection pin DP will be disconnected from the internal circuitry on the next start-up of the IC and the actual Tag Tamper status on a READ_TT_ STATUS shall indicate the OPEN state. If the actual Tag Tamper state is different to state defined above, the Tag Tamper feature is not working properly. | | NFC_CNT_EN | 1 | 0b | NFC_CNT_EN enables or disables the incrementation of the NFC counter. This bit can be changed if LOCK_USR_CFG is not set. 0b NFC counter increment disabled 1b NFC counter increment enabled If the NFC counter increment is enabled, the NFC counter will be automatically increased by 1 at the first READ or FAST_READ command after a reset until the limiting value is reached (refer to Section 8.7) | | SHOW_<br>STORED_TT_<br>STATUS | 1 | 1b | This bit defines if the stored Tag Tamper information shall be provided in the ASCII mirror and READ_TT_STATUS command. This bit can be changed if LOCK_USR_CFG is not set. 0b Stored Tag Tamper status is masked with 30h in the ASCII mirror and 0h in the READ_TT_STATUS command 1b Stored Tag Tamper status is provided in the ASCII mirror and the READ_TT_STATUS command | | SHOW_ACT_<br>TT_STATUS | 1 | 1b | This bit defines if the actual Tag Tamper information shall be provided in the ASCII mirror and READ_TT_STATUS command. This bit can be changed if LOCK_USR_CFG is not set. 0b Actual Tag Tamper status is masked with 30h in the ASCII mirror and 0h in the READ_TT_STATUS command 1b Actual Tag Tamper status is provided in the ASCII mirror and the READ_TT_STATUS command | | AUTH_LIM | 10 | 000h | Limitation of failed authentication attempts. Valid value range for byte AUTH_LIM is from 00h to 3FEh. AUTH_LIM can be changed if LOCK_USR_CFG is not set. 000h limiting of failed authentication attempts disabled 001h - 3FEh maximum number of failed authentication attempts | | LOCK_<br>SUNCMAC_KEY | 1 | 0d | LOCK_SUNCMAC_KEY permanently locks the SUNCMAC_KEY in blocks 44h-47h. If the bit is set to 1b, it cannot be set back to 0b. 0b SUNCMAC_KEY in blocks 44h-47h is not locked 1b SUNCMAC_KEY in blocks 44h-47h is locked | | LOCK_AES_KEY | 1 | Ob | LOCK_AES_KEY permanently locks the AES_KEY in blocks 40h-43h. If the bit is set to 1b, it cannot be set back to 0b. 0b AES_KEY in blocks 40h-43h is not locked | # NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature Table 16. Configuration parameter descriptions...continued | Field | Bit | Values at delivery | Description | |---------------------|-----|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | 1b AES_KEY in blocks 40h-43h is locked | | BLOCK_LOCK_<br>KEY | 1 | ОЬ | BLOCK_LOCK_KEY permanently locks the block 3Dh containing LOCK_SUNCMAC_KEY and LOCK_AES_KEY. If the bit is set to 1b, it cannot be set back to 0b. 0b LOCK_SUNCMAC_KEY and LOCK_AES_KEY in block 3Dh is not locked 1b LOCK_SUNCMAC_KEY and LOCK_AES_KEY in block 3Dh is not locked is locked permanently | | STORE_TT_<br>STATUS | 1 | 0b | STORE_TT_STATUS enables the permanent storage of the Tag Tamper status as open, if a tag tamper event has been detected at start-up. This bit can be changed if BLOCK_LOCK_TT is not set. If the bit is set to 1b, it cannot be set back to 0b. 0b TT status is not stored permanently 1b TT status is stored permanently as open if a tag tamper event has been detected at start-up. | | LOCK_CTT_<br>CFG | 1 | Ob | LOCK_CTT_CFG locks the CTT user configuration elements CTT_DIFF_LIMIT in block 48h and CTT_DIFF_CAL, CTT_UPPER_LIMIT, CTT_LOWER_LIMIT in block 49h. If the bit is set to 1b, it cannot be set back to 0b. 0b CTT user configuration elements in Block 48h and 49h are not locked 1b CTT user configuration elements in Block 48h and 49h are locked permanently | | BLOCK_LOCK_<br>TT | 1 | Ob | BLOCK_LOCK_TT locks LOCK_CTT _CFG and STORE_TT_STATUS in block 3Eh. If the bit is set to 1b, it cannot be set back to 0b 0b LOCK_CTT _CFG and STORE_TT_STATUS are not locked 1b LOCK_CTT _CFG and STORE_TT_STATUS are locked permanently | | NFC_CNT_LIM | 24 | FFFFFFh | NFC_CNT_LIM defines the maximum value of the NFC counter (refer to Section 8.7). This bit can be changed if LOCK_USR_CFG is not set. 000000h NFC counter limit is same as FFFFFFh 000001h - FFFFFFh once the NFC counter has reached the NFC counter limit the counter will not be increased and will return with NAK on the first READ or FAST_READ command after a reset. After that the IC returns to the IDLE/HALT state. | | AES_KEY | 128 | All 0h | AES_KEY refer to Section 8.10.1. | | SUNCMAC_KEY | 128 | All 0h | SUNCMAC_KEY refer to Section 8.9. | | CTT_DIFF_LIMIT | 8 | 14h | CTT_DIFF_LIMIT defines the "Measurement Difference Limit" during measurement in CTT mode. CTT_DIFF_LIMIT shall be set before the CTT measurement. This byte can be changed if LOCK_CTT_CFG is not set. | | CTT_DIFF_CAL | 8 | 14h | CTT_DIFF_CAL defines the 8-bit binary signed magnitude of calibration value of DifferenceMeasurement in CTT mode. CTT_DIFF_CAL shall be 0h at the start of Calibration (Sensor) mode. Refer to Capacitive tag tamper measurement. This byte can be changed if LOCK_CTT_CFG is not set. | | CTT_UPPER_<br>LIMIT | 8 | 37h | CTT_UPPER_LIMIT defines the upper Tamper threshold used during tamper decision in CTT mode as maximum difference between calibration measurement counter value and capacitive tamper measurement counter value. CTT_UPPER_LIMIT shall be set before STORE_TT_STATUS is enabled. This byte can be changed if LOCK_CTT_CFG is not set. | | CTT_LOWER_<br>LIMIT | 8 | 37h | CTT_LOWER_LIMIT defines the lower Tamper threshold used during tamper decision in CTT mode as maximum difference between calibration measurement counter value and capacitive tamper measurement counter value. CTT_LOWER_ | Table 16. Configuration parameter descriptions...continued | Field | Bit | Values at delivery | Description | |-------|-----|--------------------|------------------------------------------------------------------------------------------------------------| | | | | LIMIT shall be set before STORE_TT_STATUS is enabled. This byte can be changed if LOCK_CTT_CFG is not set. | | RFUI | - | not defined | Reserved for future use. | **Remark:** The LOCK\_USR\_CFG, LOCK\_SUNCMAC\_KEY, BLOCK\_LOCK\_KEY, LOCK\_CTT\_CFG, BLOCK\_LOCK\_TT bits activate the permanent write protection of the corresponding configuration memory sections. If write protection is enabled, each write attempt to locked elements leads immediately to a NAK response. #### 8.6 Status Detect feature The tag tamper functionality allows two modes of operation: - Galvanic (Resistive) Tag Tamper mode (refer to <u>Section 8.6.1</u>) In the galvanic Tag Tamper mode, the NTAG 224 DNA SD is checking the status of the connected wire between DP and GND during start-up of the IC - Capacitive Tag Tamper mode (refer to <u>Section 8.6.2</u>) In the capacitive Tag Tamper mode, the NTAG 224 DNA SD is measuring parameters during the start-up of the IC of the connected capacitance between DP and GND. This mode also includes the Capacitive Sensor mode (refer to <u>Section 8.6.3</u>) The StatusDetect mode of operation is stored in EEPROM in the configuration word, only one mode can be active, the mode can be changed until the configuration is locked. The permanent storage of the tamper status during power-up of the IC is activated by setting a bit in the configuration register, as long this bit is not set there is no permanent storage of the tamper status. #### 8.6.1 Galvanic Tag Tamper NTAG 224 DNA SD features a Galvanic (Resistive) Tag Tamper function. Once Galvanic Tag Tamper mode of the StatusDetect feature is enabled (RTT\_CTT\_SEL bit set to 0b) NTAG 224 DNA SD detects at the start-up of the IC, if the tag tamper wire is open or closed. In case of detecting an open tag tamper wire after the NTAG 223 DNA SD tag is powered by an RF field and STORE\_TT\_STATUS is set to 1, this open status will be permanently stored in the IC. The Tag Tamper status can be read with - READ TT STATUS command (see Section 10.10) or - ASCII mirror feature including the Tag Tamper status (see <u>Section 8.8.3</u>). If the tag tamper wire has never been detected as open during start-up and SHOW\_STORED\_TT\_STATUS (see <u>Section 8.5.7</u>) is enabled: - The READ TT STATUS command responds with TTS bits 7-4 as 3h - If the Tag Tamper ASCII mirror is enabled, the TTS bits 7-4 mirror byte will show 43h (ASCII "C") Once the tag tamper wire has been detected as open during start-up and STORE\_TT\_STATUS is enabled: - NTAG 224 DNA SD stores permanently that the tag tamper wire has been opened - On a READ\_TT\_STATUS command, the NTAG 224 DNA SD responds with TTS bits 7-4 as Fh if SHOW\_ STORED\_TT\_STATUS is enabled - If the Tag Tamper ASCII mirror and SHOW\_STORED\_TT\_STATUS is enabled, the stored TTS mirror byte will show 4Fh (ASCII "O") (see Section 8.8) NT2H2421S All information provided in this document is subject to legal disclaimers. If the actual Tag Tamper status is closed and SHOW ACT TT STATUS (see Section 8.5.7) is enabled - The READ TT STATUS command responds with TTS bits 3-0 as 3h - If the Tag Tamper ASCII mirror is enabled, the actual TTS mirror byte will show 43h (ASCII "C") If the actual Tag Tamper status is open and SHOW\_ACT\_TT\_STATUS (see Section 8.5.7) is enabled - The READ TT STATUS command responds with TTS bits 3-0 as Fh - If the Tag Tamper ASCII mirror is enabled, the actual TTS mirror byte will show 4Fh (ASCII "O") If the actual Tag Tamper status is an invalid measurement - The READ TT STATUS command responds with TTS bits 3-0 as 9h - If the Tag Tamper ASCII mirror is enabled, the actual TTS mirror byte will show 49h (ASCII "I") Parameters on the detection for open and closed of the tag tamper wire connected to DP and GND pad are specified in <u>Section 12</u>. **Remark:** To avoid interferences induced by the RF field during the measurement of the tag tamper, it is recommended to keep the area covered by the tag tamper wire connected to DP and GND as small as possible. The area may not be larger than 2.5 cm<sup>2</sup> depending on the RF field strength used in the application under worst case conditions. # 8.6.2 Capacitive Tag Tamper Once Capacitive Tag Tamper mode of the StatusDetect feature is enabled the Capacitive Tag Tamper status is measured at each power-up of the IC. If permanent storage is enabled with the STORE\_TT\_STATUS bit, the status is permanently stored as tampered in EEPROM in case the difference between the measured capacitor value and the calibrated value exceeds the defined limits. The limits to detect a tamper event in the capacity tag tamper mode are defined with the upper limit in byte CTT\_UPPER\_LIMIT and the lower limit in byte CTT LOWER LIMIT. To measure the external capacitor connected to DP and GND, the external capacitor is charged with the measurement current. In parallel, an internal capacitor is charged with a fixed current. In order to achieve the highest accuracy the charging time of the internal and external capacitor should be in a similar range. The DifferenceMeasurement is providing a signed value indicating the difference between the internal and external capacitor measurement. This is done by optimizing the measurement current CTT\_CURR\_TRIM during calibration in the Capacitive Tag Tamper mode or by choosing the optimum CTT\_CURR\_TRIM value based on the expected capacitor value in the capacitive sensor mode so that the DifferenceMeasurement value (stored in CTT\_DIFF\_CAL after calibration) becomes a minimum. After the calibration, the final DifferenceMeasurement value needs to be written CTT\_DIFF\_CAL after calibration (see [11]). The charging times are measured with counters. The Capacitive Tag Tamper calibration is necessary for the initialization of the Capacitive Tag Tamper functionality during production in the final application. The calibration measurement delivers a reference result which must be stored in the EEPROM. This reference result is used for detection of a Tag Tamper event at the start-up and stores this information permanently if the STORE TT STATUS bit is enabled. Details on the calibration are provided in an Application Note (see [11]). At each start-up, the NTAG 224 DNA SD executes the capacitance measurement with the calibrated values. If the maximum difference between calibration measurement counter value and capacitive tamper measurement counter value exceeds the CTT\_LOWER\_LIMIT or the CTT\_UPPER\_LIMIT, the NTAG 224 DNA TT detects a tag tamper event. Detailed setting of CTT\_LOWER\_LIMIT and CTT\_UPPER\_LIMIT are provided in an Application Note (see [11]). The Tag Tamper status can be read with NT2H2421S0 All information provided in this document is subject to legal disclaimers. - · READ TT STATUS command or - ASCII mirror feature including the Tag Tamper status (see Section 8.8.3). If no tag tamper event has been detected during start-up and SHOW\_STORED\_TT\_STATUS (see <u>Section 8.5.7</u>) is enabled: - The READ\_TT\_STATUS command response with TTS bits 7-4 as 3h - If the Tag Tamper ASCII mirror is enabled, the TTS bits 7-4 mirror byte will show 43h (ASCII "C") Once the tag tamper event has been detected during start-up and STORE\_TT\_STATUS is enabled: - NTAG 224 DNA SD stores permanently that the tag tamper event has been detected - On a READ\_TT\_STATUS command, the NTAG 224 DNA SD responds with TTS bits 7-4 as Fh if SHOW\_ STORED TT STATUS is enabled - If the Tag Tamper ASCII mirror and SHOW\_STORED\_TT\_STATUS is enabled, the stored TTS mirror byte will show 4Fh (ASCII "O") (see <u>Section 8.8.3</u>) If the actual Tag Tamper status is closed and SHOW ACT TT STATUS (see Section 8.5.7) is enabled - The READ TT STATUS command response with TTS bits 3-0 as 3h - If the Tag Tamper ASCII mirror is enabled, the actual TTS mirror byte will show 43h (ASCII "C") If the actual Tag Tamper status is open - The READ TT STATUS command response with TTS bits 3-0 as Fh - If the Tag Tamper ASCII mirror is enabled, the actual TTS mirror byte will show 4Fh (ASCII "O") If the actual Tag Tamper status is an invalid measurement - The READ TT STATUS command responds with TTS bits 3-0 as 9h - If the Tag Tamper ASCII mirror is enabled, the actual TTS mirror byte will show 49h (ASCII "I") If CTT\_SHOW\_VALUE is enabled, the capacitance measurement parameters are mirrored by the ASCII mirror or can be read with the READ TT STATUS command. ## 8.6.3 Capacitive sensor mode The capacitive sensor mode works similar to the Capacitive Tag Tamper mode, but in this mode the CTT\_UPPER\_LIMIT, CTT\_LOWER\_LIMIT and STORE\_TT\_STATUS are not required if Capacitive Tag Tamper functionality is not needed. In the capacitive sensor mode, the NTAG 224 DNA SD is executing a measurement of the connected capacitance with the defined parameters (for details see [11]). The most accurate measurement is achieved following the procedure similar to the calibration of the capacitive tag tamper by adjusting the measurement current. Details on the procedure are provided in an Application Note (see [11]). After the calibration procedure with the initial capacitance (see [11]) the capacitance can be calculated with the following formula: C = ((0.977 \* (1 + CTT\_CURR\_TRIM)\*(1 + MEAS\_DBL\_RANGE \* 1.45) \* (CounterValue2\_ext \* 1/3.39) / 600) - CTT\_CFILT (in pF) It is also possible to execute first a calibration with the initial capacitance and store the values in the configuration memory. On the following measurements at the start-up, the IC will provide the DifferenceMeasurement value, MEAS\_DBL\_RANGE, CTT\_CURR\_TRIM, CTT\_CFILT with the READ\_TT\_STATUS command or mirrored in the user memory if ASCII mirror function is enabled. Details on the calibration initial capacitance are provided in an Application Note (see [11]). NT2H2421S0 All information provided in this document is subject to legal disclaimers. To calculate the difference between the calibrated and actual measurement use the following formula: C<sub>diff</sub> = ((0.977 \* (1 + CTT\_CURR\_TRIM) \* (1 + MEAS\_DBL\_RANGE \* 1.45)) \* (DifferenceMeasurement \* 1/3.39) / 600) #### 8.7 NFC counter function NTAG 224 DNA SD features an NFC counter function. This function enables NTAG 224 DNA SD to automatically increase the 24-bit counter value by 1, triggered by the first valid - · READ command or - FAST-READ command if the NFC counter value is smaller than FF FF FFh and the NFC\_CNT\_LIM (see <u>Section 8.5.7</u>) is disabled or higher than the NFC counter value after the NTAG 224 DNA SD tag is powered by an RF field. Once the NFC counter has reached the maximum value of FF FF FFh hex or the NFC counter value is same or higher than the NFC\_CNT\_LIM value, the NFC counter does not increase anymore. On READ or FAST\_READ after reset, the NAK answer is returned and NTAG 224 DNA SD becomes effectively unusable. The NFC counter increment is enabled or disabled with the NFC\_CNT\_EN bit (see Section 8.5.7). The actual NFC counter value can be read with - READ CNT command or - · NFC counter mirror feature #### 8.8 ASCII mirror function NTAG 224 DNA SD features an ASCII mirror function. This function enables NTAG 224 DNA SD to virtually mirror - 7 byte UID (see Section 8.5.1) - 3 byte NFC counter value (see Section 8.7) - 5 byte Tag Tamper information (see Section 8.6) - 8 byte SUNCMAC into the physical memory of the IC in ASCII code. On the READ or FAST READ command to the involved user memory pages, NTAG 224 DNA SD responds with the virtual memory content of the UID and/or NFC counter value and or Tag Tamper message in ASCII code. The required length of the reserved physical memory for the mirror functions and the order for the ASCII mirrors is specified in <u>Table 11</u>. If the ASCII mirror exceeds the accessible user memory area, the data will not be mirrored. Table 17. Required memory placeholder space for ASCII mirror | ASCII mirror and order | Required number of bytes in the physical memory | |------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | mirror + SUNCMAC | 49 bytes<br>(14 bytes for UID + 1 byte separation + 6 bytes NFC counter value + 1 byte separation<br>+ 10 bytes TT information + 1 byte separation + 16 byte SUNCMAC value) | The MIRROR\_PAGE value defines the page where the ASCII mirror shall start and the MIRROR\_BYTE value defines the starting byte within the defined page. The ASCII mirror function is enabled with MIRROR EN set to 1b and MIRROR PAGE value >03h. The ASCII mirror elements are separated automatically with an "x" character (78h ASCII code). NT2H2421S0 All information provided in this document is subject to legal disclaimers. # NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature **Remark:** Please note that the number of bytes (see <u>Table 17</u>) of the ASCII mirror shall not exceed the boundary of the user memory. Therefore it is required to use only valid values for MIRROR\_BYTE and MIRROR\_PAGE to ensure a proper functionality. If the ASCII mirror exceeds the user memory area, the ASCII mirrors shall be disabled. #### 8.8.1 UID ASCII mirror function This function enables NTAG 224 DNA SD to virtually mirror the 7 byte UID in ASCII code into the physical memory of the IC. The length of the UID ASCII mirror requires 14 bytes to mirror the UID in ASCII code. On the READ or FAST READ command to the involved user memory pages, NTAG 224 DNA SD responds with the virtual memory content of the UID in ASCII code. For an example see <u>Table 20</u>. #### 8.8.2 NFC counter mirror function This function enables NTAG 224 DNA SD to virtually mirror the 3 byte NFC counter value in ASCII code into the physical memory of the IC. The length of the NFC counter mirror requires 6 bytes to mirror the NFC counter value in ASCII code. On the READ or FAST READ command to the involved user memory pages, NTAG 224 DNA SD responds with the virtual memory content of the NFC counter in ASCII code. For an example see <u>Table 21</u>. Remark: To enable the NFC counter increment itself (see Section 8.7), the NFC\_CNT\_EN bit shall be set to 1b. # 8.8.3 Tag Tamper mirror function The Tag Tamper mirror function enables NTAG 224 DNA SD to virtually mirror the 5 byte Tag Tamper information in ASCII code into the physical memory of the IC. The mirrored data are coming from the measurement during start-up, when the NTAG 224 DNA SD is powered via the RF field. The Tag Tamper mirror requires 10 bytes of the user memory to mirror the Tag Tamper information in ASCII code. On the READ or FAST READ command to the involved user memory pages, NTAG 224 DNA SD responds with the virtual memory content of the Tag Tamper information in ASCII code. The content of the Tag Tamper information depends on if galvanic, capacitive tag tamper or capacitive sensor mode is enabled. Remark: To enable the Tag Tamper feature itself, see Section 8.6. The 5 byte mirrored Tag Tamper information is same as the response on the READ\_TT\_STATUS for Galvanic Tag Tamper (see <u>Table 70</u>) or Capacitive Tag Tamper/Sensor (see <u>Table 71</u>). Table 18. Tag Tamper mirror bytes ASCII | | able to: Tag tamper mirror bytes Aoon | | | | | | | | | | | | |---------------------------|---------------------------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|--|--| | | ASCII bytes | | | | | | | | | | | | | Description | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | | | | Tag Tamper<br>Information | TTS [7-4] | TTS [3-0] | TT3 [7-4] | TT3 [3-0] | TT2 [7-4] | TT2 [3-0] | TT1 [7-4] | TT1 [3-0] | TT0 [7-4] | TT0 [3-0] | | | | Example<br>hex | 43 | 4F | 30 | 30 | 30 | 30 | 30 | 30 | 30 | 30 | | | | Example<br>ASCII | С | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | ASCII byte 1 (TTS [7-4]) defines the stored Tag Tamper status and ASCII byte 2 (TTS [3-0]) define the current Tag Tamper status measured at the start-up of the NTAG 224 DNA SD as shown in <u>Table 19</u>. NT2H2421S0 #### NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature Table 19. Tag Tamper status ASCII bytes 1 and byte 2 | Tag Tamper Status | TT status mirrored hex data | TT status mirrored ASCII data | |-------------------|-----------------------------|-------------------------------| | Closed | 0x43 | С | | Open | 0x4F | 0 | | Invalid | 0x49 | I | The meaning of ASCII bytes 3 (TT3 [7-4]) to byte 10 ([TT0[3-0]) is according to the definition for Galvanic Tag Tamper (see Table 70) or Capacitive Tag Tamper/Sensor (see Table 71). #### 8.8.4 SUNCMAC mirror function The SUNCMAC is calculated over the UID, NFC counter and Tag Tamper information. This function enables NTAG 224 DNA SD to virtually mirror the 8 byte SUNCMAC in ASCII code into the physical memory of the IC. The length of the SUNCMAC ASCII mirror requires 16 bytes to mirror the SUNCMAC in ASCII code. To validate the mirrored data of UID, NFC counter and Tag Tamper information see Section 8.9 #### 8.9 SUNCMAC #### 8.9.1 SUNCMAC calculation The 8-byte SUNCMAC is calculated using AES according to the CMAC standard described in NIST Special Publication 800-38B (refer to [9]). Padding is applied according to this standard. The MAC used in NTAG 224 DNA SD is truncated by using only the 8 even-numbered bytes out of the 16 bytes output as described NIST Special Publication 800-38B (refer to [9]) when represented in most-to-least-significant order. The initialization vector used for the SUNCMAC computation is the zero byte IV as prescribed in NIST Special Publication 800-38B (refer to [9]). The SUNCMAC is defined as follows: SUNCMAC = MACt (SUNCMAC KEY; DynamicSUNData) with DynamicSUNData being the data in hex values (not mirrored ASCII values) of the UID, NFC counter and Tag Tamper. The data from the mirrored information for the SUNCMAC calculation needs to be transferred as shown below. 14 Byte UID need to be transferred from ASCII to Hex value as shown in Table 20. Table 20. UID mirrored data example | UID mirror data | Byte<br>1 | Byte 2 | Byte<br>3 | Byte<br>4 | Byte<br>5 | Byte<br>6 | Byte<br>7 | Byte<br>8 | Byte<br>9 | Byte<br>10 | Byte<br>11 | Byte<br>12 | Byte<br>13 | Byte<br>14 | |--------------------------|-----------|--------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|------------|------------|------------|------------|------------| | Mirrored data in hex | 30 | 34 | 45 | 31 | 34 | 31 | 31 | 32 | 34 | 43 | 32 | 38 | 38 | 30 | | Mirrored ASCII character | 0 | 4 | E | 1 | 4 | 1 | 1 | 2 | 4 | С | 2 | 8 | 8 | 0 | For this example, the data of the UID for the SUNCMAC calculation are 04E141124C2880h. 6 Byte NFC counter mirror needs to be transferred from ASCII to Hex value as shown in Table 21. NT2H2421S0 # NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature Table 21. NFC counter mirrored data example | NFC counter mirror data | Byte 1 | Byte 2 | Byte 3 | Byte 4 | Byte 5 | Byte 6 | |--------------------------|--------|--------|--------|--------|--------|--------| | Mirrored data in hex | 30 | 30 | 30 | 34 | 41 | 46 | | Mirrored ASCII character | 0 | 0 | 0 | 4 | Α | F | For this example, the data of the NFC Counter value for SUNCMAC calculation is 0004AFh. 10 Byte Tag Tamper mirror needs to be transferred from ASCII to Hex value as shown in Table 22. Table 22. TT information mirrored data example | NFC counter mirror data | Byte 1 | Byte 2 | Byte 3 | | Byte 10 | |--------------------------|--------|--------|--------|----|---------| | Mirrored data in hex | 43 | 4F | 30 | 30 | 30 | | Mirrored ASCII character | С | 0 | 0 | 0 | 0 | The first 2 bytes of the mirrored TT information are the TT status information for the stored and current Tag Tamper status and need to be transferred for the SUNCMAC calculation as in <u>Table 23</u>: Table 23. TT status | TT status mirrored hex data | TT status mirrored ASCII data | TT status hex data for SUNCMAC calculation | |-----------------------------|-------------------------------|--------------------------------------------| | 43h | С | 3h | | 4Fh | 0 | Fh | | 49h | I | 9h | | 30h | 0 | 0x0 | For this example, the data for the Tag Tamper information for the SUNCMAC calculation are 3F00000000h. For the example, the DynamicSUNData for the SUNCMAC calculation is 04E141124C28800004AF3F00000000h. # 8.9.2 Programming of the SUNCMAC key The 16 bytes of the SUNCMAC key are programmed to memory pages from 44h to 47h. The keys are stored in memory as shown in the table below. The key itself can be written during personalization or at any later stage using the WRITE command. For both commands, byte 0 is always sent first. Table 24. SUNCMAC\_KEY memory configuration | Page A | Page Address B | | | umber | | |--------|----------------|-----|-----|-------|-----| | Dec | Hex | 0 | 1 | 2 | 3 | | 68 | 44h | K00 | K01 | K02 | K03 | | 69 | 45h | K04 | K05 | K06 | K07 | | 70 | 46h | K08 | K09 | K10 | K11 | | 71 | 47h | K12 | K13 | K14 | K15 | On example of SUNCMAC\_KEY = 000102030405060708090A0B0C0D0E0Fh, the command sequence needed for key programming with WRITE command is: - A2 44 0F 0E 0D 0C CRC - A2 45 0B 0A 09 08 CRC NT2H2421S0 All information provided in this document is subject to legal disclaimers. NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature - A2 46 07 06 05 04 CRC - A2 47 03 02 01 00 CRC The memory content after those WRITE commands is shown in the table below: Table 25. SUNCMAC\_KEY memory configuration based on example configuration | Page A | ddress | | Byte N | umber | | |--------|--------|-----|--------|-------|-----| | Dec | Hex | 0 | 1 | 2 | 3 | | 68 | 44h | 0Fh | 0Eh | 0Dh | 0Ch | | 69 | 45h | 0Bh | 0Ah | 09h | 08h | | 70 | 46h | 07h | 06h | 05h | 04h | | 71 | 47h | 03h | 02h | 01h | 00h | The content of memory pages holding the SUNCMAC key can never be directly read neither by READ nor by FAST READ commands. # 8.10 AES authentication protection The memory write or read/write access to a configurable part of the memory can be constrained by a 3-pass mutual authentication. The 128-bit secret AES key is typically programmed into the relevant configuration pages at the tag personalization stage. The AUTH\_LIM parameter specified in <u>Section 8.5.7</u> can be used to limit the amount of failed authentication. Once this limit is exceeded, protected memory part cannot be authenticated and accessed any longer. By default, authentication protection is disabled by an AUTH0 value of 4Ch. AES\_KEY is freely writable in this state. Access to the configuration pages and any part of the user memory can be restricted by setting AUTH0 to a page address within the available memory space. This page address is the first one protected (see Section 8.10.4). ## 8.10.1 AES authentication The AES authentication implemented in the NTAG 224 DNA SD proves that two entities hold the same secret and each entity can be seen as a reliable partner for onwards communication. The applied encryption algorithm ek() is the AES encryption in Cipher-Block Chaining (CBC) mode as described in ISO/IEC 10116 (see [10]). The Initialization Vector (IV) of the first encryption of the protocol is the all zero block. The following table shows the communication flow during authentication: Table 26. AES authentication | # | Reader device | Data exchanged | Tag | | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | 1 | The reader device is always the entity which starts an authentication procedure. This is done by sending the command AUTHENTICATE. | "1Ah"<br>→<br>AUTHENTICATE | | Step 1 | | 2 | | ←<br>"AFh" <br>16 bytes<br>ek(RndB) | The tag generates a 16-byte-random number <i>RndB</i> . This random number is <b>en</b> ciphered with the key, denoted by <i>ek(RndB)</i> , and is then transmitted to the reader device. | | | 3 | The reader device itself generates a 16-byte-random number <i>RndA</i> . This <i>RndA</i> is concatenated with <i>RndB</i> ' and <b>en</b> ciphered with the key. <i>RndB</i> ' is generated by rotating the original <i>RndB</i> left by 8 bits. This token <i>ek(RndA</i> <i>RndB</i> ') is sent to the tag. | → "AFh" 32 bytes ek(RndA RndB') | | | | 4 | | ← "00h" 16 bytes ek(RndA') | The tag runs a <b>de</b> cipherment on the received token and therefore gains $RndA + RndB'$ . The tag can now verify the sent $RndB'$ by comparing it with the $RndB'$ obtained by rotating the original $RndB$ left by 8 bits internally. A successful verification proves to the tag that the tag and the reader device posses the same secret key. If the verification fails, the tag stops the authentication procedure and returns an error message. As the tag also received the random number $RndA$ , generated by the reader device, it can perform a rotate left operation by 8 bits on $RndA$ to gain $RndA'$ , which is <b>en</b> ciphered again, resulting in $ek(RndA')$ . This token is sent to the reader device. | Step 2 | | 5 | The reader device runs a <b>de</b> cipherment on the received <i>ek(RndA')</i> and therefore gains <i>RndA'</i> for comparison with the reader device-internally rotated <i>RndA'</i> . If the comparison fails, the reader device | | | | | | exits the procedure and may halt the tag. | | | | | 6 | | | The tag sets the state to authenticate. | | The cryptographic method is based on AES in CBC mode according to NIST Special Publication 800-38A (see [8]). NT2H2421S0 See command details in <u>Section 10.6</u>. The used key is a 128-bit AES\_KEY. **Note:** To reduce the risk on tag-only side channel attacks on AES key, the failed authentication limit (AUTH\_LIM) can be set. # 8.10.2 AES Authentication example A numerical example of a AES authentication process is shown below in <u>Table 27</u>. The AES key used in this example has a value of all zeros. Table 27. Numerical AES authentication example | # | Reader device | Data exchanged | Tag | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | start the authentication procedure | →<br>1A00 CRC16 | | | 2 | | AF A04C124213C186 F22399D33AC2A30215 CRC16 | generate RndB = B9E2FC789B64BF23 7CCCAA20EC7E6E48 IV = 0000000000000000 000000000000000000 ek(RndB) = A04C124213C186F2 2399D33AC2A30215 | | 3 | decipher ek(RndB) to retrieve RndB<br>generate RndA = 13C5DB8A5930439F<br>C3DEF9A4C675360F<br>RndB' = E2FC789B64BF237C<br>CCAA20EC7E6E48B9<br>IV = 0000000000000000<br>0000000000000000000 | → AF 35C3E05A752E0144 BAC0DE51C1F22C56 B34408A23D8AEA266 CAB947EA8E0118D CRC16 | | | 4 | | ←<br>00<br>DB5A73B3BC9D0501<br>D0C52177DE630619<br>CRC16 | decipher ek(RndA+RndB') to retrieve RndA<br>and verify RndB'<br>RndA' = C5DB8A5930439FC3<br>DEF9A4C675360F13<br>IV = 0000000000000000<br>0000000000000000000 | | 5 | decipher and verify ek(RndA') | | | # 8.10.3 Programming of the AES key The 16 bytes of the AES\_KEY are programmed to memory pages from 40h to 43h. The key is stored in memory as shown in <u>Table 28</u>. The key itself can be written during personalization or at any later stage using the WRITE command. For both commands, Byte 0 is always sent first. #### NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature Table 28. AES key memory configuration | Page A | ddress | Byte Number | | | | | |--------|--------|-------------|-----|-----|-----|--| | Dec | Hex | 0 | 1 | 2 | 3 | | | 64 | 40h | K00 | K01 | K02 | K03 | | | 65 | 41h | K04 | K05 | K06 | K07 | | | 66 | 42h | K08 | K09 | K10 | K11 | | | 67 | 43h | K12 | K13 | K14 | K15 | | On example of AES Key = 000102030405060708090A0B0C0D0E0Fh, the command sequence needed for key programming with WRITE command is: - A2 40 0F 0E 0D 0C CRC - A2 41 0B 0A 09 08 CRC - A2 42 07 06 05 04 CRC - A2 42 03 02 01 00 CRC The memory content after those WRITE commands is shown in the table below: Table 29. AES key memory configuration based on example configuration | Page A | ddress | Byte Number | | | | |--------|--------|-------------|-----|-----|-----| | Dec | Hex | 0 | 1 | 2 | 3 | | 64 | 40h | 0Fh | 0Eh | 0Dh | 0Ch | | 65 | 41h | 0Bh | 0Ah | 09h | 08h | | 66 | 42h | 07h | 06h | 05h | 04h | | 67 | 43h | 03h | 02h | 01h | 00h | The content of memory pages holding the SUNCMAC key can never be directly read neither by READ nor by FAST READ commands. # 8.10.4 Configuration for memory access via AES authentication The behavior of the memory access rights depending on the authentication is configured with the configuration byte AUTH0 (located in byte 3 of pages 39h, see <u>Section 8.5.7</u>) and the PROT bit (located in byte 0 of block 3Ah, see <u>Section 8.5.7</u>). - AUTH0 defines the page address from which the authentication is required. Valid address values for byte AUTH0 are from 00h to 4Ch. - Setting AUTH0 to a value to 4Ch effectively disables memory protection. - PROT determines if write access is restricted or both read and write access are restricted. # 8.10.5 Limiting failed authentication attempts To reduce the risk on tag-only side channel attacks on AES key, the maximum allowed number of failed authentication attempts can be set using AUTH\_LIM. This mechanism is disabled by setting AUTH\_LIM to a value of 000h, which is also the initial state of NTAG 224 DNA SD. If AUTH\_LIM is not equal to 000h, each failed authentication attempt is internally counted and stored. The count operation features anti-tearing support. As soon as this internal counter reaches the number specified in AUTH\_LIM, any further failed authentication attempt leads to a permanent locking of the protected part of the NT2H2421S0 # NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature memory for the specified access rights. Specifically, each subsequent authentication fails independent if the authentication would be successful or not. Any successful authentication, before reaching the limit of failed authentication attempts, decrements the internal counter by value 10h. In case the counter is at value of 10h or below the counter is reset. ## 8.10.6 Protection of configuration pages The configuration pages can be protected by the 3-pass authentication as well. The protection level is defined with the PROT bit. The protection is enabled by setting the AUTH0 byte to a value that is within the addressable memory space before relevant configuration page address. # 8.11 Originality signature The NTAG 224 DNA SD offers a feature to verify the origin of a tag confidently, using the ECC-based originality signature stored in a hidden part of memory. The originality signature can be read with the READ\_SIG command. The purpose of the ECC originality check during (pre-)personalization is to protect customer investments by identifying mass penetration of non-NXP originated NTAG 224 DNA SD ICs into an infrastructure. As individual signatures can still be copied, it does not completely prevent hardware copy or emulation of individual NTAG 224 DNA SD ICs. As such, a valid signature is not a full guarantee. Therefore, this signature validation should be complemented with a check to detect if multiple ICs with the sameUID are being introduced in the system. The NTAG 224 DNA SD provides the possibility to customize the originality signature to personalize the IC individually for specific application. At delivery, the NTAG 224 DNA SD is pre-programmed with the NXP originality signature described below. This signature is locked in the dedicated memory. If needed, the signature can be unlocked with the LOCK\_SIG command. It is reprogrammed with a custom-specific signature using the WRITE\_SIG command during the personalization process by the customer. The signature can be permanently locked afterward with the LOCK\_SIG command to avoid further modifications. **Remark:** If no customized originality signature is required, it is recommended to lock the NXP signature permanently during the initialization process with the LOCK\_SIG command. In addition to the ECC-based originality signature, the NTAG 224 DNA features an AES-based NXP originality check. For that NXP programs, an NXP owned diversified AES originality key into the hidden part of the memory which can be used with the AUTHENTICATE command to check whether the IC is a genuine NXP product. #### 8.11.1 Originality Signature at delivery At the delivery, the NTAG 224 DNA SD is programmed with an NXP digital signature based on standard Elliptic Curve Cryptography (curve name secp192r1), according to the ECDSA algorithm. The use of a standard algorithm and curve ensures easy software integration of the originality check procedure in NFC devices. Each NTAG 224 DNA SD UID is signed with an NXP private key and the resulting 48-byte signature is stored in a hidden part of the NTAG 224 DNA SD memory during IC production. This signature can be retrieved using the READ\_SIG command and verified in the NFC device by using the corresponding ECC public key provided by NXP. In case the NXP public key is stored in the NFC device, the complete signature verification procedure can be performed offline. To verify the signature, for example with the use of the public domain cryptolibrary OpenSSL, the tool domain parameters are set to secp192r1. It is defined within the standards for elliptic curve cryptography SEC ([7]). NT2H2421S All information provided in this document is subject to legal disclaimers. NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature Details on how to check that the NXP signature value is provided in following application note ([5]). It is foreseen to offer an online and offline way to verify originality of NTAG 224 DNA SD. # 9 Command overview NTAG 224 DNA SD activation follows part 2 and part 3 of ISO/IEC 14443 Type A. After NTAG 224 DNA SD has been selected, it can either be deactivated using the ISO/IEC 14443 HLTA command, or the NTAG 224 DNA SD commands (e.g. READ or WRITE) can be performed. For more details about the card activation, refer to [1] #### 9.1 NTAG 224 DNA SD command overview All available commands for NTAG 224 DNA SD are shown in Table 30. Table 30. Command overview | Command <sup>[1]</sup> | ISO/IEC 14443 | NFC FORUM | Command code (hexadecimal) | |-------------------------------|--------------------|-------------|----------------------------| | Request | REQA | SENS_REQ | 26h (7 bit) | | Wake-up | WUPA | ALL_REQ | 52h (7 bit) | | Anti-collision CL1 | Anti-collision CL1 | SDD_REQ CL1 | 93h 20h | | Select CL1 | Select CL1 | SEL_REQ CL1 | 93h 70h | | Anti-collision CL2 | Anti-collision CL2 | SDD_REQ CL2 | 95h 20h | | Select CL2 | Select CL2 | SEL_REQ CL2 | 95h 70h | | Halt | HLTA | SLP_REQ | 50h 00h | | GET_VERSION | - | - | 60h | | READ | - | READ | 30h | | FAST_READ | - | - | 3Ah | | WRITE | - | WRITE | A2h | | READ_CNT | - | - | 39h | | AUTHENTICATE - Part 1 | - | - | 1Ah | | AUTHENTICATE - Part 2 | - | - | AFh | | READ_SIG | - | - | 3Ch | | WRITE_SIG | - | - | A9h | | LOCK_SIG | - | - | ACh | | READ_TT_STATUS <sup>[2]</sup> | - | - | A4h | <sup>[1]</sup> Unless otherwise specified, all commands use the coding and framing as described in [1]. ## 9.2 Timings The command and response timings shown in this document are not to scale and values are rounded to 1 µs. All given command and response transmission times refer to the data frames including start of communication and end of communication. They do not include the encoding (like the Miller pulses). An NFC device data frame contains the start of communication (1 "start bit") and the end of communication (one logic 0 + 1-bit length of unmodulated carrier). An NFC tag data frame contains the start of communication (1 "start bit") and the end of communication (1-bit length of no subcarrier). The minimum command response time is specified according to [1] as an integer n which specifies the NFC device to NFC tag frame delay time. The frame delay time from NFC tag to NFC device is at least 87 µs. The NT2H2421S All information provided in this document is subject to legal disclaimers. <sup>[2]</sup> The response to this command is different compared to the NTAG 213 TT NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature maximum command response time is specified as a timeout value. Depending on the command, the T<sub>ACK</sub> value specified for command responses defines the NFC device to NFC tag frame delay time. It does this for either the 4-bit ACK value specified in Section 9.3 or for a data frame. All command timings are according to ISO/IEC 14443-3 frame specification as shown for the Frame Delay Time in <u>Figure 9</u>. For more details, refer to [1]. **Remark:** Due to the coding of commands, the measured command timings usually exclude (a part of) the end of communication. This factor shall be considered when comparing the specified with the measured times. #### 9.3 NTAG ACK and NAK NTAG uses a 4-bit ACK / NAK as shown in Table 31. Table 31. ACK and NAK values | Code (4 bit) | ACK/NAK | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | Ah | Acknowledge (ACK) | | 0h | NAK for invalid argument (i.e. invalid page address) | | 1h | NAK for parity or CRC error | | 4h | NAK for failed authentication counter overflow or NFC counter exceeding the limit | | 5h | NAK for EEPROM write error | | 6h | NAK if valid page indicators are corrupted for the given tearing protected pages. This can be due to memory content corruption caused by an attack. | | 7h | NAK for EEPROM write error | ## 9.4 ATQA and SAK responses NTAG 224 DNA SD replies to a REQA or WUPA command with the ATQA value shown in <u>Table 32</u>. It replies to a Select CL2 command with the SAK value shown in <u>Table 33</u>. The 2-byte ATQA value is transmitted with the least significant byte first (44h). ## NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature Table 32. ATQA response of the NTAG 224 DNA SD | | | Bit r | Bit number | | | | | | | | | | | | | | | |------------|-----------|-------|------------|----|----|----|----|----|---|---|---|---|---|---|---|---|---| | Sales type | Hex value | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | NT2H2421S0 | 00 44h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | Table 33. SAK response of the NTAG 224 DNA SD | | | Bit number | | | | | | | | |------------|-----------|------------|---|---|---|---|---|---|---| | Sales type | Hex value | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | NT2H2421S0 | 00h | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | **Remark:** The ATQA coding in bits 7 and 8 indicate the UID size according to Ref. 1 independent from the settings of the UID usage. Remark: The bit numbering in the ISO/IEC 14443 starts with LSB = bit 1 and not with LSB = bit 0. So 1 byte counts bit 1 to bit 8 instead of bit 0 to 7. ## 10 NTAG commands # 10.1 GET\_VERSION The GET\_VERSION command is used to retrieve information on the NTAG family, the product version, storage size and other product data required to identify the specific NTAG IC. This command is also available on other NTAG products to have a common way of identifying products across platforms and evolution steps. The GET\_VERSION command has no arguments and replies the version information for the specific NTAG IC type. The command structure is shown in Figure 11 and Table 34. Table 37 shows the required timing. Table 34. GET\_VERSION command | Name | Code | Description | Length | |------|------|----------------------|---------| | Cmd | 60h | Get product version | 1 byte | | CRC | - | CRC according to [1] | 2 bytes | Table 35. GET\_VERSION response | Name | Code | Description | Length | |------|--------------|----------------------------------------------------|---------| | Data | - | Product version information (see <u>Table 36</u> ) | 8 bytes | | CRC | - | CRC according to [1] | 2 bytes | | NAK | see Table 31 | see Section 9.3 | 4 bits | Table 36. GET\_VERSION data response for NTAG 224 DNA SD | Byte no. | Description | NTAG 224 DNA SD | Interpretation | |----------|--------------|-----------------|--------------------| | 0 | fixed Header | 00h | | | 1 | vendor ID | 04h | NXP Semiconductors | | 2 | product type | 04h | NTAG | NT2H2421S0 All information provided in this document is subject to legal disclaimers. Table 36. GET\_VERSION data response for NTAG 224 DNA SD...continued | Byte no. | Description | NTAG 224 DNA SD | Interpretation | |----------|-----------------------|-----------------|-------------------------------| | 3 | product subtype | 08h | 50 pF with tag tamper feature | | 4 | major product version | 05h | 5 | | 5 | minor product version | 00h | V0 | | 6 | storage size | 10h | 208 byte user memory | | 7 | protocol type | 03h | ISO/IEC 14443-3 compliant | **Remark:** For the NTAG 224 DNA SD, the calculation formula from other NTAG types for the user memory size out of the storage size byte cannot be used. Table 37. GET VERSION timing These times exclude the end of communication of the NFC device. | | T <sub>ACK/NAK</sub> min | T <sub>ACK/NAK</sub> max | T <sub>TimeOut</sub> | |-------------|--------------------------|--------------------------|----------------------| | GET_VERSION | n=9 <sup>[1]</sup> | T <sub>TimeOut</sub> | 5 ms | [1] Refer to Section 9.2. #### 10.2 **READ** The READ command requires a start page address, and returns 16 bytes of four NTAG 224 DNA SD pages. For example, if address (Addr) is 03h then the content pages 03h, 04h, 05h, 06h are returned. So call roll-over mechanism applies if the READ command address is near the end of the accessible memory area. The same mechanism also applies if at least part of the addressed pages is within an authentication protected area. For details on the command structure, refer to Figure 12 and Table 38. Table 40 shows the required timing. Table 38. READ command | Name | Code | Description | Length | |------|------|----------------------|---------| | Cmd | 30h | read four pages | 1 byte | | Addr | - | start page address | 1 byte | | CRC | - | CRC according to [1] | 2 bytes | NT2H2421S0 All information provided in this document is subject to legal disclaimers. # NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature Table 39. READ response | Name | Code | Description | Length | |------|---------------------|-------------------------------------|----------| | Data | - | Data content of the addressed pages | 16 bytes | | CRC | - | CRC according to [1] | 2 bytes | | NAK | see <u>Table 31</u> | see <u>Section 9.3</u> | 4 bits | #### Table 40. READ timing These times exclude the end of communication of the NFC device. | | T <sub>ACK/NAK</sub> min | T <sub>ACK/NAK</sub> max | T <sub>TimeOut</sub> | |------|--------------------------|--------------------------|----------------------| | READ | n=9 <sup>[1]</sup> | T <sub>TimeOut</sub> | 5 ms | #### [1] Refer to Section 9.2 In the initial state of NTAG 224 DNA SD, all memory pages in the range from 00h until 4Bh are allowed as Addr parameter to the READ command. Addressing a memory page beyond address 4Bh results in a NAK response from NTAG 224 DNA SD. A roll-over mechanism is implemented to continue reading from page 00h once the end of the accessible memory is reached. For example, reading from address 49h on an NTAG 224 DNA SD results in pages 49h, 4Ah, 4Bh and 00h being returned. The following conditions apply if part of the memory is authentication protected for read access: - if NTAG 224 DNA SD is in the ACTIVE state - addressing a page which is equal or higher than AUTH0 results in a NAK response - addressing a page lower than AUTH0 results in data being returned with the roll-over mechanism occurring just one page before the AUTH0 defined page - if NTAG 224 DNA SD is in the AUTHENTICATED state - the READ command behaves like on an NTAG 224 DNA SD without access protection **Remark:** SUNCMAC\_KEY and AES\_KEY values cannot be read out of the memory. When reading from the pages holding those two values, all 00h bytes are replied to the NFC device instead. #### 10.3 FAST READ The FAST\_READ command requires a start page address and an end page address and returns the bytes of the addressed pages. For example if the start address is 03h and the end address is 07h then pages 03h, 04h, 05h, 06h and 07h are returned. If either start or end address is out of the accessible area, NTAG 224 DNA SD replies a NAK. For details on the command structure, refer to Figure 13 and Table 41. Table 43 shows the required timing. #### NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature Table 41. FAST\_READ command | Name | Code | Description | Length | |-----------|------|----------------------|---------| | Cmd | 3Ah | read multiple pages | 1 byte | | StartAddr | - | start page address | 1 byte | | EndAddr | - | end page address | 1 byte | | CRC | - | CRC according to [1] | 2 bytes | Table 42. FAST READ response | Name | Code | Description | Length | |------|---------------------|-------------------------------------|-----------| | Data | - | data content of the addressed pages | n*4 bytes | | CRC | - | CRC according to [1] | 2 bytes | | NAK | see <u>Table 31</u> | see <u>Section 9.3</u> | 4 bits | #### Table 43. FAST READ timing These times exclude the end of communication of the NFC device. | | T <sub>ACK/NAK</sub> min | T <sub>ACK/NAK</sub> max | T <sub>TimeOut</sub> | |-----------|--------------------------|--------------------------|----------------------| | FAST_READ | n=9 <sup>[1]</sup> | T <sub>TimeOut</sub> | 5 ms | #### [1] Refer to Section 9.2. In the initial state of NTAG 224 DNA SD, all memory pages in the range from 00h to 4Bh are allowed as StartAddr parameter to the FAST\_READ command. Addressing a memory page beyond address 4Bh results in a NAK response from NTAG 224 DNA SD. The EndAddr parameter must be equal to or higher than the StartAddr otherwise NAK response is provided. The following conditions apply if part of the memory is authentication protected for read access: - · if NTAG 224 DNA SD is in the ACTIVE state - if any requested page address is equal or higher than AUTH0 a NAK is replied - if NTAG 224 DNA SD is in the AUTHENTICATED state - the FAST\_READ command behaves like on an NTAG 224 DNA SD without access protection **Remark:** SUNCMAC\_KEY and AES\_KEY values cannot be read out of the memory. When reading from pages holding those two values, all 00h bytes are replied to the NFC device instead. **Remark:** The FAST\_READ command is able to read out the whole accessible memory. Nevertheless, receive buffer of the NFC device must be able to handle the requested amount of data as there is no chaining possibility. #### **10.4 WRITE** The WRITE command requires a block address, and writes 4 bytes of data into the addressed NTAG 224 DNA SD page. The WRITE command is shown in <u>Figure 14</u> and <u>Table 44</u>. Table 46 shows the required timing. Table 44. WRITE command | Name | Code | Description | Length | |------|------|----------------------|---------| | Cmd | A2h | write one page | 1 byte | | Addr | - | page address | 1 byte | | Data | - | data | 4 bytes | | CRC | - | CRC according to [1] | 2 bytes | Table 45. WRITE response | Name | Code | Description | Length | |---------|---------------------|-----------------|--------| | ACK/NAK | see <u>Table 31</u> | see Section 9.3 | 4 bits | Table 46. WRITE timing These times exclude the end of communication of the NFC device. | | T <sub>ACK/NAK</sub> min | T <sub>ACK/NAK</sub> max | T <sub>TimeOut</sub> | |-------|--------------------------|--------------------------|----------------------| | WRITE | n=9 <sup>[1]</sup> | T <sub>TimeOut</sub> | 10 ms | #### [1] Refer to Section 9.2. In the initial state of NTAG 224 DNA SD, page address 02h to 4Bh are valid Addr parameters to the WRITE command. Addressing a memory page beyond address 4Bh results in a NAK response from NTAG 224 DNA SD. Pages which are locked against writing cannot be reprogrammed using WRITE command. The locking mechanisms include static and dynamic lock bits as well as specific lock bits of different configuration elements. The following conditions apply if part of the memory is authentication protected for write access: - . if NTAG 224 DNA SD is in the ACTIVE state - writing to a page which address is equal or higher than AUTH0 results in a NAK response - · if NTAG 224 DNA SD is in the AUTHENTICATED state - the WRITE command behaves like on an NTAG 224 DNA SD without access protection NTAG 224 DNA SD features tearing protected write operations to specific memory content. The following pages are protected against tearing events during a WRITE operation: - · page 02h containing static lock bits - · page 03h containing CC bits - page 38h containing the additional dynamic lock bits for the NTAG 224 DNA SD #### 10.5 READ CNT The READ\_CNT command is used to read out the current value of the NFC one-way counter of the NTAG 224 DNA SD. The command has a single argument specifying the counter number and returns the 24-bit counter value of the corresponding counter. The command structure is shown in <u>Figure 15</u> and <u>Table 47</u>. Table 49 shows the required timing. Table 47. READ\_CNT command | Name | Code | Description | Length | |------|------|----------------------|---------| | Cmd | 39h | read counter | 1 byte | | Addr | 02h | NFC counter address | 1 byte | | CRC | - | CRC according to [1] | 2 bytes | Table 48. READ\_CNT response | Name | Code | Description | Length | |------|---------------------|----------------------|---------| | Data | - | counter value | 3 bytes | | CRC | - | CRC according to [1] | 2 bytes | | NAK | see <u>Table 31</u> | see Section 9.3 | 4 bits | ## Table 49. READ\_CNT timing These times exclude the end of communication of the NFC device. | | T <sub>ACK/NAK</sub> min | T <sub>ACK/NAK</sub> max | T <sub>TimeOut</sub> | |----------|--------------------------|--------------------------|----------------------| | READ_CNT | n=9 <sup>[1]</sup> | T <sub>TimeOut</sub> | 5 ms | [1] Refer to Section 9.2. #### **10.6 AUTHENTICATE** **Description:** The authentication process is detailed in <u>Section 8.10</u>. Executing an HLTA command results in losing the authentication status. Table 50. AUTHENTICATE part 1 command | Name | Code | Description | Length | |------|------|-----------------------------|--------| | Cmd | 1Ah | authentication part 1 | 1 byte | | Arg | 00h | fixed value 00h as argument | 1 byte | NT2H2421S0 All information provided in this document is subject to legal disclaimers. Table 50. AUTHENTICATE part 1 command...continued | Name | Code | Description | Length | |------|------|----------------------|---------| | CRC | - | CRC according to [1] | 2 bytes | #### Table 51. AUTHENTICATE part 1 response | Name | Code | Description | Length | |----------|---------------------|-------------------------------------------------------------------------------------------|----------| | AFh | AFh | first response byte indicates that the authentication process needs a second command part | 1 byte | | ek(RndB) | - | 16-byte encrypted NTAG random number RndB | 16 bytes | | CRC | - | CRC according to [1] | 2 bytes | | NAK | see <u>Table 31</u> | see Section 9.3 | 4-bit | #### Table 52. AUTHENTICATE part 1 timing These times exclude the end of communication of the NFC device. | | T <sub>ACK</sub> min | T <sub>ACK</sub> max | T <sub>NAK min</sub> | T <sub>NAK max</sub> | T <sub>TimeOut</sub> | |---------------------|----------------------|----------------------|----------------------|----------------------|----------------------| | AUTHENTICATE part 1 | n=9 | T <sub>TimeOut</sub> | n=9 | T <sub>TimeOut</sub> | 10 ms | # Table 53. AUTHENTICATE Step 2 | Code | Parameter | Data | Integrity mechanism | Response | |------|-----------|----------------|---------------------|------------------| | AFh | - | ek(RndA+RndB') | Parity, CRC | '00' + ek(RndA') | Table 54. AUTHENTICATE part 2 command | Name | Code | Description | Length | |-------------------|------|-------------------------------------------------------------|----------| | Cmd | AFh | fixed first byte for the AUTHENTICATE part 2 command | 1 byte | | ek(RndA RndB') | - | 32-byte encrypted random numbers RNDA concatenated by RndB' | 32 bytes | | CRC | - | CRC according to [1] | 2 bytes | Table 55. AUTHENTICATE part 2 response | Name | Code | Description | Length | |-----------|---------------------|----------------------------------------------------------------------------------------------|----------| | 00h | 00h | first response byte indicates that the authentication process is finished after this command | 1 byte | | ek(RndA') | - | 16-byte encrypted, shifted NFC device random number RndA' | 16 bytes | | CRC | - | CRC according to [1] | 2 bytes | | NAK | see <u>Table 31</u> | see Section 9.3 | 4-bit | #### Table 56. AUTHENTICATE part 2 timing These times exclude the end of communication of the NFC device. | | T <sub>ACK</sub> min | T <sub>ACK</sub> max | T <sub>NAK min</sub> | T <sub>NAK max</sub> | T <sub>TimeOut</sub> | |---------------------|----------------------|----------------------|----------------------|----------------------|----------------------| | AUTHENTICATE part 2 | n=9 | T <sub>TimeOut</sub> | n=9 | T <sub>TimeOut</sub> | 10 ms | # 10.7 READ\_SIG The READ\_SIG command returns an IC-specific, 48 byte ECC signature, to verify the originality signature with the public key. The signature is pre-programmed at chip production and can be changed (see <u>Section 10.8</u>) if the originality signature has been unlocked with the LOCK\_SIG command (see <u>Section 10.9</u>). The command structure is shown in Figure 18 and Table 57. Table 59 shows the required timing. NT2H2421S0 All information provided in this document is subject to legal disclaimers. Table 57. READ\_SIG command | Name | Code | Description | Length | |------|------|----------------------|---------| | Cmd | 3Ch | read ECC signature | 1 byte | | Addr | 00h | RFU, is set to 00h | 1 byte | | CRC | - | CRC according to [1] | 2 bytes | Table 58. READ\_SIG response | Name | Code | Description | Length | |-----------|---------------------|----------------------|----------| | Signature | - | ECC signature | 48 bytes | | CRC | - | CRC according to [1] | 2 bytes | | NAK | see <u>Table 31</u> | see Section 9.3 | 4 bits | #### Table 59. READ\_SIG timing These times exclude the end of communication of the NFC device. | | T <sub>ACK/NAK</sub> min | T <sub>ACK/NAK</sub> max | T <sub>TimeOut</sub> | |----------|--------------------------|--------------------------|----------------------| | READ_SIG | n=9 <sup>[1]</sup> | T <sub>TimeOut</sub> | 5 ms | [1] Refer to Section 9.2. Details on how to check that the signature value is provided in the following Application note ([5]). ## 10.8 WRITE\_SIG The WRITE\_SIG command allows the writing of a customized originality signature into the dedicated originality signature memory. The WRITE\_SIG command requires an originality signature block address (see <u>Table 63</u>), and writes 4 bytes of data into the addressed originality signature block. The WRITE\_SIG command is shown in <u>Figure 19</u> and <u>Table 60</u>. Table 62 shows the required timing. NT2H2421S0 All information provided in this document is subject to legal disclaimers. ## NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature Table 60. WRITE SIG command | Name | Code | Description | Length | | | |------|------|---------------------------------------|---------|--|--| | Cmd | A9h | write one originality signature block | 1 byte | | | | Addr | - | block address | 1 byte | | | | Data | - | signature bytes to be written | 4 bytes | | | | CRC | - | CRC according to [1] | 2 bytes | | | Table 61. WRITE SIG response | Name | Code | Description | Length | |---------|---------------------|-----------------|--------| | ACK/NAK | see <u>Table 31</u> | see Section 9.3 | 4 bits | #### Table 62. WRITE\_SIG timing These times exclude the end of communication of the NFC device. | | T <sub>ACK/NAK</sub> min | T <sub>ACK/NAK</sub> max | T <sub>TimeOut</sub> | |-----------|--------------------------|--------------------------|----------------------| | WRITE_SIG | n = 9 <sup>[1]</sup> | T <sub>TimeOut</sub> | 10 ms | [1] Refer to Section 9.2. In the initial state of NTAG 224 DNA SD, the originality signature block address 00h to 0Bh are valid Addr parameters to the WRITE\_SIG command. Addressing a memory block beyond address 0Bh results in a NAK response from NTAG 224 DNA SD. Table 63. Blocks for the WRITE SIG command | Originality signature block | byte 0 | byte 1 | byte 2 | byte 3 | |-----------------------------|--------|--------|--------|--------| | 00h | LSByte | | | | | 01h | | | | | | | | | | | | 0Ah | | | | | | 0Bh | | | | MSByte | # 10.9 LOCK\_SIG The LOCK\_SIG command allows the user to unlock, lock or permanently lock the dedicated originality signature memory. The originality signature memory can only be unlocked if the originality signature memory is not permanently locked. Permanently locking of the originality signature with the LOCK-SIG command is irreversible and the originality signature memory can never be unlocked and reprogrammed again. The LOCK\_SIG command is shown in Figure 20 and Table 64. Table 66 shows the required timing. NT2H2421S0 All information provided in this document is subject to legal disclaimers. #### NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature #### Table 64. LOCK\_SIG command | Name | Code | Description | Length | |------|------|------------------------|---------| | Cmd | ACh | lock signature | 1 byte | | Arg | - | locking action | 1 byte | | | | 00h - unlock | | | | | 01h - lock | | | | | 02h - permanently lock | | | CRC | - | CRC according to [1] | 2 bytes | #### Table 65. LOCK\_SIG response | Name | Code | Description | Length | |---------|---------------------|------------------------|--------| | ACK/NAK | see <u>Table 31</u> | see <u>Section 9.3</u> | 4 bits | #### Table 66. LOCK\_SIG timing These times exclude the end of communication of the NFC device. | | T <sub>ACK/NAK</sub> min | T <sub>ACK/NAK</sub> max | T <sub>TimeOut</sub> | |----------|--------------------------|--------------------------|----------------------| | LOCK_SIG | n = 9 <sup>[1]</sup> | T <sub>TimeOut</sub> | 10 ms | [1] Refer to Section 9.2. ## 10.10 READ TT STATUS The READ\_TT\_Status command provides the information about the tag tamper status which is detected when the NTAG 224 DNA SD is powered by an RF field. The response on The READ\_TT\_STATUS includes - 1 byte about the actual and stored status of the tag tamper detected during start-up. - In capacitive mode (RTT\_CTT\_SEL is set to 1b) 4 byte of measured capacitance parameters, if CTT\_SHOW\_VALUE is set to 1b, otherwise 4 byte are fixed to all 00h. NT2H2421S0 All information provided in this document is subject to legal disclaimers. In resistive tag tamper mode (RTT\_CTT\_SEL is set to 0b), 4 byte are fixed to all 00h. For details on those cases and the command structure, refer to Figure 21 and Table 67. Table 69 shows the required timing. Table 67. READ\_TT\_STATUS command | Name | Code | Description | Length | |------|------|------------------------|---------| | Cmd | A4h | read Tag Tamper Status | 1 byte | | Addr | 00h | RFU, is set to 00h | 1 byte | | CRC | - | CRC according to [1] | 2 bytes | Table 68. READ\_TT\_STATUS response | Name | Code | Description | Length | |------|--------------|----------------------|---------| | Data | - | Tag Tamper Status | 5 bytes | | CRC | - | CRC according to [1] | 2 bytes | | NAK | see Table 31 | see Section 9.3 | 4 bits | #### Table 69. READ\_TT\_STATUS timing These times exclude the end of communication of the NFC device. | | T <sub>ACK/NAK</sub> min | T <sub>ACK/NAK</sub> max | T <sub>TimeOut</sub> | |------|--------------------------|--------------------------|----------------------| | READ | n=9 <sup>[1]</sup> | T <sub>TimeOut</sub> | 5 ms | [1] Refer to Section 9.2. Table 70. READ\_TT\_STATUS response in RTT mode | Byte no. | Description | Bits | Interpretation | |----------|-------------|------|---------------------------------------------------------------| | 0 - 3 | TT0 - TT3 | 7-0 | 00h fixed value | | 4 | TTS stored | 7-4 | Stored Tag Tamper status, if SHOW_STORED_TT_STATUS is enabled | NT2H2421S0 All information provided in this document is subject to legal disclaimers. ## NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature Table 70. READ\_TT\_STATUS response in RTT mode...continued | Byte no. | Description | Bits | Interpretation | |----------|-------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | 3h Stored Tag Tamper Status was CLOSED at one start-up Fh Stored Tag Tamper Status was OPEN at one start-up If SHOW STORED TT STATUS is disabled, the value is | | | | | masked with 0x0h | | | TTS actual | 3-0 | Actual Tag Tamper status at last start-up, if SHOW_ACT_TT_<br>STATUS is enabled | | | | | 3h Tag Tamper Status was CLOSED at last start-up | | | | | Fh Tag Tamper Status was OPEN at last start-up | | | | | 9h Tag Tamper Status was INVALID at last start-up | | | | | If SHOW_ACT_TT_STATUS is disabled, the value is masked with 0x0h | **Remark:** The status of the tag tamper wire is only measured during the start-up phase of the NTAG 224 DNA SD. Table 71. READ\_TT\_STATUS response in CTT mode | Byte no. | Description | Bits | Interpretation | |----------|-------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | TT0 | 7-3 | Measurement current setting from value CTT_CURR_TRIM | | | | | Double measurement range setting form MEAS_DBL_RANGE | | | | 1-0 | Internal ballast capacitor settings from CTT_CFILT | | 1 | TT1 | 7-2 | DifferenceMeasurement [5-0] | | | | 1-0 | RFU | | 2 | 2 TT2 | | CounterValue2_ext [1-0] | | | | 5-0 | DifferenceMeasurement [11-6] | | 3 | TT3 | 7-0 | CounterValue2_ext [9-2] | | 4 | TTS stored | 7-4 | Stored Tag Tamper status, if SHOW_STORED_TT_STATUS is enabled 3h Stored Tag Tamper Status was CLOSED at one start-up Fh Stored Tag Tamper Status was OPEN at one start-up If SHOW_STORED_TT_STATUS is disabled, the value is masked with 0x0h | | | TTS actual | 3-0 | Actual Tag Tamper status at last start-up, if SHOW_ACT_TT_STATUS is enabled 3h Tag Tamper Status was CLOSED at last start-up Fh Tag Tamper Status was OPEN at last start-up 9h Tag Tamper Status was INVALID at last start-up If SHOW_ACT_TT_STATUS is disabled, the value is masked with 0x0h | Remark: CTT is only measured during the start-up phase of the NTAG 224 DNA SD. If CTT\_SHOW\_VALUE is disabled, TT0 to TT3 are masked with 00h in ACTIVE state and provide the details of the last measurement in AUTHENTICATED state. # 11 Limiting values Stresses exceeding one or more of the limiting values can cause permanent damage to the device. Exposure to limiting values for extended periods can affect device reliability. Table 72. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | | Min | Max | Unit | |------------------------|-----------------------------------------------------|-----|-----|------|------| | P <sub>d,max</sub> | maximum power dissipation | | - | 120 | mW | | I <sub>LA-LB,max</sub> | maximum input current | | - | 40 | mA | | V <sub>ind</sub> | maximum voltage on DP in resistive tag tamper mode | | - | 0.5 | V | | | maximum voltage on DP in capacitive tag tamper mode | | - | 0.25 | V | | T <sub>stg</sub> | storage temperature | | -55 | 125 | °C | | T <sub>amb</sub> | ambient temperature | | -25 | +70 | °C | | V <sub>ESD</sub> | electrostatic discharge voltage on LA/LB, DP/GND | [1] | - | 2 | kV | <sup>[1]</sup> ANSI/ESDA/JEDEC JS-001; Human body model: C = 100 pF, $R = 1.5 \text{ k}\Omega$ #### CAUTION This device has limited built-in ElectroStatic Discharge (ESD) protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the gates. NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature # 12 Characteristics **Table 73. Electrical Characteristics** | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---------|-------|-----|-------| | f <sub>i</sub> | input frequency | | - | 13.56 | - | MHz | | C <sub>i</sub> | input capacitance <sup>[1]</sup> | T <sub>amb</sub> = 22 °C | - | 50.0 | - | pF | | R <sub>on</sub> | resistance tag taper closed | DP - GND | - | - | 50 | Ω | | R <sub>off</sub> | resistance tag tamper open | DP - GND | 1 M | - | - | Ω | | C <sub>ext</sub> | capacitive sensing range | DP - GND | 0 | - | 11 | pF | | | capacitive sensing resolution | DP - GND | - | 10 | - | bit | | | capacitive sensitivity <sup>[2]</sup> | ideal regression sensitivity curve | - | 0.13 | - | pF | | | noise <sup>[2]</sup> | RMS noise at T <sub>amb</sub> = 22 °C | - | 0.086 | - | pF | | | integral non-linearity <sup>[2]</sup> | error between the measured capacitance and best fit line on 25%- 85% of the sensing capacitance range at T <sub>amb</sub> = 22 °C | - | 0.15 | - | pF | | | effective number of bits (ENOB) <sup>[2]</sup> | | - | 6 | - | bit | | EEPROM ch | naracteristics | | | | | | | t <sub>ret</sub> | retention time | T <sub>amb</sub> = 22 °C | 10 | - | - | year | | N <sub>endu(W)</sub> | write endurance | T <sub>amb</sub> = 22 °C | 100.000 | - | - | cycle | $f_i$ = 13.56 MHz; 2 V RMS Parameter applies to *DifferenceMeasurement* with same *CTT\_CURR\_TRIM* value as after calibration (see <u>Section 8.6.3</u>) # 13 Wafer specification For more details on the wafer delivery forms, see [6]. Table 74. Wafer specifications NTAG 224 DNA SD | Table 74. Water specifications NTAG 224 DNA 3D | | |------------------------------------------------|---------------------------------| | Wafer | | | diameter | 200 mm typical (8 inches) | | maximum diameter after foil expansion | 210 mm | | thickness | | | NT2H2421S0DUD | 120 μm ± 15 μm | | flatness | not applicable | | Potential Good Dies per Wafer (PGDW) | 42521 | | Wafer backside | | | material | Si | | treatment | ground and stress relieve | | roughness | R <sub>a</sub> max = 0.5 μm | | | R <sub>t</sub> max = 5 µm | | Chip dimensions | | | step size <sup>[1]</sup> | x = 832 μm | | | y = 832 μm | | gap between chips <sup>[1]</sup> | typical = 20 μm | | | minimum = 5 μm | | Passivation | | | type | sandwich structure | | material | PSG / nitride | | thickness | 500 nm / 600 nm | | Au bump (substrate connected to VSS) | | | material | > 99.9 % pure Au | | hardness | 35 to 80 HV 0.005 | | shear strength | > 70 MPa | | height | 18 μm | | height uniformity | within a die = ±2 μm | | | within a wafer = ±3 μm | | | wafer to wafer = ±4 μm | | flatness | minimum = ±1.5 μm | | size | LA, LB, GND, DP = 80 μm × 80 μm | | size variation | ±5 μm | | under bump metallization | sputtered TiW | | | | <sup>[1]</sup> The step size and the gap between chips may vary due to changing foil expansion NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature # 13.1 Fail die identification Electronic wafer mapping covers the electrical test results and additionally the results of mechanical/visual inspection. No ink dots are applied. # 14 Delivery The customer purchasing a product of the NTAG 224 DNA SD family has to make sure that they receive the evaluated version. This section describes the measures that are needed to ensure delivery of the evaluated version. The evaluated version of the NTAG 224 DNA SD can be ordered from NXP by referencing the respective commercial type name as listed in Section 5. NXP offers two ways of delivery of the product: - 1. The customer collects the product themselves at the NXP site. - 2. The product is sent by NXP to the customer and protected by special measures. These methods are described in Section 14.2 and Section 14.3 respectively. # 14.1 Delivery as a wafer When the product is delivered as wafer, there reside functional and non-functional ICs on the wafer. The non-functional ICs cannot be used but have to be handled securely, too. These ICs must be destroyed to such an extent that no analysis or misuse is possible after destruction. The non-functional ICs (scrap) shall be handled secure until the destruction. Information about non-functional items is accessible via the eMAP-Portal (<a href="http://wmt.nxp.com">http://wmt.nxp.com</a>). The Access sheet with the Login data is enclosed with the delivery to allow the download of the electronic wafer map file. In this case, the information about non-functional ICs is stored in a so-called wafer map file. The electronic wafer map file covers the electrical test results and additionally the results of mechanical/visual inspection. #### 14.2 Delivery Method One: The customer collects the product themselves The customer fetches the product from the following location: NXP Semiconductors (Thailand) 303 Chaengwattana Rd.Laksi Bangkok 10210 Thailand This method guarantees that the customer gets authentic products. # 14.3 Delivery Method Two: The Product is sent by NXP and protected by special measures To guarantee that the product is not manipulated during the delivery, NXP has defined three security measures: - 1. The product is delivered in parcels sealed with special tapes. The customer can examine these tapes in order to make sure that they have not been manipulated. - 2. The customer shall identify the product as described in <u>Section 10.1</u>. - 3. The customer should check the originality by verification of the Originality Signature Section 8.11.1. These measures shall be applied to ensure that a genuine chip is in use. The product is delivered directly to the customer or via the Global Distribution Center: NXP Semiconductors Netherlands B.V. (Global Distribution Centre) NT2H2421S0 All information provided in this document is subject to legal disclaimers. NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature c/o CEVA Logistics (Malaysia) Sdn Bhd Lot 9A Jalan Tiang U8/92, Bukit Jelutong Industrial Park, 40150 Shah Alam, Selangor Darul Ehsan, MALAYSIA # 15 Bare die outline For more details on the wafer delivery forms, see [6]. NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature # 16 Abbreviations Table 75. Abbreviations and symbols | Acronym | Description | |------------|--------------------------------------------------------------| | ACK | Acknowledge | | ATQA | Answer to request, Type A | | CRC | Cyclic Redundancy Check | | CC | Capability container | | СТ | Cascade Tag (value 88h) as defined in ISO/IEC 14443-3 Type A | | ECC | Elliptic Curve Cryptography | | EEPROM | Electrically Erasable Programmable Read-Only Memory | | FDT | Frame Delay Time | | FFC | Film Frame Carrier | | IC | Integrated Circuit | | LSB | Least Significant Bit | | MSB | Most Significant Bit | | NAK | Not Acknowledge | | NFC device | NFC Forum device | | NFC tag | NFC Forum tag | | NV | Non-Volatile memory | | REQA | Request command, Type A | | RF | Radio Frequency | | RFUI | Reserver for Future Use - Implemented | | RMS | Root Mean Square | | SAK | Select acknowledge, type A | | SECS-II | SEMI Equipment Communications Standard part 2 | | TiW | Titanium Tungsten | | UID | Unique IDentifier | | WUPA | Wake-up Protocol type A | ## 17 References - [1] **ISO/IEC 14443** International Organization for Standardization - [2] NFC Forum Tag 2 Type Operation, Technical Specification NFC Forum, 31.05.2011, Version 1.1 - [3] NFC Data Exchange Format (NDEF), Technical Specification NFC Forum, 24.07.2006, Version 1.0 - [4] AN11276 NTAG Antenna Design Guide Application note, Document number 2421\*\*1 - [5] AN11350 NTAG Originality Signature Validation Application note, Document number 2604\*\*1 - [6] **General specification for 8" wafer on UV-tape; delivery types** Delivery Type Description, Document number 1005\*\*<sup>1</sup> - [7] **Certicom Research. SEC 2** Recommended Elliptic Curve Domain Parameters, version 2.0, January 2010 - [8] NIST Special Publication 800-38A National Institute of Standards and Technology (NIST). Recommendation for BlockCipher Modes of Operation. - [9] **NIST Special Publication 800-38B** National Institute of Standards and Technology (NIST). Recommendation for Block Cipher Modes of Operation: The CMAC Mode for Authentication. <a href="https://csrc.nist.gov/publications/detail/sp/800-38b/final">https://csrc.nist.gov/publications/detail/sp/800-38b/final</a> - [10] ISO/IEC 10116: Information technology Security techniques Modes of operation for an n-bit block cipher International Organization for Standardization, 2017 - [11] AN12999 NTAG 22x DNA StatusDetect Capacitive sensing guidelines Application note, Document number 7093\*\*1 NT2H2421S0 <sup>1 \*\* ...</sup> document version number # NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature # 18 Revision history #### Table 76. Revision history | Document ID | Release date | Data sheet status | Supersedes | |------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------| | NT2H2421S0 v.3.2 | 20231019 | Product data sheet NT2H242 | | | Modifications: | • Table 27: typo corre | ected | , | | NT2H2421S0 v.3.1 | 20230405 | Product data sheet | NT2H2421S0 v.3.0 | | Modifications: | • Bump size changed from 60 μm to 80 μm in <u>Section 13</u> and <u>Figure 22</u> | | | | NT2H2421S0 v.3.0 | 20220218 | Product data sheet | NT2H2421S0 v.2.0 | | Modifications: | Data sheet status changed to "Product data sheet", security status changed to "Company public" | | | | NT2H2421S0 v.2.0 | 20220205 | Preliminary data sheet | NT2H2421S0 v.1.1 | | Modifications: | | on In <u>Table 23</u> or better fit between the absolute value of the measure measurement range in <u>Section 8.6.3</u> | d capacitor between | | NT2H2421S0 v.1.1 | 20211220 | Objective data sheet | NT2H2421S0 v.1.0 | | Modifications: | Updated section "A | Seneral description" (see <u>Section 1</u> ) Applications" (see <u>Section 3</u> ) section "Wafer specification" (see <u>Table 74</u> ) | | | NT2H2421S0 v.1.0 | 20211125 | Objective data sheet | NT2H2421S0 v.0.4 | | Modifications: | General update | | · | | NT2H2421S0 v.0.4 | 20201028 | Objective data sheet | - | | Modifications: | First draft | | | # 19 Legal information #### 19.1 Data sheet status | Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition | |-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions". - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>. #### 19.2 Definitions **Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 19.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. NT2H2421S0 All information provided in this document is subject to legal disclaimers. #### NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature **Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. Suitability for use in non-automotive qualified products — Unless this document expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. $\ensuremath{\mathsf{NXP}}\xspace\,\ensuremath{\mathsf{B.V.}}$ - NXP B.V. is not an operating company and it does not distribute or sell products. #### 19.4 Licenses Purchase of NXP ICs with NFC technology — Purchase of an NXP Semiconductors IC that complies with one of the Near Field Communication (NFC) standards ISO/IEC 18092 and ISO/IEC 21481 does not convey an implied license under any patent right infringed by implementation of any of those standards. Purchase of NXP Semiconductors IC does not include a license to any NXP patent (or other IP right) covering combinations of those products with other products, whether hardware or software. #### 19.5 Trademarks Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners. NXP — wordmark and logo are trademarks of NXP B.V. NTAG — is a trademark of NXP B.V. # NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature # **Tables** | Tab. 1. | Quick reference data6 | Tab. 37. | GET_VERSION timing | 40 | |----------|------------------------------------------|----------|--------------------------------------|----| | Tab. 2. | Ordering information7 | Tab. 38. | READ command | 40 | | Tab. 3. | Pin allocation table9 | Tab. 39. | READ response | 41 | | Tab. 4. | Memory organization NTAG 224 DNA SD13 | Tab. 40. | READ timing | 41 | | Tab. 5. | NDEF memory size17 | Tab. 41. | FAST_READ command | | | Tab. 6. | Memory content at delivery NTAG 224 | Tab. 42. | FAST_READ response | | | | DNA SD17 | Tab. 43. | FAST_READ timing | | | Tab. 7. | Configuration Pages17 | Tab. 44. | WRITE command | | | Tab. 8. | CFG_B0 configuration byte18 | Tab. 45. | WRITE response | 43 | | Tab. 9. | TT (Tag Tamper) configuration byte 18 | Tab. 46. | WRITE timing | | | Tab. 10. | User memory protection AUTH0 | Tab. 47. | READ_CNT command | | | | configuration byte18 | Tab. 48. | READ_CNT response | | | Tab. 11. | CFG B1 configuration byte18 | Tab. 49. | READ_CNT timing | | | Tab. 12. | AUTHLIM0 configuration byte19 | Tab. 50. | AUTHENTICATE part 1 command | | | Tab. 13. | AUTHLIM1 configuration byte19 | Tab. 51. | AUTHENTICATE part 1 response | | | Tab. 14. | KEY_CFG configuration byte19 | Tab. 52. | AUTHENTICATE part 1 timing | | | Tab. 15. | TT CTT CFG configuration byte | Tab. 53. | AUTHENTICATE Step 2 | | | Tab. 16. | Configuration parameter descriptions19 | Tab. 54. | AUTHENTICATE part 2 command | | | Tab. 17. | Required memory placeholder space for | Tab. 55. | AUTHENTICATE part 2 response | | | | ASCII mirror | Tab. 56. | AUTHENTICATE part 2 timing | | | Tab. 18. | Tag Tamper mirror bytes ASCII27 | Tab. 57. | READ_SIG command | | | Tab. 19. | Tag Tamper status ASCII bytes 1 and byte | Tab. 58. | READ_SIG response | | | | 2 | Tab. 59. | READ_SIG timing | | | Tab. 20. | UID mirrored data example28 | Tab. 60. | WRITE_SIG command | | | Tab. 21. | NFC counter mirrored data example29 | Tab. 61. | WRITE_SIG response | | | Tab. 22. | TT information mirrored data example 29 | Tab. 62. | WRITE_SIG timing | | | Tab. 23. | TT status29 | Tab. 63. | Blocks for the WRITE_SIG command | | | Tab. 24. | SUNCMAC KEY memory configuration29 | Tab. 64. | LOCK_SIG command | | | Tab. 25. | SUNCMAC_KEY memory configuration | Tab. 65. | LOCK_SIG response | | | | based on example configuration | Tab. 66. | LOCK_SIG timing | | | Tab. 26. | AES authentication31 | Tab. 67. | READ_TT_STATUS command | | | Tab. 27. | Numerical AES authentication example 32 | Tab. 68. | READ_TT_STATUS response | | | Tab. 28. | AES key memory configuration33 | Tab. 69. | READ_TT_STATUS timing | | | Tab. 29. | AES key memory configuration based on | Tab. 70. | READ_TT_STATUS response in RTT | | | | example configuration33 | | mode | 51 | | Tab. 30. | Command overview36 | Tab. 71. | READ_TT_STATUS response in CTT | | | Tab. 31. | ACK and NAK values37 | | mode | 52 | | Tab. 32. | ATQA response of the NTAG 224 DNA SD 38 | Tab. 72. | Limiting values | 53 | | Tab. 33. | SAK response of the NTAG 224 DNA SD 38 | Tab. 73. | Electrical Characteristics | | | Tab. 34. | GET_VERSION command39 | Tab. 74. | Wafer specifications NTAG 224 DNA SD | | | Tab. 35. | GET_VERSION response39 | Tab. 75. | Abbreviations and symbols | | | Tab. 36. | GET_VERSION data response for NTAG | Tab. 76. | Revision history | | | | 224 DNA SD39 | | • | | # NTAG 224 DNA StatusDetect - NFC T2T compliant IC with StatusDetect feature # **Figures** | Fig. 1. | Contactless NTAG 224 DNA SD system | Fig. 10. | Frame Delay Time (from NFC device to | | |---------|-------------------------------------------|----------|--------------------------------------|----| | | with galvanic tag tamper2 | | NFC tag) | 37 | | Fig. 2. | Contactless NTAG 224 DNA SD system | Fig. 11. | GET_VERSION command | 39 | | | with capacitor2 | Fig. 12. | READ command | 40 | | Fig. 3. | Block diagram of NTAG 224 DNA SD with | Fig. 13. | FAST_READ command | 42 | | - | capacitance8 | Fig. 14. | WRITE command | 43 | | Fig. 4. | Block diagram of NTAG 224 DNA SD with | Fig. 15. | READ_CNT command | 44 | | - | Tag Tamper wire8 | Fig. 16. | AUTHENTICATE Step 1 | 45 | | Fig. 5. | State diagram11 | Fig. 17. | AUTHENTICATE Step 2 | | | Fig. 6. | UID/serial number14 | Fig. 18. | READ_SIG command | 47 | | Fig. 7. | Static lock bytes 0 and 1 (page addresses | Fig. 19. | WRITE_SIG command | 48 | | | are decimal)15 | Fig. 20. | LOCK_SIG command | 50 | | Fig. 8. | NTAG 224 DNA SD Dynamic lock bytes 0, | Fig. 21. | READ_TT_STATUS command | 51 | | - | 1 and 2 (page addresses are decimal)16 | Fig. 22. | Bare die outline NTAG 224 DNA SD | 59 | | Fig. 9. | CC bytes example16 | - | | | # **Contents** | 1 | General description | 1 | 8.10.5 | |----------------|----------------------------------------------|----|--------| | 1.1 | Contactless energy and data transfer | | 8.10.6 | | 1.2 | Simple deployment and better user | | 8.11 | | | experience | 2 | 8.11.1 | | 1.3 | Security | | 9 | | 1.4 | NFC Forum Tag 2 Type compliance | | 9.1 | | 1.5 | Anti-collision | | 9.2 | | 2 | Features and benefits | 4 | 9.3 | | 2.1 | EEPROM | 4 | 9.4 | | 3 | Applications | 5 | 10 | | 4 | Quick reference data | 6 | 10.1 | | 5 | Ordering information | 7 | 10.2 | | 6 | Block diagram | | 10.3 | | 7 | Pinning information | 9 | 10.4 | | 7.1 | Pinning | 9 | 10.5 | | 8 | Functional description | | 10.6 | | 8.1 | Block description | | 10.7 | | 8.2 | RF interface | | 10.8 | | 8.3 | Data integrity | | 10.9 | | 8.4 | Communication principle | 11 | 10.10 | | 8.4.1 | IDLE state | | 11 | | 8.4.2 | READY1 state | | 12 | | 8.4.3 | READY2 state | | 13 | | 8.4.4 | ACTIVE state | | 13.1 | | 8.4.5 | AUTHENTICATED state | | 14 | | 8.4.6 | HALT state | | 14.1 | | 8.5 | Memory organization | | 14.2 | | 8.5.1 | UID/serial number | | | | 8.5.2 | Static lock bytes | | 14.3 | | 8.5.3 | Dynamic Lock Bytes | | | | 8.5.4 | Capability Container (CC bytes) | | 15 | | 8.5.5 | Data pages | | 16 | | 8.5.6 | Memory content at delivery | | 17 | | 8.5.7 | Configuration pages | | 18 | | 8.6 | StatusDetect feature | | 19 | | 8.6.1<br>8.6.2 | Galvanic Tag Tamper | | | | 8.6.3 | Capacitive Tag Tamper Capacitive sensor mode | | | | 8.7 | NFC counter function | | | | 8.8 | ASCII mirror function | | | | 8.8.1 | UID ASCII mirror function | | | | 8.8.2 | NFC counter mirror function | ~- | | | 8.8.3 | Tag Tamper mirror function | | | | 8.8.4 | SUNCMAC mirror function | 28 | | | 8.9 | SUNCMAC | | | | 8.9.1 | SUNCMAC calculation | | | | 8.9.2 | Programming of the SUNCMAC key | | | | 8.10 | AES authentication protection | | | | 8.10.1 | AES authentication | | | | 8.10.2 | AES Authentication example | | | | 8.10.3 | Programming of the AES key | | | | 8.10.4 | Configuration for memory access via AES | | | | - | authentication | 33 | | | 3.10.5 | Limiting failed authentication attempts | 33 | |--------|------------------------------------------|----| | 3.10.6 | Protection of configuration pages | 34 | | 3.11 | Originality signature | | | 3.11.1 | Originality Signature at delivery | | | 9 | Command overview | | | 9.1 | NTAG 224 DNA SD command overview | | | 9.2 | Timings | 36 | | 9.3 | NTAG ACK and NAK | | | 9.4 | ATQA and SAK responses | | | 10 | NTAG commands | | | 10.1 | GET_VERSION | | | 10.2 | READ | | | 10.3 | FAST_READ | | | 10.4 | WRITE | _ | | 10.5 | READ_CNT | | | 10.6 | AUTHENTICATE | _ | | 10.7 | READ_SIG | | | 10.8 | WRITE_SIG | | | 10.9 | LOCK_SIG | | | 10.10 | READ_TT_STATUS | | | 11 | Limiting values | | | 12 | Characteristics | | | 13 | Wafer specification | | | 13.1 | Fail die identification | | | 14 | Delivery | | | 14.1 | Delivery as a wafer | 57 | | 14.2 | Delivery Method One: The customer | | | | collects the product themselves | 57 | | 14.3 | Delivery Method Two: The Product is sent | | | | by NXP and protected by special measures | | | 15 | Bare die outline | | | 16 | Abbreviations | | | 17 | References | | | 18 | Revision history | | | 19 | Legal information | 63 | | | | | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.