## **S9KEA64P64M20SF0** KEA64 Sub-Family Data Sheet Supports the following: S9KEAZN16AMLC(R), S9KEAZN32AMLC(R), S9KEAZN64AMLC(R), S9KEAZN16AMLH(R), S9KEAZN32AMLH(R), and S9KEAZN64AMLH(R) Rev. 7 — 30 January 2024 Data sheet ## 1 Key features #### 1.1 Operating characteristics • Voltage range: 2.7 to 5.5 V • Flash write voltage range: 2.7 to 5.5 V • Temperature range (ambient): -40 to 125°C #### 1.2 Performance - Up to 40 MHz Arm® Cortex-M0+ core and up to 20 MHz bus clock - Single cycle 32-bit x 32-bit multiplier - · Single cycle I/O access port ## 1.3 Memories and memory interfaces - · Up to 64 KB flash - Up to 256 B EEPROM - Up to 4 KB RAM #### 1.4 Clocks - Oscillator (OSC) supports 32.768 kHz crystal or 4 MHz to 20 MHz crystal or ceramic resonator; choice of low power or high gain oscillators - Internal clock source (ICS) internal FLL with internal or external reference, 31.25 kHz pre-trimmed internal reference for 40 MHz system and core clock. - Internal 1 kHz low-power oscillator (LPO) #### 1.5 System peripherals - · Power management module (PMC) with three power modes: Run, Wait, Stop - Low-voltage detection (LVD) with reset or interrupt, selectable trip points - Watchdog with independent clock source (WDOG) - Programmable cyclic redundancy check module (CRC) - Serial wire debug interface (SWD) - Bit manipulation engine (BME) #### 1.6 Security and integrity modules • 64-bit unique identification (ID) number per chip #### 1.7 Human-machine interface - Up to 57 general-purpose input/output (GPIO) - Two up to 8-bit keyboard interrupt modules (KBI) - External interrupt (IRQ) ## 1.8 Analog modules - One up to 16-channel 12-bit SAR ADC, operation in Stop mode, optional hardware trigger (ADC) - Two analog comparators containing a 6-bit DAC and programmable reference input (ACMP) #### 1.9 Timers - One 6-channel FlexTimer/PWM (FTM) - Two 2-channel FlexTimer/PWM (FTM) - One 2-channel periodic interrupt timer (PIT) - One real-time clock (RTC) #### 1.10 Communication interfaces - Two SPI modules (SPI) - Up to three UART modules (UART) - One I2C module (I2C) #### 1.11 Package options - 64-pin LQFP - 32-pin LQFP ## 2 Ordering parts #### 2.1 Determining valid orderable parts Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to <a href="nxp.com">nxp.com</a> and perform a part number search for the following device numbers: KEAZN64. #### 3 Part identification ## 3.1 Description Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received. #### 3.2 Format Part numbers for this device have the following format: Q B KEA A C FFF M T PP N S9KEA64P64M20SF0 All information provided in this document is subject to legal disclaimers. #### 3.3 Fields This table lists the possible values for each field in the part number (not all combinations are valid): | Field | Description | Values | |-------|---------------------------|---------------------------------------------------------------------------------------------------------------------------| | Q | Qualification status | <ul><li>S = Automotive qualified</li><li>P = Prequalification</li></ul> | | В | Memory type | • 9 = Flash | | KEA | Kinetis Auto family | • KEA | | А | Key attribute | <ul> <li>Z = M0+ core</li> <li>F = M4 W/ DSP &amp; FPU</li> <li>C= M4 W/ AP + FPU</li> </ul> | | С | CAN availability | <ul><li>N = CAN not available</li><li>(Blank) = CAN available</li></ul> | | FFF | Program flash memory size | <ul> <li>16 = 16 KB</li> <li>32 = 32 KB</li> <li>64 = 64 KB</li> </ul> | | М | Maskset identifier | <ul> <li>A = TSMC10 Mask Rev2</li> <li>W0 = TSMC11 Mask Rev0</li> <li>B = TSMC10 Mask Rev2 or TSMC11 Mask Rev0</li> </ul> | | Т | Temperature range (°C) | <ul> <li>C = -40 to 85</li> <li>V = -40 to 105</li> <li>M = -40 to 125</li> </ul> | | PP | Package identifier | <ul><li>LC = 32 LQFP (7 mm x 7 mm)</li><li>LH = 64 LQFP (10 mm x 10 mm)</li></ul> | | N | Packaging type | R = Tape and reel (Blank) = Trays | ## 3.4 Example This is an example part number: S9KEAZN64AMLH ## 4 Ratings ## 4.1 Thermal handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------|------|------|------|-------| | T <sub>STG</sub> | Storage temperature | -55 | 150 | °C | [1] | | T <sub>SDR</sub> | Solder temperature, lead-free | _ | 260 | °C | [2] | <sup>[1]</sup> Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life. <sup>[2]</sup> Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. ## 4.2 Moisture handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |--------|----------------------------|------|------|------|-------| | MSL | Moisture sensitivity level | _ | 3 | _ | [1] | <sup>[1]</sup> Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. ## 4.3 ESD handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------------------------------|-------|-------|------|-------| | V <sub>HBM</sub> | Electrostatic discharge voltage, human body model | -6000 | +6000 | V | [1] | | V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500 | +500 | V | [2] | | I <sub>LAT</sub> | Latch-up current at ambient temperature of °C | -100 | +100 | mA | [3] | - [1] Determined according to JEDEC Standard JESD22-A114. Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM). - Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components. - [3] Determined according to JEDEC Standard JESD78D, IC Latch-up Test. The test produced the following results: - Test was performed at 125 °C case temperature (Class II). - I/O pins pass +100/-100 mA I-test with I<sub>DD</sub> current limit at 800 mA (V<sub>DD</sub> collapsed during positive injection). - I/O pins pass +70/-100 mA I-test with I<sub>DD</sub> current limit at 1000 mA for V<sub>DD</sub>. - Supply groups pass 1.5 V<sub>ccmax</sub>. - RESET\_B pin was only tested with negative I-test due to product conditioning requirement. ### 4.4 Voltage and current operating ratings Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in the following table may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this document. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either $V_{SS}$ or $V_{DD}$ ) or the programmable pullup resistor associated with the pin is enabled. Table 1. Voltage and current operating ratings | Symbol | Description | Min. | Max. | Unit | |-----------------|---------------------------------------------------------------------------|-----------------------|--------------------------------------|------| | $V_{DD}$ | Digital supply voltage | -0.3 | 6.0 | V | | I <sub>DD</sub> | Maximum current into V <sub>DD</sub> | _ | 120 | mA | | V <sub>IN</sub> | Input voltage except true open drain pins | -0.3 | V <sub>DD</sub> + 0.3 <sup>[1]</sup> | V | | | Input voltage of true open drain pins | -0.3 | 6 | V | | I <sub>D</sub> | Instantaneous maximum current single pin limit (applies to all port pins) | -25 | 25 | mA | | $V_{DDA}$ | Analog supply voltage | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V | <sup>[1]</sup> Maximum rating of V<sub>DD</sub> also applies to V<sub>IN</sub>. ### 5 General ## 5.1 Nonswitching electrical specifications #### 5.1.1 DC characteristics This section includes information about power supply requirements and I/O pin characteristics. Table 2. DC characteristics | Symbol | Descriptions | | | Min | Typical <sup>[1]</sup> | Max | Unit | |----------------------------------|------------------------------------------|----------------------------------------------|----------------------------------|------------------------|------------------------|---------------------------|------| | _ | Operating volta | age | _ | 2.7 | _ | 5.5 | V | | T <sub>ramp</sub> <sup>[2]</sup> | MCU supply ra | amp rate | 85°C | _ | _ | 85 | V/ms | | | | | | _ | _ | 70 | | | | | | 125°C | _ | _ | 60 | | | V <sub>OH</sub> | Output high | All I/O pins, except | 5 V, I <sub>load</sub> = –5 mA | V <sub>DD</sub> – 0.8 | _ | _ | V | | | voltage | PTA2 and PTA3,<br>standard-drive<br>strength | 3 V, I <sub>load</sub> = -2.5 mA | V <sub>DD</sub> – 0.8 | _ | _ | V | | | | High current drive | 5 V, I <sub>load</sub> = -20 mA | V <sub>DD</sub> – 0.8 | _ | _ | V | | | | pins, high-drive<br>strength <sup>[3]</sup> | 3 V, I <sub>load</sub> = -10 mA | V <sub>DD</sub> – 0.8 | _ | _ | V | | Іонт | Output high | Max total I <sub>OH</sub> for all | 5 V | _ | _ | -100 | mA | | | current | ports | 3 V | _ | _ | -60 | | | V <sub>OL</sub> | Output low | All I/O pins, standard- | 5 V, I <sub>load</sub> = 5 mA | _ | _ | 0.8 | V | | | voltage | drive strength | 3 V, I <sub>load</sub> = 2.5 mA | _ | _ | 0.8 | V | | | | High current drive | 5 V, I <sub>load</sub> =20 mA | _ | _ | 0.8 | V | | | | pins, high-drive strength <sup>[3]</sup> | 3 V, I <sub>load</sub> = 10 mA | _ | _ | 0.8 | V | | I <sub>OLT</sub> | Output low | Max total I <sub>OL</sub> for all | 5 V | _ | _ | 100 | mA | | | current | ports | 3 V | _ | _ | 60 | | | V <sub>IH</sub> | Input high | All digital inputs | 4.5≤V <sub>DD</sub> <5.5 V | 0.65 × V <sub>DD</sub> | _ | _ | V | | | voltage | | 2.7≤V <sub>DD</sub> <4.5 V | 0.70 × V <sub>DD</sub> | _ | _ | | | V <sub>IL</sub> | Input low voltage | All digital inputs | 4.5≤V <sub>DD</sub> <5.5 V | _ | _ | 0.35 ×<br>V <sub>DD</sub> | V | | | | | 2.7≤V <sub>DD</sub> <4.5 V | _ | _ | 0.30 ×<br>V <sub>DD</sub> | | | V <sub>hys</sub> | Input<br>hysteresis | All digital inputs | _ | 0.06 × V <sub>DD</sub> | _ | _ | mV | | I <sub>In</sub> | Input leakage current | Per pin (pins in high impedance input mode) | $V_{IN} = V_{DD}$ or $V_{SS}$ | _ | 0.1 | 1 | μA | | I <sub>INTOT</sub> | Total leakage combined for all port pins | Pins in high impedance input mode | $V_{IN} = V_{DD}$ or $V_{SS}$ | _ | - | 2 | μΑ | Table 2. DC characteristics...continued | Symbol | Descriptions | Descriptions | | Min | Typical <sup>[1]</sup> | Max | Unit | |--------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------|------|------------------------|------|------| | R <sub>PU</sub> | Pullup<br>resistors | All digital inputs,<br>when enabled (all I/O<br>pins other than PTA2<br>and PTA3) | _ | 30.0 | _ | 50.0 | kΩ | | R <sub>PU</sub> <sup>[4]</sup> | Pullup<br>resistors | PTA2 and PTA3 pins | _ | 30.0 | _ | 60.0 | kΩ | | I <sub>IC</sub> | DC injection current <sup>[5][6][7]</sup> Single pin limit Total MCU limit, includes sum of all stressed pins | Single pin limit | V <sub>IN</sub> < V <sub>SS</sub> , V <sub>IN</sub> > | -2 | _ | 2 | mA | | | | $\nabla_{DD}$ | -5 | _ | 25 | | | | C <sub>In</sub> | Input capacita | Input capacitance, all pins | | _ | _ | 7 | pF | | $V_{RAM}$ | RAM retention | RAM retention voltage | | 2.0 | _ | - | V | - Typical values are measured at 25 °C. Characterized, not tested. - Limit applies to both maximum absolute maximum ramp rate and typical operating conditions. - [3] - Only PTB4, PTB5, PTD0, PTD1, PTE0, PTE1, PTH0, and PTH1 support high current output. The specified resistor value is the actual value internal to the device. The pullup value may appear higher when measured externally on the pin. All functional non-supply pins, except for PTA2 and PTA3, are internally clamped to V<sub>SS</sub> and V<sub>DD</sub>. PTA2 and PTA3 are true open drain I/O pins that are [4] [5] internally clamped to V<sub>SS</sub>. Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive - [6] and negative clamp voltages, then use the larger value. - Power supply must maintain regulation within operating $V_{DD}$ range during instantaneous and operating maximum current conditions. If the positive injection current ( $V_{In} > V_{DD}$ ) is higher than $I_{DD}$ , the injection current may flow out of $V_{DD}$ and could result in external power supply going out of regulation. Ensure that external $V_{DD}$ load will shunt current higher than maximum injection current when the MCU is not consuming power, such as when no system clock in proport or clock rate in your law (which would red to a recent or clock rate in your law (which would red to a recent or clock rate in your law (which would red to a recent or clock rate in your law (which would red to a recent or clock rate in your law (which would red to a recent or clock rate in your law (which would red to a recent or clock rate in your law (which would red to a recent or clock rate in your law (which would red to a recent or clock rate in your law (which would red to a recent or clock rate in your law (which would red to a recent or clock rate in your law (which would red to a recent or clock rate in your law (which would red to a clock is present, or clock rate is very low (which would reduce overall power consumption). Table 3. LVD and POR specification | Symbol | Description | | Min | Тур | Max | Unit | |--------------------|--------------------------------------|---------------------------------------------------------------------------|------|------|------|------| | V <sub>POR</sub> | POR re-arm volta | POR re-arm voltage <sup>[1]</sup> | | 1.75 | 2.0 | V | | $V_{LVDH}$ | | Falling low-voltage detect threshold—high range (LVDV = 1) <sup>[2]</sup> | | 4.3 | 4.4 | V | | V <sub>LVW1H</sub> | Falling low-<br>voltage warning | Level 1 falling<br>(LVWV = 00) | 4.3 | 4.4 | 4.5 | V | | V <sub>LVW2H</sub> | threshold—<br>high range | Level 2 falling<br>(LVWV = 01) | 4.5 | 4.5 | 4.6 | V | | V <sub>LVW3H</sub> | | Level 3 falling<br>(LVWV = 10) | 4.6 | 4.6 | 4.7 | V | | $V_{LVW4H}$ | | Level 4 falling<br>(LVWV = 11) | 4.7 | 4.7 | 4.8 | V | | V <sub>HYSH</sub> | High range low-v<br>warning hysteres | • | _ | 100 | _ | mV | | $V_{LVDL}$ | | Falling low-voltage detect threshold—low range (LVDV = 0) | | 2.61 | 2.66 | V | | V <sub>LVW1L</sub> | Falling low-<br>voltage warning | Level 1 falling<br>(LVWV = 00) | 2.62 | 2.7 | 2.78 | V | | V <sub>LVW2L</sub> | threshold—low<br>range | Level 2 falling<br>(LVWV = 01) | 2.72 | 2.8 | 2.88 | V | S9KEA64P64M20SF0 All information provided in this document is subject to legal disclaimers. Table 3. LVD and POR specification...continued | Symbol | Description | Description | | Тур | Max | Unit | |--------------------|-----------------|------------------------------------------|------|------|------|------| | V <sub>LVW3L</sub> | | Level 3 falling<br>(LVWV = 10) | 2.82 | 2.9 | 2.98 | V | | V <sub>LVW4L</sub> | | Level 4 falling<br>(LVWV = 11) | 2.92 | 3.0 | 3.08 | V | | V <sub>HYSDL</sub> | Low range low-v | Low range low-voltage detect hysteresis | | 40 | _ | mV | | V <sub>HYSWL</sub> | Low range low-v | Low range low-voltage warning hysteresis | | 80 | _ | mV | | $V_{BG}$ | Buffered bandga | Buffered bandgap output <sup>[3]</sup> | | 1.16 | 1.18 | V | - Maximum is highest voltage that POR is guaranteed. - Rising thresholds are falling threshold + hysteresis. voltage Factory trimmed at $V_{DD}$ = 5.0 V, Temp = 125 °C Figure 4. Typical $V_{DD}$ - $V_{OH}$ Vs. $I_{OH}$ (high drive strength) ( $V_{DD}$ = 3 V) Figure 6. Typical $V_{OL}$ Vs. $I_{OL}$ (standard drive strength) ( $V_{DD}$ = 3 V) ### 5.1.2 Supply current characteristics This section includes information about power supply current in various operating modes. Table 4. Supply current characteristics | Parameter | Symbol | Bus Freq | V <sub>DD</sub> (V) | Typical <sup>[1]</sup> | Max | Unit | Temp | |---------------------------------------------------|------------------|----------|---------------------|------------------------|-----|------|---------------| | Run supply current FEI | RI <sub>DD</sub> | 20 MHz | 5 | 6.7 | _ | mA | –40 to 125 °C | | mode, all modules clocks enabled; run from flash | | 10 MHz | | 4.5 | _ | | | | , | | 1 MHz | | 1.5 | _ | | | | | | 20 MHz | 3 | 6.6 | _ | | | | | | 10 MHz | | 4.4 | _ | | | | | | 1 MHz | | 1.45 | _ | | | | Run supply current FEI | RI <sub>DD</sub> | 20 MHz | 5 | 5.3 | _ | mA | –40 to 125 °C | | mode, all modules clocks disabled; run from flash | | 10 MHz | | 3.7 | _ | | | | , | | 1 MHz | | 1.5 | _ | | | | | | 20 MHz | 3 | 5.3 | _ | | | | | | 10 MHz | | 3.7 | _ | | | | | | 1 MHz | | 1.4 | _ | | | Table 4. Supply current characteristics...continued | Parameter | Symbol | Bus Freq | V <sub>DD</sub> (V) | Typical <sup>[1]</sup> | Max | Unit | Temp | |-------------------------------------------------------------|------------------|----------|---------------------|---------------------------------------------------|------|------|---------------| | Run supply current FBE | RI <sub>DD</sub> | 20 MHz | 5 | 9 | 14.8 | mA | –40 to 125 °C | | mode, all modules clocks<br>enabled; run from RAM | | 10 MHz | | 5.2 | _ | | | | | | 1 MHz | | 1.45 | _ | | | | | | 20 MHz | 3 | 8.8 | 11.8 | | | | | | 10 MHz | | 5.1 | _ | | | | | | 1 MHz | | 1.4 | _ | | | | Run supply current FBE | RI <sub>DD</sub> | 20 MHz | 5 | 8 | 12.3 | mA | -40 to 125 °C | | mode, all modules clocks<br>disabled; run from RAM | | 10 MHz | | 4.4 | _ | | | | , | | 1 MHz | | 1.35 | _ | | | | | | 20 MHz | 3 | 7.8 | 9.2 | | | | | | 10 MHz | | 4.2 | _ | | | | | | 1 MHz | | 1.3 | _ | | | | Wait mode current FEI | WI <sub>DD</sub> | 20 MHz | 5 | 5.5 | 7 | mA | -40 to 125 °C | | mode, all modules clocks<br>enabled | | 10 MHz | | 3.5 | _ | | | | | | 1 MHz | | 1.4 | _ | | | | | | 20 MHz | 3 | 5.4 | 6.9 | | | | | | 10 MHz | | 3.4 | _ | | | | | | 1 MHz | | 1.4 | _ | | | | Stop mode supply current | SI <sub>DD</sub> | _ | 5 | 2 | 145 | μA | –40 to 125 °C | | no clocks active (except 1<br>kHz LPO clock) <sup>[2]</sup> | | _ | 3 | 1.9 | 135 | | –40 to 125 °C | | ADC adder to Stop<br>ADLPC = 1<br>ADLSMP = 1<br>ADCO = 1 | | _ | 5 | 86 (64-pin<br>packages)<br>42 (32-pin<br>package) | - | μА | -40 to 125 °C | | MODE = 10B<br>ADICLK = 11B | | | 3 | 82 (64-pin<br>packages)<br>41 (32-pin<br>package) | - | | | | ACMP adder to Stop | _ | _ | 5 | 12 | _ | μA | –40 to 125 °C | | | | | 3 | 12 | _ | | | | _VD adder to stop <sup>[3]</sup> | _ | _ | 5 | 128 | _ | μA | –40 to 125 °C | | | | | 3 | 124 | | | | Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value. #### 5.1.3 EMC performance Electromagnetic compatibility (EMC) performance is highly dependent on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components S9KEA64P64M20SF0 All information provided in this document is subject to legal disclaimers. RTC adder causes $I_{DD}$ to increase typically by less than 1 $\mu$ A; RTC clock source is 1 kHz LPO clock. LVD is periodically woken up from Stop by 5% duty cycle. The period is equal to or less than 2 ms. as well as MCU software operation play a significant role in EMC performance. The system designer must consult the following NXP applications notes, available on <a href="mailto:nxp.com">nxp.com</a> for advice and guidance specifically targeted at optimizing EMC performance. - · AN2321: Designing for Board Level Electromagnetic Compatibility - AN1050: Designing for Electromagnetic Compatibility (EMC) with HCMOS Microcontrollers - AN1263: Designing for Electromagnetic Compatibility with Single-Chip Microcontrollers - AN2764: Improving the Transient Immunity Performance of Microcontroller-Based Applications - AN1259: System Design and Layout Techniques for Noise Reduction in MCU-Based Systems ## 5.2 Switching specifications #### 5.2.1 Control timing Table 5. Control timing | Num | Rating | | Symbol | Min | Typical <sup>[1]</sup> | Max | Unit | |-----|--------------------------------------------------------|----------------------------------|---------------------|------------------------|------------------------|------|------| | 1 | System and core clock | f <sub>Sys</sub> | DC | _ | 40 | MHz | | | 2 | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> ) | | f <sub>Bus</sub> | DC | _ | 20 | MHz | | 3 | Internal low power oscillator | frequency | f <sub>LPO</sub> | 0.67 | 1.0 | 1.25 | KHz | | 4 | External reset pulse width <sup>[2]</sup> | | t <sub>extrst</sub> | 1.5 × | _ | _ | ns | | | | | t <sub>cyc</sub> | | | | | | 5 | Reset low drive | | t <sub>rstdrv</sub> | $34 \times t_{cyc}$ | _ | _ | ns | | 6 | IRQ pulse width | Asynchronous path <sup>[2]</sup> | t <sub>ILIH</sub> | 100 | _ | _ | ns | | | | Synchronous path <sup>[3]</sup> | t <sub>IHIL</sub> | 1.5 × t <sub>cyc</sub> | _ | _ | ns | | 7 | Keyboard interrupt pulse width | Asynchronous path <sup>[2]</sup> | t <sub>ILIH</sub> | 100 | _ | _ | ns | | | | Synchronous path | t <sub>IHIL</sub> | 1.5 × t <sub>cyc</sub> | _ | _ | ns | | 8 | Port rise and fall time - | _ | t <sub>Rise</sub> | _ | 10.2 | _ | ns | | | Normal drive strength (load = 50 pF) <sup>[4]</sup> | | t <sub>Fall</sub> | _ | 9.5 | _ | ns | | | Port rise and fall time - high | _ | t <sub>Rise</sub> | _ | 5.4 | _ | ns | | | drive strength (load = 50<br>pF) <sup>[4]</sup> | | t <sub>Fall</sub> | _ | 4.6 | _ | ns | <sup>[1]</sup> Typical values are based on characterization data at $V_{DD}$ = 5.0 V, 25 °C unless otherwise stated. <sup>[4]</sup> Timing is shown with respect to 20% $V_{DD}$ and 80% $V_{DD}$ levels. Temperature range -40 °C to 125 °C. <sup>[2]</sup> This is the shortest pulse that is guaranteed to be recognized as a RESET pin request. <sup>[3]</sup> This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized. #### 5.2.2 FTM module timing Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock. Table 6. FTM input timing | and of a real report timing | | | | | | | | | |-----------------------------|-------------------|-----|---------------------|------------------|--|--|--|--| | Function | Symbol | Min | Max | Unit | | | | | | External clock frequency | f <sub>TCLK</sub> | 0 | f <sub>Bus</sub> /4 | Hz | | | | | | External clock period | t <sub>TCLK</sub> | 4 | _ | t <sub>cyc</sub> | | | | | | External clock high time | t <sub>clkh</sub> | 1.5 | _ | t <sub>cyc</sub> | | | | | | External clock low time | t <sub>ciki</sub> | 1.5 | _ | t <sub>cyc</sub> | | | | | | Input capture pulse width | t <sub>ICPW</sub> | 1.5 | _ | $t_{\rm cyc}$ | | | | | #### 5.3 Thermal specifications #### 5.3.1 Thermal characteristics This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take $P_{I/O}$ into account in power calculations, determine the difference between actual pin voltage and $V_{SS}$ or $V_{DD}$ and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and $V_{SS}$ or $V_{DD}$ will be very small. S9KEA64P64M20SF0 All information provided in this document is subject to legal disclaimers Table 7. Thermal attributes | Board type | Symbol | Description | 64 LQFP | 32 LQFP | Unit | Notes | |-------------------|-------------------|-------------------------------------------------------------------------------------------------|---------|---------|------|----------| | Single-layer (1S) | $R_{\theta JA}$ | Thermal resistance, junction to ambient (natural convection) | 71 | 86 | °C/W | [1], [2] | | Four-layer (2s2p) | $R_{\theta JA}$ | Thermal resistance, junction to ambient (natural convection) | 53 | 57 | °C/W | [1] [3] | | Single-layer (1S) | $R_{\theta JMA}$ | Thermal resistance, junction to ambient (200 ft./min. air speed) | 59 | 72 | °C/W | [1], [3] | | Four-layer (2s2p) | R <sub>θJMA</sub> | Thermal resistance, junction to ambient (200 ft./min. air speed) | 46 | 51 | °C/W | [1] [3] | | _ | $R_{\theta JB}$ | Thermal resistance, junction to board | 35 | 33 | °C/W | [4] | | _ | $R_{\theta JC}$ | Thermal resistance, junction to case | 20 | 24 | °C/W | [5] | | _ | $\Psi_{JT}$ | Thermal characterization parameter, junction to package top outside center (natural convection) | 5 | 6 | °C/W | [6] | - [1] Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - [2] Per JEDEC JESD51-2 with the single layer board (JESD51-3) horizontal. - [3] Per JEDEC JESD51-6 with the board (JESD51-7) horizontal. - 4] Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - [5] Thermal resistance between the die and the solder pad on the bottom of the package. Interface resistance is ignored. - [6] Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization. The average chip-junction temperature (T<sub>J</sub>) in °C can be obtained from: $$T_J = T_A + (P_D \times \theta_{JA})$$ Where: T<sub>A</sub> = Ambient temperature, °C $\theta_{JA}$ = Package thermal resistance, junction-to-ambient, °C/W $$P_D = P_{int} + P_{I/O}$$ $P_{int} = I_{DD} \times V_{DD}$ , Watts - chip internal power P<sub>I/O</sub> = Power dissipation on input and output pins - user determined For most applications, $P_{I/O} \ll P_{int}$ and can be neglected. An approximate relationship between $P_D$ and $T_J$ (if $P_{I/O}$ is neglected) is: $$P_D = K \div (T_J + 273 \, ^{\circ}C)$$ Solving the equations above for K gives: $$K = P_D \times (T_A + 273 \, ^{\circ}C) + \theta_{JA} \times (P_D)^2$$ where K is a constant pertaining to the particular part. K can be determined by measuring $P_D$ (at equilibrium) for an known $T_A$ . Using this value of K, the values of $P_D$ and $T_J$ can be obtained by solving the above equations iteratively for any value of $T_A$ . ## Peripheral operating requirements and behaviors #### 6.1 Core modules #### 6.1.1 SWD electricals Table 8. SWD full voltage range electricals | Symbol | Description | Min. | Max. | Unit | |--------|----------------------------------------------------|------|------|------| | | Operating voltage | 2.7 | 5.5 | V | | J1 | SWD_CLK frequency of operation • Serial wire debug | 0 | 20 | MHz | | J2 | SWD_CLK cycle period | 1/J1 | _ | ns | | J3 | SWD_CLK clock pulse width • Serial wire debug | 20 | _ | ns | | J4 | SWD_CLK rise and fall times | _ | 3 | ns | | J9 | SWD_DIO input data setup time to SWD_CLK rise | 10 | _ | ns | | J10 | SWD_DIO input data hold time after SWD_CLK rise | 3 | _ | ns | | J11 | SWD_CLK high to SWD_DIO data valid | _ | 35 | ns | | J12 | SWD_CLK high to SWD_DIO high-Z | 5 | _ | ns | Figure 13. Serial wire clock input timing Figure 14. Serial wire data timing ## 6.2 External oscillator (OSC) and ICS characteristics Table 9. OSC and ICS specifications (temperature range = -40 to 125 °C ambient) | Num | Characteristic | | Symbol | Min | Typical <sup>[1]</sup> | Max | Unit | |-----|---------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------|-------------------------|------------------------|---------|------| | 1 | Crystal or | Low range (RANGE = 0) | f <sub>lo</sub> | 31.25 | 32.768 | 39.0625 | kHz | | | resonator frequency | High range (RANGE = 1) | f <sub>hi</sub> | 4 | _ | 20 | MHz | | 2 | Load capacitors | | C1, C2 | See Note <sup>[2]</sup> | | | | | 3 | Feedback resistor | Low Frequency, Low-Power Mode <sup>[3]</sup> | R <sub>F</sub> | _ | | _ | ΜΩ | | | | Low Frequency, High-Gain<br>Mode | | _ | 10 | _ | ΜΩ | | | | High Frequency, Low-Power Mode | | _ | 1 | _ | ΜΩ | | | High Frequency, High-Gain<br>Mode | | _ | 1 | _ | ΜΩ | | | 4 | Series resistor - | Low-Power Mode [3] | R <sub>S</sub> | _ | 0 | _ | kΩ | | | Low Frequency | High-Gain Mode | 1 | _ | 200 | _ | kΩ | | 5 | Series resistor -<br>High Frequency | Low-Power Mode <sup>[3]</sup> | R <sub>S</sub> | _ | 0 | _ | kΩ | | | Series resistor - | 4 MHz | - | _ | 0 | _ | kΩ | | | High Frequency,<br>High-Gain Mode | 8 MHz | - | _ | 0 | _ | kΩ | | | g Ca | 16 MHz | - | _ | 0 | _ | kΩ | | 6 | Crystal start-up | Low range, low power | t <sub>CSTL</sub> | _ | 1000 | _ | ms | | | time low range<br>= 32.768 kHz | Low range, high gain | | _ | 800 | _ | ms | | | crystal; High | High range, low power | t <sub>CSTH</sub> | _ | 3 | _ | ms | | | range = 20 MHz<br>crystal <sup>[4],[5]</sup> | High range, high gain | | _ | 1.5 | _ | ms | | 7 | Internal reference | start-up time | t <sub>IRST</sub> | _ | 20 | 50 | μs | | 8 | Internal reference range | clock (IRC) frequency trim | f <sub>int_t</sub> | 31.25 | _ | 39.0625 | kHz | | 9 | Internal<br>reference clock<br>frequency,<br>factory trimmed | T = 125 °C, V <sub>DD</sub> = 5 V | f <sub>int_ft</sub> | _ | 31.25 | _ | kHz | | 10 | DCO output frequency range | FLL reference = fint_t, flo, or fhi/RDIV | f <sub>dco</sub> | _ | _ | _ | MHz | | 11 | Factory trimmed internal oscillator accuracy | T = 125 °C, V <sub>DD</sub> = 5 V | $\Delta f_{int\_ft}$ | -0.8 | _ | 0.8 | % | | 12 | Deviation<br>of IRC over<br>temperature<br>when trimmed at<br>T = 25 °C, V <sub>DD</sub> =<br>5 V | Over temperature range from -40 °C to 125°C | $\Delta f_{int\_t}$ | -1 | _ | 0.8 | % | Table 9. OSC and ICS specifications (temperature range = -40 to 125 °C ambient)...continued | Num | Characteristic | Characteristic | | Min | Typical <sup>[1]</sup> | Max | Unit | |-----|-----------------------------------------------------------------------|---------------------------------------------|----------------------|------|------------------------|-----|-------------------| | 13 | Frequency<br>accuracy of<br>DCO output<br>using factory<br>trim value | Over temperature range from -40 °C to 125°C | $\Delta f_{dco\_ft}$ | -2.3 | _ | 0.8 | % | | 14 | FLL acquisition tir | ne <sup>[4],[6]</sup> | t <sub>Acquire</sub> | _ | _ | 2 | ms | | 15 | Long term jitter of over 2 ms interval | DCO output clock (averaged ) <sup>[7]</sup> | C <sub>Jitter</sub> | _ | 0.02 | 0.2 | %f <sub>dco</sub> | - Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value. - [2] [3] See crystal or resonator manufacturer's recommendation. - $Load\ capacitors\ (C_1,C_2),\ feedback\ resistor\ (R_F)\ and\ series\ resistor\ (R_S)\ are\ incorporated\ internally\ when\ RANGE\ =\ HGO\ =\ 0.$ - This parameter is characterized and not tested on each device. - Proper PC board layout procedures must be followed to achieve specifications. - This specification applies to any time the FLL reference source or reference divider is changed, trim value changed, or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running. - [7] Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via $V_{DD}$ and $V_{SS}$ and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval. ## 6.3 NVM specifications This section provides details about program/erase times and program/erase endurance for the flash and EEPROM memories. Table 10. Flash and EEPROM characteristics | Characteristic | Symbol | Min <sup>[1]</sup> | Typical <sup>[2]</sup> | Max <sup>[3]</sup> | Unit <sup>[4]</sup> | |---------------------------------------------------|-------------------------|--------------------|------------------------|--------------------|---------------------| | Supply voltage for program/erase –40 °C to 125 °C | V <sub>prog/erase</sub> | 2.7 | _ | 5.5 | V | | Supply voltage for read operation | V <sub>Read</sub> | 2.7 | _ | 5.5 | V | | NVM Bus frequency | f <sub>NVMBUS</sub> | 1 | _ | 20 | MHz | | NVM Operating frequency | f <sub>NVMOP</sub> | 0.8 | 1 | 1.05 | MHz | | Erase Verify All Blocks | t <sub>VFYALL</sub> | _ | _ | 2605 | t <sub>cyc</sub> | | Erase Verify Flash Block | t <sub>RD1BLK</sub> | _ | _ | 2579 | t <sub>cyc</sub> | | Erase Verify EEPROM Block | t <sub>RD1BLK</sub> | _ | _ | 810 | t <sub>cyc</sub> | | Erase Verify Flash Section | t <sub>RD1SEC</sub> | _ | _ | 485 | t <sub>cyc</sub> | S9KEA64P64M20SF0 All information provided in this document is subject to legal disclaimers. Table 10. Flash and EEPROM characteristics...continued | Characteristic | Symbol | Min <sup>[1]</sup> | Typical <sup>[2]</sup> | Max <sup>[3]</sup> | Unit <sup>[4]</sup> | |-----------------------------------------------------------------------------------------------------------------------|----------------------|--------------------|------------------------|--------------------|---------------------| | Erase Verify EEPROM Section | t <sub>DRD1SEC</sub> | _ | _ | 555 | t <sub>cyc</sub> | | Read Once | t <sub>RDONCE</sub> | _ | _ | 464 | t <sub>cyc</sub> | | Program Flash (2 word) | t <sub>PGM2</sub> | 0.12 | 0.13 | 0.31 | ms | | Program Flash (4 word) | t <sub>PGM4</sub> | 0.21 | 0.21 | 0.49 | ms | | Program Once | t <sub>PGMONCE</sub> | 0.20 | 0.21 | 0.21 | ms | | Program EEPROM (1 Byte) | t <sub>DPGM1</sub> | 0.10 | 0.10 | 0.27 | ms | | Program EEPROM (2 Byte) | t <sub>DPGM2</sub> | 0.17 | 0.18 | 0.43 | ms | | Program EEPROM (3 Byte) | t <sub>DPGM3</sub> | 0.25 | 0.26 | 0.60 | ms | | Program EEPROM (4 Byte) | t <sub>DPGM4</sub> | 0.32 | 0.33 | 0.77 | ms | | Erase All Blocks | t <sub>ERSALL</sub> | 95.42 | 100.18 | 100.30 | ms | | Erase Flash Block | t <sub>ERSBLK</sub> | 95.42 | 100.18 | 100.30 | ms | | Erase Flash Sector | t <sub>ERSPG</sub> | 19.10 | 20.05 | 20.09 | ms | | Erase EEPROM Sector | t <sub>DERSPG</sub> | 4.81 | 5.05 | 20.57 | ms | | Unsecure Flash | t <sub>UNSECU</sub> | 95.42 | 100.19 | 100.31 | ms | | Verify Backdoor Access Key | t <sub>VFYKEY</sub> | _ | _ | 482 | t <sub>cyc</sub> | | Set User Margin Level | t <sub>MLOADU</sub> | _ | _ | 415 | t <sub>cyc</sub> | | FLASH Program/erase endurance $T_L$ to $T_H$ = -40 °C to 125 °C | n <sub>FLPE</sub> | 10 k | 100 k | _ | Cycles | | EEPROM Program/erase endurance TL to TH = -40 °C to 125 °C | n <sub>FLPE</sub> | 50 k | 500 k | _ | Cycles | | Data retention at an average junction temperature of T <sub>Javg</sub> = 85°C after up to 10,000 program/erase cycles | t <sub>D_ret</sub> | 15 | 100 | | years | <sup>[1]</sup> Minimum times are based on maximum $f_{\text{NVMOP}}$ and maximum $f_{\text{NVMBUS}}$ Program and erase operations do not require any special power sources other than the normal $V_{DD}$ supply. For more detailed information about program/erase operations, see the Flash Memory Module section in the reference manual. #### 6.4 Analog #### 6.4.1 ADC characteristics Table 11. 5 V 12-bit ADC operating conditions | g containing containing | | | | | | | | | |-------------------------|---------------------------------------------------------------|------------------|------|--------------------|------|------|---------|--| | Characteris | Conditions | Symbol | Min | Typ <sup>[1]</sup> | Max | Unit | Comment | | | Supply | Absolute | $V_{DDA}$ | 2.7 | _ | 5.5 | V | _ | | | voltage | Delta to V <sub>DD</sub> (V <sub>DD</sub> -V <sub>DDA</sub> ) | $\Delta V_{DDA}$ | -100 | 0 | +100 | mV | _ | | | Ground voltage | Delta to V <sub>SS</sub> (V <sub>SS</sub> -V <sub>SSA</sub> ) | $\Delta V_{SSA}$ | -100 | 0 | +100 | mV | _ | | S9KEA64P64M20SF0 All information provided in this document is subject to legal disclaimers <sup>[2]</sup> Typical times are based on typical f<sub>NVMOP</sub> and maximum f<sub>NVMBUS</sub> <sup>[3]</sup> Maximum times are based on typical f<sub>NVMOP</sub> and typical f<sub>NVMBUS</sub> plus aging $t_{cyc} = 1 / f_{NVMBUS}$ Table 11. 5 V 12-bit ADC operating conditions...continued | Characteris | Conditions | Symbol | Min | Typ <sup>[1]</sup> | Max | Unit | Comment | |-----------------------------------------|---------------------------------------------------------------------|-------------------|-------------------|--------------------|-------------------|------|-----------------| | Input<br>voltage | | V <sub>ADIN</sub> | V <sub>REFL</sub> | _ | V <sub>REFH</sub> | V | _ | | Input<br>capacitance | | C <sub>ADIN</sub> | _ | 4.5 | 5.5 | pF | _ | | Input<br>resistance | | R <sub>ADIN</sub> | _ | 3 | 5 | kΩ | _ | | Analog<br>source<br>resistance | 12-bit mode • f <sub>ADCK</sub> > 4 MHz • f <sub>ADCK</sub> < 4 MHz | R <sub>AS</sub> | _ | _ | 2 5 | kΩ | External to MCU | | | 10-bit mode • f <sub>ADCK</sub> > 4 MHz • f <sub>ADCK</sub> < 4 MHz | | _ | _ | 5<br>10 | | | | | 8-bit mode<br>(all valid f <sub>ADCK</sub> ) | | _ | _ | 10 | | | | ADC<br>conversion<br>clock<br>frequency | High speed (ADLPC=0) | f <sub>ADCK</sub> | 0.4 | _ | 8.0 | MHz | _ | | | Low power (ADLPC=1) | | 0.4 | _ | 4.0 | | | <sup>[1]</sup> Typical values assume V<sub>DDA</sub> = 5.0 V, Temp = 25°C, f<sub>ADCK</sub>=1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production. Table 12. 12-bit ADC characteristics (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SSA</sub>) | Characteristic | Conditions | Symbol | Min | Typ <sup>[1]</sup> | Max | Unit | |-------------------------------------------|------------|------------------|-----|--------------------|-----|------| | Supply current<br>ADLPC = 1<br>ADLSMP = 1 | | I <sub>DDA</sub> | _ | 133 | _ | μA | | ADCO = 1 | | | | | | | | Supply current | | I <sub>DDA</sub> | | 218 | _ | μA | S9KEA64P64M20SF0 All information provided in this document is subject to legal disclaimers. Table 12. 12-bit ADC characteristics (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SSA</sub>)...continued | Characteristic | Conditions | Symbol | Min | Typ <sup>[1]</sup> | Max | Unit | |-------------------------------------------------------|------------------------------|--------------------|------|--------------------|-------|--------------------| | ADLPC = 1<br>ADLSMP = 0<br>ADCO = 1 | | | | | | | | Supply current<br>ADLPC = 0<br>ADLSMP = 1<br>ADCO = 1 | | I <sub>DDA</sub> | _ | 327 | _ | μА | | Supply current<br>ADLPC = 0<br>ADLSMP = 0<br>ADCO = 1 | | I <sub>DDA</sub> | _ | 582 | 990 | μΑ | | Supply current | Stop, reset, module off | I <sub>DDA</sub> | _ | 0.011 | 1 | μA | | ADC asynchronous clock source | High speed (ADLPC = 0) | f <sub>ADACK</sub> | 2 | 3.3 | 5 | MHz | | | Low power (ADLPC = 1) | + . | 1.25 | 2 | 3.3 | | | Conversion time (including sample | Short sample<br>(ADLSMP = 0) | t <sub>ADC</sub> | _ | 20 | _ | ADCK cycles | | time) | Long sample<br>(ADLSMP = 1) | | _ | 40 | _ | | | Sample time | Short sample<br>(ADLSMP = 0) | t <sub>ADS</sub> | _ | 3.5 | _ | ADCK cycles | | | Long sample<br>(ADLSMP = 1) | | _ | 23.5 | _ | | | Total unadjusted | 12-bit mode | E <sub>TUE</sub> | _ | ±5.0 | _ | LSB <sup>[3]</sup> | | Error <sup>[2]</sup> | 10-bit mode | | _ | ±1.5 | ±2.0 | | | | 8-bit mode | | _ | ±0.7 | ±1.0 | | | Differential Non- | 12-bit mode | DNL | _ | ±1.0 | _ | LSB <sup>[3]</sup> | | Liniarity | 10-bit mode <sup>[4]</sup> | | _ | ±0.25 | ±0.5 | | | | 8-bit mode <sup>[4]</sup> | | _ | ±0.15 | ±0.25 | | | Integral Non-Linearity | 12-bit mode | INL | _ | ±1.0 | _ | LSB <sup>[3]</sup> | | | 10-bit mode | | _ | ±0.3 | ±0.5 | | | | 8-bit mode | | _ | ±0.15 | ±0.25 | | | Zero-scale error <sup>[5]</sup> | 12-bit mode | E <sub>ZS</sub> | _ | ±2.0 | _ | LSB <sup>[3]</sup> | | | 10-bit mode | | _ | ±0.25 | ±1.0 | 1 | | | 8-bit mode | | _ | ±0.65 | ±1.0 | | | Full-scale error <sup>[6]</sup> | 12-bit mode | E <sub>FS</sub> | _ | ±2.5 | _ | LSB <sup>[3]</sup> | | | 10-bit mode | | _ | ±0.5 | ±1.0 | | | | 8-bit mode | | _ | ±0.5 | ±1.0 | | | Quantization error | ≤12 bit modes | E <sub>Q</sub> | _ | _ | ±0.5 | LSB <sup>[3]</sup> | Table 12. 12-bit ADC characteristics (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SSA</sub>)...continued | Characteristic | Conditions | Symbol | Min | Typ <sup>[1]</sup> | Max | Unit | |------------------------------------|--------------|---------------------|-----|-----------------------------------|-----|-------| | Input leakage error <sup>[7]</sup> | all modes | E <sub>IL</sub> | | I <sub>In</sub> x R <sub>AS</sub> | | mV | | Temp sensor slope | -40 °C–25 °C | m | _ | 3.266 | _ | mV/°C | | | 25 °C–125 °C | | _ | 3.638 | _ | | | Temp sensor voltage | 25 °C | V <sub>TEMP25</sub> | _ | 1.396 | _ | V | - Typical values assume $V_{DDA} = 5.0 \text{ V}$ , Temp = 25 °C, $f_{ADCK} = 1.0 \text{ MHz}$ unless otherwise stated. Typical values are for reference only and are not tested in [1] production. - Includes quantization - [3] [4] - LSB = (V<sub>REFH</sub> V<sub>REFL</sub>)/2<sup>N</sup> Monotonicity and no-missing-codes guaranteed in 10-bit and 8-bit modes - $V_{ADIN} = V_{SSA}$ [5] - $V_{ADIN} = V_{DDA}$ [6] - I<sub>In</sub> = leakage current (refer to DC characteristics) #### 6.4.2 Analog comparator (ACMP) electricals Table 13. Comparator electrical specifications | Characteristic | Symbol | Min | Typical | Max | Unit | |---------------------------------------|---------------------|-----------------------|---------|-----------|------| | Supply voltage | $V_{DDA}$ | 2.7 | _ | 5.5 | V | | Supply current (Operation mode) | I <sub>DDA</sub> | _ | 10 | 20 | μA | | Analog input voltage | V <sub>AIN</sub> | V <sub>SS</sub> - 0.3 | _ | $V_{DDA}$ | V | | Analog input offset voltage | V <sub>AIO</sub> | _ | _ | 40 | mV | | Analog comparator hysteresis (HYST=0) | V <sub>H</sub> | _ | 15 | 20 | mV | | Analog comparator hysteresis (HYST=1) | V <sub>H</sub> | _ | 20 | 30 | mV | | Supply current (Off mode) | I <sub>DDAOFF</sub> | _ | 60 | _ | nA | | Propagation Delay | t <sub>D</sub> | _ | 0.4 | 1 | μs | ## 6.5 Communication interfaces #### 6.5.1 SPI switching specifications The serial peripheral interface (SPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The following tables provide timing characteristics for classic SPI timing modes. See the SPI chapter of the chip's reference manual for information about the modified transfer formats used for communicating with slower peripheral devices. All timing is shown with respect to 20% V<sub>DD</sub> and 80% V<sub>DD</sub>, unless noted, and 25 pF load on all SPI pins. All timing assumes slew rate control is disabled and high-drive strength is enabled for SPI output pins. Table 14. SPI master mode timing | Num. | Symbol | Description | Min. | Max. | Unit | Comment | |------|---------------------|--------------------------------|------------------------|-------------------------|--------------------|---------------------------------------| | 1 | f <sub>op</sub> | Frequency of operation | f <sub>Bus</sub> /2048 | f <sub>Bus</sub> /2 | Hz | f <sub>Bus</sub> is the<br>bus clock | | 2 | t <sub>SPSCK</sub> | SPSCK period | 2 x t <sub>Bus</sub> | 2048 x t <sub>Bus</sub> | ns | t <sub>Bus</sub> = 1/f <sub>Bus</sub> | | 3 | t <sub>Lead</sub> | Enable lead time | 1/2 | _ | t <sub>SPSCK</sub> | _ | | 4 | t <sub>Lag</sub> | Enable lag time | 1/2 | _ | t <sub>SPSCK</sub> | _ | | 5 | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>Bus</sub> – 30 | 1024 x t <sub>Bus</sub> | ns | _ | S9KEA64P64M20SF0 All information provided in this document is subject to legal disclaimers. Table 14. SPI master mode timing...continued | Num. | Symbol | Description | Min. | Max. | Unit | Comment | |------|-----------------|-------------------------------|------|-----------------------|------|---------| | 6 | t <sub>SU</sub> | Data setup time (inputs) | 8 | _ | ns | _ | | 7 | t <sub>HI</sub> | Data hold time (inputs) | 8 | _ | ns | _ | | 8 | t <sub>v</sub> | Data valid (after SPSCK edge) | _ | 25 | ns | _ | | 9 | t <sub>HO</sub> | Data hold time (outputs) | 20 | _ | ns | _ | | 10 | t <sub>RI</sub> | Rise time input | _ | t <sub>Bus</sub> – 25 | ns | _ | | | t <sub>FI</sub> | Fall time input | | | | | | 11 | t <sub>RO</sub> | Rise time output | _ | 25 | ns | _ | | | t <sub>FO</sub> | Fall time output | | | | | Figure 17. SPI master mode timing (CPHA=0) Figure 18. SPI master mode timing (CPHA=1) Table 15. SPI slave mode timing | Idolo | able 10. Of Folder mode timing | | | | | | | |-------|--------------------------------|------------------------|------|---------------------|------|------------------------------------------------------------------|--| | Num. | Symbol | Description | Min. | Max. | Unit | Comment | | | 1 | f <sub>op</sub> | Frequency of operation | 0 | f <sub>Bus</sub> /4 | Hz | f <sub>Bus</sub> is the bus clock as defined in <u>Table 5</u> . | | S9KEA64P64M20SF0 All information provided in this document is subject to legal disclaimers. Table 15. SPI slave mode timing...continued | Num. | Symbol | Description | Min. | Max. | Unit | Comment | |------|---------------------|--------------------------------|-----------------------|-----------------------|------------------|-----------------------------------------------| | 2 | t <sub>SPSCK</sub> | SPSCK period | 4 x t <sub>Bus</sub> | _ | ns | t <sub>Bus</sub> = 1/f <sub>Bus</sub> | | 3 | t <sub>Lead</sub> | Enable lead time | 1 | _ | t <sub>Bus</sub> | _ | | 4 | t <sub>Lag</sub> | Enable lag time | 1 | _ | t <sub>Bus</sub> | _ | | 5 | t <sub>WSPSCK</sub> | Clock (SPSCK) high or low time | t <sub>Bus</sub> - 30 | _ | ns | _ | | 6 | t <sub>SU</sub> | Data setup time (inputs) | 15 | _ | ns | _ | | 7 | t <sub>HI</sub> | Data hold time (inputs) | 25 | _ | ns | _ | | 8 | t <sub>a</sub> | Slave access time | _ | t <sub>Bus</sub> | ns | Time to data active from high-impedance state | | 9 | t <sub>dis</sub> | Slave MISO disable time | _ | t <sub>Bus</sub> | ns | Hold time to high-<br>impedance state | | 10 | t <sub>v</sub> | Data valid (after SPSCK edge) | _ | 25 | ns | _ | | 11 | t <sub>HO</sub> | Data hold time (outputs) | 0 | _ | ns | _ | | 12 | t <sub>RI</sub> | Rise time input | _ | t <sub>Bus</sub> - 25 | ns | _ | | | t <sub>FI</sub> | Fall time input | | | | | | 13 | t <sub>RO</sub> | Rise time output | _ | 25 | ns | _ | | | t <sub>FO</sub> | Fall time output | | | | | #### 7 Dimensions ## 7.1 Obtaining package dimensions Package dimensions are provided in package drawings. To find a package drawing, go to <a href="nxp.com">nxp.com</a> and perform a keyword search for the drawing's document number: | If you want the drawing for this package | Then use this document number | |------------------------------------------|-------------------------------| | 32-pin LQFP | 98ASH70029A | | 64-pin LQFP | 98ASS23234W | #### 8 Pinout ### 8.1 Signal multiplexing and pin assignments For the pin muxing details see section Signal Multiplexing and Signal Descriptions of KEA64 Reference Manual. ## 9 Revision History The following table provides a revision history for this document. Table 16. Revision History | Document ID | Release date | Description | |-----------------------|-----------------|--------------------------------------------------------------------------------| | S9KEA64P64M20SF0 v. 7 | 30 January 2024 | In <u>Section 3.3</u> modified the<br>'Description' and 'Values' in 'Field' M. | | S9KEA64P64M20SF0 v. 6 | 21 October 2019 | Added row T <sub>ramp</sub> in <u>Table 2</u> . | | S9KEA64P64M20SF0 v. 5 | 12 May 2016 | In section: Key features, Changed the<br>number of instances of IIC to 1. | | S9KEA64P64M20SF0 v. 4 | 03 Sept 2014 | Data Sheet type changed to "Technical Data". | | S9KEA64P64M20SF0 v. 3 | 18 July 2014 | • <u>Section 4.3</u> section is updated. | S9KEA64P64M20SF0 All information provided in this document is subject to legal disclaimers ## **S9KEA64P64M20SF0** Table 16. Revision History...continued | Document ID | Release date | Description | |-----------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Figures in <u>Section 5.1.1</u> section are updated.</li> <li>Specs updated in following tables: <ul> <li><u>Table 9</u>.</li> <li><u>Table 4</u>.</li> </ul> </li> </ul> | | S9KEA64P64M20SF0 v. 2 | 18 June 2014 | <ul> <li>Parameter Classification section is removed.</li> <li>Classification column is removed from all the tables in the document.</li> <li>Section 5.1.2 section is updated.</li> </ul> | | S9KEA64P64M20SF0 v. 1 | 11 March 2014 | Initial Release | ## 10 Legal information #### 10.1 Data sheet status | Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition | |-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions". - The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 10.2 Definitions **Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 10.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. S9KEA64P64M20SF0 All information provided in this document is subject to legal disclaimers. ## S9KEA64P64M20SF0 # KEA64 Sub-Family Data Sheet Supports the following: S9KEAZN16AMLC(R), S9KEAZN32AMLC(R), S9KEAZN64AMLC(R), S9KEAZN16AMLH(R), S9KEAZN32AMLH(R), and S9KEAZN64AMLH(R) Suitability for use in automotive applications — This NXP product has been qualified for use in automotive applications. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application. **Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. **Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at <a href="PSIRT@nxp.com">PSIRT@nxp.com</a>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products. $\ensuremath{\mathsf{NXP}}\xspace \ensuremath{\mathsf{B.V.}}\xspace - \ensuremath{\mathsf{NXP}}\xspace \ensuremath{\mathsf{B.V.}}\xspace$ is not an operating company and it does not distribute or sell products. #### 10.4 Trademarks Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners. NXP — wordmark and logo are trademarks of NXP B.V. AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKPop, µVision, Versatile — are trademarks and/or registered trademarks of Arm Limited (or its subsidiaries or affiliates) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. ## **S9KEA64P64M20SF0** KEA64 Sub-Family Data Sheet Supports the following: S9KEAZN16AMLC(R), S9KEAZN32AMLC(R), S9KEAZN64AMLC(R), S9KEAZN16AMLH(R), S9KEAZN32AMLH(R), and S9KEAZN64AMLH(R) ## **Contents** | 1 | Key features | 1 | |----------------------|-----------------------------------------|----| | 1.1 | Operating characteristics | 1 | | 1.2 | Performance | 1 | | 1.3 | Memories and memory interfaces | 1 | | 1.4 | Clocks | 1 | | 1.5 | System peripherals | | | 1.6 | Security and integrity modules | | | 1.7 | Human-machine interface | | | 1.8 | Analog modules | | | 1.9 | Timers | | | 1.10 | Communication interfaces | | | 1.11 | Package options | | | 2 | Ordering parts | | | <del>-</del><br>2.1 | Determining valid orderable parts | | | 3 | Part identification | | | 3.1 | Description | | | 3.2 | Format | | | 3.3 | Fields | | | 3.4 | Example | | | o. <del>-</del><br>4 | Ratings | | | <b>4</b> 1 | Thermal handling ratings | | | 4.2 | Moisture handling ratings | | | 4.3 | ESD handling ratings | | | 4.4 | Voltage and current operating ratings | | | 4.4<br>5 | General | | | <b>5</b><br>5.1 | Nonswitching electrical specifications | | | 5.1<br>5.1.1 | DC characteristics | | | 5.1.1<br>5.1.2 | | | | | Supply current characteristics | ١١ | | 5.1.3<br>5.2 | EMC performance | | | ວ.∠<br>5.2.1 | Switching specifications | | | | Control timing | | | 5.2.2 | FTM module timing | | | 5.3 | Thermal specifications | | | 5.3.1 | Thermal characteristics | 14 | | 6 | Peripheral operating requirements and | 40 | | 0.4 | behaviors | | | 6.1 | Core modules | | | 6.1.1 | SWD electricals | 16 | | 6.2 | External oscillator (OSC) and ICS | | | | characteristics | 17 | | 6.3 | NVM specifications | | | 6.4 | Analog | | | 6.4.1 | ADC characteristics | | | 6.4.2 | Analog comparator (ACMP) electricals | | | 6.5 | Communication interfaces | | | 6.5.1 | SPI switching specifications | | | 7 | Dimensions | | | 7.1 | Obtaining package dimensions | | | 8 | Pinout | | | 8.1 | Signal multiplexing and pin assignments | | | 9 | Revision History | | | 10 | Legal information | 27 | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.