**Errata sheet** 

#### **Document information**

| Information | Content                                                                                                                                                                                                                                     |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Keywords    | MC33CD1030AE, CD1030ER                                                                                                                                                                                                                      |
| Abstract    | This errata sheet describes both the known functional problems and any deviations from the electrical specifications known at the release date of this document. Each deviation is assigned a number and its history is tracked in a table. |



# **1** Revision history

| Table 1. Rev | vision history |                                                                                                                                      |
|--------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------|
| Rev          | Date           | Description                                                                                                                          |
| 1.0          | 7/2015         | Initial release                                                                                                                      |
| 2.0          | 12/2017        | <ul> <li>Deleted obsolete part PC33CD1030AE and added MC part to <u>Table 2</u></li> <li>Added ER02 as per CIN 201711023I</li> </ul> |

# 2 Product identification

This errata document applies to CD1030 SMARTMOS product family.

| Table 2. Orderable par | t number identification |         |
|------------------------|-------------------------|---------|
| Dout usuals on         | Manalan                 | Maak ID |

| Part number  | Version | Mask ID | Package      | Chip marking |
|--------------|---------|---------|--------------|--------------|
| MC33CD1030AE | P1.0    | N21R    | LQFP 48 pins | MC33CD1030AE |

### 2.1 Device part number prefixes

Some device samples are marked with a PC prefix. A PC prefix indicates a prototype device which has undergone basic testing only. After full characterization and qualification, devices are marked with the MC prefix.

# 2.2 Device build information / date code

Device markings indicate build information containing the week and year of manufacture. The date is coded with the last four characters of the nine character build information code (example, "CTZW1025"). The date is coded as four numerical digits, where the first two digits indicate the year and the last two digits indicate the week. For instance, the date code "1025" indicates the 25th week of the year 2010.

#### **Errata overview** 3

#### Table 3. Functional problems table

| Functional problems | Short description                                                                                                                                                                                | Severity level <sup>[1][2][3][4]</sup> | Solution                            | Detailed description |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------|----------------------|
| ER01                | WAKE_B fails to pull-down in Normal mode without V <sub>DDQ</sub>                                                                                                                                | Medium                                 | To be fixed in silicon revision 1.1 | Section 4.1          |
| ER02                | The "Comp Only Comparator"<br>may loose the ability to<br>detect a high/low signal in the<br>corresponding SP/SG input at<br>the extreme corner condition of<br>VBATP < 5.0 V and $T_A < -37$ °C | Low                                    | Select AMUX output via<br>SPI       | Section 4.2          |

High: Failure mode that severely inhibits the use of the device for all or a majority of intended applications

[1] [2] Medium: Failure mode that might restrict or limit the use of the device for all or a majority of intended applications

[3] [4] Low: Unexpected behavior that does not cause significant problems for the intended applications of the device

Enhancement: Improvement made to the device due to previously found issues on the design

# 4 Functional problems description

# 4.1 ER01—WAKE\_B fails to pull-down in Normal mode without V<sub>DDQ</sub>

#### 4.1.1 Severity level

Medium

#### 4.1.2 Introduction

When operating as an OUTPUT, WAKE\_B may exhibit erratic behavior under the following circumstances:

- The CD1030 is in LPM, WAKE\_B is released and is expected to be pulled up externally to V<sub>BATP</sub> to assert the ENABLE\_B of the external V<sub>DDQ</sub> regulator HIGH, which turns the V<sub>DDQ</sub> rail OFF.
- A switch change is detected. The device wakes up from LPM but WAKE\_B is unable to be pulled down to 0 V and fails to enable the V<sub>DDQ</sub> regulator. Hence no complete system wake-up is possible.

#### 4.1.3 Problem

The WAKE\_B internal block is currently powered by  $V_{DDQ}$ . When  $V_{DDQ}$  is lost, there is no signal to drive the gate of the open drain FET and pull the WAKE\_B pin low.

This issue is present solely at the system level and only impacts applications implementing the WAKE\_B as the control signal for the  $V_{DDQ}$  voltage rail. For those applications in which  $V_{DDQ}$  is always ON, this issue should not be a problem.

#### 4.1.4 Work-around

No work-around

#### 4.1.5 Fix plan

Will be fixed in silicon 1.1

CD1030ER Errata sheet

### 4.2 ER02—Comp Only Comparator may loose the ability to detect a high/ low signal in the corresponding SP/SG input at the extreme corner condition of VBATP < 5.0 V and T<sub>A</sub> < −37 °C</p>

#### 4.2.1 Severity level

Low

#### 4.2.2 Introduction

The "Comp Only" comparator (also referred as "Comparator only"), is an alternative to the default comparators on SG/SP pins used to detect changes in switch states during low-power mode (LPM). It has no wetting current and a fixed 2.5 V threshold compatible with standard CMOS outputs. It is selectable via SPI configuration (LPM comparator only register). When the SGx/SPx bit on the LPM Comparator Only register is set to 1, the corresponding channel uses this 2.5 V threshold during the Sleep mode (only) and a detection from high-to-low or low-to-high in the SGx/SPx pin causes the device to wake up and return to normal operation.

A secondary function of the Comp Only comparator, is to serve as the high/low detection threshold in hardwired mode allowing a selection of the AMUX input via 2 or 3 of the SG pins. When the aconfig0 and aconfig1 on the Device Configuration registers are set to 10 or 11, the AMUX uses the pin SG1, SG2 and SG3, to pick which channel will be routed out to the AMUX pin.

The device is defined and designed to meet parametric specifications in the operating voltage range of 6.0 V to 28 V and fully functional from 4.5 V to 38 V. Under these premises, the issue described above does not meet the functional requirement at the corner condition presented.

However, from a system perspective, the functional operating range (4.5 V to 38 V) is intended to provide a functional support on transitory conditions such as a crank profile, load dump. In these conditions, the system is not expected to remain in low-power mode for an indefinite time and expect to be woken up by a system I/O (which is the use case for the Comparator only threshold).

In the case of the hardwire AMUX selection, the system is not expected to perform critical parametric reading in the operating range below 5.0 V. In this range, the system cannot guarantee the parametric values and therefore it is not expected that the AMUX to be read outside of the parametric operating range.

#### 4.2.3 Problem

In certain corner conditions, the Comp Only comparators may loose the ability to detect a high or a low signal in the corresponding SG/SP input. Such conditions are well identified as listed below:

- 1. Device temperature is below -37 °C
- 2. VBATP input voltage is below 5.0 V

All other scenarios within the device operating range work as described in the device specification sheet.

1. When any of the SG/SP inputs uses the Comp Only threshold (LPM comparator only bit set to 1), if the part is in the LPM and the system meets the condition mentioned

CD1030ER

above, the system may loose the ability to wake up when the corresponding channel using the Comp Only threshold changes state from low-to-high or may falsely detect a change in state of a pin that is normally high.

2. In systems using the SG1, SG2 and SG3 pins in hardwired mode to select the input source to be routed to the AMUX pin, for the conditions listed above, any or all of the dedicated SG pins can change state from "1" to "0" redirecting the input of AMUX from the intended input source. For lower voltages and temperatures, SG1, SG2 & SG3 will be read as "0". The IC resumes proper operation when either temperature or supply voltage increase.

### 4.2.4 Work-around

- In the specific use case that the system is intended to operate at voltages lower than 5.0 V for extended periods of time and it requires to be able to come in and out of the low-power mode, the regular 4.0 V detection threshold with or without wetting current is still available and it will perfectly wake up the device from low-power mode if the state change comes from a regular switch connected at the input.
- 2. In the scenario that user requires to perform any AMUX reading in the non-parametric operational range (VBATP < 5.0 V) for informative purposes, the AMUX output can be selected via SPI command and the CD1030 provides proper reading with the corresponding specification degradation due to the VBATP voltage level.

#### 4.2.5 Fix plan

None

CD1030ER Errata sheet

# CD1030ER CD1030 Mask N21R Errata

# 5 Legal information

# 5.1 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

# 5.2 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXF Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 5.3 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

NXP — is a trademark of NXP B.V. SMARTMOS — is a trademark of NXP B.V.

CD1030ER

# **Tables**

| Tab. 1. | Revision history2                    |  |
|---------|--------------------------------------|--|
| Tab. 2. | Orderable part number identification |  |

Tab. 3. Functional problems table ......4

CD1030ER

### **NXP Semiconductors**

# CD1030ER CD1030 Mask N21R Errata

# Contents

| 1     | Revision history                               | 2 |
|-------|------------------------------------------------|---|
| 2     | Product identification                         | 3 |
| 2.1   | Device part number prefixes                    | 3 |
| 2.2   | Device build information / date code           | 3 |
| 3     | Errata overview                                | 4 |
| 4     | Functional problems description                | 5 |
| 4.1   | ER01—WAKE_B fails to pull-down in              |   |
|       | Normal mode without VDDQ                       | 5 |
| 4.1.1 | Severity level                                 | 5 |
| 4.1.2 | Introduction                                   | 5 |
| 4.1.3 | Problem                                        | 5 |
| 4.1.4 | Work-around                                    | 5 |
| 4.1.5 | Fix plan                                       | 5 |
| 4.2   | ER02—Comp Only Comparator may loose            |   |
|       | the ability to detect a high/low signal in the |   |
|       | corresponding SP/SG input at the extreme       |   |
|       | corner condition of VBATP < 5.0 V and TA       |   |
|       | < −37 °C                                       | 6 |
| 4.2.1 | Severity level                                 | 6 |
| 4.2.2 | Introduction                                   | 6 |
| 4.2.3 | Problem                                        | 6 |
| 4.2.4 | Work-around                                    | 7 |
| 4.2.5 | Fix plan                                       | 7 |
| 5     | Legal information                              | 8 |
|       |                                                |   |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2017.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 13 December 2017