

## 56F8025/56F8035

### Preliminary Chip Errata

# **56F8025/56F8035 Digital Signal Controller** This document reports errata information on chip revisions B and E. Errata numbers are in the form <u>n.m.</u>, where <u>n</u> is

the number of the errata item and <u>m</u> identifies the document revision number.

### **Chip Revision Band E Errata Information:**

| Errata<br>Number | Description                                                                                                                                                                                                                                                                                               | Impact and Workaround                                                                                                                                                                                                                                                                                          |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0              | In the DAC, the up/down-<br>counter that implements<br>waveform generation in<br>automatic mode in the DAC<br>gasket does not handle negative<br>numbers.                                                                                                                                                 | Impact:<br>Counting down to a negative number wraps the counter and continue counting down.<br>Workaround:<br>Adjust MAXVAL, MINVAL, and/or STEP size so the terminating value for the<br>countdown is positive or zero.                                                                                       |
| 2.0              | The $I^2C$ fails to detect arbitration<br>loss when the loss occurs while<br>the ACK bit of data bytes is<br>received in master RX mode.                                                                                                                                                                  | Impact:<br>No impact on bus behavior. The arbitration loss software counters is not accurate in<br>this situation.<br>Workaround:<br>None available.                                                                                                                                                           |
| 3.0              | Some I <sup>2</sup> C slave TX FIFO<br>flushes do not interrupt the CPU.                                                                                                                                                                                                                                  | Impact:<br>If the number of bytes written to the TX FIFO exceeds the number of data bytes<br>retrieved by the remote master, there is no CPU indication that the excess data bytes<br>were flushed from the TX FIFO. The software must accommodate this behavior.<br>Workaround:<br>None available.            |
| 4.0              | The I <sup>2</sup> C ACKs its own address<br>and data during general calls<br>when master and slave are<br>enabled and the module initiates<br>the general call. This means the<br>transmission will always be<br>completed and it is impossible to<br>determine if another device is<br>ACKing the call. | Impact:<br>Because the module always ACKs the general call address and data in the scenario,<br>the module never knows if any of the other nodes issued a NACK to the general call.<br>Workaround:<br>Disable slave mode prior to initiating a general call. Use this workaround until the<br>errata is fixed. |





| Errata<br>Number | Description                                                                                                                                                                                                                                                                                                                    | Impact and Workaround                                                                                                                                                                                                                                                                                                                                                                                                              |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5.0              | Although required by the Philips<br>spec, the I <sup>2</sup> C does not reset its<br>bus logic. Therefore, it does not<br>prepare to receive an address<br>following an unexpected<br>START or repeated START. An<br>unexpected START or repeated<br>START is one that is not<br>positioned according to the<br>proper format. | Impact:<br>Same as description.<br>Workaround:<br>Avoid all unexpected START conditions. Typically, this is not an issue in a single<br>master system. In a multi-master system, avoid an unexpected START by powering<br>up all master I <sup>2</sup> Cs while the bus remains idle or by initiating master activity in a newly<br>powered up master only when the bus is idle. Use this workaround until the errata is<br>fixed. |
| 6.0              | The I <sup>2</sup> C bus locks up when disabled in slave TX mode.                                                                                                                                                                                                                                                              | Impact:<br>Same as description.<br>Workaround:<br>The software must ensure that SLV_ACTIVITY and MST_ACTIVITY are deasserted<br>when disabling the module. To prevent this problem, follow the full module disabling<br>procedure outlined in the documentation.                                                                                                                                                                   |
| 7.0              | If you power up the $I^2C$ in<br>master mode and write to the TX<br>FIFO for the first time while the<br>bus is not idle, the $I^2C$ may<br>transmit onto the non-idle bus.                                                                                                                                                    | Impact:<br>Same as description.<br>Workaround:<br>If it is possible to power up the module while the bus is busy, monitor for I <sup>2</sup> C bus<br>STOP detection or idle conditions before writing to the TX FIFO for the first time.                                                                                                                                                                                          |
| 8.0              | The I <sup>2</sup> C may deassert interrupts during module disabling.                                                                                                                                                                                                                                                          | Impact:         Same as description; reported to inform you of related module functionality.         Workaround:         If the I <sup>2</sup> C is disabled after being enabled, the software must be able to manage the possible deassertion of asserted interrupt outputs.                                                                                                                                                      |
| 9.0              | The I <sup>2</sup> C prematurely releases<br>SCL in slave TX abort, causing<br>all-ones data to be clocked out.                                                                                                                                                                                                                | Impact:<br>Same as description.<br>Workaround:<br>While operating in slave transmitter mode, do not write a read command to the TX<br>FIFO.                                                                                                                                                                                                                                                                                        |
| 10.0             | The I <sup>2</sup> C provides only one<br>IPBus clock period of noise<br>suppression.                                                                                                                                                                                                                                          | Impact:<br>Same as description.<br>Workaround:<br>Ensure that noise spikes do not exceed one IPBus clock period.                                                                                                                                                                                                                                                                                                                   |



| Errata<br>Number | Description                                                                                                                                                                                                       | Impact and Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11.0             | If the I <sup>2</sup> C is generating a STOP<br>condition on the bus, the CPU<br>cannot write to the TX FIFO<br>following a transmit abort.                                                                       | Impact:<br>Same as description.<br>Workaround:<br>If a transmit abort interrupt service routing needs to write data to the TX FIFO, poll<br>the STAT register's ACT bit (bit 0) until the bit is zero before writing to the TX FIFO.<br>This workaround is needed only if the TX abort source generates a STOP condition on<br>the bus. The following TX abort sources generate STOP conditions: RNORST,<br>SACKDET, GCREAD, GCNACK, TDNACK, AD2NACK, AD1NACK, and<br>AD7NACK. |
| 12.0             | In the ADC, $V_{REFL}$ and $V_{REFH}$<br>functions are attached to the<br>wrong ADC channels and are<br>pinned out on the wrong external<br>GPIO pads.                                                            | This errata has been corrected on devices with date codes ≥0701.                                                                                                                                                                                                                                                                                                                                                                                                               |
| 13.0             | ROSC exceeds its –3% frequency variation spec when operating below –20°C.                                                                                                                                         | This errata has been corrected on devices with date codes $\geq$ 0701.                                                                                                                                                                                                                                                                                                                                                                                                         |
| 14.1             | The TAP instruction that<br>initiates a mass erase to clear the<br>flash lock security is never<br>processed by the HFM. The<br>flash memory cannot be forced<br>to be unlocked via mass errase<br>from the JTAG. | This errata has been corrected on devices with date codes ≥0701.                                                                                                                                                                                                                                                                                                                                                                                                               |
| 15.3             | The ADC may not maintain<br>accuracy of conversions if<br>operated for extended periods of<br>time at certain voltages below<br>nominal voltage.                                                                  | Impact:<br>Same as description.<br>Workaround:<br>Maintain the VDDA and VREF inputs at a minimum of 3.1 volts.<br>This errata has been corrected on devices marked with 4M67E.                                                                                                                                                                                                                                                                                                 |



| Errata<br>Number | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Impact and Workaround                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16.3             | If the ADC is powered down for<br>an extended amount of time (e.g.<br>days) and then powered back up,<br>the ADC result may randomly<br>drop to 0 or jump to 4095 (2 <sup>12</sup> -<br>1).<br>Periodic powering down does<br>not exhibit a problem; however,<br>extended periods in a continuous<br>powered down state may result<br>in invalid conversions. Also,<br>shutting the power off to the<br>entire device for an extended<br>amount of time does not exhibit<br>a problem. The issue has only<br>been observed when the device<br>is powered up while the ADC is<br>powered off (in software). | Impact:<br>Same as description.<br>Workaround:<br>If the device is to operate and the application requires the use of the ADC, keep the<br>ADC powered up during normal operation. Do not power the ADC down, even if it is<br>not in use at that time. Powering the ADC up or down is controlled by bits PD0 and<br>PD1 in the POWER register of the ADC.<br>This errata has been corrected on devices marked with 4M67E. |
| 17.3             | The comparator peripherals may<br>develop a propensity not to<br>assert their outputs when they<br>should, e.g. when the plus input<br>is greater than the negative input<br>plus the maxium 20 mV offset<br>specified for the device. This<br>propensity is developed slowly<br>over time when the comparator<br>inputs are left in an<br>asymmetrical postion, e.g. one<br>input at 3.6 V and the other at<br>0 V for a long period of time.<br>This condition also occurs with<br>the comparator device powered<br>off, but can also occur in normal<br>operation with inputs biased<br>asymmetrically. | Impact:<br>Same as description.<br>Workaround:<br>If the comparator is not being used for a long period of time, set its inputs to similar<br>voltage levels to avoid developing this issue.<br>This errata has been corrected on devices marked with 4M67E.                                                                                                                                                               |



| Errata<br>Number | Description                                                                                                                               | Impact and Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 18.3             | The high voltage protection<br>circuit may be engaged/not<br>engaged on pin GPIOA10 when<br>it should be not engaged/<br>engaged.         | <ul> <li>Impact:<br/>Malfunction of the comparator circuit or damage to the comparator circuit CMPAI2 is possible.</li> <li>Workaround:<br/>Malfunction can be avoided by configuring pin GPIOA8 for analog operation (as CMPAI1 circuit) whenever using pin GPIOA10 for analog operation (as CMPAI2 circuit).</li> <li>Damage can be avoided by: <ul> <li>configuring pin GPIOA8 for digital operation (not as CMPAI1) whenever pin GPIOA10 is configured for digital operation (not as CMPAI2 circuit) or</li> <li>avoiding inputs &gt; VDDA on pin GPIOA10.</li> </ul> </li> <li>This errata has been corrected on devices marked with 4M67E.</li> </ul> |
| 19.3             | The flash security backdoor key is not recognized.                                                                                        | Impact:<br>The backdoor key cannot be used to unlock the flash at runtime.<br>Workaround:<br>None available.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 20.4             | The bootloader programmed into<br>the device at the factory, version<br>1.0, does not function due to a<br>bug in the bootloader version. | Impact:<br>The bootloader version 1.0 will communicate over the serial port, but fails to affect<br>the contents of the flash memory, reporting error code 3010.<br>Workaround:<br>Until devices are available with version 2.0 of the bootloader, which will function, use<br>the JTAG interface to program the device.                                                                                                                                                                                                                                                                                                                                    |



#### How to Reach Us:

Home Page: www.freescale.com

E-mail: support@freescale.com

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064, Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/ or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to <u>http://www.freescale.com/epp</u>.

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty. representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.



Freescale <sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. This product incorporates SuperFlash® technology licensed from SST. © Freescale Semiconductor, Inc. 2006, 2007, 2010. All rights reserved.

MC56F8025E Rev. 5 07/2010