# UM10755 PTN3355 (e)DP to VGA bridge IC application board Rev. 1 — 19 January 2015 User manual #### **Document information** | Info | Content | |----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Keywords | PTN3355, PTN3393, DisplayPort, eDP, VGA, bridge, application board | | Abstract | This user manual presents demonstration / application board capability of interfacing an (embedded) DisplayPort source to VGA output. The application board (nicknamed "ULT DPVGA") is intended for use as an evaluation and customer demonstration tool, as well as a reference design. | #### PTN3355 (e)DP to VGA bridge IC application board #### **Revision history** | Rev | Date | Description | |-----|----------|------------------| | 1 | 20150119 | Initial version. | # **Contact information** For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a> For sales office addresses, please send an email to: salesaddresses@nxp.com #### PTN3355 (e)DP to VGA bridge IC application board #### 1. Introduction PTN3355 is a low-power DisplayPort to VGA bridge IC with an integrated 1-2 VGA switch. PTN3355 consumes approximately 200 mW of power for video streaming in WUXGA resolution and 890 uW of power in low-power mode. The VGA output is powered down when there is no valid DisplayPort source data being transmitted. PTN3355 is suitable for Ultra Low Power Notebook and other low-power devices. PTN3355 also offers a second VGA port for docking design. PTN3355 is powered from a 3.3 V power source, and generates 1.5 V through an internal step-down switch regulator and buck converter for internal core usage and DAC usage. For cost saving, the external inductor for the buck converter can be removed; the internal LDO can supply 1.5 V for core usage and DAC usage without any re-work. However, using LDO consumes twice as much as the buck converter, about 400 mW. This document describes the user manual of PTN3355 ULT DP-VGA application board, including: - Overall PCB connectors, jumpers, and power supplies - Equipment/Tools that this board will be interfacing with for board testing - System level connections such as cables and connectors that this board will be plugged into This application board is intended to demonstrate the bridging capabilities of PTN3355 on low power DP to VGA conversion. #### 1.1 Purposes This document is for internal engineers to evaluate the performance of PTN3355 and to develop firmware, including collecting and verifying system level features/performances/functionalities such as: - Verify power management schemes - Power sequence - Power consumption measurement during various operating modes. - Allow access to test points and jumpers for measurement and configuration purposes - Flash over AUX and MS I2C - Programming and debug test via MS\_I2C For marketing to demonstrate ULT DP-VGA to customers in the field: - Functional and interoperability test. - This board should be connected to a DP or an eDP source. - This board can be powered by an external 3V3 power adapter, or - External power supplies with +3.3V (1A), or - DP 1.0 cable that carries 3V3 power. #### PTN3355 (e)DP to VGA bridge IC application board For customers to evaluate PTN3355: Use I2C to change configuration. # 2. General description #### 2.1 Co-layout of PTN3355 with PTN3393 This application board is designed to evaluate PTN3393 first then PTN3355 later with component stuffing variation. An HVQFN40 socket footprint is reserved in preparation for socket installation to test and program ICs. Due to the bulky socket footprint, the bulk converter design has to be placed on the back side to be close to PTN3355. Also due to co-layout for two ICs, extra components are necessary for stuffing option. Hence the layout is not optimal as if only PTN3355 is placed without the socket. The placement can be dramatically improved in a real application. #### 2.2 Block diagram #### PTN3355 (e)DP to VGA bridge IC application board um10755\_appboard Fig 2. PTN3393 application board #### PTN3355 (e)DP to VGA bridge IC application board um10755\_3355appboard Fig 3. PTN3355 application board ### 2.3 PTN3355 ULT DP-VGA application board features - Stuff options for PT3393 or PTN3355. - Groups of jumpers for pin configuration. - Other jumpers for test options. - · One reset button. - Power LED. - HPD LED. - One I2C header bringing out I2C pins (SCL, SDA, GND) to interface with a I<sup>2</sup>C-Bird dongle to program (Flash over I2C) and debug. - One I2C header for DDC control. - One JTAG for FW download. - One 3V3 power adapter jack. - Test point for external power supplies 3.3 V (1A). - Option to power from DP connector. - Jumper to select between 3 power sources - Two VGA connectors selectable by jumper setting. **User manual** #### PTN3355 (e)DP to VGA bridge IC application board # 3. Hardware requirements - Item 1 (e)DP sources of Intel, AMD, Apple - Item 2 VTG5225-DP or DPT-200, DP sources with DP 1.1 or DP1.0 cable - Item 3 DPA-400, AUX analyzer - Item 4 Different native resolution monitors - Item 5 FS2 with 2x5 JTAG connection for FW download - Item 6 I2C Bird with 1x4 header connection for s-EEPROM R/W # 4. Board specifications #### 4.1 General description • Layers: 4 layers expected - trace, ground, VCC, trace Size: 3.5" x 4.5"Material: FR4Thickness: 62 mil Impedance: 50 ohm single-end, 75 ohm single-end RGB, 100 ohm differential on DP and AUX signal pairs. # 4.2 PCB stack ups | PCB Stack Up Thickness (mil) | | Impedance | | | | |------------------------------|------------|--------------------------------------------|---------|-----------------------------|----------| | | | impedance | | | | | e solder mask | 0.50 mils | Single | | DIFF | | | copper+plating | 0.70 mils | 9.45 mils · 50Ω±10%<br>3.55 mils · 75Ω±10% | 53.09 Ω | 5.9/5.5/5.9 mils · 100Ω±10% | 101.26 Ω | | Prepreg | 4.70 mils | | | | | | copper | 1.40 mils | | | | | | core | 47.20 mils | | | | | | copper | 1.40 mils | | | | | | Prepreg | 4.70 mils | | | | | | copper+plating | 0.70 mils | 9.45 mils · 50Ω±10%<br>3.55 mils · 75Ω±10% | 53.09 Ω | 5.9/5.5/5.9 mils · 100Ω±10% | 101.26 Ω | | ide solder mask | 0.50 mils | 4.2.2.2.2.2. | | | | | TOTAL | 61.80 mils | | | | | | | 1.57 mm | | | | | um10755 pcbstackup Fig 4. ULT DP-VGA Application Board PCB Stack Up example #### PTN3355 (e)DP to VGA bridge IC application board # 4.3 Top assembly drawings of the PTN3355 Application Board #### PTN3355 (e)DP to VGA bridge IC application board # 4.4 Bottom assembly drawings of the PTN3355 Application Board # 5. Connector specifications # 5.1 Connectors and jumpers Table 1. Connectors and jumpers | Jumper number | Jumper name | Connector name | Manufacturer | Part number | |---------------|--------------|------------------------------------|--------------|-----------------| | J1 | DP CONN SINK | DP RCPT 20 POS | Molex | 47272-0001 | | J2 | POWER JACK | CONN JACK POWER<br>2.1MM PC | CUI | PJ-102A | | J3,J4 | VGA_CONN | CONN D-SUB RCPT<br>15POS HD R/A | EDAC | 634-015-274-992 | | J5,J7 | HEADER 4 | CONN HEADER .100<br>SINGL STR 4POS | Sullins | PBC04SAAN | UM10755 All information provided in this document is subject to legal disclaimers. © NXP Semiconductors N.V. 2015. All rights reserved. #### PTN3355 (e)DP to VGA bridge IC application board Table 1. Connectors and jumpers ...continued | Jumper number | Jumper name | Connector name | Manufacturer | Part number | |------------------------------------------|-------------|------------------------------------|--------------|-------------| | J6 | HEADER, 2x5 | CONN HEADER .100<br>DUAL STR 10POS | Sullins | PBC05DAAN | | J8,J10,J11 | CON1 | CONN HEADER .100<br>SINGL STR 1POS | Sullins | PBC01SAAN | | JP1,JP3,JP4,JP5,JP6,<br>JP7,JP8,JP9,JP10 | HEADER 3 | CONN HEADER .100<br>SINGL STR 3POS | Sullins | PBC03SAAN | | JP2 | HEADER 2 | CONN HEADER .100<br>SINGL STR 2POS | Sullins | PBC02SAAN | #### 5.2 Cables - DP 1.0 cable to power the application board - DP 1.1 cable for DP communication only - VGA cable # 5.3 Jumper settings Table 2. Jumper settings | Jumper number | Signal Names | Jumper Settings | Default Setting | |---------------|-----------------|-----------------------------------------------|-----------------| | JP1 | +3V3_IC | 1-2, select external power to measure | 2-3 | | | | 2-3, select 3-1 power source | | | JP2 | HPD_ON | 1-2 Enable HPD LED | 1-2 | | | | OPEN: Disable HPD LED | | | JP3 + J8 | +3V3_FB | 1-2, Select 3V3 power adapter | 1-2 | | | | 2-3, Select external power supply | | | | | JP3-2 to J8-1, Select DP power | | | JP4 | TESTMODE | 1-2 HIGH, CFG[5:1] = JTAG PINS | 2-3 | | | | 2-3 LOW, CFG[5:1] = CONFIG PINS. I2C<br>= 40H | | | | | OPEN, CFG[5:1] = CONFIG PINS. I2C = C0H | | | JP5 | CFG5_TCK | 1-2 HIGH, 33 MHZ XTAL is used | OPEN | | | | OPEN, 27 MHZ XTAL is used | | | | | 2-3 LOW, 25 MHZ XTAL is used | | | JP6 | DOCK_IN | 1-2 HIGH, Select VGA2 | OPEN | | | | 2-3 LOW or OPEN, Select VGA1 | | | JP7 | CFG1-MS_SCL/TDI | CFG1, CFG2: | 2-3 | | | | 11: Compliant HPD behavior, MS Bus is used | | | | | 10: Non-compliant HPD behavior | | #### PTN3355 (e)DP to VGA bridge IC application board Table 2. Jumper settings ...continued | Jumper number | Signal Names | Jumper Settings | Default Setting | |---------------|-----------------|------------------------------------------------|-----------------| | JP9 | CFG2-MS_SDA/TMS | 01: Non-compliant HPD behavior | 2-3 | | | | 00: Compliant HPD behavior, MS bus is not used | | | JP8 | WP | 1-2 HIGH, WP for S-EEPROM | 2-3 | | | | 2-3 LOW, No WP S-EEPROM | | | JP10 | CFG3-FLT/TDO | 1-2 HIGH, Support FLT | 2-3 | | | | 2-3 LOW or OPEN, No FLT support | | # 6. Power options PTN3355\_3393 application board can be powered by three different methods. #### 6.1 DP 1.0 cable Set JP3-2 to J8-1 to select DP power um10755\_powerbydp Fig 7. Power by DP 1.0 cable #### 6.2 3.3 V power adapter Set JP3 pin 2 to pin 1 to select 3V3 power adapter #### PTN3355 (e)DP to VGA bridge IC application board um10755\_powerby3v3 Fig 8. Power by 3.3 V power adapter ### 6.3 External power source Set JP3 pin 2 to pin 3 to select external 3.3V power supply. Clip 3.3V power lead to TP5, and clip ground lead to GND test point. #### PTN3355 (e)DP to VGA bridge IC application board um10755\_extpwrsrc Fig 9. Power by external 3.3 V power supply (1 of 2) # PTN3355 (e)DP to VGA bridge IC application board um10755\_pwrext3v3 Fig 10. Power by external 3.3 V power supply (2 of 2) All information provided in this document is subject to legal disclaimers © NXP Semiconductors N.V. 2015. All rights 15 of 19 User manual # 7. Stuffing options ### 7.1 PTN3393 stuffing 16 of 19 User manual PTN3355 (e)DP to VGA bridge IC application board # 7.2 PTN3355 stuffing Fig 12. PTN3355 stuffing option design #### PTN3355 (e)DP to VGA bridge IC application board ### 7.3 PTN3355\_PTN3393 stuffing options table Table 3. PTN3355\_PTN3393 stuffing options table | Location | Function/Value | PTN3355 | PTN3393 | |----------|-------------------|---------|---------| | C6 | 0.1uF | Load | No Load | | C7 | 1uF | Load | No Load | | C16 | 2.2uF_10V | No Load | Load | | C17 | 0.01uF | No Load | Load | | C19 | 0.1uF | Load | No Load | | R7 | 0 Ohm | Load | No Load | | R9 | 0 Ohm | No Load | Load | | R10 | 0 Ohm | Load | No Load | | R11 | 12.0K 1% | No Load | Load | | R1 | 10K | No Load | No Load | | R5 | 10K | No Load | No Load | | R6 | 0 Ohm for PTN3355 | Load | No Load | | | 10K for PTN3393 | | | | R3 | 0 Ohm | No Load | Load | | L1 | 4.7uH | Load | No Load | | C3 | 4.7uF | Load | No Load | | R4 | 0 Ohm | Load | No Load | | R17 | 0 Ohm | Load | No Load | | C22 | 1uF | No Load | Load | | R12 | 0 Ohm | No Load | Load | | R13 | 0 Ohm | Load | No Load | | R15 | 0 Ohm | Load | No Load | | R16 | 0 Ohm | Load | No Load | | R21 | 0 Ohm | No Load | Load | | R18 | 0 Ohm | Load | No Load | # 8. References - [1] Data Specification, PTN3355.pdf, 14 July 2014 - [2] Schematic, PTN3355\_1.14\_CONFIDENTIAL.pdf - [3] BOM, PTN3355\_ONLY\_REV14\_BOM.xls - [4] AN11413-PTN3393-PTN3355 rev4.pdf - [5] AN11415-PTN3355 rev1.pdf - [6] Allegro layout, PTN3393 DEMO BOARD\_REV1\_305-PD12-0592\_PCB\_07-27-2012.brd #### PTN3355 (e)DP to VGA bridge IC application board # 9. Legal information #### 9.1 Definitions **Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. #### 9.2 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. **Evaluation products** — This product is provided on an "as is" and "with all faults" basis for evaluation purposes only. NXP Semiconductors, its affiliates and their suppliers expressly disclaim all warranties, whether express, implied or statutory, including but not limited to the implied warranties of non-infringement, merchantability and fitness for a particular purpose. The entire risk as to the quality, or arising out of the use or performance, of this product remains with customer. In no event shall NXP Semiconductors, its affiliates or their suppliers be liable to customer for any special, indirect, consequential, punitive or incidental damages (including without limitation damages for loss of business, business interruption, loss of use, loss of data or information, and the like) arising out the use of or inability to use the product, whether or not based on tort (including negligence), strict liability, breach of contract, breach of warranty or any other theory, even if advised of the possibility of such damages. Notwithstanding any damages that customer might incur for any reason whatsoever (including without limitation, all damages referenced above and all direct or general damages), the entire liability of NXP Semiconductors, its affiliates and their suppliers and customer's exclusive remedy for all of the foregoing shall be limited to actual damages incurred by customer based on reasonable reliance up to the greater of the amount actually paid by customer for the product or five dollars (US\$5.00). The foregoing limitations, exclusions and disclaimers shall apply to the maximum extent permitted by applicable law, even if any remedy fails of its essential purpose. **Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. #### 9.3 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. **User manual** #### PTN3355 (e)DP to VGA bridge IC application board # 10. Contents | 1 | Introduction | 3 | |-----------------|----------------------------------------------------------|---| | 1.1 | Purposes | 3 | | 2 | General description | 4 | | 2.1 | Co-layout of PTN3355 with PTN3393 | 4 | | 2.2 | Block diagram | | | 2.3 | PTN3355 ULT DP-VGA application board | | | | features | | | 3 | Hardware requirements | 7 | | 4 | Board specifications | 7 | | 4.1 | General description | 7 | | 4.2 | PCB stack ups | 7 | | 4.3 | Top assembly drawings of the PTN3355 | _ | | | Application Board | 8 | | 4.4 | Bottom assembly drawings of the PTN3355 | ^ | | _ | Application Board | | | 5 | Connector specifications | | | 5.1 | Connectors and jumpers | | | 5.2<br>5.3 | Cables | _ | | | 3- | - | | 6 | Power options 1 DP 1.0 cable 1 | _ | | 6.1<br>6.2 | 2 | 1 | | 6.3 | External power source | | | 7.5 | Stuffing options | | | <i>r</i><br>7.1 | PTN3393 stuffing | _ | | 7.1 | PTN3355 stuffing | ~ | | 7.3 | PTN3355_PTN3393 stuffing options table 1 | _ | | 8 | References | - | | 9 | Legal information 1 | R | | 9.1 | Definitions | _ | | 9.2 | Disclaimers | _ | | 9.3 | Trademarks | _ | | 10 | Contents | 9 | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.