

# i.MX 6Solo/6DualLite Application Processor Silicon Revision 1.1 to 1.2/1.3 Comparison

## 1 Introduction

This document provides information on changes in the i.MX 6Solo/6DualLite Application Processor between silicon revisions 1.1, 1.2, and 1.3.

## 2 Changes between revisions 1.1 and 1.2/1.3

Table 1 lists the changes between i.MX 6Solo/6DualLite silicon revisions 1.1 and i.MX 6Solo/6DualLite silicon revisions 1.2 and 1.3. Where an erratum was fixed, the relevant erratum number has been provided along with a high-level description.

### Contents

|                                                    |   |
|----------------------------------------------------|---|
| 1. Introduction .....                              | 1 |
| 2. Changes between revisions 1.1 and 1.2/1.3 ..... | 1 |
| 3. Software changes from revision 1.1 to 1.2 ..... | 2 |
| 4. Software changes from revision 1.2 to 1.3 ..... | 4 |
| 5. Revision history .....                          | 4 |

**Table 1. Changes between silicon revisions 1.1 and 1.2/1.3**

| Issue Number | Description                                                                                                                                                                                                                                                                                                                                                                                                    | Impact of Change                                                                                                                             | Silicon Revision Fix   | Documented in Silicon Errata Document |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------------------------|
| —            | <p><u>Silicon revision 1.1:</u><br/>Last letter of the part number is “B”.</p> <p><u>Silicon revision 1.2:</u><br/>Last letter of the part number is “C” and the maskset ID is “2N81E”.</p> <p><u>Silicon revision 1.3:</u><br/>Last letter of the part number is “C” and the maskset ID is “3N81E”.</p> <p>See the device datasheet nomenclature diagram for more details on how to read the part number.</p> | n/a                                                                                                                                          | n/a                    | Rev. 5                                |
| —            | <p>Updated contents of Chip Silicon Version register (USB_ANALOG_DIGPROG):</p> <ul style="list-style-type: none"> <li>• 0x00000001 for silicon revision 1.1</li> <li>• 0x00000002 for silicon revision 1.3</li> <li>• 0x00000002 for silicon revision 1.3</li> </ul>                                                                                                                                           | U-boot reads the ROM revision contents to determine the silicon revision. The ROM revision number may not match the silicon revision number. | Updated in 1.2 and 1.3 | n/a                                   |
| —            | <p>Updated value of the SI_REV[3:0] fuses:</p> <ul style="list-style-type: none"> <li>• “0” for silicon revision 1.1</li> <li>• “1” for silicon revision 1.2</li> <li>• “2” for silicon revision 1.3</li> </ul>                                                                                                                                                                                                | Customers’ software using this value may need to be updated. Freescale BSPs do not read SI_REV[3:0].                                         | Updated in 1.2 and 1.3 | n/a                                   |
| —            | <p>ROM version number at address 0x48:</p> <ul style="list-style-type: none"> <li>• “0x11” for silicon revision 1.1</li> <li>• “0x12” for silicon revision 1.2</li> <li>• “0x13” for silicon revision 1.3</li> </ul>                                                                                                                                                                                           | Only affects software that reads the ROM version                                                                                             | Updated in 1.2 and 1.3 | n/a                                   |
| ERR007117    | ROM: When booting from NAND flash, enfc_clk_root clock is not gated off when doing the clock source switch.                                                                                                                                                                                                                                                                                                    | The workarounds documented in the errata are not required for revision 1.2.                                                                  | Fixed in 1.2           | Rev 3                                 |
| ERR007122    | ROM: TZASC_ENABLE fuse bit is coded in ROM as bit 24 at location 0x460 whereas the fuse map defines it as bit 28.                                                                                                                                                                                                                                                                                              | The workarounds documented in the errata are not required for revision 1.2.                                                                  | Fixed in 1.2           | Rev 3                                 |

**Table 1. Changes between silicon revisions 1.1 and 1.2/1.3 (continued)**

| Issue Number | Description                                                                                            | Impact of Change                                                           | Silicon Revision Fix | Documented in Silicon Errata Document |
|--------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------|---------------------------------------|
| ERR007220    | ROM: NAND boot may fail due to incorrect Hamming checking implementation in the ROM code.              | The workarounds documented in the errata is not required for revision 1.2. | Fixed in 1.2         | Rev 3                                 |
| ERR005768    | ROM: In rare cases, secondary image boot flow may not work due to incorrect sampling of the WDOG reset | None (improvement)                                                         | Fixed in 1.3         | Rev 5                                 |
| ERR007926    | ROM: 32 kHz internal oscillator timing inaccuracy may affect SD/MMC, NAND, and OneNAND boot            | None (improvement) - No hardware or software change required.              | Fixed in 1.3         | Rev 4                                 |
| ERR008506    | ROM: Incorrect NAND Bad Block management                                                               | None (improvement)                                                         | Fixed in 1.3         | Rev 5                                 |
| ERR008057    | MMDC: Skew difference of up to 150 ps observed on SDCLK0, DQS0 and DQS7 differential traces            | None (improvement) - No hardware or software change required.              | Fixed in 1.3         | Rev 4                                 |

### 3 Software changes from revision 1.1 to 1.2

The i.MX 6Solo/6DualLite ROM code has been updated between revisions 1.1 and 1.2. The ROM code update addressed the silicon errata listed in [Table 1](#). Read below for details on software patches that may need to be applied to your system software when moving from revision 1.1 designs to revision 1.2 designs.

#### 3.1 Chip revision support

To ensure that the new chip revision can be read back from the chip, the following patch should be applied.

- ENGR00286181 ARM: i.MX6: add more chip revision support.  
[http://git.freescale.com/git/cgit.cgi/imx/linux-2.6-imx.git/commit/?h=imx\\_3.0.35\\_4.1.0&id=21464af587382ec1841d5fd346eaf359827c6142](http://git.freescale.com/git/cgit.cgi/imx/linux-2.6-imx.git/commit/?h=imx_3.0.35_4.1.0&id=21464af587382ec1841d5fd346eaf359827c6142)

#### 3.2 U-boot plug-in mode or secure boot

The ROM code of i.MX 6Solo/6DualLite revision 1.2 changed the ROM\_API\_TABLE\_BASE\_ADDR and HAB\_API table address (4 byte offset increase).

If using u-boot plug-in mode or secure boot, the following two patches must be applied to your u-boot.

- ENGR00285890 imx6:plugin: update the ROM\_API\_TABLE\_BASE\_ADDR for plug-in code.  
[http://git.freescale.com/git/cgit.cgi/imx/uboot-imx.git/commit/?h=imx\\_v2009.08\\_3.0.35\\_4.1.0&id=a929825706b5e1508b29d8ae2a2afb2fcbb2de19](http://git.freescale.com/git/cgit.cgi/imx/uboot-imx.git/commit/?h=imx_v2009.08_3.0.35_4.1.0&id=a929825706b5e1508b29d8ae2a2afb2fcbb2de19)

## NOTE

The plug-in mode patch is board dependent, which means you must apply similar fixes onto your plug-in mode code by referring to the details in the above patch.

2. ENGR00287268 mx6: fix the secure boot issue on the new tapout chip

[http://git.freescale.com/git/cgit.cgi/imx/uboot-imx.git/commit/?h=imx\\_v2009.08\\_3.0.35\\_4.1.0&id=424cb1a79e9f5ae4ede9350dfb5e10dc9680e90b](http://git.freescale.com/git/cgit.cgi/imx/uboot-imx.git/commit/?h=imx_v2009.08_3.0.35_4.1.0&id=424cb1a79e9f5ae4ede9350dfb5e10dc9680e90b)

## NOTE

The secure boot patch is SoC dependent, so the patch can be applied directly.

The Freescale external uboot-imx.git has the patches to correct the ROM\_API\_TABLE\_BASE\_ADDR and HAB\_API table address. The patches have been tested with the Freescale development systems and BSP.

The two patches have been pushed to [imx\\_v2009.08\\_3.0.35\\_4.1.0](http://git.freescale.com/git/cgit.cgi/imx/uboot-imx.git/commit/?h=imx_v2009.08_3.0.35_4.1.0) branches of Freescale external uboot-imx.git.

## 4 Software changes from revision 1.2 to 1.3

No software changes required to migrate from revision 1.2 to 1.3.

## 5 Revision history

Table 2. Revision history

| Revision | Change description                                               |
|----------|------------------------------------------------------------------|
| 0        | Initial release.                                                 |
| 1        | Addition of silicon revision 1.3 information.                    |
| 2        | Updates to the second row of <a href="#">Table 1</a> .           |
| 3        | Additional update to the second row of <a href="#">Table 1</a> . |

**How to Reach Us:**

**Home Page:**  
[freescale.com](http://freescale.com)

**Web Support:**  
[freescale.com/support](http://freescale.com/support)

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: [freescale.com/SalesTermsandConditions](http://freescale.com/SalesTermsandConditions).

Freescale and the Freescale logo are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. ARM and Cortex are the registered trademarks of ARM Limited. © 2015 Freescale Semiconductor, Inc.

Document Number: EB804  
Rev. 3  
06/2015

