This application note explores different methods of DC-to-DC conversion. It includes some examples of DC-to-DC down-converters using small-signal MOSFETs.
### Contact information

For more information, please visit: [http://www.nxp.com](http://www.nxp.com)

For sales office addresses, please send an email to: salesaddresses@nxp.com

---

### Revision history

<table>
<thead>
<tr>
<th>Rev</th>
<th>Date</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>3</td>
<td>20130507</td>
<td>Corrected typo on page 13 (changed 0.68 μH to 6.8 μH)</td>
</tr>
<tr>
<td>2</td>
<td>20120705</td>
<td><strong>Figure 24</strong>: changed</td>
</tr>
<tr>
<td>1</td>
<td>20120504</td>
<td>Initial revision</td>
</tr>
</tbody>
</table>
1. Introduction

In modern electronic designs various supply voltages need to be generated. In most cases power supply provides one or a few different DC voltages. These voltages need to be converted to another voltage for several functional units in the application. Voltage conversion can work in both directions: it can be step up or step down. This application note presents different methods of DC-to-DC conversion.

Using linear voltage regulators for voltage conversion was common, even if a voltage had to be reduced significantly or if the load currents were high. Because linear voltage regulator works as a controlled series resistor, a lot of energy is dissipated thermally.

Due to the environmental requirement to improve energy efficiency of electronic equipment, Switch mode power supplies are replacing linear voltage regulators. In Switch mode power supplies, energy is stored in the magnetic field of inductors or as a charge in capacitors. Ohmic loss of energy has to be avoided as much as possible.

 Newly developed electronic components for implementation of switches, such as modern MOSFETs, support design of highly efficient power supplies. Small-signal MOSFETs with low drain-source on-state resistance \( R_{DS\text{on}} \) values and good switching performance open a new application area for medium power Switch mode DC-to-DC conversion. Although fully integrated solutions are available, applications with external switching stages are widely used due to flexibility and cost reasons.

2. DC-to-DC conversion methods

2.1 Linear voltage regulation

Although Switch mode power supplies are replacing linear voltage regulators, there are many application areas where this approach is still used. Linear voltage regulators are found where the output voltage needs to be free from switching ripple and overlaid distortion. Supply for analog-to-digital converters (ADC) and digital-to-analog converters (DAC) and analog circuit parts with high signal-to-noise requirements are good examples. Often such stabilizers are put behind Switch mode voltage converter to achieve a very clean output voltage for the circuit block behind.

Figure 1 presents simple circuit diagram for voltage stabilizer. The output voltage is:

\[ V_{OUT} = V_Z - V_{BE} \]  

(1)

where \( V_Z \) is Zener voltage and \( V_{BE} \) is base-emitter voltage of transistor T1.

The transistor has total power dissipation:

\[ P_{tot} = (V_{IN} - V_{OUT}) \times I_{load} + V_{BE} \times I_B \]  

(2)

The first part of the addition contains dominating part of the losses. It increases with voltage difference from the input to the output and the load current. In this circuit example, an NXP Semiconductors low collector-emitter saturation voltage \( V_{CESat} \) transistor is applied. It offers high and constant gain amplification. This means low dependency on DC current gain \( h_{FE} \) versus collector current and the advantage of low \( V_{CESat} \).
This design is beneficial because it keeps voltage drop across the regulator as small as possible. Linear voltage regulators that need low voltage on top of the output voltage for proper stabilization are called low dropout regulators (LDO).

Along with minimum dropout voltage, the quiescent current $I_q$ is an important parameter with respect to the energy efficiency. This parameter defines the current that flows into the circuit when no load is present.

$$I_q = \frac{(V_{IN} - V_Z)}{R1}$$

(3)

A circuit example:

If requirements for quality of the line and load regulation are high, more sophisticated circuits need to be used. These contain voltage reference with high temperature stability and more precise feedback control with an error amplifier.
Figure 2 shows an example using TL431BFDT shunt regulator as an error amplifier with an external series load regulation transistor.

For additional features such as protection against thermal damage and current limitation, typical choice is an integrated regulator. An example of such a device is NX1117. Maximum nominal output current is 1 A. Dropout voltage is the difference between $V_{IN}$ and $V_{OUT}$. Maximum dropout voltage of NX1117 is 1.2 V for 800 mA load current.

LDOs specifications contain additional key parameters. Line regulation parameter shows output voltage change in response to input voltage change. Output regulation states stability of the output voltage for different load currents, for example 0 mA versus 800 mA. Ripple rejection indicates reduction of a ripple after rectification achieved with Graetz bridge and a capacitor added at the output. Therefore this parameter is measured for 120 Hz sine wave overlaid onto input voltage. This is a scenario adapted to 60 Hz line supply system. An additional parameter is stability of the output voltage versus temperature and spread of nominal output voltage for an LDO at a nominal operating point.
Figure 3 shows a simple example with adjustable version of NX1117. \( V_{OUT} \) can be calculated as:

\[
V_{OUT} = V_{ref}\left(I + \frac{R2}{R1}\right) + I_{adj} \cdot R1
\]  

(4)

Adjust current \( I_{adj} \) is typically 50 \( \mu \)A for NX1117 and therefore the second term can be neglected. Reference voltage \( V_{ref} \) is 1.25 V for the adjustable NX1117. In addition to adjustable type many regulator types with fixed output voltages are available. In this case, the reference pin is connected to the ground and divider with R1 and R2 is integrated.

The dissipated power of fixed regulator is:

\[
P_{tot} = (V_{IN} - V_{OUT}) \times I_{OUT} + V_{IN} \times I_{GND}
\]  

(5)

Fig 3. Adjustable linear voltage regulator NX1117CADJZ
2.2 Voltage conversion with a charge pump

In some applications, a simple voltage inversion or a doubling of voltage is required. Sometimes only a low current is needed. An example of such application is generation of negative voltage for operational amplifier or comparator or boosted voltage for high-side switch of a buck converter. The latter topology is discussed in more detail further in this document. Usage of charge pumps is a common method of DC-to-DC conversion without disadvantage of generating large losses. Charge pumps use capacitors for energy storage. The principle is that a capacitor is charged and then shifted up or down to obtain a higher voltage or to get an inverted voltage.

Figure 4 shows an example of such circuit on condition of ideal diodes without forward voltage loss. A generator is providing a square wave signal. It delivers a signal with low level of 0 V and high level of \( V_{IN} \). If the generator outputs a high signal, \( C2 \) is charged. When the generator output switches to the ground, the positive pole of the capacitor is connected to the ground. Due to the charged capacitor, the node where \( C2 \) is connected to the cathode of \( D4 \) and the anode of \( D2 \) has a voltage level of \( V_{IN} \). The diode \( D4 \) becomes conductive and \( C4 \) is charged to negative voltage. \( V_{OUT2} \) becomes inverted \( V_{IN} \) after a few cycles.

![Charge pump diagram with inverted and doubled output voltage](image.png)

When the output of the generator is at low level, \( C1 \) is charged to \( V_{IN} \) via \( D3 \) through the upper signal path. Also \( C3 \) gets charged to \( V_{IN} \) via \( D3 \) and \( D1 \). When the output changes to the high state, the negative pole of the charged capacitor is shifted up to \( V_{IN} \). Capacitor \( C3 \) is charged to double \( V_{IN} \) in the ideal case after a few switching cycles.
In practice, forward voltage of diodes reduces output voltage. This means that output voltage of the discussed voltage doubling is decreased by twice $V_F$ compared to lossless and ideal condition.

![Graph showing voltage doubling with a charge pump and BAT54 Schottky diodes.](image)

Figure 5 shows simulation result for the start-up of voltage doubling with charge pump and BAT54 Schottky diodes. The input voltage $V_{IN}$ is 5 V, capacitor $C_1$ is 22 $\mu$F and $C_3$ is 10 $\mu$F. The load is 1 k$\Omega$. The trace shows that theoretical output voltage of 10 V is not reached. If such a circuit has low supply voltage, forward voltage losses of diodes become a significant problem. In order to improve it, switches, which are usually implemented with MOSFETs, can replace diodes.
2.3 Topologies of voltage converters with inductances

Application areas of charge pumps described in previous chapter are usually limited to low current applications. For higher output power and highly energy-efficient voltage converters, the best solution is topology with inductors. With a small topology modification down-, up- and up-down converters can be implemented.

2.3.1 DC-to-DC down-converter

Figure 6 shows the circuit diagram of a simple DC-to-DC down-converter. In contrast to a linear regulator, this circuit would have 100% efficiency in case of ideal components application. In practice, there are losses in switching transistor because the on-resistance is not equal to 0 Ω and also because transistor needs switching time, which introduces switching losses. Other components add losses too. Inductor has an ohmic resistance from the wire of the windings and magnetic core adds losses too. Magnetic core losses result from the change of the magnetic field which causes motion of small magnetic domains. The bigger the hysteresis of the core material, the bigger are these losses. Eddy currents cause further loss in the magnetic core of an inductor. Changing magnetic fields can induce circulating loops of current which heat up the ferromagnetic material. For high frequency switching, the current in the wire no longer uses the whole cross-section, instead it concentrates closer to the surface. This is a well-known skin effect which leads to higher ohmic losses.

Also the output capacitor has a residual resistance that leads to energy losses and a temperature increase. Finally, the diode introduces forward voltage losses and reverse current losses. These mechanisms and facts reduce the energy efficiency of DC-to-DC converters from 75% to 98% in real life conditions.

The P-channel FET Q1 works as high-side switch. When the FET is switched on, the current in the inductor L1 increases with a linear curve \( \Delta I_L = \left( \frac{I_{on}}{L1} \right) \times (V_{IN} \times V_{OUT}) \), \( V_{OUT} \) is constant.
When the switch is opened, the current continuously flows via the path of the diode D1. The cathode of D1 is negative with the forward voltage $V_F$ against ground. The current decreases linearly. C2 buffers the output voltage. The bigger it is, the smaller the ripple will be.

**Figure 7** depicts a SPICE simulation. The high-side switch is implemented with NX2301P P-channel FET. It works at the voltage supply V1. The inductance of the inductor is chosen to 68 $\mu$H, the output voltage is filtered with 10 $\mu$F capacitor. PMEG2010AEH Schottky diode is selected as a free-wheeling diode. To control NX2301P, a N-channel driver FET is implemented, which is switched from a square wave generator with 3.3 V high level (V2). In this example, the switching frequency is 100 kHz. A load resistor of 10 $\Omega$ is connected to the output.

![Fig 7. SPICE simulation diagram for a simple DC-to-DC down-converter using NX2301P as high-side switch and PMEG2010AEH as low-side Schottky diode.](image)

**Figure 8** shows simulation result. The current $I_L$ which flows through the inductor shows a linear increase while Q1 is switched on. The voltage at SW node $V_{SW}$ nearly equals to the input voltage. When Q1 is switched off, the current through the inductor decreases. The signal SW changes to a negative voltage of about 300 mV, which is the forward voltage of the Schottky diode. The output current is the average of the triangle shaped waveform and is about 330 mA. The output voltage $V_{OUT}$ is stable at roughly 3.25 V.

In the abovementioned example, the current flows through the inductance for the whole period of the switching cycle. This mode is called continuous mode of a DC-to-DC converter. Below is a calculation of output voltage. The voltage at an inductor is:

$$V_L = L \times (dI_L / dt)$$

or

$$V_L = L \times (\Delta I_L / \Delta t)$$

(6)  

(7)
The stored energy in an inductor is:

\[ E = \frac{L}{2} \times I^2 \]  

(9)

For the Stationary mode while switch is closed, the energy increase in the inductor must be identical to the energy loss while switch is open. Neglecting \( R_{DSon} \) losses in the switch and the forward voltage of the diode, we get the formula for \( \Delta I_L \):

\[ \Delta I_L = (V_{IN} - V_{OUT}) \times t_{on} = V_{OUT} \times t_{off} \]  

(10)

\[ V_{OUT}/V_{IN} = t_{on}/(t_{on} + t_{off}) = t_{on}/T \]  

(11)

where \( T \) is cycle time and the duty cycle \( D \) is:

\[ D = \frac{t_{on}}{T} \]  

(12)

\[ V_{OUT} = V_{IN} \times D \]  

(13)

In our example:

\[ V_{OUT} = 4.5 \, V \times (7.2 / 10) = 3.24 \, V \]  

(14)

If the duty cycle is 1 as a corner case, the switch is always closed and the output voltage equals the input voltage. If the duty cycle is smaller than 1, the output voltage is reduced by factor \( D \).

The ripple of the current is:

\[ \Delta I_L = (V_{IN} - V_{OUT})/L \times t_{on} \]  

(15)

In our example:

\[ \Delta I_L = (4.5 \, V - 3.24 \, V) / 68 \, \mu H \times 7.2 \, \mu s = 133 \, mA \]  

(16)
If the load current is increased in the continuous mode, the output voltage stays constant (ideal components). This means that duty cycle for the switch does not need to be changed to a significant extent from a DC-to-DC controller IC as long as the converter runs in the continuous mode. There is a current limit where the continuous mode is left. A relevant equation is below:

$$\Delta I_L = 2 \times I_{L(average)} = 2 \times I_{load}$$  \hspace{1cm} (17)

If curve 3 on Figure 8 moves down by decreasing the output current until the x-axis is touched, the limit of the continuous mode is reached. From this point onward the duty cycle has to be reduced in order to keep the same output voltage.
If non-continuous mode is reached, the voltage curve of SW node of the circuit changes significantly. Normally there is roughly a square wave between \( V_{IN} \) and \(-V_F\). If the current through the inductance reaches 0 A, the voltage at the diode changes from forward direction to reverse. The diode blocks the output capacitor, which is charged to \( V_{OUT} \) from being discharged via L1 (Q1 is still closed). After the current through L1 went down to zero, SW node shows an oscillation supported by the resonance circuit of L1 and \( C_{OUT} \). Figure 9 shows this typical behavior. Circuit on Figure 7 was modified by reducing the inductance of L1 to 6.8 \( \mu \)H for this experiment. This leads to a higher current ripple, and a non-continuous mode.

Figure 10 shows a change in the down-converter topology to improve efficiency of the simple circuit. The Schottky diode generates forward voltage losses for the time period when high-side switch is opened. A MOSFET can replace a diode. The low-side switch needs to be turned on when the upper FET is switched off. The controller has to take care that there is never an overlap of the on-states of both transistors in this case the switching stage would create a short circuit with a significant current peak, high losses and risk to damage the FETs. Because every MOSFET contains a body-diode from the source to the drain, the circuit would in principle work even if Q2 is never switched on. In this case, the body-diode of Q2 would work like a Schottky diode in the simple topology on Figure 6. Therefore the turn-on time of Q2 is not very critical. If Q2 switches on after Q1 is closed, the body diode conducts the current from L1.
2.3.2 DC-to-DC up-converter

In the previous chapter, inductor-based DC-to-DC down conversion was discussed. With a small change in the topology, the down-converter can be changed into an up-converter. Figure 11 shows the topology of a simple DC-to-DC up-converter. If the low-side switch FET Q1 is closed, the current in the inductance increases:

\[
\Delta I_L = V_{IN} \times t_{on}
\]  
\(18\)

The diode D1 is driven in reverse mode because the anode is connected to the ground and the cathode is connected to the positive voltage \(V_{OUT}\) at C2. If the switch is closed, the current \(I_L\) continues to flow through D1 into the output. If the converter runs in a stationary mode, we can calculate:

\[
\Delta I_L = V_{IN} / L \times t_{on} = (V_{OUT} - V_{IN}) / L \times t_{off}
\]  
\(19\)

\[
V_{IN} \times t_{on} = (V_{OUT} - V_{IN}) \times t_{off}
\]  
\(20\)

\[
V_{OUT} = V_{IN} \times (t_{on} / t_{off} + 1)
\]  
\(21\)

where the duty cycle is:

\[
D = t_{on} / T
\]  
\(22\)

\[
T = t_{on} + t_{off}
\]  
\(23\)

\[
V_{OUT} = V_{IN} \times (t_{on} / (1 - t_{on} / T)) / t_{off} = V_{IN} \times T / (T - t_{on})
\]  
\(24\)
The corner cases of the equation show that for \( D = 0 \), which means that the transistor is never switched on, \( V_{OUT} = V_{IN} \). It makes sense to consider lossless components. Lossless means a diode with no forward voltage and an inductance without an ohmic resistance of the windings and the additional loss mechanisms discussed in the previous chapter. If \( D \) gets close to 1, the output voltage increases rapidly. This is critical for safe operation because high duty cycle can result in very high voltages at the FETs drain.

**Figure 12** shows SPICE simulation. The low-side switch is implemented with PMV20XN N-channel MOSFET in SOT23 package and PMEG2010AEH Schottky diode. The converter is switched with 100 kHz signal control signal with a duty cycle of 0.5.

**Fig 12.** SPICE simulation diagram for a simple DC-to-DC up-converter with PMV20XN N-channel FET and PMEG2010AEH Schottky diode
Figure 13 shows simulation results. Curve 2 represents output voltage. For ideal components, the output voltage would be twice as high as the input due to the duty cycle of 0.5. In practice, the forward voltage of the diode reduces the output voltage. Curve 1 shows drain voltage $V_D$ of the N-channel FET. It switches between ground level and $V_{D(max)}$ and equals:

\[
V_{D(max)} = V_{IN} \times \frac{1}{1-D} + V_F
\]

In the simulated case with the duty cycle $D = 0.5$, 

\[
V_{D(max)} = 2 \times V_{IN} + V_F
\]
Similar to DC-to-DC down-converter, energy efficiency of the up-converter also can be improved if the Schottky diode is replaced by a FET, which switches on for the correct phase in the switching cycle. Figure 14 shows the topology of synchronous DC-to-DC up-converter.

**Fig 14. Synchronous DC-to-DC down-converter**
2.3.3 DC-to-DC up- and down-converter

If two topologies of the DC-to-DC down-converter and up-converter are combined as shown on Figure 15, the output voltage can either be reduced or boosted in relation to the input voltage. The MOSFET switches need to be controlled in a proper way to allow the conversion in both directions. Q3 and Q4 can switch similarly to the DC-to-DC down-converter shown on Figure 10. In addition, Q2 must be switched on constantly to connect the inductor to the output capacitor. For the up-conversion mode, MOSFETs Q2 and Q1 work as the switching stage, as described for the synchronous up-converter on Figure 14. The MOSFET Q3 is constantly switched on to connect the inductor to the input supply voltage in this case.

3. Medium power DC-to-DC down-converter using small-signal MOSFETs

3.1 DC-to-DC down-converter application board

Figure 16 shows an application Printed-Circuit Board (PCB) with NXP Semiconductors small-signal MOSFETs implemented in a DC-to-DC step-down converter. NXP Semiconductors offers small-signal MOSFETs in small SMD packages such as SOT457, SOT23, SOT223 and DFN2020MD-6 (SOT1220). Many of these MOSFETs provide very low $R_{\text{DSon}}$ together with a good switching performance.

The topology of the application board on Figure 16 is a synchronous down-converter same as in Section 2.3.1. The circuit contains a controller LTC3851 of Linear Technology Corporation. Two N-channel MOSFETs build switching stage. The high-side switch connects the node with the inductor to the input supply. Therefore, it is necessary to have a control voltage available that is higher than the input voltage itself. This extra voltage for the control of the gate of the upper MOSFET is generated with a charge pump. The capacitor $C_{25}$ is connected to the SW node, the switched output and via Schottky diode to a stabilized voltage $\text{INTVCC}$ (pin 12). $\text{INTVCC}$ is provided by an internal 5 V LDO. The capacitor is charged via the diode when the low-side switch is turned on. In this case, one side of $C_{25}$ is connected to ground. If Q2 is turned off and Q1 is switched on, the charged...
capacitor gets connected to \( V_{IN} \). At the pin BOOST (pin 14) a voltage of \( V_{IN} + INTVCC - V_F \) (forward voltage of the diode) can be measured. This boosted voltage can drive the high-side switch properly. Low current Schottky diodes are sufficient for the charge pump (for example, BAT54J, 1PS76SB40 or 1PS76SB21). These diodes are supplied in the SMD packages like SOD323F and SOD323.

The LTC3851 controller contains a 0.8 V precision reference voltage for the output voltage regulation. The output of the down-converter is fed back to the pin FB. A resistor divider formed by R41 + R39 and R38 adjusts the output voltage. The equation for the output voltage is:

\[
V_{OUT} = 0.8 \times (1 + (R41 + R39)/R38)
\]  \hspace{1cm} (26)

The controller works with a constant frequency. As described in Section 2.3.1, the output voltage of DC-to-DC down-converter can be controlled rather easily for higher currents, but low current conditions are more ambitious for the control. The duty cycle needs to be changed significantly or the controller can change to a different control mode like burst operation. For the LTC3851 there are three options: forced continuous operation, burst mode operation and a pulse-skip mode.

Burst mode operation gives better efficiency, but more ripple and a higher ElectroMagnetic Interference (EMI) level. The best mode depends on the specification and requirements of the end application.

The switching frequency can be programmed in a range from 250 kHz to 750 kHz. The resistor R30 determines the frequency. Alternatively the controller can synchronize the internal oscillator to an external clock source (MODE/PLLIN, pin 1). In this mode an RC network needs to be connected to pin 2 (FREQ), which serves as PLL loop filter.
Fig 16. Circuit diagram for reference application of DC-to-DC down-converter with NXP Semiconductors small-signal MOSFET PMN15UN and LTC3851 as controller.
3.2 NXP Semiconductors small-signal MOSFETs suitable for DC-to-DC conversion

DC-to-DC converters can be found in many applications. Topology of step-down converter controller with an external FET stage are often implemented in computing and consumer applications. Modern concepts with latest generation SOC (System-on-Chip) solutions require many separate supply voltages. These can be processors on motherboards, in notebooks and tablet PCs, on core chips of LCD-TV or a set-top box.

The power requirements range from more than hundred watts down to a few watts. In desktop PCs, DC-to-DC converter can be found on the motherboard which provide a current capability of up to 100 A and an output power of up to 130 W. MOSFETs in switching stages are Loss-Free Package (LFPAK) types and to a growing extent Quad Flat-pack No-lead (QFN) 5 × 6 packages. For net- and notebooks the power requirements are smaller. The power consumption ranges from 18 W to 55 W. The switching MOSFETs are mainly SO-8 and QFN 3 × 3 types. In consumer applications such as LCD-TVs and set-top boxes as well as in low-power netbooks or tablet PCs, power requirements from 7 W to 15 W can be found.

For medium power range small-signal MOSFETs can replace SO-8 versions nowadays in smaller packages like QFN 3 × 3, but also in QFN 2 × 2 or SOT457.

3.3 Dimensioning aspects for the inductor and output capacitor

In order to reach a desired current ripple, choose carefully inductance of the inductor used in the down-converter. With a bigger current ripple, the output voltage shows a larger ripple. The ripple increases the smaller the inductance becomes and the higher the input voltage is. Furthermore it increases if the switching frequency is reduced.

\[ \Delta I_L \text{ can be calculated:} \]

\[ \Delta I_L = \frac{V_{IN}}{L} \times t_{on} = \frac{V_{OUT}}{L} \times t_{off} \]  \hspace{1cm} (27)

with:

\[ T = t_{on} + t_{off} = \frac{1}{f} \]  \hspace{1cm} (28)

we get:

\[ \Delta I_L = (\frac{V_{OUT}}{L}) \times (1 - \frac{V_{OUT}}{V_{IN}}) \times \frac{1}{f} \]  \hspace{1cm} (29)

this means:

\[ L = (\frac{V_{OUT}}{\Delta I_L}) \times (1 - \frac{V_{OUT}}{V_{IN}}) \times \frac{1}{f} \]  \hspace{1cm} (30)

For the corner case in which circuit runs at the limit of the continuous mode, current goes down exactly to zero before it increases again and we get simple relation:

\[ \Delta I_L = 2 \times I_{average} \]  \hspace{1cm} (31)
Putting equation 32 into the formula for $\Delta I_L$:

$$L = \frac{V_{OUT} \times (1 - \frac{V_{OUT}}{V_{IN}})}{2 \times I_{average} \times f} \quad (32)$$

In practice, the ripple current $\Delta I_L$ is about 30% of the maximum current, as a rule of thumb.

The ripple of the output voltage does not depend on the chosen inductance and the $\Delta I_L$ only, but also on the capacitance of the output capacitor. The bigger the capacitor, the smaller the ripple is. Figure 17 shows the waveform of the current into the capacitor. For a lossless capacitor, there is basic equation:

$$V_C = \frac{1}{C} \times \int_{t_0}^{t_2} I_C \times dt$$

$$\quad \quad (33)$$

For $t_0$ to $t_1$:

$$I_C = \frac{\Delta I_L}{t_{on}} \times t \quad \quad (34)$$

and for $t_1$ to $t_2$

$$I_C = \frac{\Delta I_L}{t_{off}} \times t \quad \quad (35)$$

the integral formula for the capacitor ripple voltage can be written as:

$$V_{Cpeak} = \frac{1}{C} \int_{0}^{\frac{t_{on}}{2}} \left( \frac{\Delta I_L}{t_{on}} \times t \right) dt + \frac{1}{C} \int_{0}^{\frac{t_{off}}{2}} \left( \frac{\Delta I_L}{t_{off}} \times t \right) dt$$

$$\quad \quad (36)$$
With:

\[ T = t_{on} + t_{off} = \frac{1}{f} \]  

(37)

the result is:

\[ V_{C_{\text{ripple}}} = \frac{\Delta I}{C \times \delta \times f} \]  

(38)

For real capacitors take into account an Equivalent Series Resistance (ESR). So we get an equation:

\[ V_{C_{\text{ripple}}} = \frac{\Delta I}{(ESR + 1/(8 \times f \times C_{out}))} \]  

(39)

### 3.4 MOSFET losses calculation

For MOSFETs used as switches consider two loss processes. One is the ohmic loss caused by the residual on-state resistor \( R_{DS\text{on}} \). The second loss process happens at the switching transients. Because FETs are not ideal switches that can change from off- to on-state or reverse without a small turn-over time.

The \( R_{DS\text{on}} \) losses are also called \( I^2R \)-losses and they can be calculated:

\[ P_{up\_side\_switch} = D \times (I_{\text{OUT}}) \times \delta \times R_{DS\text{on}} = V_{\text{OUT}}/V_{\text{IN}} \times (I_{\text{OUT}}) \times \delta \times R_{DS\text{on}} \]  

(40)

with duty cycle:

\[ D = \frac{t_{on}}{T} \]  

(41)

The term \( 1+\delta \) contains the temperature dependency of \( R_{DS\text{on}} \) of a MOSFET. \( \delta \) has typically a value of:

\[ \delta = (0, 005/\degree C) \times (T_j - 25\degree C) \]  

(42)

For the low side switch, there is a similar formula. Because synchronous FET is conducting while the high-side switch is closed, the \( I^2R \) losses can be calculated with the equation:

\[ P_{low\_side\_switch} = (1 - D) \times (I_{\text{OUT}}) \times \delta \times R_{DS\text{on}} = \]  

\[ I - \frac{V_{\text{OUT}}}{V_{\text{IN}}} \times (I_{\text{OUT}})^2 \times (1 + \delta) \times R_{DS\text{on}} \]  

(43)

Regarding the transition losses, only the high-side switch suffers from this mechanism. The reason is that the implemented free-wheeling diode (D1 on Figure 16) is getting conductive. It reduces the voltage over the synchronous FET to its small forward voltage \( V_F \). If the circuit does not contain a free-wheeling diode, the situation is different: losses of the body diode need to be added to the \( R_{DS\text{on}} \) losses of the FET. In general, efficiency suffers from the higher \( V_F \) and reverse recovery time of the body diode if there is no free-wheeling Schottky diode implemented.
Figure 18 shows a test circuit for the switching behavior of a MOSFET. The parasitic capacitors from the gate to the source \( C_{GS} \) and from the drain to the gate \( C_{DG} \) are depicted explicitly. Current source \( I_G \) controls gate. At the drain another current source is connected towards \( V_{SS} \) with a free-wheeling diode in parallel. As long as the FET is closed, the current flows through this diode.

Figure 19 shows how the switching-on process looks like. If the current source \( I_G \) is switched on, voltage at \( C_{GS} \) rises with a linear curve until gate-source threshold voltage \( V_{GS(th)} \) is reached. At this time a drain current starts to flow. This means that the FET remains in the off-state during the time period t0.

During t1 the drain current increases. Also the gate voltage increases until \( V_{GS(pl)} \) is reached. \( V_{GS(pl)} \) is commonly known as plateau voltage of a MOSFET. It is normally not explicitly mentioned in data sheets, but it can be derived from the diagram gate charge versus gate-source voltage which can be found in detailed data sheets. After the time period t0 and t1, the charge is:

\[
Q_0 = V_{pl} \times (C_{GS} + C_{DS})
\]

In the next time period t2, the drain voltage decreases and gate-source voltage \( V_{GS} \) stays constant at \( V_{GS(pl)} \). \( C_{DS} \) gets charged in the reverse direction with the charge \( Q_1 \) which is:

\[
Q_1 = V_{SS} \times C_{DS}
\]

\( C_{DS} \) is similar to the Miller capacitance known from bipolar transistors and has a significant impact on the switching performance of a MOSFET.
During t3 the gate voltage increases again until the current source is stopped where the desired maximum gate voltage is reached. The R\textsubscript{DS\text{on}} of the FET is reduced further. The gate driver provides an additional charge Q\textsubscript{2}, which is:

\[ Q^2 = (V_{GS(t4)} - V_{GS(pl)}) \times (C_{GS} + C_{DS}) \]  

(45)

The total charge follows the equation: \[ Q_G = Q^0 + Q^1 + Q^2 \]

This charge can easily exceed 100 nC for a power MOSFET. With the equation:

\[ I_G = Q_G / t_s \]  

(46)

the gate current can be calculated to achieve a switching time t\textsubscript{s}. Therefore, if small transition times are desired, in order to keep the switching losses small, apply powerful drivers to control MOSFETs.

During the time t1, there is the full input voltage at the FET while drain current I\textsubscript{D} increases. In the next time section t2, I\textsubscript{D} is constant while drain-source voltage V\textsubscript{DS} decreases. The major switching losses occur during these two time periods in the switching process. Rather small losses during t3 are neglected. During t3 R\textsubscript{DS\text{on}} falls to the minimum value that is reached when the final V\textsubscript{GS} voltage is reached.

Switching losses during turn-on occur in the time period t1 and t2. The most dominant time is t2 where the gate voltage of the MOSFET remains at the plateau voltage V\textsubscript{(pl)}. The losses can be calculated as:

\[ P_{SW(on)} = V_{IN} \times I/2 \times (t3 + t1) \times I / T \]  

(47)

with the switching frequency of converter: \[ f_{SW} = 1/T \]

Turn-off behavior of a MOSFET is similar to the turn-on process. Total switching losses can be summarized as:

\[ P_{SW} = V_{IN} \times I / T \times (I_{min} / 2 \times t_{on} + I_{max} / 2 \times t_{off}) \]  

(48)
Switching time depends on the current drive capabilities of the driver device and the gate resistance of the FET. If we assume an identical drive current for turn-on and turn-off event, switching time equals: 

\[ t_{SW} = \frac{Q_G}{I_{drive}} \]

For the LTC3851 \( t_{SW} \) can be estimated roughly as follows. \( R_{\text{drive}} \) is about 2 \( \Omega \) for the controller. The relevant voltage is driver voltage \( INTVCC - V_{(th)} \), so we get:

\[ t_{SW} = \frac{Q_G \times R_{\text{drive}}}{(V_{\text{drive}} - V_{GS(th)})} \]  

(49)

4. NXP Semiconductors high-performance small-signal MOSFETs in small packages

4.1 Low \( R_{DSon} \) N-channel small-signal MOSFETs

NXP Semiconductors offers several small-signal MOSFETs which are suitable for a medium power DC-to-DC conversion. PMN15UN reaches \( R_{DSon} \) of 15 m\( \Omega \) for a gate-source voltage of 4.5 V. This is a very small resistance for a SOT457 device which outperforms comparable MOSFETs on the market. Due to the copper leadframe, a very good thermal performance can be achieved for this relatively small package.

<table>
<thead>
<tr>
<th>Package</th>
<th>PMT29EN</th>
<th>PMN15UN</th>
<th>PMPB20EN</th>
</tr>
</thead>
<tbody>
<tr>
<td>( I_D(\text{max}) )</td>
<td>6 A</td>
<td>6.3 A</td>
<td>5.8 A</td>
</tr>
<tr>
<td>( V_{DS} )</td>
<td>30 V</td>
<td>20 V</td>
<td>30 V</td>
</tr>
<tr>
<td>( V_{GS} )</td>
<td>20 V</td>
<td>8 V</td>
<td>20 V</td>
</tr>
<tr>
<td>( R_{DSon(\text{typ}) \ (V_{GS} = 4.5 \text{ V})} )</td>
<td>29 m( \Omega )</td>
<td>15 m( \Omega )</td>
<td>20 m( \Omega )</td>
</tr>
<tr>
<td>( Q_G )</td>
<td>24 nC</td>
<td>7.8 nC</td>
<td>7.2 nC</td>
</tr>
<tr>
<td>( t_f ) (fall time)</td>
<td>40 ns</td>
<td>6 ns</td>
<td>4.9 ns</td>
</tr>
<tr>
<td>( P_{tot \ (t_{sp} = 25 \text{ }^\circ C)} )</td>
<td>8.3 W</td>
<td>1.75 W</td>
<td>8.33 W</td>
</tr>
</tbody>
</table>

For both small board space requirements and good thermal performance, 2 mm x 2 mm DFN2020MD-6 (SOT1220) package is a very good choice. For medium power requirements, MOSFETs of this type can replace power packages like DFN3030 or SO8 (SOT96) packages.
Table 2.  N-channel MOSFETs in DFN2020MD-6 (SOT1220)

<table>
<thead>
<tr>
<th>Type</th>
<th>V_{DS(max)}</th>
<th>V_{GS(max)}</th>
<th>ESD</th>
<th>R_{DSon(typ)} (V_{GS} = 4.5 V)</th>
</tr>
</thead>
<tbody>
<tr>
<td>PMPB12UN</td>
<td>20 V</td>
<td>+/- 8 V</td>
<td>-</td>
<td>12 mΩ</td>
</tr>
<tr>
<td>PMPB12UN</td>
<td>20 V</td>
<td>+/- 8 V</td>
<td>-</td>
<td>20 mΩ</td>
</tr>
<tr>
<td>PMPB10XNE</td>
<td>20 V</td>
<td>+/- 12 V</td>
<td>2 kV</td>
<td>10 mΩ</td>
</tr>
<tr>
<td>PMPB15XN</td>
<td>20 V</td>
<td>+/- 12 V</td>
<td>-</td>
<td>15 mΩ</td>
</tr>
<tr>
<td>PMPB23XNE</td>
<td>20 V</td>
<td>+/- 12 V</td>
<td>2 kV</td>
<td>23 mΩ</td>
</tr>
<tr>
<td>PMPB16XN</td>
<td>30 V</td>
<td>+/- 12 V</td>
<td>-</td>
<td>16 mΩ</td>
</tr>
<tr>
<td>PMPB13XNE</td>
<td>30 V</td>
<td>+/- 12 V</td>
<td>2 kV</td>
<td>13 mΩ</td>
</tr>
<tr>
<td>PMPB29XNE</td>
<td>30 V</td>
<td>+/- 12 V</td>
<td>2 kV</td>
<td>29 mΩ</td>
</tr>
<tr>
<td>PMPB33XN</td>
<td>30 V</td>
<td>+/- 12 V</td>
<td>-</td>
<td>33 mΩ</td>
</tr>
<tr>
<td>PMPB11EN</td>
<td>30 V</td>
<td>+/- 20 V</td>
<td>-</td>
<td>12 mΩ</td>
</tr>
<tr>
<td>PMPB20EN</td>
<td>30 V</td>
<td>+/- 20 V</td>
<td>-</td>
<td>20 mΩ</td>
</tr>
<tr>
<td>PMPB40SNA</td>
<td>60 V</td>
<td>+/- 16 V</td>
<td>-</td>
<td>40 mΩ</td>
</tr>
</tbody>
</table>

Thermal photograph on Figure 20 shows reference DC-to-DC converter PCB running with an output current of 6 A. It performs a voltage down conversion from 10 V to 1.5 V. Due to the small duty cycle of 0.15, low side-switch has to dissipate a higher amount of energy than high side switch. The temperature of this device is about 80 °C. Considering the rule of thumb that junction temperature T_j is 5 to 10 °C warmer than the surface of the package, T_j is below 90 °C in this test.

![Thermal photograph of the DC-to-DC converter PCB with PMPB20EN](image_url)
4.2 Measurements at the reference PCB with PMPB20EN switching stage

Figure 21 shows a scope curve of the falling edge measured for the SW signal, the output of the FET switching stage. The load current was adjusted to 3.5 A. The output voltage is 3.3 V. Figure 22 depicts measurement result of the rising edge.

Fig 21. Falling edge measured at the output of the FET switching stage (Figure 16 SW node)

Fig 22. Rising edge measured at the output of FET switching stage (Figure 16 SW node)
5. Summary

Highly efficient medium power DC-to-DC converters can be designed with NXP Semiconductors small-signal MOSFETs. This can be a simple converter with a P-channel FET as high-side switch combined with a Schottky diode. For a Schottky diode NXP Semiconductors offers a wide selection of components with low forward voltages in compact flat power packages. For even better efficiency, synchronous DC-to-DC converters are recommended. Also for this topology NXP Semiconductors can offer suitable small-signal MOSFETs in various packages.

This document describes the way of working of different DC-to-DC conversion topologies. A reference design for synchronous DC-to-DC converter was presented with most important design aspects, such as power dissipation in the switching stage.

6. Appendix

Table 3. Stability of the output voltage versus load current, FET stage 2 x PMPB20EN in DFN2020MD-6 (SOT1223) package measured at power and sense contacts

<table>
<thead>
<tr>
<th>Output load current</th>
<th>Output Voltage</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 A</td>
<td>3.296 V</td>
</tr>
<tr>
<td>0.1 A</td>
<td>3.296 V</td>
</tr>
<tr>
<td>0.5 A</td>
<td>3.295 V</td>
</tr>
<tr>
<td>1.0 A</td>
<td>3.295 V</td>
</tr>
<tr>
<td>2.0 A</td>
<td>3.294 V</td>
</tr>
<tr>
<td>3.0 A</td>
<td>3.294 V</td>
</tr>
<tr>
<td>4.0 A</td>
<td>3.293 V</td>
</tr>
<tr>
<td>6.0 A</td>
<td>3.292 V</td>
</tr>
</tbody>
</table>

Figure 22 and 23 show the component placement plans of the DC-to-DC converter reference board. The first figure shows component names whereas the second one indicates component values. This PCB is a 4 layer board with top layer containing solid copper areas which are connected to $V_{IN}$, $V_{OUT}$ and ground. Layer 2 and the bottom layer are solid ground layers. Layer 3 contains signal connections.
Fig 23. Component placement plan of the DC-to-DC converter reference board with component names
Fig 24. Component placement plan of the DC-to-DC converter reference board with component values
7. Legal information

7.1 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

7.2 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors’ aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer’s own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer’s sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer’s applications and products planned, as well as for the planned application and use of customer’s third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer’s applications or products, or the application or use by customer’s third party customer(s). Customer is responsible for doing all necessary testing for the customer’s applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer’s third party customer(s). NXP does not accept any liability in this respect.

Export control — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Evaluation products — This product is provided on an “as is” and “with all faults” basis for evaluation purposes only. NXP Semiconductors, its affiliates and their suppliers expressly disclaim all warranties, whether express, implied or statutory, including but not limited to the implied warranties of non-infringement, merchantability and fitness for a particular purpose. The entire risk as to the quality, or arising out of the use or performance, of this product remains with customer.

In no event shall NXP Semiconductors, its affiliates or their suppliers be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation damages for loss of business, business interruption, loss of use, loss of data or information, and the like) arising out the use of or inability to use the product, whether or not based on tort (including negligence), strict liability, breach of contract, breach of warranty or any other theory, even if advised of the possibility of such damages.

Notwithstanding any damages that customer might incur for any reason whatsoever (including without limitation, all damages referenced above and all direct or general damages), the entire liability of NXP Semiconductors, its affiliates and their suppliers and customer’s exclusive remedy for all of the foregoing shall be limited to actual damages incurred by customer based on reasonable reliance up to the greater of the amount actually paid by customer for the product or five dollars (US$5.00). The foregoing limitations, exclusions and disclaimers shall apply to the maximum extent permitted by applicable law, even if any remedy fails of its essential purpose.

7.3 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.
# Contents

1. Introduction ............................................. 3

2. DC-to-DC conversion methods. ......................... 3

  2.1 Linear voltage regulation ............................. 3

  2.2 Voltage conversion with a charge pump .............. 7

  2.3 Topologies of voltage converters with inductances ................................. 9

  2.3.1 DC-to-DC down-converter .......................... 9

  2.3.2 DC-to-DC up-converter ............................ 14

  2.3.3 DC-to-DC up- and down-converter ................. 18

3. Medium power DC-to-DC down-converter using small-signal MOSFETs .............. 18

  3.1 DC-to-DC down-converter application board ........ 18

  3.2 NXP Semiconductors small-signal MOSFETs suitable for DC-to-DC conversion ........ 21

  3.3 Dimensioning aspects for the inductor and output capacitor ..................... 21

  3.4 MOSFET losses calculation .......................... 23

4. NXP Semiconductors high-performance small-signal MOSFETs in small packages .... 26

  4.1 Low $R_{DS(on)}$ N-channel small-signal MOSFETs ........ 26

  4.2 Measurements at the reference PCB with PMPB20EN switching stage ............ 28

5. Summary ................................................. 29

6. Appendix ............................................... 29

7. Legal information ..................................... 32

  7.1 Definitions .......................................... 32

  7.2 Disclaimers ......................................... 32

  7.3 Trademarks .......................................... 32

8. Contents ............................................... 33