RF Power Device Impedances: Practical Considerations

By: Alan Wood and Bob Davidson

ABSTRACT

The definition of large-signal series equivalent input and output device impedances for RF power transistors is explained, together with the techniques for measuring these parameters. How these parameters change under varying load and bias conditions is examined, and the impact of these variations is demonstrated in a practical broadband test fixture design.

INTRODUCTION

Many first time RF power designers, brought up on a diet of small-signal s-parameters, previously used for solving small-signal text book problems, assume these same techniques are applicable to bipolar class-C and class-AB power amplifier design. They consider the best match is achieved by a simultaneous conjugate match of the input and output. However, power amplifiers provide higher power gain and better efficiency at the rated output power if the output is purposely mismatched. An added benefit of doing this is potentially unstable devices, conjugately matched, can be operated stably under these more optimum mismatched conditions.

More knowledgeable designers, familiar with large-signal impedances, naively assume the published impedances are independent of operating point. They forever wonder why, although they have designed their impedance transformation networks to match the device “data book impedances,” they have to “tweak” the circuit for optimum performance. This is the basis for much of the black magic that surrounds RF power amplifier design, but the reality is the circuit designer is plagued with a paucity of good design data, and a lack of adequate tools to make the initial design “foolproof.” This paper intends to enlighten these engineers to the true meaning of large-signal series equivalent device impedances. We will also show that the output impedance is, for the most part, under the control of the circuit designer, and the input device impedance can be expected to change depending upon the designer's choice of output matching (or, in some cases, intentional mismatching).

DEFINITIONS

Small-signal s-parameters have gained a great deal of acceptance in low power linear amplifier design. Unfortunately, progress in large-signal power amplifier design has been less substantial. Techniques have been published over the years, e.g., large-signal s-parameters; load-pull; and stability analysis using small-signal s-parameters, but they have not gained wide spread acceptance for a number of reasons, including the degree of applicability and the ease and accuracy of the measurements. The universal starting point for RF power amplifier design remains the published large-signal impedances. These techniques are discussed briefly below, outlining their advantages and disadvantages.

Small-Signal S-Parameters

Small-signal RF designers are very familiar with the classic s-parameter [1] characterization and design methods for small-signal linear devices. Data is usually available at multiple collector bias voltage and current conditions over a wide range of frequencies. The ease of making these measurements accurately with modern network analyzers has done a great deal for systemizing small-signal RF amplifier design. The availability of software for analyzing and optimizing the performance of broadband amplifiers and establishing their stable operation has further improved the design methodology. However, when the designer is asked to step into the high power RF design world, he is immediately confronted with several possible device characterization methods. First of all, let's understand the term “high power.” As used in this paper, we are talking about RF power amplifier devices with output powers from roughly one watt to several hundred watts. At these power levels, the small-signal s-parameters lose their usefulness in determining appropriate source and load reflection coefficients, to say nothing of the familiar gain and stability circles or non-unilateral issues. This is because high power class-C RF amplifiers are VERY non-linear. The industry standard s-parameters are valid only for devices operated in small-signal linear conditions. These parameters have very limited use in high power applications. One exception is presented by Frost, [2] in using the “large-signal s-parameters” as an aid in the stability analysis process. Hejhall, [3] also demonstrates the use of small-signal s-parameters for stability analysis in FET power amplifier design and shows their utility when large-signal impedances are unavailable.
Large-Signal S-Parameters

The availability of network analyzers and the subsequent ease of measuring small-signal s-parameters has led to a characterization technique referred to in the literature as “large-signal s-parameters.” Successful measurement and usage of these parameters has been reported [4]-[12]. However, the authors are not aware of these parameters being used successfully above a few watts of output power. Measurement of these parameters is usually accomplished by driving the device from a 50 ohm source to achieve a collector or drain current comparable to that expected in actual operation.

Devices with output power ratings above a few watts have input reflection coefficient magnitudes very close to one, requiring drive levels far beyond the capability of a standard network analyzer to merely turn the device on, if operated in class-C. This restriction can be alleviated to some extent, by providing a degree of impedance matching between the network analyzer ports and the device, and de-embedding the device from the impedance transforming network. There is also a question of the validity of the S22 and S11 measurements for class-C design. If the device is biased off, as is normally the case in class-C, the measurements of these two parameters will be in error. Ideally, the transistor should be operating with drive applied to the input when making these measurements. The test signal can then be applied to the output port and the reverse gain and output reflection coefficient measured with the device at a normal operating bias. This method is described in more detail by Mazumder [8]. Harmonic loading of the device is a factor not addressed by most large-signal s-parameter proponents but plays a significant part in the non-linear operation of RF power amplifiers.

In addition, these measurements require EXTREME caution. Making a direct connection of a network analyzer to a potentially unstable 100+ watt device could be very hazardous to the network analyzer. Custom built test sets and measurement systems are almost always required. Further, this type of characterization gives the designer no information as to how other parameters, such as efficiency, behave with fundamental load impedance variations.

Load-Pull

Another characterization technique is referred to in the literature as “load-pull” [16]-[24]. This technique results in the graphical presentation of a performance parameter such as gain, efficiency or IMD, versus a source or load impedance. Although the technique has been known for some time, the widespread availability of desktop computers and automatic tuning systems is just now making this method more attractive, particularly for higher power devices. The characterization process is conceptually quite simple. A variety of load impedances are presented to the device as shown in Figure 16. The performance of the device is measured at each one of these points, and fed into a surface generating program. (See the appendix for further information.) Figure 1 shows an example of how the gain of the 15 watt MRF873 varies at 870 MHz with various fundamental frequency load impedances. Figure 2 shows how the collector efficiency of this device varies under the same conditions. The influence of output load impedance on input impedance, due to finite reverse transfer, is illustrated by the input return loss surface in Figure 3. These surface plots are converted to contour plots in Figures 4-15. Now the designer can easily see areas of the reflection coefficient plane where the matching network should not be centered, due to a high degree of variability in a particular performance parameter. A method has been proposed by Stancliff and Poulin [25] to examine the load-pull performance of a device by varying not only the fundamental frequency impedance presented to the device, but also the second harmonic impedance as well. This technique can provide the designer with extremely useful information about the device's behavior.

These benefits do not come without some labor. In general, load-pull data is usable only at the operating conditions at which it is measured. As can be seen in Figure 16, a large set of load impedance points must be presented to the device output, in order to construct the power gain and efficiency contours. Changes in bias voltage or output power require the re-taking of data over the same range of load impedance conditions. Without proper equipment this type of characterization is very tedious, time consuming, and prone to errors. With the advent of automated tuners measurement of the data is not as time intensive as some of the earlier methods, and computer software can be used to manipulate the data and fit the contours. For power devices it does require a test fixture with some degree of impedance matching, and the matching networks must be characterized so that the device impedances can be de-embedded.

If data is available over the whole band, the gain response with frequency can be optimized for flatness and best efficiency, by selecting a low frequency load line impedance on a constant gain circle that compensates for the inherently higher gain of the transistor at lower frequency. Broadband solutions from network design programs i.e. SuperCompact™ and Touchstone™ can be evaluated to assess how much they have comprised gain and efficiency throughout the band in arriving at a broadband match.

Large-Signal Series Equivalent Impedances

The classic technique of high power device characterization used by Freescale is that of large-signal series equivalent input and output impedances as presented by Hejhall [13]. Almost every RF power device in Freescale’s RF Device Data Book has a section identifying the device’s large-signal series equivalent input and output impedances. Most often, the device output impedance is referred to as “the complex conjugate of the optimum load impedance into which the device output operates at a given output power, voltage and frequency.” That is certainly a statement requiring some careful thought, especially since the term “output impedance” is somewhat misleading. The designer new to high power devices should be aware that this so called “output impedance” has no connection with the S22 small-signal measurement. Rather, as described in [13], it is the conjugate of the LOAD impedance at the fundamental operating frequency which allowed the transistor to “function properly.” The designer should also be aware that the characterizations on a device’s data sheet are valid for some very specific conditions of frequency, supply voltage, input or output power, bias levels, harmonic loading and even flange temperature. The output impedance published in the data
sheet is usually the conjugate of the LOAD impedance that provides maximum gain at a given output power. Suppose the designer is interested in maximum efficiency, not maximum gain. As seen in the load-pull contours the fundamental frequency load impedance producing maximum efficiency does not coincide with the maximum gain impedance. It is up to the device designer to choose which impedance gets published. One is just as valid as the other. However, quite frankly, gain is what sells devices. Likewise, Figures 7, 11 and 15 show how the input return loss, and thus the device input impedance, is also a function of the load impedance. The input impedance for higher power devices is a much stronger function of load impedance than shown for this small device.

Device impedances published by vendors of RF power transistors should only be used as an approximation for a first cut circuit design. In a broadband amplifier design it is often difficult to obtain a good match over the full frequency range and in certain circumstances the input or output is deliberately mismatched to compensate for the gain increase at lower frequencies to provide a level gain response. Good design would opt for a load-line where the lower gain corresponds to a higher efficiency operating point.

**MRF873 DEVICE IMPEDANCE COMPARISON FOR DIFFERENT MODES OF OPERATION**

Device characterization techniques are not the only difference in the way a high power RF device is specified. Many devices are specified and characterized for class-C or AB operation. Common questions when using a device differently from the way it is characterized in its data sheet are: “What will the gain be?”, “What are the impedances?” In general, power gain is highest when the device is operated in class-A and slightly lower when the device is operated in class-AB. Power gain is lowest when operating in class-C as more reverse bias is applied to the base and the transistor conduction angle decreases. The designer should beware, a transistor designed to be rugged, i.e., capable of withstanding a specified output mismatch under class-C conditions, will be LESS RUGGED with forward bias applied to the base. Device impedances depend not only on the internal structure of the device, but also how that device is operated. For small-signal operation with the device biased in class-A, the optimum device input and output impedances, for a stable device, are the simultaneous conjugately matched impedances which can be derived from the s-parameters.

For power operation the optimum output impedance is a function of the output power, the collector bias voltage and the output reactance of the transistor. The required peak output power and the collector bias voltage determine the operating load line. The output reactance of the device under these conditions is conjugately matched to achieve maximum power transfer, although this condition may be modified, at the expense of gain, to attain higher efficiency.

The load line resistance is given approximately by:

$$R_L = \frac{V_{CC} - V_{CE(sat)RF}}{2 \cdot P_{out}}$$

where $V_{CC}$ is the collector supply voltage, $P_{out}$ is the required peak power, and $V_{CE(sat)RF}$ is the collector-emitter saturation voltage under the frequency of operation. The value of this parameter is particularly difficult to measure, but the normal range is 1.0 to 2.5 Volts depending on the geometry, epitaxial doping and thickness. A good approximate value for 12.5 Volt devices is 1.5 Volts and for 24 Volt transistors is 2 Volts.

The load line resistance is the optimum load impedance for the internal collector node of the transistor, neglecting the junction and parasitic device capacitance. These are in parallel with the load line resistance. For transistors, operating at VHF, and above the internal collector load inductance of the package becomes significant, and is in series with the previously defined parallel $R_L$, $C_{obo}$ network. For the CS-12 package the internal collector lead series inductance can be represented by a 0.65 nH lumped inductor. Some devices have internal collector matching, transforming the internal load line impedance to higher value for ease of broadband matching.

Comparison of the impedance data taken by small-signal methods, assuming a simultaneous conjugate match, and large-signal measurements, shows dramatic shifts in input impedance (see Table 1 below). More subtle, but measurable differences, can be seen in the change in input impedance between class-C and class-AB data. The small-signal s-parameter data is given in Table 2 for a collector bias current of both 50 mA and 2 A.

Since class-C circuits are biased at cut-off and class-AB at low quiescent current compared to the collector current at peak output power there is a question at which bias point to take the s-parameters.

### Table 1. Comparison of Input Impedance for Different Operating Modes

<table>
<thead>
<tr>
<th>Frequency (MHz)</th>
<th>Simultaneous Conjugate Match ($I_{CQ} = 50, \text{mA}$)</th>
<th>Class-AB ($I_{CQ} = 50, \text{mA}$)</th>
<th>Class-C</th>
</tr>
</thead>
<tbody>
<tr>
<td>806</td>
<td>$0.478 - j3.19$</td>
<td>$1.33 + j3.34$</td>
<td>$1.10 + j3.26$</td>
</tr>
<tr>
<td>838</td>
<td>$0.503 - j3.41$</td>
<td>$1.43 + j3.41$</td>
<td>$1.19 + j3.24$</td>
</tr>
<tr>
<td>870</td>
<td>$0.568 - j3.48$</td>
<td>$1.50 + j3.32$</td>
<td>$1.24 + j3.34$</td>
</tr>
</tbody>
</table>
### Table 2. Small-Signal S-Parameter Data for the MRF873 at Vcc = 12.5 Vdc

<table>
<thead>
<tr>
<th>Frequency (MHz)</th>
<th>IC</th>
<th>S11</th>
<th>S12</th>
<th>S21</th>
<th>S22</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>∠ϕ</td>
<td></td>
<td>∠ϕ</td>
</tr>
<tr>
<td>806</td>
<td>50 mA</td>
<td>0.963</td>
<td>172.8</td>
<td>0.006</td>
<td>7.72</td>
</tr>
<tr>
<td></td>
<td>2 A</td>
<td>0.877</td>
<td>170.9</td>
<td>0.024</td>
<td>27.9</td>
</tr>
<tr>
<td>838</td>
<td>50 mA</td>
<td>0.961</td>
<td>172.4</td>
<td>0.005</td>
<td>4.12</td>
</tr>
<tr>
<td></td>
<td>2 A</td>
<td>0.858</td>
<td>172.7</td>
<td>0.022</td>
<td>17.5</td>
</tr>
<tr>
<td>870</td>
<td>50 mA</td>
<td>0.958</td>
<td>172.3</td>
<td>0.004</td>
<td>8.35</td>
</tr>
<tr>
<td></td>
<td>2 A</td>
<td>0.861</td>
<td>175.3</td>
<td>0.018</td>
<td>6.31</td>
</tr>
</tbody>
</table>

### Table 3. MRF873 Impedance Data Computed from S-Parameters (IC = 50 mA)

<table>
<thead>
<tr>
<th>Freq. (MHz)</th>
<th>Input Z [S11]</th>
<th>I/P Simul. Conjugate Match</th>
<th>Output Impedance</th>
<th>O/P Simul. Conjugate Match</th>
<th>Data Book ZOL</th>
<th>Optimum O/P Impedance From Load Pull</th>
<th>K</th>
<th>B1</th>
</tr>
</thead>
<tbody>
<tr>
<td>806</td>
<td>0.95 + j3.15</td>
<td>0.48 - j3.19</td>
<td>2.41 - j7.24</td>
<td>1.19 + j7.15</td>
<td>2.93 - j1.39</td>
<td>3.60 + j1.26</td>
<td>1.62</td>
<td>0.336</td>
</tr>
<tr>
<td>838</td>
<td>1.00 + j3.31</td>
<td>0.50 - j3.41</td>
<td>1.90 - j6.79</td>
<td>0.94 + j6.61</td>
<td>2.92 - j1.10</td>
<td>3.60 + j1.02</td>
<td>1.61</td>
<td>0.270</td>
</tr>
<tr>
<td>870</td>
<td>1.07 + j3.37</td>
<td>0.57 - j3.48</td>
<td>1.35 - j6.41</td>
<td>0.71 + j6.27</td>
<td>2.92 - j0.81</td>
<td>3.39 + j0.75</td>
<td>1.71</td>
<td>0.197</td>
</tr>
</tbody>
</table>

### Table 4. MRF873 Impedance Data Computed from S-Parameters (IC = 2 A)

<table>
<thead>
<tr>
<th>Freq. (MHz)</th>
<th>Input Z [S11]</th>
<th>I/P Simul. Conjugate Match</th>
<th>Output Impedance</th>
<th>O/P Simul. Conjugate Match</th>
<th>Data Book ZOL</th>
<th>Optimum O/P Impedance From Load Pull</th>
<th>K</th>
<th>B1</th>
</tr>
</thead>
<tbody>
<tr>
<td>806</td>
<td>3.29 + j3.95</td>
<td>1.13 - j2.98</td>
<td>8.94 - j2.31</td>
<td>2.86 + j5.52</td>
<td>2.93 - j1.39</td>
<td>3.60 + j1.26</td>
<td>1.145</td>
<td>0.941</td>
</tr>
<tr>
<td>838</td>
<td>3.83 + j3.18</td>
<td>1.06 - j2.90</td>
<td>8.09 - j4.32</td>
<td>2.10 + j5.14</td>
<td>2.92 - j1.10</td>
<td>3.60 + j1.02</td>
<td>1.12</td>
<td>0.871</td>
</tr>
<tr>
<td>870</td>
<td>3.74 + j2.02</td>
<td>1.02 - j2.86</td>
<td>5.99 - j5.72</td>
<td>1.57 +j4.69</td>
<td>2.92 - j0.81</td>
<td>3.39 + j0.75</td>
<td>1.12</td>
<td>0.693</td>
</tr>
</tbody>
</table>

Tables 3 and 4 show a comparison of the device impedances computed from the s-parameters at a typical bias current for class-AB operation and the same measurements at a collector current corresponding to operation of the device at rated output power under class-C conditions.

This data shows a large shift in the impedances computed from the s-parameter data introduced by changing the bias point. For this particular transistor, it indicates the simultaneous conjugate match impedances, taken at a collector current more in line with the current under class-C conditions, are a better match to the conjugate of the class-C impedances. Comparison of the output simultaneous conjugate match impedance with the relatively higher optimum load line impedance from the load-pull measurements, illustrates how the load line has been shifted to increase the efficiency of the amplifier. A rough calculation of the collector efficiency from \((Re(Z_{opt}))/((Re(Z_{opt}) + Re(ZM1)))\) gives a value of 68% at 870 MHz, very close to the actual value of 70% from the efficiency contours with the same load-line. Note maximum power transfer cannot usually be achieved with a simultaneous conjugate match because of non-linear current limiting characteristics of the device.

### CURRENT METHODS OF ENSURING CONSISTENT DEVICE IMPEDANCES

Users of RF power transistors have two main concerns with regard to the long term consistency of the device, minimum gain requirements and consistent impedances. Most of the recent devices characterized for the land mobile environment utilize a broadband fixture to demonstrate performance over a range of frequencies. The recently introduced MRF650 goes a step further and specifies gain, efficiency and input return loss at three frequencies of operation in a specified test fixture. Freescale has found over the years that this is the most cost effective way of producing RF power devices with minimum variability. Of course, new testing and characterization techniques are constantly being evaluated. The engineer unfamiliar with RF power devices will probably ask, “If the fixture is used to produce a consistent device, what produced the fixture?” The answer lies in the device development process.

During the development of an RF power transistor, sample devices are typically evaluated in narrowband tuneable fixtures. During this evaluation period, the device designer is balancing a multitude of performance parameters with customer and manufacturing requirements. By the end of the evaluation period, devices from quite a wide distribution will have been constructed. These devices are then used to design a broadband fixture to be used in characterization and factory testing of the production part. A typical broadband fixture and circuit schematic are shown in Figures 20 and 21 for the MRF873 RF power transistor. Broadband performance for this fixture is shown in Figure 25. Specifications for the device are based on this fixture and the devices that defined it. A portion of these evaluation devices are locked away and referred to as “master engineering correlation units.” Freescale’s philosophy is that in the event of a damaged or irreplaceable fixture, these...
master devices are sufficient to duplicate the fixture. To be sure, there is considerable data taken on the original fixture. This data is not limited to RF performance but also includes such information as broadband source and load impedance sweeps. The engineer new to RF power design must understand that the impedances presented in the data sheet ARE NOT the impedances of the broadband fixture.

Data Book Impedances

Data book impedances are normally taken at the rated output power and nominal supply voltage. The transistor is operated in a test fixture with a range of tuning either by on-board trimming capacitors or external tuners or a combination of both methods. The impedances seen in the data sheet represent the average of several devices placed in a narrowband fixture and tuned, usually for maximum gain, at a specific output power, supply voltage and frequency with reflected power minimized to at least -25 dB input return loss. The device is removed and the SOURCE and LOAD impedances at Fc are measured with the reference plane at the device package edge. A piece of information NOT specified on Freescale data sheets (or any other vendor’s data sheet known to the authors) is the impedances at the harmonic frequencies presented to the device. In most cases, it is the first shunt capacitance combined with the device package series inductance that determines the second harmonic impedance present at the INTERNAL collector-emitter terminals. The designer should simply be aware that it is possible to have a perfect match at the fundamental frequency and NOT get the published performance due to improper harmonic terminating impedances.

A further point of clarification is the measurement technique for these very low impedances. Several techniques exist for the measurement of the source and load impedances presented to a device. The simplest approach is to construct an impedance measuring probe similar to those shown in Figures 17–19. These probes are nothing more than a blank device package appropriate for the fixture being used, with a short piece of small semi-rigid 50 ohm coax carefully soldered in place. The most convenient method of calibration is to first perform a full one-port calibration on the network analyzer using a 3.5 mm calibration kit. Then, with the probe clamped into the tuned test fixture and a piece of copper foil slipped under the probe’s center tab, use a port extension to reset the phase angle at the frequency of interest to 180 degrees. This technique is valid for 1/2” CQ packages through 520 MHz. Square packages such as the CS-12 can be used up to 1 GHz. An error is present due to the discontinuity between the end of the semi-rigid coax and the package edge. This discontinuity has been de-embedded and found to be negligible.

Break–Apart Test Fixture

A technique which avoids these discontinuities involves a fixture which can be “broken apart” at the reference planes. Figure 22 shows the construction of the break–apart test fixture. After tuning the circuit for the desired performance the test fixture is broken apart, the bridge on which the device sits removed, and co–axial connectors installed at the reference planes (Figure 23). The impedances presented to the device can then be measured using the network analyzer calibrated with a standard ‘N’ type calibration kit, and a port extension applied to rotate out to the reference plane.

In the off-line impedance measurement techniques described above, the break–apart test fixture offers the advantages of improved repeatability and more consistent measurement plane location. This is at the expense of more time intensive measurements, since at each frequency point, the fixture has to be partially disassembled and connectors installed before impedances can be measured. The break–apart test fixture really comes into its own when used for in-line impedance measurements. Each half of the fixture can be characterized as a two port using a network analyzer, and with a knowledge of the impedances presented externally to the test fixture, the device impedances can be de–embedded [26]–[30]. The test fixture provides the all important “close in” match and a measure of broadband performance, while the external tuners provide the fine tuning at the measurement frequencies within the operating band. The test fixture also provides biasing for the transistor at current levels higher than can normally be accommodated by external bias tees, and if correctly bypassed, improves the stability under mismatch conditions.

Automated Tuners

Automated tuners offer a number of advantages. If used wisely, they can provide in–line impedance measurement capability, and allow rapid characterization of a device under load–pull conditions. In–line measurement of device impedances makes it practical to measure a sufficient number of devices to establish impedance distributions for a particular device type. Currently available systems are, however, still too slow to use in a production environment for 100% testing of RF transistors. Load–pull characterization can be performed under custom conditions enabling an amplifier designer to start the matching network synthesis with impedance data representative of the final operating conditions.

Automated tuners need to be coupled with some type of impedance matching test fixtures for three very important reasons. a) The impedance transformation range is normally limited to 10:1 precluding their use with most power transistors that have relatively low input impedances outside this range. b) Optimum performance of a power amplifier requires careful attention to the harmonic loading, which in many cases requires shunt capacitance close to the package. The low input/output impedances also require low loss return paths for the circulating ground currents. c) Bias networks can be designed on the test fixture to minimize the potential for instability necessary for correct operation of automated tuner search algorithms.

Measurement Accuracy Factors

There is some tolerance in the package dimensions which dictates that the test fixture be designed with some mechanical tolerance to allow devices to be tested at the maximum extremes of the device width and height over the seating plane. The contact of the leads to the test fixture pads is therefore variable contributing additional series inductance to the input, output and ground leads. This results in more inductive device impedances than expected if careful steps are not taken to minimize this error.
Absolute Accuracy of Measurement Instrument, Network Analyzer

Great improvements have been made in network analyzer measurement accuracy over the last ten years [32]-[37]. Not too many years ago device impedances were routinely measured with vector voltmeters, using only a single correction term for the frequency response of the couplers. Now, for 1 port measurements, three term error correction is the norm, correcting for directivity, source mismatch and frequency response. The network analyzer does still introduce a degree of measurement uncertainty proportional to the magnitude of the reflection coefficient. This is more of a problem with higher power devices where the real part of the impedances can be below 1 ohm. The reader is referred to the manufacturers operating manuals for the maximum possible magnitude of the error. In the worst case, for a transistor with a 1 ohm real part of the impedance, the error can be as large as ±1 ohm.

Figure 1. MRF873 Gain Surface vs Fundamental Load Impedance

Figure 2. MRF873 Efficiency Surface vs Fundamental Load Impedance

Figure 3. MRF873 Return Loss Surface vs Fundamental Load Impedance
Figure 4. MRF873 Constant Gain Contours

Figure 5. MRF873 Constant Efficiency Contours

Figure 6. MRF873 Combined Gain and Efficiency Contours

Figure 7. MRF873 Constant Input Return Loss Contours
Figure 8. MRF873 Constant Gain Contours

Figure 9. MRF873 Constant Efficiency Contours

Figure 10. MRF873 Combined Gain and Efficiency Contours

Figure 11. MRF873 Constant Input Return Loss Contours
Figure 12. MRF873 Constant Gain Contours

Figure 13. MRF873 Constant Efficiency Contours

Figure 14. MRF873 Combined Gain and Efficiency Contours

Figure 15. MRF873 Constant Input Return Loss Contours

Load Impedance Chart Z0 = 3.0 Ohms
870 MHz, Class-C, VCE = 12.5 VDC, Pin = 2.4 Watts

Load Impedance Chart Z0 = 3.0 Ohms
870 MHz, Class-C, VCE = 12.5 VDC, Pin = 2.4 Watts
Figure 16. Load-Pull Impedances Presented to MRF873 at 870 MHz

Chart Z₀ = 3.0 Ohms

Figure 17. Drawing of 1/2'' CQ Package Impedance Measurement Probe Including De-Embedding Circuit Model

Figure 18. Photograph of CS-12 Impedance Measurement Probe

Figure 19. Photograph of 1/2'' CQ Impedance Measurement Probe

Figure 20. Photograph of MRF873 Broadband Production Test Fixture
Figure 21. MRF873 Broadband Production Test Fixture Schematic

C1, C15 — 10 μF, 25 V Tantalum
C2, C14 — 1000 pF, 350 V, Unelco
C3, C12 — 43 pF, 100 Mil, ATC Chip Capacitor
C5, C13 — 91 pF, Mini-Unelco
C4, C11 — 0.8 – 8 pF, Johansen Gigatrim 7290 Variable
C6 — 16 pF, Mini-Underwood
C7, C8, C9 — 12 pF, Mini-Underwood
C10 — 10 pF, Mini-Underwood

NOTE: C11 ~ 0.4” down Z3 from socket edge.

L1 — 13 Turn, #20 AWG Around 10 Ω, 1/2 W, Resistor
L2, L5 — Ferroxcube Bead #56-590-85-38
L3, L4 — 4 Turns, #20 AWG Choke ID 0.2”
L6 — 6 Turns, #20 AWG Choke ID 0.2”
Z1, Z4 — 50 Ohm Microstrip
Z2 — 36 Ohm Microstrip λ/4 @ 838 MHz
Z3 — 26 Ohm Microstrip λ/4 @ 838 MHz

Board Material — 0.032” Glass Teflon 2 oz. Copper Clad ε = 2.55

Figure 22. Photograph of Break-Apart Test Fixture — Fully Assembled

Figure 23. Photograph of Break-Apart Test Fixture — Setup for Impedance Measurements
Figure 24. Load-Pull Test Setup

Figure 25. Broadband Performance of MRF873 Production Test Fixture

\[ V_{CE} = 12.5 \text{ VDC}, \ P_{out} = 15 \text{ Watts} \]
Figure 26. MRF873 Data Book Input and Output Impedances

$V_{CE} = 12.5 \text{ VDC, } P_{out} = 15 \text{ Watts}$

<table>
<thead>
<tr>
<th>$f$ MHz</th>
<th>$Z_{in}$ Ohms</th>
<th>$Z_{OL}^{*}$ Ohms</th>
</tr>
</thead>
<tbody>
<tr>
<td>800</td>
<td>0.91 + 3.5</td>
<td>2.93 − j1.39</td>
</tr>
<tr>
<td>870</td>
<td>1.29 + 3.68</td>
<td>2.92 − j0.81</td>
</tr>
<tr>
<td>960</td>
<td>1.87 + 3.45</td>
<td>2.44 − j0.22</td>
</tr>
</tbody>
</table>

NOTE: Circuit tuning and input power adjusted to maintain output power of 15 W at 12.5 Vdc.

$Z_{OL}^{*}$ = Conjugate of the optimum load impedance into which the device output operates at a given output power, voltage, and frequency.
CONCLUSIONS

For an RF power transistor we have demonstrated that the input and output large-signal device impedances are not only frequency dependent, but are also determined by the operating conditions of the device. Because of the wide range of possible applications, it is virtually impossible for the device manufacturers to present impedance data for every eventuality. The user, therefore, is left with the choice of either measuring the device impedances under the conditions he plans to use the device, or resorting to the classical methods of tweaking the circuit impedances into approximately the optimum match. The future does hold some promise in two areas. Automated tuners will enable impedance data to be gathered faster, enabling more comprehensive data to be included on the data sheets with the eventual possibility of publishing device impedance distributions. Compact device models in conjunction with non-linear simulators hold the best hope for simulating the distributions. Compact device models in conjunction with non-linear simulators hold the best hope for simulating the distributions. Compact device models in conjunction with non-linear simulators hold the best hope for simulating the distributions. Compact device models in conjunction with non-linear simulators hold the best hope for simulating the distributions. Compact device models in conjunction with non-linear simulators hold the best hope for simulating the distributions. Compact device models in conjunction with non-linear simulators hold the best hope for simulating the distributions.

Appendix I:

Load-Pull Method and Corrections for Power Measurement in Non-50 Ohm Environment

Load-pull measurements can employ a variety of test equipment and methods. For the load-pull measurements described earlier in this paper we used readily available and inexpensive equipment. In addition to the usual equipment found on an RF power bench including a computer as the instrument controller, the only additional pieces of equipment needed are a vector voltmeter, a variety of low attenuation power attenuators, and a variable length shorted stub. Figure 24 shows a block diagram of the bench set-up. A series of load mismatch conditions was established by terminating a broadband test fixture with the attenuators and shorted stub. The shorted stub was calibrated at approximately 20° intervals to establish varying phase shifts. By varying the value of attenuation, a grid of load impedances can be presented to the device on a network of VSWR circles in the reflection coefficient plane. The system was first calibrated by using a network analyzer and a probe in the device socket to measure these series of load impedances. A vector voltmeter, with error correction, could of course have been used to measure these impedances.

After system calibration, the transistor was operated with the drive level adjusted to obtain rated output power under optimum tuning for maximum gain into a matched load. With the drive level fixed at this level, the output power was remeasured over the range of calibrated load impedances. This procedure was repeated at each frequency desired. The input match was tuned for zero reflected power with the drive level fixed at this level, the output power was remeasured over the range of calibrated load impedances. This procedure was repeated at each frequency desired. The input match was tuned for zero reflected power with the drive level fixed at this level, the output power was remeasured over the range of calibrated load impedances. This procedure was repeated at each frequency desired. The input match was tuned for zero reflected power with the drive level fixed at this level, the output power was remeasured over the range of calibrated load impedances. This procedure was repeated at each frequency desired. The input match was tuned for zero reflected power with the drive level fixed at this level, the output power was remeasured over the range of calibrated load impedances. This procedure was repeated at each frequency desired. The input match was tuned for zero reflected power with the drive level fixed at this level, the output power was remeasured over the range of calibrated load impedances. This procedure was repeated at each frequency desired.

Using this method, accurate measurement of power and hence efficiency can be obtained for a system in which the load impedance is perturbed from the characteristic impedance of the transmission line power meter components. Contours can be generated from this grid data by a number of commercially available software packages.

An alternative system would be to use tuners in place of the attenuator/shorted stub combination. The tuners can be either manual or automated. The advantage of the latter is that with suitable software the de-embedded load impedance presented to the device is available instantaneously. Also, with suitable software, the gain and efficiency circles can be determined by contour following techniques in real time, instead of fitting contours to measurements on a grid of load mismatch points.

REFERENCES
