The MPC8321 PowerQUICC® II Pro is part of the MPC8323E family of cost-effective network communication processors that meet the requirements of several small office/home office (SOHO), broadband access, routers and industrial control applications. It provides better CPU performance, additional functionality and faster interfaces than current PowerQUICC processors while addressing important time to market, price, power consumption and board real estate requirements.
The MPC8321 incorporates a unique configuration of the e300c2 (MPC603e-based) core. While this version of e300 core does not have a floating point unit (FPU), it has been designed to include dual integer units as well as a modified multiply instruction. These architectural enhancements enable more efficient operations to be executed in parallel, resulting in significant performance improvement. The core also includes 16 KB of L1 instruction and data caches and on-chip memory management units (MMUs). The MPC8321 includes a 32-bit PCI controller, four DMA channels, a flexible local bus and a 32-bit DDR-1/DDR-2 SDRAM memory controller.
QUICC Engine® Technology
A new single-reduced instruction set computing (RISC) version of the QUICC Engine communications engine forms the heart of the networking capability of the MPC8321. The QUICC Engine block contains several peripheral controllers and a single 32-bit RISC controller. Unique microcode packages provide support for network address port translation (NAPT), firewall, IPsec and advanced quality of service (QoS). Protocol support is provided by the main workhorses of the device—the unified communication controllers (UCCs). Each of the five UCCs can support a variety of communication protocols:
System Interface Unit
The MPC8321 family also includes a 32-bit double data rate (DDR)-1/DDR/2 memory controller, a 32-bit peripheral component interconnect (PCI) controller, a 16-bit local bus and four direct memory access (DMA) channels.
Find Peripherals to go with your MCUChoose your application
|Floating Point Unit||0||0||0||0|
|H/W Security||No||Sec 2.2||No||Sec 2.2|
|UTOPIA I/F (8-bit)||No||No||Yes||Yes|
|QMC Support||up to 64–ch @ 64kbps||up to 64–ch @ 64kbps||up to 64–ch @ 64kbps||up to 64–ch @ 64kbps|
|Memory Controller (no ECC)||32-bit 266 MHz DDR1/DDR2||32-bit 266 MHz DDR1/DDR2||32-bit 266 MHz DDR1/DDR2||32-bit 266 MHz DDR1/DDR2|
|QUICC Engine RISC Units||1||1||1||1|
|QUICC Engine Freq up||up to 200 MHz||up to 200 MHz||up to 200 MHz||up to 200 MHz|
|Ethernet||up to 3 - 10/100||up to 3 - 10/100||up to 3 - 10/100||up to 3 - 10/100|
|PCI||32-bit up to 66 MHz||32-bit up to 66 MHz||32-bit up to 66 MHz||32-bit up to 66 MHz|
|Local bus||16-bit up to 66 MHz||16-bit up to 66 MHz||16-bit up to 66 MHz||16-bit up to 66 MHz|
|USB||USB 2.0 FS/LS||USB 2.0 FS/LS||USB 2.0 FS/LS||USB 2.0 FS/LS|
|L1 I/D Cache||16KI/16KD||16KI/16KD||16KI/16KD||16KI/16KD|
|TDM I/F||up to 4 – 32ch w/QMC||up to 4 – 32ch w/QMC||up to 4 – 32ch w/QMC||up to 4 – 32ch w/QMC|