# **AN12333** # FS84, FS85 product guidelines Rev. 8 — 13 March 2024 **Application note** #### **Document information** | Information | Content | |-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | Keywords | FS84, FS85, power management, functional safety, EMC, ISO pulse, Non-ISO pulse, external components, SPI, I <sup>2</sup> C, CRC, Hardware | | Abstract | This application note provides guidelines for integrating the FS84/FS85 system basis chip (SBC) family of devices into automotive electronic systems. | FS84, FS85 product guidelines #### 1 Introduction This application note provides guidelines for integrating the FS84/FS85 system basis chip (SBC) family of devices into automotive electronic systems. #### 2 MCU mapping The FS84/FS85 family covers a wide range of MCU core voltages from NXP and other MCU suppliers. It functions as standalone power management integrated circuit (PMIC) or in combination with an additional PMIC from NXP or other suppliers. <u>Table 1</u> summarizes several MCUs and PMICs compatible with the FS84/FS85 family of parts. This summary does not identify all possible working combinations of the FS84/FS85 with MCUs and PMICs from NXP or other vendors. If you plan to use the FS84/FS85 with an MCU not listed in <u>Table 1</u>, contact your local NXP representative to verify compatibility. Table 1. MCU mapping | FS84, FS85 | мси | Additional PMIC | Application | |------------|------------------------|-----------------------------|------------------------| | FS8530 | S32R4x <sup>[1]</sup> | PF8200 or PF5024 or non NXP | Imaging radar | | FS8530 | Renesas R-Car V3M | PF8200 or PF5024 or non NXP | Camera | | FS8510 | Aurix TC2x, TC3x | No | Domain Controller, BMS | | FS8430 | S32V234 <sup>[1]</sup> | PF8200 or PF5024 or non NXP | Camera | | FS8430 | S32V3x <sup>[1]</sup> | PF8200 or PF5024 or non NXP | Camera | | FS8430 | Renesas R-Car V3M | Non NXP for the DDR | Camera, Lidar | | FS8410 | S32R274 <sup>[1]</sup> | No | Radar | | FS8410 | MPC5748G | No | Gateway | | FS8400 | EYE Q4 + Aurix | PF8200 or PF5024 or non NXP | Camera | <sup>[1]</sup> NXP MCU #### 3 Communication with MCU Refer to UM10204<sup>[14]</sup> for the complete I<sup>2</sup>C bus specification. # 3.1 I<sup>2</sup>C write frame FS84, FS85 product guidelines # 3.2 I<sup>2</sup>C read frame First perform an I<sup>2</sup>C write access to configure the register address to read, then perform an I<sup>2</sup>C read access to get data and CRC. #### 3.3 SPI write frame For detailed SPI timings, refer to the SPI interface *Electrical characteristics* section of the product data sheet. The MCU is the master driving MOSI and FS84/FS85 is the slave driving MISO. The MISO data is latched at the SCLK rising edge and MOSI data is latched at the SCLK falling edge. FS84, FS85 product guidelines #### 3.4 SPI read frame #### 3.5 CRC implementation I<sup>2</sup>C and SPI communications are protected with an 8-bit CRC. This code example is a possible CRC implementation using a lookup table. Contact your local NXP representative for the complete FS85 demo driver. ``` Copyright 2024 NXP. NXP Confidential. This software is owned or controlled by NXP and may only be used strictly in accordance with the applicable license terms found at https://www.nxp.com/LA OPT NXP SW. Only the "internal use license" in Section 2.2 in the NXP SOFTWARE LICENSE AGREEMENT is granted for this software.static uint8 t FS8x CalcCRC(const uint8 t* data, uint8 t dataLen) uint8_t crc; /* Result. */ uint8_t tableIdx; /* Index to the CRC table. */ uint8_t dataIdx; /* Index to the data array (memory). */ FS ASSERT (data != NULL); FS ASSERT (dataLen > 0); /* Set CRC seed value. */ crc = FS8x COM CRC_INIT; for (dataIdx = dataLen - 1; dataIdx > 0; dataIdx--) tableIdx = crc ^ data[dataIdx]; crc = FS8x CRC TABLE[tableIdx]; return crc: } ``` # 4 Debug mode One time programming (OTP) or OTP emulation is possible only during customer engineering development. With OTP, the device starts with the configuration at every power up. With OTP emulation, the configuration is lost if the power supply is removed. FS84, FS85 product guidelines #### 4.1 Debug mode entry The Functional description *Debug mode* section of the product data sheet explains how the FS84/FS85 enters debug mode with the following sequence: - 1. DBG pin = $V_{DBG}$ and $VSUP > V_{SUP\ UVH}$ - 2. WAKE1 or WAKE2 > WAKE12<sub>VIH</sub> V<sub>DBG</sub> and VSUP come up at the same time as long as WAKE1 or WAKE2 come up last. There are 2 ways to achieve above sequence, either manually or automatically. #### 4.2 Manual debug mode entry Manual debug mode entry is possible with the proposed circuitry in Figure 5. The user generates the sequence 1-2-3 manually to enter debug mode - 1. Close SW1 - 2. Apply VSUP - 3. Apply WAKE1 The device starts and stops the state machines waiting for OTP or OTP emulation thru SPI or $I^2C$ . OTP or OTP emulation can be done only with the <u>FS85/84 Flex graphical user interface (FlexGUI)</u><sup>[12]</sup>. OTP requires that OTP prog = 8 V upon FlexGUI request. When OTP or OTP emulation is complete, open SW1 to enable the device to start with the power-up sequence in accordance with the OTP configuration. #### 4.3 Automatic debug mode entry Automatic debug mode entry is possible with the proposed circuitry in Figure 6 attached to the WAKE1 (or WAKE2) pin. VSUP must be applied first, then WAKE input is applied. FS84, FS85 product guidelines This circuit is proposed for lab evaluation only. The pulse duration is affected by VSUP slew rate and does not work with very slow ramp up. NXP recommends applying VSUP voltage first, then WAKE\_input voltage second. If VSUP is also supplying WAKE\_input, a switch can be used to apply WAKE\_input after VSUP. C1 needs time to discharge thru R2 + R1 between power down and power up cycle to generate a new pulse at DBG pin. A pulse is automatically generated at the DBG pin to enter debug mode without OTP or OTP emulation but with the debug mode features listed in the Functional description *Debug mode* section of the product data sheet. These features include: watchdog window fully opened; deep fail-safe entry disabled; and 8 s timer monitoring of RSTB pin disabled. When R1 is populated, the device will automatically start in debug mode. When R1 is not populated, the device will start in normal mode. To correctly detect the debug mode entry, a recommended pulse with duration greater than 7 ms is required when WAKE1 > WAKE12<sub>VIH</sub> is generated to have VBOS started and LBIST executed before the end of the pulse. The total pulse duration is estimated as $T_{PULSE} = -RC \times ln(Q1_V_{BE} / V_{D1})$ with R = R2 / / R4, $Q1_V_{BE} = 0.6 \text{ V}$ and $V_{D1} = 5.1 \text{ V}$ . In the circuitry of <u>Figure 6</u>, the RC value gives an estimated pulse duration of $T_{PULSE} \sim 10.7$ ms. The simulation in <u>Figure 7</u> confirms a total $T_{PULSE} \sim 10$ ms, which is above the recommended 7 ms. The external components values can be adjusted to optimize the pulse duration (longer or shorter) if needed. FS84, FS85 product guidelines ### 5 MCU programming #### 5.1 Production-level assembly line programming After PCB assembly, the first time the MCU is powered up, the flash memory of the MCU is empty and needs to be programmed. To facilitate the programming, NXP recommends using the device debug mode applying the correct voltage at the DEBUG pin. Refer to the Functional description *Debug mode* section of the product data sheet. In debug mode, the watchdog timeout is disabled by default, preventing a periodic watchdog refresh. When the programming is complete: - If an MCU software reset is required, reset the MCU using a reset request with the RSTB\_REQ bit in the FS\_SAFE\_IOs register in order to execute the new software and leave the debug mode with DBG\_EXIT bit in FS\_STATES register. - If an MCU hardware reset is required, send the device to standby with the GOTOSTBY bit in the M\_MODE register using WAKE1 or WAKE2 at high level in order to restart the MCU from a power on reset and execute the software. FS84, FS85 product guidelines #### 5.2 In-vehicle programming For in-vehicle programming, if debug mode cannot be used, the watchdog refresh may be disabled during the INIT\_FS state of the fail-safe logic in order to allow programming without considering the watchdog refresh. The INIT\_FS can be entered using the GOTO\_INITFS bit in the FS\_SAFE\_IOs register. NXP recommends disabling FCCU monitoring to avoid unexpected FCCU error detection during programming by setting the FCCU\_CFG[1:0] bits at '00' in the FS\_I\_SAFE\_INPUTS register. The watchdog disable takes effect when the INIT\_FS is closed and requires at least one good watchdog refresh within the 256 ms of the INIT\_FS timeout. Refer to the Functional description *Watchdog* section of the product data sheet for a description of "good watchdog." When the programming is complete: - If an MCU software reset is required, reset the MCU using a reset request with the RSTB\_REQ bit in the FS\_SAFE\_IOs register in order to execute the new software and leave the debug mode with DBG\_EXIT bit in FS\_STATES register. - If an MCU hardware reset is required, send the device to standby with the GOTOSTBY bit in the M\_MODE register using WAKE1 or WAKE2 at high level in order to restart the MCU from a power on reset and execute the software. FS84, FS85 product guidelines # 6 Application schematic FS84, FS85 product guidelines #### 6.1 VSUP components - · Reverse battery diode - Schottky with Low V<sub>F</sub> - $-I_F > I_{pre}$ - V<sub>R</sub> > 100 V to sustain ISO pulse 1 - Input Ctank capacitor - 47 µF or more - 50 V rating for 12 V automotive - 100 V rating for 24 V truck - PI filter - F<sub>RES</sub> = 1 / [2π × $\sqrt{\text{(LCpi1)}}$ ] - Calculated for Fres < V<sub>PRE SW</sub> / 10 - $-L = 1 \mu H$ - Cpi1 = 10 $\mu$ F - 100 nF input decoupling capacitor for conducted emission - · VSUP decoupling capacitor - 1 nF decoupling capacitor close to the pin can help the conducted emission - 2.2 nF decoupling capacitor before the RBD can help the conducted emission #### 6.2 VPRE components - MOSFETs - Logical level NMOS, gate drive comes from VBOS (5 V) - VDS > 40 V for 12 V automotive applications - VDS > 60 V for 24 V truck, bus applications - IDS > IPRE LIM max - At VPRE = 455 kHz: - Qg < 15 nC @Vgs = 5 V is recommended</li> - At high current (> 6 A), each MOSFETs should be selected in single package to limit the heat exchange between HS and LS. Dual MOSFETs in the same package is OK for low and mid current. (< 6 A)</li> - At VPRE = 2.22 MHz: - Qg < 7nC @Vgs = 5 V is recommended.</li> - Each MOSFETs should be selected in single package to limit the heat exchange between HS and LS. - A Schottky diode in parallel to the LS helps to improve the efficiency. - Balance the power dissipation between conduction and switching - Refer to the VPRE external MOSFETs section of the product data sheet for recommended references. - Inductor - Shielded 6.8 µH @ 455 kHz - Shielded 2.2 µH @ 2.22 MHz - ± 20 % tolerance is preferred but ± 30 % is allowed - ISAT > IPRE LIM - · Output capacitor - Ceramic capacitors recommended - Typical 66 μF @ 455 kHz. Can be increased depending on load and transient - Typical 44 $\mu F$ @ 2.22 MHz. Can be increased depending on load and transient FS84, FS85 product guidelines - > 3 times VPRE voltage for the DC rating to minimize the DC biasing effect - · Bootstrap capacitor - -> 10 times the gate source capacitor of Q1, 47 nF used during the validation at NXP - 16 V DC rating - Rshunt - Between 10 and 20 m $\Omega$ - ± 1 % accuracy - Inductor DCR current sense can be used at high current to improve the efficiency. See Section 7. - · Compensation network connected at PRE COMP pin - Refer to the Compensation network and stability section of the product data sheet to calculate these components. - Verify the stability with Simplis model [6] #### 6.3 VBOOST components - Diode - Schottky with low V<sub>F</sub> - I<sub>F</sub> > IBOOST LIM - $-V_R > 10 V$ - Inductor - Shielded 4.7 µH - ± 20 % tolerance is preferred but ± 30 % is allowed - ISAT > IBOOST LIM - · Output capacitor - Ceramic capacitors recommended - Typical 44 μF. Can be increased depending on load and transient - -> 3 times VBOOST voltage for the DC rating to minimize the DC biasing effect #### 6.4 LV BUCK components - · Input capacitor - 4.7 µF // 100 nF recommended close to each BUCKx\_IN pins - -> 3 times VPRE voltage for the DC rating to minimize the DC biasing effect - Inductor - Shielded 1 µH - ± 20 % tolerance is preferred but ± 30 % is allowed - ISAT > IBUCK LIM - · Output capacitor - Ceramic capacitors recommended - Minimum 44 μF. Can be adjusted depending on load and transient - 100 nF decoupling capacitor can help the conducted emission - > 3 times BUCKx voltage for the DC rating to minimize the DC biasing effect #### 6.5 WAKE components - · WAKE global pin - 22 nF input capacitor to damp ESD Gun type of stress - 5.1 K to limit the current, minimum 0805 size to avoid arching with high DV / DT like ESD GUN FS84, FS85 product guidelines - 10 nF decoupling capacitor close to the pin for immunity - · WAKE local pin - 6.8 nF decoupling capacitor close to the pin for immunity #### 6.6 Safety outputs components - FS0B global pin - 22 nF input capacitor to damp ESD gun stress - 5.1 K to limit the current, minimum 0805 size to avoid arching with high DV / DT like ESD GUN - 10 nF decoupling capacitor close to the pin for immunity - FS0B, RSTB, PGOOD local pin - 1 nF decoupling capacitor close to the pin for immunity #### FS84, FS85 product guidelines #### 6.7 Automotive schematic used for BOM list # FS84, FS85 product guidelines #### 6.8 Automotive BOM list Table 2. Automotive BOM list | Part Reference | Value | Part Manufacturer | Part Number | Description | |-------------------------------------------------------|-------------|-------------------|----------------------|------------------------------------------------------------------| | C1, C2, C5, C7, C9, C14, C18, C22, C24, C27, C33, C38 | 0.1 μF | TDK | CGA2B3X7R1H104K050BB | CAP CER 0.1 µF 50 V 10 % X7R AEC-Q200 0402 | | C3, CSUP1 | 10 μF | Murata | GCM32EC71H106KA03 | CAP CER 10 µF 50 V 10 % X7S AEC-Q200 1210 | | C4 | 2200 pF | Murata | GCM155R72A222KA37D | CAP CER 2200 pF 100 V 10 % X7R AEC-Q200 0402 | | C6, C28, C29, C34 | 22 pF | AVX | 04025A220FAT2A | CAP CER 22 pF 50 V 1 % C0G 0402 | | C8, C17, C40 | 0.022 µF | Murata | GCM155R71H223KA55D | CAP CER 0.022 µF 50 V 10 % X7R AEC-Q200 0402 | | C10, C11, C12, C15 | 10 μF | Murata | GCM21BC71C106ME36 | CAP CER 10 µF 16 V 20 % X7S AEC-Q200 0805 | | C13 | 150 pF | Murata | GCM1555C1H151JA16D | CAP CER 150 pF 50 V 5 % C0G AEC-Q200 0402 | | C16 | 6800 pF | KEMET | C0402C682K5RAC_ | CAP CER 6800 pF 50 V 10 % X7R 0402 | | C19, C35, C42, C43 | 1000 pF | Murata | GCM155R71H102KA37D | CAP CER 1000 pF 50 V 10 % X7R AEC-Q200 0402 | | C20, C21, C36, C37 | 22 μF | Murata | GCM31CR71A226KE02 | CAP CER 22 µF 10 V 10 % X7R AEC-Q200 1206 | | C23, C25, CPRE1, CPRE2 | 22 μF | Murata | GCM32ER71C226ME19 | CAP CER 22 µF 16 V 20 % X7R AEC-Q200 1210 | | C26, C31 | 4.7 µF | TDK | CGA4J3X7R1C475K125AB | CAP CER 4.7 µF 16 V 10 % X7R AEC-Q200 0805 | | C30 | 2.2 μF | TDK | CGA4J3X7R1C225K125AB | CAP CER 2.2 µF 16 V 10 % X7R AEC-Q200 0805 | | C32 | 0.022 μF | TDK | C2012X7R2A223K125AA | CAP CER 0.022 µF 100 V 10 % X7R 0805 | | C39 | 0.01 μF | Murata | GCM155R71H103KA55D | CAP CER 0.01 µF 50 V 10 % X7R AEC-Q200 0402 | | C41 | 0.01 μF | Murata | GCM155R71E103KA37D | CAP CER 0.01 µF 25 V 10 % X7R AEC-Q200 0402 | | CBAT1 | 47 μF | Panasonic | EEE1VA470WAP | CAP ALEL 47 µF 35 V 20% AEC-Q200 SMT | | CBOOT1 | 0.047 μF | TDK | CGA2B3X7R1H473K050BB | CAP CER 0.047 µF 50 V 10 % X7R AEC-Q200 0402 | | CBOS1 | 4.7 μF | Murata | GCM21BC71A475KA73 | CAP CER 4.7 µF 10 V 10 % X7S AEC-Q200 0805 | | D1 | PMEG6045ETP | Nexperia | PMEG6045ETPX | DIODE SCHOTTKY 60 V 4.5 A AEC-Q101 SOD128 | | D2 | NRVTS260ESF | ON Semiconductor | NRVTS260ESFT1G | DIODE PWR SCH RECT 2 A 60 V AEC-Q101 SOD-123FL | | LBK1, LBK2, LBK3 | 1 μH | TDK | TFM252012ALMA1R0MTAA | IND PWR 1.0 µH @ 1 MHz 4.7 A 20 % AEC-Q200 SMD | | LBO1 | 4.7 µH | TDK | TFM252012ALMA4R7MTAA | IND PWR 4.7 µH @ 1 MHz 2.2 A 20 % AEC-Q200 SMD | | LPI1 | 1 μH | TDK | SPM6545VT-1R0M-D | IND PWR 1.0 µH @ 100 kHz 22.9 A 20 % AUTO SMD | | LPRE1 | 6.8 µH | TDK | SPM7054VT-6R8M-D | IND PWR 6.8 µH 10.9 A 20 % AUTO SMD | | Q1 | BUK9K18-40E | Nexperia | BUK9K18-40E, 115 | TRAN NMOS PWR SW DUAL 19.5 m $\Omega$ 30 A 40 V AECQ101 LFPAK56D | | R1, R7, R12, R14, R15, R16, R21 | 5.1 kΩ | Panasonic | ERA2AEB512X | RES MF 5.1 kΩ 1/16W 0.1% 0402 | | R2 | 2.2 Ω | KOA Speer | RK73H1JTTD2R20F | RES MF 2.2 Ω 1/10 W 1 % 0603 | | R3, R4 | 1 ΜΩ | VISHAY | CRCW04021M00FKED | RES MF 1.0 MΩ 1/16 W 1 % AEC-Q200 0402 | | R5 | 3.57 kΩ | KOA Speer | RK73H1ETTP3571F | RES MF 3.57 kΩ 1/10 W 1 % AEC-Q200 0402 | AN12333 All information provided in this document is subject to legal disclaimers. © 2024 NXP B.V. All rights reserved. #### FS84, FS85 product guidelines Table 2. Automotive BOM list...continued | Part Reference | Value | Part Manufacturer | Part Number | Description | |--------------------|------------|-------------------|------------------|-----------------------------------------| | R6, R8, R13 | 10 kΩ | Yageo | RC0402FR-1310KL | RES MF 10 kΩ 1/16 W 1 % 0402 | | R9, R11 | 2.2 kΩ | Panasonic | ERJ-2RKF2201X | RES MF 2.2 kΩ 1/10 W 1 % AEC-Q200 0402 | | R10 | 100 kΩ | Panasonic | ERJ-2RKF1003X | RES MF 100 kΩ 1 % 1/10 W AEC-Q200 0402 | | R17 | 90.9 kΩ | KOA Speer | RK73H1ETTP9092F | RES MF 90.9 kΩ 1/10 W 1 % AEC-Q200 0402 | | R18 | 68.1 kΩ | KOA Speer | RK73H1ETTP6812F | RES MF 68.1 kΩ 1/16 W 1 % 0402 | | R19, R20, R23, R25 | 22.1 kΩ | Panasonic | ERJ-3EKF2212V | RES MF 22.1 kΩ 1/10 W 1 % AEC-Q200 0603 | | R22 | 41.2 kΩ | Vishay | CRCW040241K2FKED | RES MF 41.2 kΩ 1/16 W 1 % AEC-Q200 0402 | | R24 | 115 kΩ | KOA Speer | RK73H1ETTP1153F | RES MF 115 kΩ 1/10 W 1 % AEC-Q200 0402 | | RSNS1 | 0.015 Ω | Vishay | WSLP1206R0150FEA | RES MF 0.015 Ω 1 W 1 % AEC-Q200 1206 | | U2 | BZX84-A5V1 | Nexperia | BZX84-A5V1, 215 | DIODE ZENER 5.1V 250MW AEC-Q101 SOT23 | FS84, FS85 product guidelines # 7 VPRE using inductor DCR current sensing For high current applications ( $I_{PRE} > 5$ A), the power dissipation in the current sense resistor becomes non-negligible (> 0.25 W). In that case, the DCR current sense technique can be a good alternative, using the intrinsic DCR of the inductor to sense the current. However, the inductor DCR value is less accurate than a shunt resistor which impacts the current limitation. Higher resistance value means lower current limitation and less accuracy means wider current limitation range. #### 7.1 Low DCR value When the inductor DCR is low (lower than 15 m $\Omega$ as a guideline only), the DCR current sense with a single capacitor $C_{LH}$ is possible. In this case, the current limitation is linked to the inductor DCR value ( $I_{LIM\_PRE} = V_{PRE\_LIM\_TH} / R_{DCR}$ ). This DCR current sense implementation is visible in Figure 10 using the R<sub>LL</sub> and C<sub>LH</sub> components. FS84, FS85 product guidelines #### 7.2 Components calculation Inductor voltage equation in the Laplace domain: The initial inductor current $I_{PRE}(0)$ and the initial capacitor voltage $V_{CLH}(0)$ are set to 0. $$V_{LVPRE}(s) = I_{PRE} * (R_{DCR} + L_{PRE} * s) = V_{RDCR} * (1 + \frac{L_{PRE}}{R_{DCR}} * s)$$ The capacitor voltage V<sub>CLH</sub>(s) can be written using a voltage divider bridge: $$V_{CLH}(s) = V_{RDCR} * \frac{\left(1 + \frac{L_{PRE} * s}{R_{DCR}} * s\right)}{\left(1 + R_{LL}C_{LH} * s\right)} = V_{RDCR} * \frac{\left(1 + \tau_{L} * s\right)}{\left(1 + \tau_{c} * s\right)}$$ When $R_{LL}$ and $C_{LH}$ are selected in such a way that the $\tau_C$ time constant is equal to the ratio of inductance and its direct current resistor, the capacitor voltage $V_{CLH}$ is directly proportional to the inductor current $I_{PRE}$ . $$R_{LL}C_{LH} = \frac{L_{PRE}}{R_{DCR}} \qquad \leftrightarrow \qquad V_{CLH} = R_{DCR} * I_{PRE}$$ If $\tau_L = \tau_C$ : $$R_{DCR\_TARGET} = R_{DCR} \qquad \leftrightarrow \qquad R_{LL} = \frac{L_{PRE}}{R_{DCR\ TARGET} * C_{LH}}$$ The capacitor $C_{LH}$ value should be selected in the range of several hundred nF to calculate the resistor $R_{LL}$ . Calculation example for an inductor $L_{PRE}$ = 6.8 $\mu H$ and $R_{DCR}$ = 10 m $\Omega$ : - $R_{LL}$ = 6.8 $k\Omega$ and $C_{LH}$ = 100 nF - $I_{LIM PRE}$ = 12 A for $V_{PRE LIM TH}$ = 120 mV #### 7.3 Comparative results $V_{SUP} = 14 \text{ V}, V_{PRF} = 4.1 \text{ V}, Fsw = 455 \text{ kHz}$ $L_{VPRE}$ = 6.8 $\mu$ H, $R_{DCR}$ = 10 $m\Omega$ , Cout = 66 $\mu$ F Rcomp = $3.57 \text{ k}\Omega$ , Ccomp = 6.8 nF, Chf = 150 pF Figure 11 shows comparative results between the resistor current sensing with Rshunt = 10 mΩ and the inductor DCR current sensing with $R_{DCR}$ = 10 mΩ, $R_{LL}$ = 6.8 kΩ, $C_{LH}$ = 100 nF FS84, FS85 product guidelines Figure 11. Resistor current sensing with Rshunt = 10 m $\Omega$ vs. inductor DCR current sensing with R<sub>DCR</sub> = 10 m $\Omega$ , R<sub>LL</sub> = 6.8 k $\Omega$ , C<sub>LH</sub> = 100 nF | Current sense | Bandwidth | PM | GM | I <sub>LIM_PRE</sub> | |---------------|-----------|--------|-------|----------------------| | Rshunt | 55 kHz | 55 deg | 17 dB | 12 A | | DCR | 55 kHz | 53 deg | 18 dB | 12 A | The results obtained with Rshunt current sense or inductor DCR current sense confirms similar performance. #### 7.4 High DCR value When the inductor DCR is high (higher than 15 m $\Omega$ as a guideline only), the DCR current sense with a resistor divider (R<sub>LL</sub> + R<sub>LH</sub>) helps to maintain a high current limitation by feeding a ratio of the current to the differential amplifier. In that case, the current limitation is linked to the voltage across $R_{LH}$ resistor. The ratio between $R_{LL}$ and $R_{LH}$ to maintain the current limitation is considered in the components calculation. AN12333 All information provided in this document is subject to legal disclaimers. © 2024 NXP B.V. All rights reserved. FS84, FS85 product guidelines This DCR current sense implementation is visible in the Figure 12 using $R_{LL} + R_{LH} + C_{LH}$ components. #### 7.5 Components calculation The inductor voltage equation in the Laplace domain: The initial inductor current $I_{PRE(0)}$ and the initial capacitor voltage $V_{CLH}(0)$ are set to 0. $$V_{LPRE}(s) = I_{PRE} * (R_{DCR} + L_{PRE} * s) = V_{RDCR} * (1 + \frac{L_{PRE}}{R_{DCR}} * s)$$ The capacitor voltage V<sub>CLH</sub>(s) can be written using a voltage divider bridge: $$V_{CLH}(s) = V_{RDCR} * \frac{R_{LH}}{R_{LL} + R_{LH}} * \frac{\left(1 + \frac{L_{PRE}}{R_{DCR}} * s\right)}{\left(1 + \frac{R_{LL} * R_{LH}}{R_{IJ} + R_{IJH}} C_{LH} * s\right)} = V_{RDCR} * \frac{R_{LH}}{R_{LL} + R_{LH}} * \frac{(1 + \tau_L * s)}{(1 + \tau_c * s)}$$ When $R_{LL}$ , $R_{LH}$ , and $C_{LH}$ are selected in such a way that the $\tau_C$ time constant is equal to the ratio of inductance and its direct current resistor, the capacitor voltage $V_{CLH}$ is directly proportional to the inductor current $I_{PRE}$ . $$\frac{R_{LL}*R_{LH}}{R_{LL}+R_{LH}}C_{LH} = \frac{L_{PRE}}{R_{DCR}} \quad (1) \qquad \leftrightarrow \qquad V_{CLH} = R_{DCR}*\frac{R_{LH}}{R_{LL}+R_{LH}}*I_{PRE}$$ If $\tau_L = \tau_C$ : All information provided in this document is subject to legal disclaimers. © 2024 NXP B.V. All rights reserved FS84, FS85 product guidelines $$R_{DCR\_TARGET} = R_{DCR} * \frac{R_{LH}}{R_{LL} + R_{LH}} \quad (2)$$ $R_{LH}$ and $R_{LL}$ expressions can be derived using equations (1) and (2): $$R_{LL} = \frac{R_{LL}*L_{PRE}*(R_{DCR} - R_{DCR\_TARGET})}{R_{DCR\_TARGET}*(R_{LL}*R_{DCR}*C_{LH}) - L_{PRE}}$$ $$R_{LL}^2 * R_{DCR_{TARCET}} * R_{DCR} * C_{LH} - (R_{LL} * R_{DCR} * L_{PRE}) = 0$$ Solving this second degree equation gives: $$R_{LL} = \frac{L_{PRE}}{C_{LH} * R_{DCR\ TARGET}} \ (3) \qquad OR \qquad R_{LL} = 0 \ (4)$$ Use result (3) to find the $R_{LH}$ resistor value: $$R_{LH} = \frac{L_{PRE}}{(R_{DCR} - R_{DCR\ TARGET})*C_{LH}}$$ The capacitor $C_{LH}$ value should be selected in the range of several hundred nF to calculate the resistor $R_{LL}$ and $R_{LH}$ . Calculation example for an inductor $L_{PRE}$ = 6.8 $\mu H$ and $R_{DCR}$ = 20 $m\Omega$ - $I_{LIM\_PRE}$ = 12 A for $V_{PRE\_LIM\_TH}$ = 120 mV: - C<sub>LH</sub> is selected at 100 nF - R<sub>LL</sub> and R<sub>LH</sub> are calculated. Table 3. Calculation example | Parameter | Value | Unit | Comments | |-------------------------|-------|------|------------------------------------------------------------| | L <sub>PRE</sub> | 6.8 | μH | 0 | | R <sub>DCR_REAL</sub> | 0.020 | Ω | 0 | | V <sub>PRE_LIM_TH</sub> | 0.12 | V | ILIM (OTP) | | I <sub>PRE_MAX</sub> | 12 | А | 0 | | R <sub>DCR_TARGET</sub> | 0.010 | Ω | V <sub>PRE_LIM_TH</sub> /I <sub>PRE_MAX</sub> | | Ratio | 2.0 | 0 | R <sub>DCR_REAL</sub> - R <sub>DCR_TARGET</sub> | | C <sub>LH</sub> | 100 | nF | Selected | | R <sub>LL</sub> | 6.8 | kΩ | L <sub>PRE</sub> /R <sub>DCR_TARGET</sub> /C <sub>LH</sub> | | R <sub>LH</sub> | 6.8 | kΩ | $L_{PRE}/(R_{DCR\_REAL} - R_{DCR\_TARGET})/C_{LH}$ | | V <sub>RDCR</sub> | 0.3 | V | R <sub>DCR_REAL</sub> × I <sub>PRE_MAX</sub> | FS84, FS85 product guidelines #### 7.6 Comparative results $V_{SUP} = 14 \text{ V}, V_{PRE} = 4.1 \text{ V}, Fsw = 455 \text{ kHz}$ $L_{VPRE}$ = 6.8 $\mu$ H, $R_{DCR}$ = 20 $m\Omega$ , Cout = 66 $\mu$ F Rcomp = $3.57 \text{ k}\Omega$ , Ccomp = 6.8 nF, Chf = 150 pF <u>Figure 13</u> shows comparative results between the resistor current sensing with Rshunt = 10 m $\Omega$ and the inductor DCR current sensing with R<sub>LL</sub> = 6.8 k $\Omega$ , R<sub>LH</sub> = 6.8K $\Omega$ , C<sub>LH</sub> = 100 nF = 6.8K $\Omega$ , C<sub>LH</sub> = 100 nF | Current sense | Bandwidth | PM | GM | I <sub>LIM_PRE</sub> | |---------------|-----------|--------|-------|----------------------| | Rshunt | 58 kHz | 55 deg | 14 dB | 12 A | | DCR | 58 kHz | 55 deg | 14 dB | 12 A | The results obtained with Rshunt current sense or inductor DCR current sense confirms similar performance. AN1233 All information provided in this document is subject to legal disclaimers. © 2024 NXP B.V. All rights reserved. FS84, FS85 product guidelines #### 7.7 Impedance and current limit frequency analysis This section provides information on deriving the frequency analysis from the Laplace transform using s = jw. Following assumptions are made before the analysis: - The switching period $T_{switch}$ is way lower than the two-time constants $\tau_C$ and $\tau_L$ . - The two time constants are equal $(\tau_C = \tau_L)$ #### 7.7.1 Frequency analysis without RLH The capacitor impedance module equation is provided below: $$|ZC_{LH}(jw)| = \frac{|V_{CLH}(jw)|}{|I_{PRE}(jw)|} = R_{DCR} * \frac{\sqrt{\left(\left(\frac{L_{PRE} * w}{R_{DCR}}\right)^2 + 1\right)}}{\sqrt{\left((R_{LL}C_{LH} * w)^2 + 1\right)}}$$ Table 4. Impedance and current limit frequency analysis without RLH | | $W \rightarrow 0$ | <b>W</b> → ∞ | |-----------------|---------------------------------|------------------------------------------------| | $ ZC_{LH}(jw) $ | $R_{DCR}$ | $\frac{L_{PRE}}{R_{I.L}*C_{I.H}}$ | | $ ZC_{LH}(jw) $ | $ rac{V_{PRELIM\ TH}}{R_{DCR}}$ | $\frac{V_{PRELIM\ TH}*R_{LL}*C_{LH}}{L_{PRE}}$ | If $\tau_L = \tau_C$ , then: $$\begin{cases} |ZC_{LH}(jw)|_{W\to 0} = |ZC_{LH}(jw)|_{W\to \infty} \\ |I_{PRE_{MAX}}(jw)|_{W\to 0} = |I_{PRE_{MAX}}(jw)|_{W\to \infty} \end{cases}$$ The capacitor impedance and the current limit maximum are constant with frequency. FS84, FS85 product guidelines #### 7.7.2 Frequency analysis with RLH The capacitor impedance module equation is provided below: $$|ZC_{LH}(jw)| = \frac{|V_{CLH}(jw)|}{|I_{PRE}(jw)|} = R_{DCR} * \frac{R_{LH}}{R_{LL} + R_{LH}} * \frac{\sqrt{\left(\left(\frac{L_{PRE} * W}{R_{DCR}}\right)^2 + 1\right)}}{\sqrt{\left(\left(\frac{R_{LL} * R_{LH}}{R_{LL} + R_{LH}}C_{LH} * W\right)^2 + 1\right)}}$$ Table 5. Impedance and current limit frequency analysis with RLH | | $W \rightarrow 0$ | W→∞ | |------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------| | $ ZC_{LH}(jw) $ | $R_{DCR} * \frac{R_{LH}}{R_{I.I.} + R_{I.H}}$ | $\frac{L_{PRE}}{R_{I.L} * C_{I.H}} * \frac{R_{LH}}{R_{I.L} + R_{I.H}}$ | | $ I_{PRE} _{MAX}(jw) $ | $\frac{V_{PRELIMTH}}{R_{DCR}*\frac{R_{LH}}{R_{I.L}+R_{LH}}}$ | $\frac{V_{PRELIM\ TH}*R_{LL}*C_{LH}}{L_{PRE}*\frac{R_{LH}}{R_{I.L}+R_{I.H}}}$ | If $\tau_L = \tau_C$ , then: $$\begin{cases} |ZC_{LH}(jw)|_{W\to 0} = |ZC_{LH}(jw)|_{W\to \infty} \\ |I_{PRE\,_{MAX}}(jw)|_{W\to 0} = |I_{PRE\,_{MAX}}(jw)|_{W\to \infty} \end{cases}$$ The capacitor impedance and the current limit maximum are constant with frequency. FS84, FS85 product guidelines ### 7.8 Components calculation summary The equations of both DCR current sense methods are summarized in the following table: Table 6. DCR current sense equations | Parameter | R <sub>LH</sub> not populated | | R <sub>LH</sub> populated | R <sub>LH</sub> populated | | |--------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--| | V <sub>CLH</sub> (s) | $V_{CLH}(s) = V_{RDCR} * \frac{\left(1 + \frac{L_{PRE}}{R_{DCR}} * s\right)}{\left(1 + R_{IL}C_{LH} * s\right)}$ | | $V_{CLH}(s) = V_{RDCR} * \frac{R_{LH}}{R_{LL} + R_{LL}}$ | $\frac{\left(1 + \frac{L_{PRE}}{R_{DCR}} * s\right)}{\left(1 + \frac{R_{LL} * R_{LH}}{R_{LL} + R_{LH}} C_{LH} * s\right)}$ | | | Time constants | τ <sub>L</sub> | τ <sub>C</sub> | τ <sub>L</sub> | τ <sub>C</sub> | | | | $\frac{L_{PRE}}{R_{DCR}}$ | $R_{LL}C_{LH}$ | $\frac{L_{PRE}}{R_{DCR}}$ | $\frac{R_{LL} * R_{LH}}{R_{I.I.} + R_{I.H}} C_{LH}$ | | | $V_{CLH}$ at $\tau_L = \tau_C$ | $V_{CLH} =$ | V <sub>RDCR</sub> | $V_{CLH} = V_{RDCI}$ | $R * \frac{R_{LH}}{R_{I.I.} + R_{I.H}}$ | | | I <sub>PRE_MAX</sub> | $\frac{V_{PRELIM\ TH}}{R_{DCR}}$ | | $\frac{V_{PRELIMTH}}{R_{DCR}*\frac{R_{LH}}{R_{I.L}+R_{I.H}}}$ | | | | V <sub>PRESC</sub> | $V_{PRESC} > \frac{V_{PRE}}{L_{PRE}} * R_{DCR} * Acs$ | | $V_{PRESC} > \frac{V_{PRE}}{L_{PRE}} * R_{DCR} * \frac{R_{LH}}{R_{LL} + R_{LH}} * Acs$ | | | | Equations | $R_{\textit{DCR TARGET}} = R_{\textit{DCR}}$ | | $R_{DCR\_TARGET} = F$ | $R_{DCR} * \frac{R_{LH}}{R_{I.L} + R_{I.H}}$ | | | | $R_{LL}C_{LH} = \frac{L_{PRE}}{R_{DCR}}$ | | $\frac{R_{LL} * R_{LH}}{R_{LL} + R_{LH}} $ | $C_{LH} = \frac{L_{PRE}}{R_{DCR}}$ | | | R <sub>LL</sub> | $R_{LL} = \frac{L_{PRE}}{R_{DCR\ TARGET} * C_{LH}}$ | | $R_{LL} = {R_{DCR}}$ | $L_{PRE}$ $_{TARGET} * C_{LH}$ | | | R <sub>LH</sub> | n/a | | $R_{LH} = \frac{1}{(R_{DCR} - R_{I})}$ | $L_{PRE}$ DCR TARGET) * $C_{LH}$ | | #### 8 How to use FS84 without BUCK1 In case the FS84 does not supply the MCU core or in case the MCU core requires only 3.3 V or 5 V, BUCK1 may not be required. Since BUCK1 cannot be disabled by OTP, follow this procedure to use FS84 without BUCK1: AN12333 All information provided in this document is subject to legal disclaimers. © 2024 NXP B.V. All rights reserved. FS84, FS85 product guidelines - 1. BUCK1\_IN connected to VPRE to keep VPRE\_FB\_OV protection otherwise BUCK1\_IN can be left open - 2. BUCK1 SW and BUCK1 FB pins open - 3. BUCK1 in power up slot 7 by OTP to not start automatically - 4. VCOREMON pin open - 5. VCOREMON not assigned to PGOOD and ABIST1 - 6. Permanent VCOREMON UV will be reported. To be discarded since BUCK1 is not used. - 7. Configure VCOREMON\_UV\_FS\_IMPACT[1:0] = VCOREMON\_OV\_FS\_IMPACT[1:0] = 00 during INIT\_FS for no effect on RSTB and FS0B by VCOREMON and to allow FS0B release ## 9 MCU with CORE\_SENSE connection Some high power MCUs have a sense connection for the CORE supply in order to regulate the CORE voltage at the MCU silicon, instead of through the input pin of the package. See <u>Figure 15</u> for the recommended connection. # 10 PGOOD and RSTB connections #### 10.1 FS84/FS85 connection to MCU - FS84/FS85 PGOOD output connected to MCU PORB input for hardware reset - · PGOOD assertion is configured by OTP - FS84/FS85 bidirectional RSTB connected to MCU reset input for functional reset - RSTB assertion is configured by SPI/I<sup>2</sup>C during INIT\_FS #### 10.2 ASIL D capable connection with external PMIC - PMIC is enabled when last FS85 VREGx regulator is started with to respect MCU power sequence (High Voltage first down to Low Voltage) - For power down sequence, the MCU sends SPI/I<sup>2</sup>C command to FS85 then VREGx and VCORE will be shut down at the same time. AN12333 All information provided in this document is subject to legal disclaimers. © 2024 NXP B.V. All rights reserved. FS84, FS85 product guidelines - FS85\_VMONx is used as redundant monitoring to fit for ASIL D capability with OV set for maximum VCORE and UV set for minimum VCORE. - FS85 VMONx is taken at PMIC regulator output - FS85\_VMONx is assigned to ABIST1 to release FS85\_PGOOD after VCORE is available #### 10.3 ASIL B capable connection with external PMIC - PMIC manages MCU\_PGOOD and FS84 manages MCU\_Reset - PMIC is enabled by FS84\_PGOOD with respect to the MCU power sequence (high voltage first down to low voltage) - For power down sequence, MCU send SPI/I<sup>2</sup>C command to FS84 and VCORE will be shut down when first SBC regulator assert PGOOD - FS84\_RSTB released before MCU\_PORB - When FS84 PGOOD is asserted, PMIC is disabled. FS84, FS85 product guidelines # 11 External clock synchronization As stated in Section 25.5 "External clock synchronization" of the FS84/FS85 datasheet, when an external clock synchronization is used, the external clock must be applied on pin FIN before setting the bit EXT\_FIN\_SEL. The external clock must be active as long as EXT\_FIN\_SEL is set. The MCU shall regularly check the state of the CLK\_FIN\_DIV\_OK bit to identify an external clock failure. If CLK\_FIN\_DIV\_OK = 0, then the MCU must read the PLL\_LOCK\_RT bit to verify if the fault condition is persistent or not. If PLL\_LOCK\_RT = 1, the fault condition can be considered as a transient condition and the system is ready to switch over to the external clock by setting EXT\_FIN\_SEL bit again. If PLL\_LOCK\_RT = 0, the fault is considered as a permanent fault and the MCU must take action to send the system to safe operation. It is the responsibility of the system designer to define the tolerance time with the external frequency lost before taking an action, such as stopping the system or placing the system in safe state. #### 12 FS\_OSC\_DRIFT bit The FS84/FS85 features two oscillators: one in the main domain and one in the fail-safe domain. If one of the oscillators is drifting too much compared to the other one, the bit FS\_OSC\_DRIFT is set in the FS\_OVUVREG\_STATUS register. This bit is set to 0 at startup in normal cases. In case the device is woken up by a slow ramp (slower than 0.25 V/ms) on the WAKE1/2 pin and $V_{SUP}$ is already over $V_{SUP\_uvh}$ , the flag FS\_OSC\_DRIFT is set in FS\_OVUVREG\_STATUS during the INIT\_FS phase. To check if a real drift issue has occured, it is recommend to clear the bit in the INIT\_FS phase by writing a 1 and reading it back again. If the bit is still set, it means there is an oscillator drift issue. Otherwise, this is linked to slow ramp on the wake pin. # 13 ISO pulses #### 13.1 ISO-pulse description For a description and images of test pulses, see <u>Table 7</u>. Table 7. Pulse reference documents | Pulse | Reference documents <sup>[1]</sup> | |-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------| | Figure 5 — Test pulse 1, page 12. Figure 6 — Test pulse 2a, page 13 Figure 8 — Test pulse 3a, page 15 Figure 9 — Test pulse 3b, page 16 | ISO 7637-2:2011(E) <sup>[18]</sup> | | Figure 11: Cold start test pulse, page 29. 4a, 4b (former cranking pulses) | VW 80000: 2009-10 <sup>[24]</sup> | | Figure 9 — Test with centralized load dump suppression, (Test pulse 5b), page 12 | ISO 16750-2:2012 <sup>[20]</sup> | | Figure 9 — Test with centralized load dump suppression, (Test pulse 5b1), page 13 | ISO 16750-2:2010(E) <sup>[19]</sup> | <sup>[1]</sup> See Section 19 for a list of documents referenced in this application note. FS84, FS85 product guidelines #### 13.1.1 12 V automotive system - **Pulse 1:** Ua = 14 V, Us = -150 V, Ri = 10 $\Omega$ , Td = 2 ms, Tr = 1 $\mu$ s, T 1 = 0.5 s, T2 = 200 ms, T3 < 100 $\mu$ s, 500 pulses - Pulse 2a: Ua = 14 V, Us = 112 V, Ri = 2 Ω, Td = 50 μs, Tr = 1 μs, T1 = 0.2 s, 500 pulses - Pulse 3a: Ua = 14 V, Us = -220 V, Ri = 50 $\Omega$ , Td = 150 ns, Tr = 5 ns, T1 = 100 $\mu$ s, T4 = 10 ms, T5 = 90 ms, 1 Hr - Pulse 3b: Ua = 14 V, Us = 150 V, Ri = 50 $\Omega$ , Td = 150 ns, Tr = 5 ns, T1 = 100 $\mu$ s, T4 = 10 ms, T5 = 90 ms, 1 Hr - Pulse 4a: Ub = 11V, Ut = Us = 4.5V, Ua = 6.5V, Ur = 2V, Tf = 1ms, T4 = T5 = 0, T6 = 19ms, T7 = 50ms, T8 = 10s, Tr = 100 ms, F = 2Hz, 10 cycles at interval 2 s - **Pulse 4b:** Ub = 11V, Ut = 3.2V, Us = 5.0 V, Ua = 6.0 V, Ur = 2 V, Tf = 1 ms, T4 = 19 ms, T5 = 1 ms, T6 = 329 ms, T7 = 50 ms, T8 = 10 s, Tr = 100 ms, F = 2Hz, 10 cycles at interval 2 s - Pulse 5b: Ua = 14V, Us = 35 V, Ri = 1 $\Omega$ , Td = 400 ms, Tr = 5 ms, 10 pulses at interval of 1 min #### 13.1.2 24 V truck system - **Pulse 1:** Ua = 28 V, Us = -600 V, Ri = 50 $\Omega$ , Td = 1 ms, Tr = 3 $\mu$ s, T1 = 0.5s, T2 = 200 ms, T3 < 100 $\mu$ s, 500 pulses - **Pulse 2a:** Ua = 28 V, Us = 112 V, Ri = 2 $\Omega$ , Td = 50 $\mu$ s, Tr = 1 $\mu$ s, T1 = 0.2 s, 500 pulses - Pulse 3a: Ua = 28 V, Us = -300 V, Ri = 50 $\Omega$ , Td = 150 ns, Tr = 5 ns, T1 = 100 $\mu$ s, T4 = 10 ms, T5 = 90 ms, 1 Hr - Pulse 3b: Ua = 28 V, Us = 300 V, Ri = 50 $\Omega$ , Td = 150 ns, Tr = 5 ns, T1 = 100 $\mu$ s, T4 = 10 ms, T5 = 90 ms, 1 Hr - Pulse 5b: Ua = 28 V, Us = 58 V, Ri = 2 $\Omega$ , Td = 350 ms, Tr = 5 ms, 10 pulses at interval of 1 min - Pulse 5b1: Ua = 28 V, Us = 65 V, Ri = 2 $\Omega$ , Td = 350 ms, Tr = 5 ms, 10 pulses at interval of 1 min #### 13.2 Product setup and failing criteria for ISO pulses All the ISO test pulses are applied to VBAT, at 25 °C, with all regulators loaded according to Table 8. Table 8. Regulators setting | Output | Vout (V) | lout (A) | |--------|----------|---------------| | VPRE | 4.1 | 3.3 | | Buck1 | 1.25 | 1.25 | | Buck2 | 1.8 | 1.2 | | Buck3 | 2.3 | 1 | | Boost | 5.74 | Loaded by LDO | | LDO1 | 1.8 | 0.1 | | LDO2 | 3.3 | 0.1 | Class A: FS0B remains released during the stress Class C: FS0B and RSTB are asserted during the stress but released after the stress FS84, FS85 product guidelines #### 13.3 ISO pulse results Table 9. ISO pulse results | System Voltage | Pulse | Duration | Result | |----------------|----------------------------------|------------|------------------------| | 12 V | Pulse 1 | 500 pulses | Class C <sup>[1]</sup> | | 24 V | Pulse 1 | 500 pulses | Class A | | 12 V | Pulse 2a | 500 pulses | Class A | | 24 V | Pulse 2a | 500 pulses | Class A | | 12 V | Pulse 3a | 1 hour | Class A | | 24 V | Pulse 3a | 1 hour | Class A | | 12 V | Pulse 3b | 1 hour | Class A | | 24 V | Pulse 3b | 1 hour | Class A | | 12 V | Pulse 5b | 10 pulses | Class A | | 24 V | Pulse 5b | 10 pulses | Class A | | 24 V | Pulse 5b1 | 10 pulses | Class A <sup>[2]</sup> | | 12 V | LV 124 <sup>[24]</sup> E-11 (4a) | 1 pulses | Class A | | 12 V | LV 124 <sup>[24]</sup> E-11 (4b) | 1 pulses | Class A | # Non-ISO pulses #### 14.1 Non-ISO pulse description For a description and images of test pulses described and documented in various ISO documents, see Table 10. Table 10. Pulse reference documents | Pulse | Reference documents <sup>[1]</sup> | |----------------------------------------------------------------------------------------|------------------------------------| | Figure 6: Test pulse E-07 Slow decrease and increase of the supply voltage, page 20 | VW 80000: 2009-10 <sup>[24]</sup> | | Figure 7: Test pulse E-08 Slow decrease, quick increase of the supply voltage, page 22 | VW 80000: 2009-10 <sup>[24]</sup> | | Figure 9: Test pulses E-10 Short interruptions, page 27 | VW 80000: 2009-10 <sup>[24]</sup> | <sup>[1]</sup> See Section 19 for a list of documents referenced in this application note. Negative pulse 1 generates a device reset after each pulse, inducing RSTB and FS0B assertion. Re-initialization needed to release again FS0B. External TVS protection required in front of VSUP1/2 pins. MMSZ56T1G TVS reference was used in combination with VPRE MOSFET SQJB80EP-T1 (80 V capable). #### FS84, FS85 product guidelines #### FS84, FS85 product guidelines #### 14.2 Product setup and failing criteria for non-ISO pulses All the non ISO test pulses are applied at VBAT. They are executed in temperature (at Ta = -40 °C, Ta = +25 °C and Ta = +125 °C), with VPRE at 455 kHz and 2.2 MHz, without load and with loads according to Table 11. Table 11. Regulators setting | Output | Vout (V) | lout (A) | |--------|----------|---------------| | VPRE | 4.1 | 3.3 | | Buck1 | 1.25 | 1.25 | | Buck2 | 1.8 | 1.2 | | Buck3 | 2.3 | 1 | | Boost | 5.74 | Loaded by LDO | | LDO1 | 1.8 | 0.1 | | LDO2 | 3.3 | 0.1 | Class A: FS0B remains released during the stress Class C: FS0B and RSTB are asserted during the stress but released after the stress FS84, FS85 product guidelines #### 14.3 Non-ISO pulse results Table 12. Non-ISO pulse results | Pulse type | Pulse description | No. of pulses | Results | |-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------|---------| | Truck jump start | VBAT = 48 V during 15 min | 1 | Class A | | Battery Voltage Dropout | t <sub>ON</sub> = 0.9 ms, t <sub>OFF</sub> = 0.1 ms | 4000 | Class A | | VBAT = UON = 13.5 V, UOFF = 0 V, tr/tf $\leq$ 1 μs, Ri = 0.01 $\Omega$ | t <sub>ON</sub> = 9 ms, t <sub>OFF</sub> = 1 ms | 10 | Class C | | | $t_{ON}$ = 9 ms, $t_{OFF}$ = 6 ms | 10 | Class C | | | t <sub>ON</sub> = 200 ms, t <sub>OFF</sub> = 10 ms | 10 | Class C | | | t <sub>ON</sub> = 200 ms, t <sub>OFF</sub> = 100 ms | 10 | Class C | | Battery Brownout/Recovery<br>VBAT = 13.5 V | T1 = 1 s, T2 = 10 s, T3 = 28800 s, T4 = 10 s, T5 = 7200 s | 1 | Class C | | Triangular Pulse 1 | Slope = 0.1 V / μs | 3 | Class A | | /BAT_start = 12 V, VBAT_stop = 0 V, VBAT_max = | Slope = 1 V / s | 3 | Class C | | 13.5 V | Slope = 1 V / min | 3 | Class C | | <b>Friangular Pulse 2</b><br>/BAT_start = 12 V, VBAT_stop = 0 V | Fall time from 2 min to 30 min by step of 2 min | 1 | Class C | | | Fall time from 1 h to 7 h by step of 2 h | 1 | Class C | | | Rise time from 2 min to 30 min by step of 2 min | 1 | Class C | | | Rise time from 1 h to 7 h by step of 2 h | 1 | Class C | | Re-init pulse<br>/BAT = 13.5 V | tr/tf = 1 ms, td = 5 s,<br>T = 10 s, 20 steps by 5 % | 1 | Class C | | <b>LV124<sup>[24]</sup> E-07</b><br>JBmax = VBATmax = 12 V, UBmin = VBATmin = xV | Slope 0.5 V / min | 1 | Class C | | L <b>V124<sup>[24]</sup> E-08</b><br>JBmax = VBATmax = 12 V, UBmin = VBATmin = xV | Slope = 0.5 V/min<br>Holding at 0 V = 1 min<br>Tr < 0.5 s | 1 | Class C | | LV124 <sup>[24]</sup> E-09<br>VBAT_start = 13.5 V, VBAT_stop = 0 V, | Frequency = 0.06 Hz<br>duty cycle = 0.5 | 1 | Class C | | L <b>V124<sup>[24]</sup> E-10</b><br>VBAT = 11 V, T2 = 10s | T1 > 10 µs to 100 µs with interval of 10 µs T1 = 100 µs to 1 ms with interval of 100 µs | 1 | Class A | | | T1 = 1 ms to 10 ms with interval of 1 ms T1 = 10 ms to 100 ms with interval of 10 ms T1 = 100 ms to 2 s with interval of 100 ms | 1 | Class C | Results depend on the use case condition. <u>Table 12</u> does not include all the possible, custom non-ISO test pulses applied to FS84/FS85. Only one third of the most common tests are listed. Contact your local NXP representative if custom pulses are needed for your application. FS84, FS85 product guidelines # 15 EMC performance ### 15.1 PCB components placement FS84, FS85 product guidelines #### 15.2 Layout guidelines - Design uses 6 PCB layers: - L1: Top layer used as DC/DC power plane - L2: System ground - L3: Power Island / Signal - L4: System Ground - L5 : Signal - L6: DC/DC local power plane - If a high current loop is going through multiple PCB layers, multiple vias are recommended to limit the parasitic (R and L) in the high current path - When a signal is going thru multiple PCB layers, ground vias around the layer interconnection are recommended to contain the electrical field - · Avoid low level signals below SMPS power components - · Connect components with high-impedance signals close to device pin to avoid noise injection - · SMPS current loop as small as possible with wide tracks - · SMPS feedback lines shall be shielded - BUCK1/2/3 feedbacks shall be connected close to the load - When BUCK1/2 are used in multiphase, BUCK1 and BUCK2 layout shall be as symmetrical as possible - VPRE feedback is also used for Current Sense Negative, so VPRE feedback shall be connected to Rshunt and not to the load - · Layout of VDDIO (VDDI2C) must avoid parasitic coupling with global pins - Add decoupling capacitors on VDDIO (VDDI2C) close to the power supply pins of level shifters - · All global pins connected to a single connector is the best solution for EMC system level tests - Change VPRE HS slew rate to slower settings to improve above 200/300 MHz (in Radiated Emission) - · Preferable to use suggested inductors' references for PI filter and VPRE - Radiated Emission can be minimized if VPRE ripple is minimized, pay close attention on BOM selection (compensation network, capacitors, etc) to minimize ripple - · Keep close attention to VPRE layout and follow datasheet guidelines FS84, FS85 product guidelines Refer to the Layout and PCB guidelines section of the product data sheet for additional information #### 15.3 Thermal management #### 15.3.1 Package with exposed pad The FS84/FS85 package is a QFN 56-pin package with an exposed pad for enhanced thermal dissipation. Details of the PCB footprint design are available in the section titled *PCB footprint design* of <u>AN1902<sup>[15]</sup></u>. #### 15.3.2 VPRE MOSFET power dissipation - To minimize the power dissipation in VPRE external MOSFETs, a minimum PCB copper area can be used for this purpose. The application note, <u>AN10874<sup>[16]</sup></u> provides useful information. - On NXP EVB design, 70 μm copper layer thickness for top and bottom layers are used to improve the dissipation. The power dissipation in the MOSFETs is optimized by the copper areas on Layers 1 (<u>Figure 27</u>), 3 (<u>Figure 28</u>) and 6 (<u>Figure 29</u>). #### 15.4 Product setup All EMC tests are performed at 25 °C, with all regulators configured and loaded according to the *EMC compliance* section of the product data sheet. #### 15.5 Conducted Emission (CE) Compliance to IEC 61967-4:[21] - Global pins: VBAT (Vsup1 and Vsup2), FS0B, 150 $\Omega$ method, 12-M level - Local pins: VPRE, VBOOST, BUCK1/2/3, LDO1/2, 150 Ω method, 10-K level The main parameters for the emission measurements are described in <u>Table 13</u> according to the IEC specification. Table 13. Emission measurements main parameters | Frequency range | Resolution bandwidth RBW | Step size | |-------------------|--------------------------|-----------| | 150 kHz to 30 MHz | 9 kHz | 4.5 kHz | | 30 MHz to 1 GHz | 120 kHz | 60 kHz | VBAT results are obtained with spread spectrum enabled and the external components discussed in <u>Section 6</u>. For spread spectrum information, refer to the *Spread spectrum* section of the product data sheet. VPRE results are obtained after ferrite Murata BLM31PG601SH1 + 100 nF to GND. VBOOST results are obtained after ferrite Murata BLM31PG601SH1 + 47 nF to GND. AN12333 All information provided in this document is subject to legal disclaimers. © 2024 NXP B.V. All rights reserved. #### FS84, FS85 product guidelines #### 15.6 Direct Power Injection (DPI) Compliance to IEC 62132-4:[22] - Global pins (supplies): VBAT (Vsup1 and Vsup2), 36 dBm, Class A - Global pins (non-supplies): WAKE1, WAKE2, FS0B, 30 dBm, Class A - Local pins (supplies): VPRE @455 kHz, BUCK1/2/3 @ 2.22 MHz, LDO1/2, 12 dBm, Class A - Local pins (non-supplies): RSTB, PGOOD, VDDIO, VDDI2C, VBOS, 12 dBm, Class A Class A: no state change on FS0B, RSTB, PGOOD state and all regulators in spec Table 14. DPI results | Pin | Classification | Level | Result | |---------------------|----------------|--------|--------| | VBAT (Vsup1, Vsup2) | Global | 36 dBm | PASS | | WAKE1 and WAKE2 | Global | 30 dBm | PASS | | FS0B | Global | 30 dBm | PASS | | WAKE2 | Local | 12 dBm | PASS | | VPRE | Local | 12 dBm | PASS | | BUCK1, BUCK2 | Local | 12 dBm | PASS | | LDO1, LDO2 | Local | 12 dBm | PASS | AN12333 All information provided in this document is subject to legal disclaimers © 2024 NXP B.V. All rights reserved. FS84, FS85 product guidelines Table 14. DPI results...continued | Pin | Classification | Level | Result | |--------------|----------------|--------|--------| | BUCK3, VDDIO | Local | 12 dBm | PASS | | VDDI2C | Local | 12 dBm | PASS | | VBOS | Local | 12 dBm | PASS | | RSTB | Local | 12 dBm | PASS | | PGOOD | Local | 12 dBm | PASS | ## 15.7 Radiated Emission (RE) Compliance with FMC1278 RE 310 Level 2 Requirement in Normal mode Table 15. Limits in dB uV/m, level 2 | Table 10. Ellille III ab | Table 10. Ellitte III ab parili, level 2 | | | | | | | |--------------------------|------------------------------------------|---------|---------|---------|----------|-----------|-----------| | Frequency (MHz) | G1 | NA1 | G2 | JA1 | G3 | G4 | G5 | | | 0.53 - 1.7 | 45 - 48 | 65 - 88 | 75 - 91 | 89 - 109 | 140 - 176 | 172 - 242 | | Limit A, PK | 20 | 20 | 20 | 20 | 20 | 20 | 20 | | Limit A, AV | 12 | 12 | 12 | 12 | 12 | 12 | 12 | | Limit B, QP | 30 | 24 | 24 | 24 | 24 | 24 | 24 | | Frequency (MHz) | | EU3<br>380 - 430 | G6b<br>429 - 439 | | G67b<br>902 - 904 | EU4<br>1598 - 1604 | |-----------------|----|------------------|------------------|----|-------------------|--------------------| | Limit A, PK | 20 | 20 | 25 | 30 | 30 | _ | | Limit A, AV | 14 | 14 | 19 | 24 | 24 | 4 | | Limit B, QP | 30 | 30 | 30 | _ | _ | _ | | Frequency (MHz) | G8 | G8 | G8 | |-----------------|--------------------------|-------------|-------------------------| | | 1567 - 1574 | 1574 - 1576 | 1576 - 1583 | | Limit A, AV | 44 – 20664 × log(f/1567) | 4 | 4 + 20782 × log(f/1576) | ### 15.7.1 RE setup - VBAT = 13.5 V, Room temperature (23 °C) - LISN is used only on Battery + - Battery ground is connected on the ground plane. - Ground to DUT is done with a wire. ### FS84, FS85 product guidelines Table 16. Radiated emission test settings | Setting | Range | |----------------------------|--------------------------------------------| | Frequency Range | 0.15 - 1605 MHz | | Bandwidth acc. to CISPR 25 | 1 / 9 / 120 kHz | | Frequency Step Δf | 0.25 / 2.25 / 30 kHz (FFT) | | Measuring time | 200 ms / QP: 1000 ms | | Detector | Peak (PK) / Average (AV) / Quasi-Peak (QP) | #### 15.7.2 RE results aaa-032906 Figure 37. Radiated emission test setup: board shielded, spread spectrum enabled, VPRE @ 455 kHz, SRLS = 11, SRHS = 00 ### FS84, FS85 product guidelines Table 17. Settings for radiated emission results: compliant for 12 kHz PK/AV BW limits | Setting | Value | |---------|---------------| | f | 30 - 1000 MHz | | Δf | 30 kHz (FFT) | | Det. | PK / AV | | BW | 120 kHz | | Т | 200 ms | | Antenna | Horizontal | Table 18. Settings for radiated emission results: compliant for 9 kHz PK/AV BW limits | Setting | Value | |------------|----------------| | f | 0.15 - 30 MHz | | $\Delta f$ | 2.25 kHz (FFT) | AN12333 All information provided in this document is subject to legal disclaimers. © 2024 NXP B.V. All rights reserved. FS84, FS85 product guidelines Table 18. Settings for radiated emission results: compliant for 9 kHz PK/AV BW limits...continued | Setting | Value | |---------|----------| | Det. | PK / AV | | BW | 9 kHz | | Т | 200 ms | | Antenna | Vertical | Table 19. Settings for radiated emission results: compliant for 12 kHz PK/AV BW limits | Setting | Value | |---------|---------------| | f | 30 - 1000 MHz | | Δf | 30 KHz (FFT) | | Det. | PK / AV | | BW | 120 kHz | | Т | 200 ms | | Antenna | Vertical | ## 15.8 Bulk Current Injection (BCI) - Injection level per FMC1278 RI 112 Level 2 Requirement in Normal mode, FS0B released and no assertion - Injection level per FMC1278<sup>[23]</sup> RI 112 Level 2 Requirement in Normal mode, FS0B asserted and no release No wake up when injecting FMC1278<sup>[23]</sup> RI 112 Level 2 Requirement in standby mode FS84, FS85 product guidelines ### 15.8.1 BCI setup Table 20. BCI setup | Key | | |------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------| | 1. DUT | 8. Current monitoring equipment | | 2. Load simulator | 9. DUT wire harness | | 3. Artificial network | 10a. DUT power return removed from wire harness and connected directly to sheet metal. Wire length is 200 mm ± 50 mm. | | 4. Power supply | 10b. DUT power return included in DUT wire harness | | 5. Injection probe | 11. DUT case ground (refer to section 12.2, <i>Generic Test Setup</i> of FMC1278 <sup>[23]</sup> ) | | 6. Monitor probe (requires prior approval by FMC EMC approval to use). | 12. dielectric support ( $\varepsilon_r \le 1.4$ ) | | 7. RF generation equipment | 13. Support/monitoring equipment | ### 15.8.2 BCI results Table 21. BCI test results | 1. Del tot locale | | | | | |-------------------|---------|--------|--|--| | BCI test | Mode | Result | | | | CBCI 150 mm | Normal | PASS | | | | CBCI 450 mm | Normal | PASS | | | | CBCI 750 mm | Normal | PASS | | | | DBCI 150 mm | Normal | PASS | | | | DBCI 450 mm | Normal | PASS | | | | CBCI 150 mm | Standby | PASS | | | | CBCI 450 mm | Standby | PASS | | | | CBCI 750 mm | Standby | PASS | | | | DBCI 150 mm | Standby | PASS | | | AN12333 All information provided in this document is subject to legal disclaimers. © 2024 NXP B.V. All rights reserved. FS84, FS85 product guidelines Table 21. BCI test results...continued | BCI test | Mode | Result | |-------------|---------|--------| | DBCI 450 mm | Standby | PASS | ## 16 VBOOST to supply CAN transceivers The VBOOST block can be used to supply CAN transceivers' peripherals. A critical topic to supply a CAN transceiver, such as the TJA1042, is the transient load requirement. To estimate what transient requirement the CAN supply must be compliant with, the system designer shall consider the various CAN short scenario possible. There are different scenarios of a CAN shorted, the worst case scenario among them being CANH short to Battery. In the case of TJA0142, this scenario draws 110 mA max while CAN is in the dominant state, and 10 mA max while CAN is in the recessive state. See Chapter 3 of <a href="https://www.nxp.com/docs/en/data-sheet/TJA1042.pdf">https://www.nxp.com/docs/en/data-sheet/TJA1042.pdf</a>. In most cases, CAN is in the dominant state 50 % of the time and recessive state 50 % of the time, involving a short current of $110 \times 0.5 + 10 \times 0.5 = 60$ mA. Worst case, CAN can be considered to be dominant for 80 % of the time, and thus bringing the short current to $110 \times 0.8 + 10 \times 0.2 = 90$ mA. Based on this scenario, a CAN shorted worst case would involve a 90 mA peak current on its input VCC. To prevent fast transient on VCC pin from the CAN transceiver, there must be a decoupling capacitor. For a decoupling capacitor of 100 nF on VCC, and taking in consideration a 100 mA peak for a CAN input of 5 V (50 ohm load), the time constant is R $\times$ C = 50 $\times$ 100 nF = 5 $\mu$ s. Thus, it means the capacitor will be fully discharged after 6 $\times$ Tau = 30 $\mu$ s. Based on this study, the CAN supply must be compliant with 100 mA short within 5 µs, so 20 mA/µs transient load The TJA1042 VCC input voltage requirement is 5 % overall. The VBOOST from FS8500 is rated at 3 % DC accuracy, so the VBOOST must be compliant with 2 % on AC accuracy. For a 5 V supply, a transient of 2 % means the supply overshoot/undershoot upon a transient event on VBOOST must be within 100 mV. Based on FS8500 datasheet and validation data, which shows that for such use case the VBOOST sustain an overshoot below 100 mV, it confirms the VBOOST as a technical working solution to supply such CAN transceiver. Additional information can be found in application note (<a href="https://www.nxp.com/docs/en/supporting-information/AH1014.pdf">https://www.nxp.com/docs/en/supporting-information/AH1014.pdf</a>), on Chapter 7.1.1 for VCC input cap, and 7.1.3 on bypass cap (VBOOST cap) dimensioning. Refer to these documents to confirm that VBOOST can properly supply this CAN transceiver. # 17 Interface customer module with NXP GUI by I<sup>2</sup>C During engineering development only, it is possible to emulate or program an OTP configuration in FS84/FS85 device on customer module using a KL25z freedom interface. This board is providing USB to I<sup>2</sup>C interface. The hardware connection between the freedom board and the customer board is detailed in Figure 42. FS84, FS85 product guidelines - · Ignition connected to WAKE1 to start the device - DBG = 5 V used for emulation mode - DBG = 8 V used for OTP burning (external power supply) - · GUI revision: - 0.5.4 with fs85-b0-i2c-config-freedom-v1.0.3-ctm.flgi configuration file - or 0.7.4 or above selecting FS85 with KL25z board interface kit at startup - KL25z firmware: NXP\_FlexGUI\_Firmware\_v0.2.1.s19 - Default I<sup>2</sup>C address configured: 0x20 for the Main and 0x21 for the Fail-safe. If different, to be configured in the GUI before starting communication #### **OTP Emulation:** - Apply DBG voltage (5 V) and Vsup. - · Apply Wake 1. - · Load OTP script with the GUI. - · Release DBG voltage (back to GND with on board pull down). #### **OTP Burning:** - Apply DBG voltage (5 V) and Vsup. - · Apply Wake 1. - · Load OTP script with the GUI. - · Burn the OTP with the GUI. - The GUI will open some pop-up to follow. - The user will be asked to apply DBG = 7.95 V at DBG 8 V input. See Figure 42. FS84, FS85 product guidelines #### 18 Known behaviors #### 18.1 Set FLT\_ERR\_CNT\_LIMIT[1:0] = 00 When the device powers up, FLT\_ERR\_CNT = 1 is set by default. When FLT\_ERR\_CNT\_LIMIT[1:0] = 00 is set by the software during the INIT\_FS phase, the Fault error counter intermediate value is configured to 1. RSTB is asserted for each value of FLT\_ERR\_CNT >= intermediate value. The action of the configuration is done immediately after writing in the FS\_I\_FSSM register, it's not waiting until the related FS\_I\_NOT\_FSSM is also written. That means the fault error counter intermediate value generates a reset by default. As a consequence, the device goes out of INIT\_FS and sets the REG\_CORRUPT to a value of 1, then releases RSTB and enters INIT\_FS again. There are three possible solutions to avoid RSTB pulse: - 1. Decrement the FLT\_ERR\_CNT before changing FLT\_ERR\_CNT\_LIMIT[1:0] = 00. - a. Write the initialization configuration on INIT\_FS state without changing FLT\_ERR\_CNT\_LIMIT[1:0] - b. Write one good watchdog refresh to close the INIT FS phase - c. Decrement the FLT\_ERR\_CNT with several good watchdog refreshes (see WD\_RFR\_LIMIT[1:0]) - d. Write GOTO INITFS = 1 to go back to INIT FS state - e. Change FLT\_ERR\_CNT\_LIMIT[1:0] = 00 - f. Complete the initialization configuration - g. Write one good watchdog refresh to close the INIT\_FS phase - 2. Disable the FLT\_ERR\_IMPACT[1:0] reaction on RSTB before closing the INIT\_FS phase, then re-enable RSTB reaction. - a. Write the initialization configuration on INIT\_FS state - b. Write FLT ERR IMPACT[1:0] = 01 - c. Change FLT\_ERR\_CNT\_LIMIT[1:0] = 00 - d. Write one good watchdog refresh to close the INIT FS phase - e. Decrement the FLT\_ERR\_CNT with several good watchdog refreshes (see WD\_RFR\_LIMIT[1:0]) - f. Write GOTO INITFS = 1 to go back to INIT FS state - g. Write FLT ERR IMPACT[1:0] = 11 - h. Complete the initialization configuration - i. Write one good watchdog refresh to close the INIT\_FS phase - 3. Disable the FLT\_ERR\_IMPACT[1:0] reaction on RSTB before closing the INIT\_FS phase. - a. Write the initialization configuration on INIT FS state - b. Write FLT ERR IMPACT[1:0] = 01 - c. Change FLT ERR CNT LIMIT[1:0] = 00 - d. Write one good watchdog refresh to close the INIT FS phase After operation options 1 and 2, the device will still generate an RSTB pulse when FLT\_ERR\_CNT = 1. After option 3, the device won't generate an RSTB pulse when FLT\_ERR\_CNT = 1, because the RSTB reaction is disabled. FS84, FS85 product guidelines #### 19 References - [1] **FS84\_FS85C** Fail-safe system basis chip with multiple SMPS and LDO product data sheet <a href="http://www.docstore.nxp.com">http://www.docstore.nxp.com</a> - FS8400 product information web page <a href="https://www.nxp.com/FS8400">https://www.nxp.com/FS8400</a> FS8500 product information web page <a href="https://www.nxp.com/FS8500">https://www.nxp.com/FS8500</a> - [2] FS85\_PDTCALC VPRE compensation network calculation and power dissipation tool (Excel file) https://www.nxp.com/downloads/en/calculators/FS85-PDTCALC.xlsx - [3] FS85\_FS84\_OTP\_Config.xlsm OTP programming configuration (Excel file) https://www.nxp.com/webapp/Download?colCode=FS85-FS84-OTP&appType=moderatedWithoutFAE - [4] **FS85\_Dynamic\_FMEDA\_C**<sup>[1]</sup> <u>http://www.docstore.nxp.com</u> FMEDA analysis - [5] FS84\_FS85SMUGC FS84/FS85 functional safety manual http://www.docstore.nxp.com - [6] FS85\_VPRE\_Simplis\_Model<sup>[1]</sup> Simplis model for stability and transient simulations - [7] **Schematic**<sup>[1]</sup> Reference schematic in Cadence and PDF formats - [8] Layout<sup>[1]</sup> Reference layout in Cadence format - [9] KITFS85FRDMEVM FS84/FS85 12 V safety SBC evaluation board (EVB) for automotive http://www.nxp.com/KITFS85FRDMEVM - [10] KITFS85AEEVM FS84/FS85 24 V/36 V safety SBC evaluation board (EVB) for truck http://www.nxp.com/KITFS85AEEVM - [11] KITFS85SKTEVM FS84/FS85 safety SBC programming board http://www.nxp.com/KITFS85SKTEVM - [12] FlexGUI Software Tool for Evaluation of Reference Design Kits https://www.nxp.com/design/:FLEXGUI-SW - [13] SW drivers rev 1.1 SDK software drivers https://www.nxp.com/design/:FS8500-FS8400-SW-DRIVER - [14] UM10204 I<sup>2</sup>C-bus specification and user manual https://www.nxp.com/docs/en/user-guide/UM10204.pdf - [15] AN1902 Assembly guidelines for QFN (quad flat no-lead) and SON (small outline no-lead) packages application note <a href="https://www.nxp.com/files/analog/doc/app\_note/AN1902.pdf">https://www.nxp.com/files/analog/doc/app\_note/AN1902.pdf</a> - [16] AN10874 LFPAK MOSFET thermal design guide application note http://assets.nexperia.com/documents/application-note/AN10874.pdf - [17] AN12540 FS85 VPRE stability application note <a href="https://www.nxp.com/docs/en/application-note/AN12540.pdf">https://www.nxp.com/docs/en/application-note/AN12540.pdf</a> - [18] **ISO 7637-2:2011(E)** Road Vehicles Electrical disturbances from conduction and coupling Part 2: Electrical transient conduction along supply lines only, International Standards Organization. - [19] **ISO 16750-2:2010(E)** Road vehicles Environmental conditions and testing for electrical and electronic equipment Part 2: Electrical loads, International Standards Organization. - [20] **ISO 16750-2:2012(E)** Road vehicles Environmental conditions and testing for electrical and electronic equipment Part 2: Electrical loads, International Standards Organization. - [21] **IEC 61967-4:2002** Integrated circuits Measurement of electromagnetic emissions, 150 kHz to 1 GHz Part 4: Measurement of conducted emissions, 1 ohm/150 ohm direct coupling method, International Electrotechnical Commission. - [22] **IEC 62132-4:2006** Integrated circuits Measurement of electromagnetic immunity 150 kHz to 1 GHz Part 4: Direct RF power injection method, International Electrotechnical Commission. - [23] **FMC1278:2016** General Specification, Electrical/Electronic Electromagnetic Compatibility Specification For Electrical/Electronic Components and Subsystems, Ford Motor Company. - [24] **VW 80000: 2009-10**, Volkswagen AG implementation of LV 124, v 1.3 *Electric and Electronic Components in Motor Vehicles up to 3.5 t General Component Requirements, Test Conditions and Tests* - [1] Contact your NXP sales representative. AN12333 All information provided in this document is subject to legal disclaimers. © 2024 NXP B.V. All rights reserved FS84, FS85 product guidelines # 20 Revision history Table 22. Revision history | Table 22. Revi | | | |----------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Document ID | Release date | Description | | AN12333 v.8 | 13 March<br>2024 | <ul> <li>Section 3.5: Added copyright information to code block.</li> <li>Section 20 was updated and relocated from the front of this document to the end to conform with NXP's document style and content hierarchy.</li> <li>Updated Legal information</li> </ul> | | AN12333 v.7 | 12 September<br>2023 | Added <u>Section 18</u> | | AN12333 v.6 | 15 February<br>2022 | <ul> <li>Section 15.2: Added the last seven items in the list</li> <li>Added Section 16</li> </ul> | | AN12333 v.5 | 22 September<br>2020 | Added <u>Section 11</u> and <u>Section 12</u> . | | AN12333 v.4 | 17 April 2020 | <ul> <li><u>Section 7.2</u>: revised calculation explanation to calculate DCR current sense components</li> <li><u>Section 7.5</u>: revised calculation explanation to calculate DCR current sense components</li> <li><u>Section 7.7</u>: added frequency analysis of the capacitor impedance and the current limit</li> <li><u>Section 7.8</u>: added a DCR components equations summary</li> </ul> | | AN12333 v.3 | 13 March<br>2020 | <ul> <li>Section 4.3, Figure 7, revised the X-axis unit from "(µs)" to "(ms)" and revised the V(wake1) line to display at 12 V from 10 ms through 13 ms.</li> <li>Section 6.7, Figure 9, updated the image adding a connection to VPRE near C27.</li> </ul> | | AN12333 v.2 | 06 November<br>2019 | <ul> <li>Revised all "data sheet" references in the document to "the product data sheet" for brevity, leaving the full title of the data sheet in the reference section.</li> <li>Section 4.2, revised 2<sup>nd</sup> and and 4<sup>th</sup> paragraphs.</li> <li>Section 6.1, removed "For VPRE = 455 kHz" from "PI filter".</li> <li>Section 6.2, revised and added new bullet items under MOSFETs, Inductor, Output capacitor, Bootstrap capacitor and Rshunt.</li> <li>Section 6.3, revised "Output capacitor" bullet from "Minimum 22 μF" to "Typical 44 μF".</li> <li>Section 6.5, and Section 6.6, performed minor revisions to content</li> <li>Section 7.1, revised the image in Figure 9.</li> <li>Section 7.1, revised the title of the section from "DCR value lower than 15 mΩ" to "Low DCR value" and performed minor revisions to content.</li> <li>Section 7.2, removed "(C<sub>LL</sub> +" from 3<sup>rd</sup> paragraph.</li> <li>Section 7.3, revised "109 mΩ" to "10 mΩ" in two locations.</li> <li>Section 7.4, revised section title from "DCR value higher than 15 mohms" to "High DCR value", content, and Figure 12.</li> <li>Section 7.5, revised content, including Table 3.</li> <li>Section 7.6, revised "25 mΩ" to "20 mΩ", revised the paragraph before Figure 13, revised Figure 13, and the values in the supporting table.</li> <li>Section 14.2, revised the first paragraph and Table 11.</li> <li>Section 14.2, revised the paragraph below Table 12.</li> <li>Section 15.7, revised titles for Table 17, Table 18, and Table 19.</li> <li>Section 19, added new entries, revised existing entries and updated links.</li> </ul> | | AN12333 v.1 | 02 April 2019 | Initial release | | 1 1. 1 | / .p. // 2010 | | FS84, FS85 product guidelines ## **Legal information** #### **Definitions** **Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information. #### **Disclaimers** Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at https://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. Suitability for use in automotive applications — This NXP product has been qualified for use in automotive applications. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. **Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at <a href="PSIRT@nxp.com">PSIRT@nxp.com</a>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products. $\ensuremath{\mathsf{NXP}}\xspace \ensuremath{\mathsf{B.V.}}\xspace - \ensuremath{\mathsf{NXP}}\xspace \ensuremath{\mathsf{B.V.}}\xspace - \ensuremath{\mathsf{NXP}}\xspace \ensuremath{\mathsf{B.V.}}\xspace$ is not an operating company and it does not distribute or sell products. #### **Trademarks** Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners. $\ensuremath{\mathsf{NXP}}$ — wordmark and logo are trademarks of NXP B.V. # FS84, FS85 product guidelines ## **Tables** | Tab. 1. | MCU mapping | | · · | | |----------|---------------------------------------------------------|-----------|-----------------------------------------------|----| | Tab. 2. | Automotive BOM list14 | | | | | Tab. 3. | Calculation example20 | | • • | | | Tab. 4. | Impedance and current limit frequency | Tab. 16 | · · · · · · · · · · · · · · · · · · · | 38 | | | analysis without RLH22 | 2 Tab. 17 | | | | Tab. 5. | Impedance and current limit frequency | | compliant for 12 kHz PK/AV BW limits | 39 | | | analysis with RLH23 | | | | | Tab. 6. | DCR current sense equations24 | | compliant for 9 kHz PK/AV BW limits | 39 | | Tab. 7. | Pulse reference documents | | • | | | Tab. 8. | Regulators setting | | compliant for 12 kHz PK/AV BW limits | | | Tab. 9. | ISO pulse results29 | | • | | | Tab. 10. | Pulse reference documents | | | | | Tab. 11. | Regulators setting3 | | Revision history | 46 | | Tab. 12. | Non-ISO pulse results | 2 | | | | Figur | es | | | | | Fig. 1. | I2C frame example with MAIN register M_ | Fig. 18 | . ASIL B connection with external PMIC to | | | | MODE, address 0x01, write data 0x02 | 2 | MCU | 26 | | Fig. 2. | I2C frame example with MAIN register M_ | Fig. 19 | . Battery voltage dropout | 30 | | | MODE, address 0x01, read data | 3 Fig. 20 | . Battery brownout/recovery | 30 | | Fig. 3. | SPI frame with MAIN register M_MODE, | Fig. 21 | . Triangular pulse 1 | 30 | | | address 0x01, write data 0x02 | 3 Fig. 22 | . Triangular pulse 2 | 30 | | Fig. 4. | SPI frame with MAIN register M_MODE, | Fig. 23 | . Re-init pulse | 30 | | | address 0x01, read data | 4 Fig. 24 | . LV124 E-09 | 31 | | Fig. 5. | Manual debug mode entry circuitry | 5 Fig. 25 | | | | Fig. 6. | Automatic debug mode entry circuitry | 6 Fig. 26 | . PCB component placement | 34 | | Fig. 7. | Automatic debug mode entry simulation | 7 Fig. 27 | | | | Fig. 8. | Application schematic - FS8530 | 9 Fig. 28 | | | | Fig. 9. | Automotive schematic used for BOM list13 | 3 Fig. 29 | . Layer 6 | 35 | | Fig. 10. | DCR current sense with a single capacitor10 | 6 Fig. 30 | . VBAT with VPRE = 455 kHz | 36 | | Fig. 11. | Resistor current sensing with Rshunt = 10 | Fig. 31 | . VPRE @ 455 kHz | 36 | | | mΩ vs. inductor DCR current sensing with | Fig. 32 | . VBOOST @ 2.22 MHz | 36 | | | RDCR = 10 m $\Omega$ , RLL = 6.8 k $\Omega$ , CLH = 100 | Fig. 33 | . LDO1/2 | 36 | | | nF18 | 8 Fig. 34 | . BUCK1/2 @ 2.22 MHz | 36 | | Fig. 12. | DCR current sense with a capacitor divider19 | 9 Fig. 35 | . BUCK3 @ 2.22 MHz | 36 | | Fig. 13. | Resistor current sensing with Rshunt = 10 | Fig. 36 | . Radiated emission setup diagram | 38 | | | mΩ vs. inductor DCR current sensing with | Fig. 37 | . Radiated emission test setup: board | | | | RLL = 6.8 kΩ, RLH = 6.8KΩ, CLH = 100 nF21 | 1 | shielded, spread spectrum enabled, VPRE | | | Fig. 14. | Frequency variation of the capacitor | | @ 455 kHz, SRLS = 11, SRHS = 00 | 38 | | • | impedance and the current limit max for | Fig. 38 | . Radiated emission results: compliant for 12 | | | | both cases23 | | kHz PK/AV BW limits | 39 | | Fig. 15. | Recommended connection to regulate | Fig. 39 | . Radiated emission results: compliant for 9 | | | - | CORE voltage at MCU silicon29 | | kHz PK/AV BW limits | 39 | | Fig. 16. | FS85/84 connection to MCU29 | | . Radiated emission results: compliant for 12 | | | Fig. 17. | ASIL D connection with external PMIC to | - | kHz PK/AV BW limits | 40 | | | MCU20 | 6 Fig. 41 | . Bulk current injection setup | 41 | | | | Fig 42 | I2C interface with KI 25z freedom board | 43 | ## FS84, FS85 product guidelines ### **Contents** | 1 | Introduction | | 13.2 | Product setup and failing criteria for ISO | | |----------------|----------------------------------------------|----|--------|---------------------------------------------|-----| | 2 | MCU mapping | | 40.0 | pulses | | | 3 | Communication with MCU | | 13.3 | ISO pulse results | | | 3.1 | I2C write frame | | 14 | Non-ISO pulses | | | 3.2 | I2C read frame | | 14.1 | Non-ISO pulse description | 29 | | 3.3 | SPI write frame | | 14.2 | Product setup and failing criteria for non- | 0.4 | | 3.4 | SPI read frame | | 44.0 | ISO pulses | | | 3.5 | CRC implementation | | 14.3 | Non-ISO pulse results | | | 4 | Debug mode | | 15 | EMC performance | | | 4.1 | Debug mode entry | | 15.1 | PCB components placement | | | 4.2 | Manual debug mode entry | | 15.2 | Layout guidelines | | | 4.3 | Automatic debug mode entry | | 15.3 | Thermal management | | | 5 | MCU programming | / | 15.3.1 | Package with exposed pad | | | 5.1 | Production-level assembly line | - | 15.3.2 | VPRE MOSFET power dissipation | | | - 0 | programming | | 15.4 | Product setup | | | 5.2 | In-vehicle programming | | 15.5 | Conducted Emission (CE) | | | 6 | Application schematic | | 15.6 | Direct Power Injection (DPI) | | | 6.1 | VSUP components | | 15.7 | Radiated Emission (RE) | | | 6.2 | VPRE components | | 15.7.1 | RE setup | | | 6.3 | VBOOST components | | 15.7.2 | RE results | | | 6.4 | LV_BUCK components | 11 | 15.8 | Bulk Current Injection (BCI) | | | 6.5 | WAKE components | | 15.8.1 | BCI setup | | | 6.6 | Safety outputs components | | 15.8.2 | BCI results | | | 6.7 | Automotive schematic used for BOM list | | 16 | VBOOST to supply CAN transceivers | 42 | | 6.8 | Automotive BOM list | 14 | 17 | Interface customer module with NXP | | | 7 | VPRE using inductor DCR current | | | GUI by I2C | | | | sensing | | 18 | Known behaviors | | | 7.1 | Low DCR value | 16 | 18.1 | Set FLT_ERR_CNT_LIMIT[1:0] = 00 | | | 7.2 | Components calculation | | 19 | References | | | 7.3 | Comparative results | | 20 | Revision history | | | 7.4 | High DCR value | 18 | | Legal information | 47 | | 7.5 | Components calculation | | | | | | 7.6 | Comparative results | 21 | | | | | 7.7 | Impedance and current limit frequency | | | | | | 771 | analysis | | | | | | 7.7.1<br>7.7.2 | Frequency analysis without RLH | | | | | | | Frequency analysis with RLH | | | | | | 7.8 | Components calculation summary | | | | | | 8 | How to use FS84 without BUCK1 | | | | | | 9 | MCU with CORE_SENSE connection | | | | | | 10 | PGOOD and RSTB connections | | | | | | 10.1 | FS84/FS85 connection to MCU | 25 | | | | | 10.2 | ASIL D capable connection with external PMIC | 25 | | | | | 10.3 | ASIL B capable connection with external PMIC | | | | | | 11 | External clock synchronization | | | | | | 12 | FS_OSC_DRIFT bit | | | | | | 13 | ISO pulses | | | | | | 13.1 | ISO-pulse description | 27 | | | | | 13.1.1 | 12 V automotive system | 28 | | | | | 13.1.2 | 24 V truck system | | | | | | | = | | | | | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.