# **AN12776**

# PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

Rev. 2.1 — 8 January 2021

**Application note** 

# 1 Introduction

The purpose of this document is to describe the PSI5 Normal Mode initialization and main features for the FXLS93xx0 single channel and the FXLS93xxx dual channel inertial sensors.

# 2 Applicable Parts

This document applies to the following NXP sensors:

## Table 1. Applicable parts

| FLXS93xxx | uThornapple | Dual Channel PSI5 Inertial Sensor   |
|-----------|-------------|-------------------------------------|
| FLXS93xxx | uLaurel     | Single Channel PSI5 Inertial Sensor |

# 3 Definition List

#### Table 2. Definition list

| Term              | Definition                                                                                                                                                                                         |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Analog Self-Test  | A method to test the acceleration signal chain by electrostatically deflecting the transducer proof mass and measuring the device output.                                                          |
| Digital Self-Test | A method to test the digital portion of the acceleration signal chain by forcing a value or a sequence of values at the output of the analog to digital converter and measuring the device output. |
| DSP               | Digital Signal Processing Block                                                                                                                                                                    |
| POR               | Power On Reset                                                                                                                                                                                     |
| PSI5              | Peripheral Sensor Interface, 5 <sup>th</sup> Generation. A single master, multiple slave communication interface that provides both slave power and communication on a 2-wire bus.                 |

# 4 Further Assistance

For further assistance please contact a local NXP sales representative.

## 5 References

- FXLS93xxx Data sheet, latest revision: uThornapple Datasheet
- FXLS93xxx Data sheet, latest revision: uLaurel Datasheet
- PSI5 Technical Specification Version 2.1, Dated October 8, 2012



#### PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

# 6 Revision History

#### Table 3. Revision history

| Rev.<br>No. | Date     | Description                                                                          |
|-------------|----------|--------------------------------------------------------------------------------------|
| 1.0         | 20200311 | Initial Release.                                                                     |
| 2.0         | 20200401 | Added Daisy Chain Mode Diagram Section 12.                                           |
| 2.1         | 20210108 | Corrected Default COMMTYPE from 5 to 1 in Section 7. Corrected Typo in Section 10.2. |

# 7 Device Type

To use a device using the PSI5 Normal Mode, the device must be ordered as a PSI5 communication device with the COMMTYPE register set to 0x01.

Un-programmed FXLS93xxx PSI5 devices include a default PSI5 transmission mode. The devices will respond to PSI5 sync pulses and transmit data in PSI5-P16C-500/2L mode with the minimum user gain and the default 400Hz, 4-Pole low pass filter.

Device can be programmed using PSI5 Programming Mode (refer to AN12162). A table of possible part numbers are listed in <u>Table 4</u> below.

Table 4. FXLS93xxx device type part numbers

| Part number | Description                                                    |
|-------------|----------------------------------------------------------------|
| FXLS93322   | Dual Channel, X-Axis, Medium g, Y-Axis, Medium g, PSI5 Enabled |
| FXLS93422   | Dual Channel, X-Axis, Medium g, Z-Axis, Medium g, PSI5 Enabled |
| FXLS93722   | Dual Channel, Y-Axis, Medium g, Z-Axis, Medium g, PSI5 Enabled |
| FXLS93333   | Dual Channel, X-Axis, High g, Y-Axis, High g, PSI5 Enabled     |
| FXLS93433   | Dual Channel, X-Axis, High g, Z-Axis, High g, PSI5 Enabled     |
| FXLS93433   | Dual Channel, Y-Axis, High g, Z-Axis, High g, PSI5 Enabled     |
| FXLS93220   | Single Channel, X-Axis, Medium g, PSI5 Enabled                 |
| FXLS93230   | Single Channel, X-Axis, High g, PSI5 Enabled                   |
| FXLS93120   | Single Channel, Z-Axis, Medium g, PSI5 Enabled                 |
| FXLS93130   | Single Channel, Z-Axis, High g, PSI5 Enabled                   |
| FXLS93620   | Single Channel, Y-Axis, Medium g, PSI5 Enabled                 |
| FXLS93630   | Single Channel, ZY-Axis, High g, PSI5 Enabled                  |

## PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

# **Application Schematics**

# 8.1 FXLS93xxx PSI5 universal/parallel mode application schematic



Figure 1. FXLS93xxx PSI5 application schematics

Table 5. Recommended external components for PSI5 mode

| Reference designator | Component type     | Description                      | Comment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------------|--------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1                   | General<br>Purpose | 82 Ω, 5%, 200ppm                 | The optimal value of this component should be determined by the system level communication, EMC and ESD testing. For proper device function the minimum value can be 0 Ohms. The maximum value is determined by the minimum bus voltage provided at the module pin and the minimum operating voltage of the device. To meet the minimum PSI5 operating voltage at the module pin, the maximum resistance including all tolerances is 89.0 Ohms.                                                 |
| R2                   | General<br>Purpose | 27 Ω, 5%, 200ppm                 | The optimal value of this component should be determined by the system level communication, EMC and ESD testing. For proper device function the minimum value can be 0 Ohms. The maximum value is determined by the minimum bus voltage provided at the module pin To meet the minimum PSI5 operating voltage at the module pin, the maximum resistance including all tolerances is 66.6 Ohms. If the low response current is used, the maximumresistance including all tolerances is 133 Ohms. |
| C1                   | Ceramic            | 2.2 nF, 10%, 10V minimum,<br>X7R | The optimal value of this component should be determined by the system level communication, EMC and ESD testing.                                                                                                                                                                                                                                                                                                                                                                                |
| C2                   | Ceramic            | 15 nF, 10%, 50V minimum,<br>X7R  | The optimal value of this component should be determined by the system level communication and EMC testing.                                                                                                                                                                                                                                                                                                                                                                                     |

#### PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

| Reference designator | Component type | Description                       | Comment                                                                                                                                                                                                                                                                                            |
|----------------------|----------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С3                   | Ceramic        | 470 pF, 10%, 50V minimum,<br>X7R  | The optimal value of this component should be determined by the system level communication and EMC testing.                                                                                                                                                                                        |
| C4                   | Ceramic        | 0.47 μF, 10%, 50V minimum,<br>X7R | The optimal value of this component should be determined based on the system level micro-cut immunity requirement. To achieve the specified power supply rejection, the minimum value including all tolerances is $0.22\mu F$ . The maximum specified value including all tolerances is $2\mu F$ . |

# 9 Apply Power to the FXLS93xxx

Power must be applied to the FXLS93xxx with the ramp rates specified in the datasheet. The device is verified to properly startup with ramp rates from 10 V/s to 10 V/µs.

The supply voltage for the device is applied through the PSI5 network shown in <u>Figure 1</u>. As specified in the datasheet, the voltage at the BUS\_I pin during PSI5 must be between 4.2 V and 16.5 V excluding PSI5 synchronisation pulse.

The example in this document uses a supply voltage of 11.0 V with a current limit of 125 mA. The supply ramp is shown in Figure 2.



# 10 PSI5 Initialization Phases

Following power-up, the device proceeds through an initialization process which is divided into three phases:

- Initialization Phase 1: No Data transmissions occur
- Initialization Phase 2: Sensor self test and transmission of configuration information

AN12776

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

#### PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

 Initialization Phase 3: Transmission of the Sensor Busy and/or Sensor Ready/Sensor Defect messages

Once initialization is completed the device begins Normal Mode operation, which continues as long as the supply voltage remains within the specified limits.

Figure 3 shows the timing for internal and external initialization in synchronous mode.



Figure 3. Example PSI5 initialization timing diagram

#### 10.1 Initialization Phase 1

During PSI5 Initialization Phase 1, the device begins internal initialization and self checks, but transmits no data. Initialization begins with the sequence below:

- Internal Delay to ensure analog circuitry has stabilized.
- Offset Cancellation Low Pass Filter Initialization begins.



In Initialization Phase 1 for normal mode, sensor can accept but ignore synchronisation pulse.

#### 10.2 Initialization Phase 2

During Initialization Phase 2, sensor identification data are transmitted. Figure 5 shows the timing for Initialization Phase 2. Self test is repeated up to ST\_RPT times if a failure occurs during Initialization Phase 1 in order to avoid the type of invalid inputs that may

AN12776

# PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

occur during initialization. Self test terminates successfully after one successful self test sequence.



Table 6 and Table 7 show the data formatting for Initialization Phase 2.

Table 6. Dual axis device: Initialization Phase 2 data formatting

| 16-bit data value | 10-bit data value | Description                    |
|-------------------|-------------------|--------------------------------|
| 87C0              | 21F               | Initialization Data Codes      |
|                   |                   | 10-Bits Status Data Nible 1-16 |
|                   |                   |                                |
| •                 | •                 |                                |
| 8400              | 210               |                                |
| 83C0              | 20F               | Initialization Data IDs        |
|                   |                   | Block ID 1-16                  |
|                   |                   |                                |
|                   |                   |                                |
| 8000              | 200               |                                |

Table 7. Single axis device: Initialization Phase 2 data formatting

| 16-bit data value | 10-bits data value | Description                    |  |
|-------------------|--------------------|--------------------------------|--|
| 87FF              | 21F                | Initialization Data Codes      |  |
|                   |                    | 10-Bits Status Data Nible 1-16 |  |
|                   | •                  |                                |  |
| •                 | •                  |                                |  |
| 8400              | 210                |                                |  |
| 83FF              | 20F                | Initialization Data IDs        |  |
|                   |                    | Block ID 1-16                  |  |
|                   |                    |                                |  |
|                   | •                  |                                |  |
| 8000              | 200                |                                |  |

# Using 10-bit data

Block ID goes from 0x200 to 0x20F – four last LSB correspond to the ID number.

AN12776

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

#### PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

Data Nibbles goes from 0x210 to 0x21F – four last LSB correspond to the Data Nibble.

#### **Data Decoding Example**

Block ID =  $0x200 = 0b10\ 0000\ 0000 \rightarrow ID\ Number = 0b0000 = 0$ 

Data Nibble = 0x214 = 0b10 0001 0100 → Data Nibble = 0b0100 = 4

#### Using 16-bit data

Block ID goes from 0x8000 to 0x83C0 – Bits[9-6] correspond to the ID number.

Data Nibbles goes from 0x8400 to 0x87C0 – Bits[5-2] correspond to the Data Nibble.

## **Data Decoding Example**

Block ID = 0x83C0 = 0b1000 0011 1100 0000 → ID Number = 0b1111 = 15

Data Nibble = 0x8784 = 0b1000 0111 1000 0100 → Data Nibble = 0b0001 = 1

The number of nibbles transmitted (DataFields) during Initialization Phase 2 depends on the configuration INIT2\_EXT bit in register PSI5\_CFG at address 0x25. By default this bit is set to 0 and 32 data nibbles are transmited. If this bit is set to 1, phase 2 data is extended to 48 data nibbles.



Table 8 shows repetition rate according to the selected operating mode

#### PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

Table 8. Repetition rate

| Operating mode | Repetition rate |
|----------------|-----------------|
| Synchronous    | 4               |
| Asynchronous   | 8               |

#### **Initialization Phase 2 Time Calculation Example**

INIT2\_EXT = 1

Synchronous Mode

 $t_{\rm S}$  = Synchronisation Pulse Period = 500  $\mu \rm s$ 

 $T_{Phase2}$  = 2 \* repetition rate\* # of transmitted data \*  $t_{S-S}$  = 2 \* 4 \* 48 \* 500 = 192 ms

#### 10.3 Initialization Phase 3

During PSI5 Initialization Phase 3, the device completes its internal self checks and transmits a combination of Sensor Busy or Sensor Ready messages as defined in <a href="Table 9">Table 9</a> and <a href="Table 10">Table 10</a>. The number of Sensor Busy messages transmitted in Initialization Phase 3 varies, depending on the mode of operation and the number of self test repetitions.

Once the internal self-test completes, the device transmits two Sensor Ready commands.

Note: self-test repeats are handled independently for each channel. However, both channels exit Initialization Phase 3 simultaneously. If only one channel is repeating self-tests, both channels transmit Sensor Busy commands until either self-test has passed on both channels or the total number of repeats have completed.

Table 9. Dual axis device: Initialization data Phase 3

| 16-bits data values | 10-bit data values | Description                |
|---------------------|--------------------|----------------------------|
| 7A00                | 1E8                | Sensor Busy                |
| 79C0                | 1E7                | Sensor Ready               |
| 7980                | 1E6                | Sensor Ready, but Unlocked |

Table 10. Single axis device: Initialization data Phase 3

| 16-bit data values | 10-bit data values | Description                |
|--------------------|--------------------|----------------------------|
| 7A00               | 1E8                | Sensor Busy                |
| 79FF               | 1E7                | Sensor Ready               |
| 7980               | 1E6                | Sensor Ready, but Unlocked |

## 10.4 PSI5 Normal Mode

Once Initialization Phase 3 completes, the device enters into Normal Mode and starts sending sensor or status data according to <u>Table 11</u> and <u>Table 12</u>.

# PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

Table 11. Dual axis device: Normal Mode PSI5 data values

| 16-bit data values | 10-bit data values | Description                   |                               |  |
|--------------------|--------------------|-------------------------------|-------------------------------|--|
|                    |                    | EMSG_EXT = 1 <sup>[1]</sup>   | EMSG_EXT = 0                  |  |
| 7D00               | 1F4                | Sensor Defect Error           | Sensor Defect Error           |  |
| 7BC0               | 1EF                | Communication Error           | Mapped to 0x1F4               |  |
| 7B80               | 1EE                | Test Mode Enabled             |                               |  |
| 7B40               | 1ED                | Offset Error                  |                               |  |
| 7B00               | 1EC                | Temperature Error             |                               |  |
| 7AC0               | 1EB                | Memory Error                  |                               |  |
| 7A80               | 1EA                | Sensor Self Test Error        | Sensor Self Test Error        |  |
| 7800               | 1E0                | Maximum positive sensor value | Maximum positive sensor value |  |
| •                  |                    | Positive Sensor Value         | Positive Sensor Value         |  |
| •                  | •                  |                               |                               |  |
| •                  | •                  |                               |                               |  |
| 0000               | 0                  | Zero                          | Zero                          |  |
| •                  | •                  | Negative Sensor Value         | Negative Sensor Value         |  |
| •                  | •                  |                               |                               |  |
| •                  | •                  |                               |                               |  |
| 8800               | 220                | Maximum negative sensor value | Maximum negative sensor value |  |

<sup>[1]</sup> When set, the EMSG\_EXT bit in register PSI5\_CFG enables additionnal PSI5 error message information

Table 12. Single axis device: Normal Mode PSI5 data values

| 16-bit data values | 10-bit data values | Descr                         | iption                        |  |  |
|--------------------|--------------------|-------------------------------|-------------------------------|--|--|
|                    |                    | EMSG_EXT = 1 <sup>[1]</sup>   | EMSG_EXT = 0                  |  |  |
| 7D00               | 1F4                | Sensor Defect Error           | Sensor Defect Error           |  |  |
| 7BFF               | 1EF                | Communication Error           | Mapped to 0x1F4               |  |  |
| 7B80               | 1EE                | Test Mode Enabled             |                               |  |  |
| 7B40               | 1ED                | Offset Error                  |                               |  |  |
| 7B00               | 1EC                | Temperature Error             |                               |  |  |
| 7AFF               | 1EB                | Memory Error                  |                               |  |  |
| 7A80               | 1EA                | Sensor Self Test Error        | Sensor Self Test Error        |  |  |
| 7800               | 1E0                | Maximum positive sensor value | Maximum positive sensor value |  |  |
| -                  | •                  | Positive Sensor Value         | Positive Sensor Value         |  |  |
|                    | •                  |                               |                               |  |  |
| •                  | •                  |                               |                               |  |  |
| 0000               | 0                  | Zero                          | Zero                          |  |  |
| •                  | •                  | Negative Sensor Value         | Negative Sensor Value         |  |  |
| •                  | •                  |                               |                               |  |  |
| •                  | •                  |                               |                               |  |  |
| 8800               | 220                | Maximum negative sensor value | Maximum negative sensor value |  |  |

AN12776

#### PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

[1] When set, the EMSG\_EXT bit in register PSI5\_CFG enables additionnal PSI5 error message information

# 11 PSI5 Normal Mode Configuration Example

<u>Section 11 "PSI5 Normal Mode Configuration Example"</u> covers some of the main PSI5 features supported by PSI5 standard V2.3.

- 10-bit Data
- 16-bit Data
- · Message Error Detection
  - 1-bit Parity
  - 3-bit CRC
- · Current response
  - Normal
  - Low
- Baud Rate
  - 125 kHz
  - 189 khz
- Time Slot and Command Blocking
- Dual Response Transmission Mode

# 11.1 PSI5 10-bit data with parity

This section cover the configuration using 10-bit data responses with 1-bit Parity message error detection.

Table 13 and Table 14 show the formatting of the Data Response.

Table 13. PSI5-x10P transmission mode

| Start | t bits | Sensor data |    |    |    |    |    |    |    |    | Parity |   |
|-------|--------|-------------|----|----|----|----|----|----|----|----|--------|---|
| S2    | S1     | D0          | D1 | D2 | D3 | D4 | D5 | D6 | D7 | D8 | D9     | Р |

Bits PDMFORMAT[2:0] in register SOURCEID\_0 control the PSI5 response format as shown below.

Table 14. PSI5 data field configuration

|   | PDCMFORMAT[2:0] |   | Data field size (bits) |
|---|-----------------|---|------------------------|
| 0 | 0               | 0 | 10                     |
| 0 | 0               | 1 | 10                     |
| 0 | 1               | 0 | 10                     |
| 0 | 1               | 1 | 10                     |
| 1 | 0               | 0 | 16                     |
| 1 | 0               | 1 | 16                     |
| 1 | 1               | 0 | 16                     |
| 1 | 1               | 1 | 16                     |

AN12776

#### PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

Bit P\_CRC in register PSI5\_CFG control the message error detection mode.

Table 15. PSI5 data field configuration

| P_CRC | Parity or CRC |
|-------|---------------|
| 0     | Parity        |
| 1     | CRC           |

When parity error detection is selected, even parity is employed. The number of logic 1 bits in the transmitted message must be an even number.

Figure 7 shows a typical 10-bit PSI5 response using 1-bits parity as error detection.



Figure 7. PSI5 10-bit response with parity

## 11.2 PSI5 16-bit data with CRC

This section cover the configuration using 16-bit data response with 3-bit CRC as message error detection.

<u>Table 16</u> and <u>Figure 8</u> show the formatting of the Data Response.

Table 16. PSI5-x16C transmission mode

| Start | t bits |    |    |    |    |    |    | 5  | Start bits Sensor data |    |    |     |     |     |     |     |     |    |    | ;  |
|-------|--------|----|----|----|----|----|----|----|------------------------|----|----|-----|-----|-----|-----|-----|-----|----|----|----|
| S2    | S1     | D0 | D1 | D2 | D3 | D4 | D5 | D6 | D7                     | D8 | D9 | D10 | D11 | D12 | D13 | D14 | D15 | C2 | C1 | C0 |

## PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx



# 11.3 PSI5 current response

Current response mode is selected by bit PSI5 ILOW in register PSI5 CFG.

When set to 0, Normal current response is selected; when set to 1, Low current mode is selected, as defined by <u>Table 17</u>.

Table 17. PSI5 current response level

| Characteristic                                                                                                                                                                                         | Symbol                                        | Min                                              | Тур                                              | Max                                              |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------------------|--------------------------------------------------|--------------------------------------------------|
| Quiescent Supply Current  • V <sub>bus-I</sub> = 4 V, Single Channel  • V <sub>bus-I</sub> = 20 V, Single Channel  • V <sub>bus-I</sub> = 4 V, Dual Channel  • V <sub>bus-I</sub> = 20 V, Dual Channel | I <sub>q_4_1</sub>                            | 4.0 mA<br>4.0 mA<br>4.0 mA<br>4.0 mA             | -<br>-<br>-                                      | 6.0 mA<br>6.0 mA<br>10.0 mA<br>10.0 mA           |
| Response Current  Normal Current Response  Low Current Response                                                                                                                                        | I <sub>R_PSI5</sub><br>I <sub>R_PSI_LOW</sub> | I <sub>q</sub> + 22 mA<br>I <sub>q</sub> + 11 mA | I <sub>q</sub> + 26 mA<br>I <sub>q</sub> + 13 mA | I <sub>q</sub> + 30 mA<br>I <sub>q</sub> + 15 mA |

## PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx





# PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

## 11.4 PSI5 baud rate

Bits CHIPTIME[3-0] control the bit times for PSI5 response data, thus allowing the response Baud Rate to be selected as defined in <u>Table 18</u> below.

Table 18. PSI5 baud rate configuration

| CHIPTIME[3] | CHIPTIME[2] | CHIPTIME[1] | CHIDTIMEIO  | PSI5        |           |              |  |  |
|-------------|-------------|-------------|-------------|-------------|-----------|--------------|--|--|
| CHIPTIME[3] | CHIPTIME[2] | CHIPTIME[1] | CHIPTIME[0] | Period time | Baud rate | Slew control |  |  |
| 0           | 0           | 0           | 0           | 5.3 µs      | 189 kHz   | Enabled      |  |  |
| 0           | 0           | 0           | 1           | 5.3 µs      | 189 kHz   | Enabled      |  |  |
| 0           | 0           | 1           | 0           | 5.3 µs      | 189 kHz   | Enabled      |  |  |
| 0           | 0           | 1           | 1           | 5.3 µs      | 189 kHz   | Enabled      |  |  |
| 0           | 1           | 0           | 0           | 5.3 µs      | 189 kHz   | Enabled      |  |  |
| 0           | 1           | 0           | 1           | 5.3 µs      | 189 kHz   | Enabled      |  |  |
| 0           | 1           | 1           | 0           | 5.3 µs      | 189 kHz   | Enabled      |  |  |
| 0           | 1           | 1           | 1           | 5.3 µs      | 189 kHz   | Enabled      |  |  |
| 1           | 0           | 0           | 0           | 8.0 µs      | 125 kHz   | Enabled      |  |  |
| 1           | 0           | 0           | 1           | 8.0 µs      | 125 kHz   | Enabled      |  |  |
| 1           | 0           | 1           | 0           | 8.0 µs      | 125 kHz   | Enabled      |  |  |
| 1           | 0           | 1           | 1           | 8.0 µs      | 125 kHz   | Enabled      |  |  |
| 1           | 1           | 0           | 0           | 8.0 µs      | 125 kHz   | Enabled      |  |  |
| 1           | 1           | 0           | 1           | 8.0 µs      | 125 kHz   | Enabled      |  |  |
| 1           | 1           | 1           | 0           | 8.0 µs      | 125 kHz   | Enabled      |  |  |
| 1           | 1           | 1           | 1           | 8.0 µs      | 125 kHz   | Enabled      |  |  |

## PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx





#### PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

The time to transmit a current response is computed using below formula:

$$t_{TRAN} = t_{BIT} * (2 + DATASIZE + 1)$$

if Parity is used

$$t_{TRAN} = t_{BIT} * (2 + DATASIZE + 3)$$

if CRC is used

With

 $t_{BIT}$  = Bit Period Time = 8  $\mu$ s for 125 kHZ or 5.3  $\mu$ s for 189 kHZ for 125 kHz or for 189 kHz.

Table 19 shows transmission time examples.

Table 19. PSI5 current response transmission time summary

| Baud rate | Data size | Error detection | $\mathbf{t}_{TRAN^{(\mu s)}}$ |
|-----------|-----------|-----------------|-------------------------------|
| 125 kHz   | 10-bits   | Parity          | 104                           |
|           |           | CRC             | 120                           |
|           | 16-bits   | Parity          | 152                           |
|           |           | CRC             | 168                           |
| 189 kHz   | 10-bits   | Parity          | 68.9                          |
|           |           | CRC             | 79.5                          |
|           | 16-bits   | Parity          | 100.7                         |
|           |           | CRC             | 111.3                         |

# 11.5 Time slot and command blocking configuration

PSI5 Synchronous systems support a Time-division multiple access capability that allows the connection of up to three sensors (at 125 kbit/s) or four sensors (at 189 kbits/s).

Bit ASYNC in register PSI5\_CFG controls configuration of the operating mode. If set to 0 by default, the selected operating mode is synchronous. If set to 1, asynchronous mode is selected.

In synchronous mode, PSI5 response time is set by using registers PDCM\_RSPSTx. The value is stored in 1  $\mu$ s increments with 0 as the default value of 20  $\mu$ s.

Table 20. PDCM Response start time configuration

| PDCM_RSPSTx[12:0]      | PDCM response start time                       |
|------------------------|------------------------------------------------|
| 0>PDCM_RSPSTx[12:0]>20 | 20.0 μs                                        |
| 20> PDCM_RSPSTx[12:0]  | Response Start Time = PDCM_RSPSTx[12:0] * 1 μs |

## PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx



In asynchronous mode, PSI5 response start time is fixed at 228 µs.



#### PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

Along with the response start time configuration, command blocking time is set by register PDCM\_CMD\_B[12:0]. The value is stored in 1  $\mu$ s increments with zero as the default value of 450  $\mu$ s. When programming command blocking, users should take care that the programming does not prevent proper pulse decoding synchronization. Figure 15 illustrates a correct synchronization pulse detection; Figure 16 illustrates an incorrect synchronization pulse detection due to the command blocking not being properly set according to the pulse rate.

Table 21. PDCM blocking time configuration

| PDCM_CMD_B[12:0]    | Sync pulse blocking time                     |
|---------------------|----------------------------------------------|
| PDCM_CMD_B[12:0]<=9 | 450.0 μs                                     |
| PDCM_CMD_B[12:0]>9  | Response Start Time = PDCM_CMD_B[12:0]* 1 μs |



## PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx



#### PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

# 11.6 Dual Response mode

PSI5 synchronous mode allows dual transmission mode to be enabled by using the DUALTRANS bit in register PSI5\_CFG. This mode allows contatenated CH0 and CH1 data to be transmitted using one time slot. <u>Table 15</u> summarize Dual transmission mode configuration.

<u>Table 22</u> illustrate an example of Dual Response mode with only SID-EN0 enabled.

Table 22. Dual transmission mode configuration

| DUAL  |   | SID | _EN |             | Operating                                                   | Response                                               | Response                                               | Response        | Response        |
|-------|---|-----|-----|-------------|-------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------|-----------------|-----------------|
| TRANS |   |     |     | SID-<br>EN0 | Mode                                                        | PDCM_<br>RSPST0                                        | PDCM_<br>RSPST1                                        | PDCM_<br>RSPST2 | PDCM_<br>RSPST3 |
|       | х | Х   | 0   | 0           | No Transmision                                              | None                                                   | None                                                   | None            | None            |
|       | x | x   | 0   | 1           | Dual Data<br>Transmission<br>Mode, Single<br>transmission T | Concatenate<br>(CH1_<br>SNSDATA0,<br>CH0_<br>SNSDATA0) | None                                                   | None            | None            |
| 1     | х | x   | 1   | 0           | Dual Data<br>Transmission<br>Mode, Single<br>Transmission   | None                                                   | Concatenate<br>(CH1_<br>SNSDATA0,<br>CH0_<br>SNSDATA0) | None            | None            |
|       | х | х   | 1   | 1           | Dual Data<br>Transmission<br>Mode, Double<br>Transmission   | Concatenate<br>(CH1_<br>SNSDATA0,<br>CH0_<br>SNSDATA0) | Concatenate<br>(CH1_<br>SNSDATA1,<br>CH0_<br>SNSDATA)  | None            | None            |

## PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx



## PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

# 11.7 Data Type configuration

Data Type is configured using DATATYPE0[1:0] and DATATYPE[2:0] repectively for SOURCEID\_0/ SOURCEID\_1 and SOURCEID\_1/ SOURCEID\_3. <u>Table 23</u> and <u>Table 24</u> summarize the different Data Type configurations.

Table 23. Data Type 0 configuration

| CHxDATA  | CHxDATA  | Data transmitted |                     |                        |                        |  |  |  |  |
|----------|----------|------------------|---------------------|------------------------|------------------------|--|--|--|--|
| TYPE0[1] | TYPE0[0] | Data transmitted | Offset cancelled?   | Moving average ?       | Interpolation?         |  |  |  |  |
| 0        | 0        | Chx Sensor Data  | Selected by OC_FILT | Selected by<br>MOVEAVG | Selected by<br>MOVEAVG |  |  |  |  |
| 0        | 1        | Chx Sensor Data  | No                  | Selected by<br>MOVEAVG | Selected by MOVEAVG    |  |  |  |  |
| 1        | 0        | Temperature      |                     |                        |                        |  |  |  |  |
| 1        | 1        |                  |                     |                        |                        |  |  |  |  |

Table 24. Data Type 1 configuration

| CHxDATA<br>TYPE1[2] | CHxDATA<br>TYPE1[1] | CHxDATA<br>TYPE1[0] | Data transmitted    |                     |                     |                |
|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|----------------|
|                     |                     |                     | Data<br>transmitted | Offset cancelled?   | Moving average ?    | Interpolation? |
| 0                   | 0                   | 0                   | Chx Sensor<br>Data  | Selected by OC_FILT | Selected by MOVEAVG | No             |
| 0                   | 0                   | 1                   | Chx Sensor<br>Data  | No                  | Selected by MOVEAVG | No             |
| 0                   | 1                   | 0                   | Temperature         |                     |                     |                |
| 0                   | 1                   | 1                   |                     |                     |                     |                |
| 1                   | 0                   | 0                   | Chx Sensor<br>Data  | Selected by OC_FILT | No                  | No             |
| 1                   | 0                   | 1                   | Chx Sensor<br>Data  | No                  | Selected by MOVEAVG | No             |
| 1                   | 1                   | 0                   | Temperature         |                     |                     |                |
| 1                   | 1                   | 1                   |                     |                     |                     |                |

#### PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

# 11.7.1 PSI5 temperature data

Figure 23 shows an example of PSI5 10-bit temperature data derived by setting CH0DATATYPE[1:0] = 0b11.



The equation below converts an LSB temperature reading into °C temperature.

$$T_{DEGC} = \frac{T_{LSB} - TO_{LSB}}{T_{Sense}}$$

 $T_{DEGC}$  = Temperature output in °C

 $T_{LSB}$  = Temperature output in LSB

TO<sub>LSB</sub> = Temperature output in LSB at 0°C

 $T_{SENSE}$  = Expected Temperature sensitivity in LSB/°C

Table 25. PSI5 temperature data reading

| Data reading            | T0 <sub>LSB</sub> | T <sub>SENSE</sub> |
|-------------------------|-------------------|--------------------|
| 16-bit PSI5 Sensor Data | -1728             | 70.4               |
| 10-bit PSI5 sensor Data | -27               | 1.1                |

## PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

# 12 Daisy Chain Mode

The device can be programmed to operate in Daisy Chain Mode by setting the DAISY\_CHAIN bit in the PSI5\_CFG register using the PSI5 Programming procedure described in AN12162.

<u>Figure 19</u> describes the daisy chain initialization procedure for an application programmed to operate in Daisy Chain Mode with two sensors connected.



# PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

# 13 Summary and Conclusion

This application note describes the PSI5 normal mode initialization and main features for FXLS93xx devices.

PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

# 14 Appendix

# 14.1 PSI5 State Transition Diagram

Figure 20 shows a state transition diagram for the internal PSI5 controller.



## 14.2 CRC Calculation Examples

#### 14.2.1 3-bit CRC

Figure 26 shows a Visual Basic code example that calculates the PSI5 3-bit CRC.

- Function SPICRC3(Data32 As String, Poly As String, SEED As String) As String
  - Data32 is the 29-bit message in binary to be verified with 3 zeroes appended in place of the CRC

Example: Command = 0x8040270x: Data32 = 1000 0000 0100 0000 0010 0111 0000 0000

• Poly is the 9-bit CRC polynomial in binary

Example: Polynomial =  $X^3+X+1$  Poly = 1011

• SEED is the 8-bit CRC Initial value in binary

Example: Seed = 0x7 SEED = 111

AN12776

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2021. All rights reserved.

## PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

## In this example, the CRC = 0x5

```
For m = 1 To 3

If Mu(Poly, m + 1, 1) = 0 Then

If m = 3 Then

CRC(m) = bit

Else

CRC(m) = CRC_old(m + 1)

End if

Else

If m = 3 Then

If CRC_old(1) = 1 Then

If bit = 1 Then

CR(m) = 0

Else

CRC(m) = 0

Else

If bit = 1 Then

CRC(m) = 1

End if

Else

If bit = 1 Then

CRC(m) = 0

End if

Else

If bit = 1 Then

CRC(m) = 1

Else

If cRC_old(1) = 1

Else

If CRC_old(1) = 1
Function SPICRC3(Data32 As String, Poly As String, SEED As String) As String
Dim i As Integer
Dim m As Integer
Dim Nas Integer
Dim kas Integer
Dim bit as Integer
Dim bit As Integer
i = 1
m = 1
n = 1
k = 1
bit = 0
Dim CRC(1 To 3) As String
Dim CRC_old(1 To 3) As String
For i = 1 To 3
CRC(0) = Mid(SEED, i, 1)
CRC_old(i) = Mid(SEED, i, 1)
Next i
Next i To 23
   For n = 1 To 32
bit = Mid(Data32, n, 1)
For k = 1 To 3
CRC_old(k) = CRC(k)
Next k
                                                                                                                                                                                                                                                                                                                                                                                                                                                                 End II

Else T. (1) = 1 Then

If CRC_old(1) = 1 Then

If CRC_old(m + 1) = 1 Then

CRC(m) = 0

Else

CRC(m) = 1

End II

Else

If CRC_old(m + 1) = 1 Then

CRC(m) = 1

Else

CRC(m) = 1

Else

CRC(m) = 0

Else

CRC(m) = 0

Else

CRC(m) = 0

End II

End II

Else

CRC(m) = 0

End II

End II
                                                                                                                                                                                                                                                                                                                                                                                                                                End if
End if
Next m
Next m
SPICRC3 = CRC(1) & CRC(2) & CRC(3)
End Function
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 aaa-040223
```

#### PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

# 15 Legal information

#### 15.1 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

#### 15.2 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — While NXP Semiconductors has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP Semiconductors accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products.

## 15.3 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

# **Tables**

| Tab. 1.  | Applicable parts1                              | Tab. 12. | Single axis device: Normal Mode PSI5 data |
|----------|------------------------------------------------|----------|-------------------------------------------|
| Tab. 2.  | Definition list1                               |          | values9                                   |
| Tab. 3.  | Revision history2                              | Tab. 13. | PSI5-x10P transmission mode10             |
| Tab. 4.  | FXLS93xxx device type part numbers2            | Tab. 14. | PSI5 data field configuration10           |
| Tab. 5.  | Recommended external components for            | Tab. 15. | PSI5 data field configuration11           |
|          | PSI5 mode 3                                    | Tab. 16. | PSI5-x16C transmission mode11             |
| Tab. 6.  | Dual axis device: Initialization Phase 2 data  | Tab. 17. | PSI5 current response level12             |
|          | formatting6                                    | Tab. 18. | PSI5 baud rate configuration14            |
| Tab. 7.  | Single axis device: Initialization Phase 2     | Tab. 19. | PSI5 current response transmission time   |
|          | data formatting6                               |          | summary16                                 |
| Tab. 8.  | Repetition rate8                               | Tab. 20. | PDCM Response start time configuration 16 |
| Tab. 9.  | Dual axis device: Initialization data Phase 38 | Tab. 21. | PDCM blocking time configuration 18       |
| Tab. 10. | Single axis device: Initialization data Phase  | Tab. 22. | Dual transmission mode configuration 20   |
|          | 3 8                                            | Tab. 23. | Data Type 0 configuration22               |
| Tab. 11. | Dual axis device: Normal Mode PSI5 data        | Tab. 24. | Data Type 1 configuration22               |
|          | values                                         | Tab. 25. | PSI5 temperature data reading23           |
| Figure   | es                                             |          |                                           |
| Fig. 1.  | FXLS93xxx PSI5 application schematics 3        | Fig. 13. | PSI5 PDCM start time response17           |
| Fig. 2.  | Example PSI5 supply ramp4                      | Fig. 14. | PSI5 response time using asynchronous     |
| Fig. 3.  | Example PSI5 initialization timing diagram5    | Ü        | mode 17                                   |
| Fig. 4.  | Initialization Phase 1 timing diagram5         | Fig. 15. | Default 450 µs blocking command with 500  |
| Fig. 5.  | Initialization Phase 2 timing6                 | Ü        | µs sync pulse rate18                      |
| Fig. 6.  | Dual axis device: Initialization Phase 2 data7 | Fig. 16. | Default 450 µs blocking command with 250  |
| Fig. 7.  | PSI5 10-bit response with parity 11            | Ü        | µs sync pulse rate19                      |
| Fig. 8.  | PSI5 16-bit response with CRC                  | Fig. 17. | PSI5 dual transmission mode response21    |
| Fig. 9.  | Normal current PSI5 response13                 | Fig. 18. | PSI5 10-bit temperature data23            |
| Fig. 10. | Low current PSI5 response13                    | Fig. 19. | Daisy chain initialization procedure24    |
| Fig. 11. | PSI5 response 125 kHz baud rate15              | Fig. 20. | PSI5 state transition diagram26           |

Fig. 21.

PSI5 response 189 kHz baud rate ......15

Fig. 12.

PSI5, 3-bit CRC Visual Basic .....27

## PSI5 Normal Mode Initialization and Main Features for the FXLS93xxx

# **Contents**

| 1      | Introduction                                  | 1    |  |  |  |  |  |
|--------|-----------------------------------------------|------|--|--|--|--|--|
| 2      | Applicable Parts                              |      |  |  |  |  |  |
| 3      | Definition List                               | 1    |  |  |  |  |  |
| 4      | Further Assistance                            | 1    |  |  |  |  |  |
| 5      | References                                    | 1    |  |  |  |  |  |
| 6      | Revision History                              | 2    |  |  |  |  |  |
| 7      | Device Type                                   | 2    |  |  |  |  |  |
| 8      | Application Schematics                        | 3    |  |  |  |  |  |
| 8.1    | FXLS93xxx PSI5 universal/parallel mode        |      |  |  |  |  |  |
|        | application schematic                         |      |  |  |  |  |  |
| 9      | Apply Power to the FXLS93xxx                  | 4    |  |  |  |  |  |
| 10     | PSI5 Initialization Phases                    |      |  |  |  |  |  |
| 10.1   | Initialization Phase 1                        | 5    |  |  |  |  |  |
| 10.2   | Initialization Phase 2                        | _    |  |  |  |  |  |
| 10.3   | Initialization Phase 3                        | 8    |  |  |  |  |  |
| 10.4   | PSI5 Normal Mode                              |      |  |  |  |  |  |
| 11     | <b>PSI5 Normal Mode Configuration Example</b> | 10   |  |  |  |  |  |
| 11.1   | PSI5 10-bit data with parity                  | . 10 |  |  |  |  |  |
| 11.2   | PSI5 16-bit data with CRC                     |      |  |  |  |  |  |
| 11.3   | PSI5 current response                         |      |  |  |  |  |  |
| 11.4   | PSI5 baud rate                                | . 14 |  |  |  |  |  |
| 11.5   | Time slot and command blocking                |      |  |  |  |  |  |
|        | configuration                                 | . 16 |  |  |  |  |  |
| 11.6   | Dual Response mode                            |      |  |  |  |  |  |
| 11.7   | Data Type configuration                       |      |  |  |  |  |  |
| 11.7.1 | PSI5 temperature data                         |      |  |  |  |  |  |
| 12     | Daisy Chain Mode                              |      |  |  |  |  |  |
| 13     | Summary and Conclusion                        |      |  |  |  |  |  |
| 14     | Appendix                                      |      |  |  |  |  |  |
| 14.1   | PSI5 State Transition Diagram                 |      |  |  |  |  |  |
| 14.2   | CRC Calculation Examples                      |      |  |  |  |  |  |
| 14.2.1 | 3-bit CRC                                     |      |  |  |  |  |  |
| 15     | Legal information                             | 28   |  |  |  |  |  |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.