**Application note** 

#### **Document information**

| Information | Content                                                                                                                                                                                                                            |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Keywords    | PCA9450, I.MX 8M, PMIC                                                                                                                                                                                                             |
| Abstract    | This application note discusses the critical items needed in designing the PMIC PCA9450 in portable devices with an i.MX 8M application processor. It gives a guideline for component selection, placement, and routing the trace. |



#### **Revision history**

| Rev   | Date     | Description     |
|-------|----------|-----------------|
| v.1.0 | 20200626 | Initial version |

### 1 Introduction

The PCA9450 is a single chip Power Management IC (PMIC) specifically designed to support i.MX 8M family processor in both 1 cell Li-Ion and Li-polymer battery portable application and 5V adapter non-portable applications.

The device provides six high efficiency step-down regulators, five LDOs, one 400 mA load switch, 2-channel level translator and 32.768 kHz crystal oscillator driver. Three buck regulators support dynamic voltage scaling (DVS) feature along with programmable ramping up and down time; the buck regulators support remote sense to compensate IR drop to load. This device is characterized across -40°C to 105°C ambient temperature range.

Six step-down regulators are designed to provide power for i.MX 8M application processor and DRAM memory. Two LDOs (LDO1 and LDO2) feature very low quiescent current to provide power for Secure Non-Volatile Storage (SNVS) since these LDOs are always ON when input voltage is valid.

PCA9450 integrates logic translator which is a 2-bit, dual supply translating transceiver with auto direction sensing. It enables bidirectional voltage level translation. It can be used as  $I^2C$  level translator. 400 mA load switch is to supply 3.3 V power supply to SD card, which has internal discharge resistor.

PCA9450 has three versions: PCA9450A is companion PMIC for 845S (i.MX 8M Mini), PCA9450B is companion PMIC for 815S (i.MX 8M Nano) and PCA9450C is companion PMIC for 865S ( i.MX 8M Plus).

The PCA9450 is offered in 56-pin HVQFN package, 7 mm x 7 mm, 0.4 mm pitch.

### **1.1 Features and benefits**

- · Six high-efficiency step-down regulators
  - Three 3 A buck regulators with DVS feature and remote sense
    - PCA9450A Three 3 A buck regulators
    - PCA9450B Two 3 A buck regulators
    - PCA9450C 6 A dual-phase buck regulator and 3 A buck regulator
- One 3 A buck regulator
- Two 2 A buck regulators
- Five linear regulators
  - Two 10 mA LDOs
  - One 150 mA LDO
  - One 200 mA LDO
  - One 300 mA LDO
- Support various memory types: DDR4/LPDDR4/DDR3L via system UBOOT configuration, no hardware change required
- 400 mA load switch with built-in active discharge resistor
- 32.768 kHz crystal oscillator driver and buffer output
- Two channel logic level translator
- Power control IO
  - Power ON/OFF control
  - Standby/run mode control
- Fm+ 1 MHz I<sup>2</sup>C-bus interface
- ESD protection

© NXP B.V. 2020. All rights reserved

- Human Body Model (HBM) : +/- 2000 V
- Charged Device Model (CDM) : +/-500 V
- 7 mm x 7 mm, 56-pin HVQFN with 0.4 mm pitch

AN12840 PCA9450 application note

### 2 Block diagram



AN12840 Application note © NXP B.V. 2020. All rights reserved.

### **3 Pinning information**

### 3.1 Pinning



### 3.2 Pin description

#### Table 1. Pin description

| Pin description |     |      |                                                                                                                       |
|-----------------|-----|------|-----------------------------------------------------------------------------------------------------------------------|
| Symbol          | Pin | Туре | Description                                                                                                           |
| LDO4            | 1   | Р    | LDO4 output. Bypass with a 1 $\mu$ F to Ground.                                                                       |
| LDO2            | 2   | Р    | LDO2 output. Bypass with a 1 $\mu$ F to Ground.                                                                       |
| LDO1            | 3   | Р    | LDO1 output. Bypass with a 1 µF to Ground.                                                                            |
| VINT            | 4   | Р    | Internal Power supply output pin. Bypass with 1 $\mu F$ to Ground.                                                    |
| AGND            | 5   | GND  | Analog ground pin. It should be connected to ground<br>plane through Via. Do not short to EP directly on top<br>layer |

AN12840 Application note

## AN12840

### PCA9450 application note

| Pin description |          |      |                                                                                                                                                                         |
|-----------------|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol          | Pin      | Туре | Description                                                                                                                                                             |
| RTC_RESET_B     | 6        | DO   | Reset output pin. It is High-Z after both LDO1 and LDO2 voltage are good. It is internally pulled up with LDO1 power rail                                               |
| CLK_32K_OUT     | 7        | DO   | 32.768 kHz clock CMOS output with LDO1 power rail.                                                                                                                      |
| PMIC_RST_B      | 8        | DI   | PMIC reset input pin. It is internally pulled up with LDO1 power rail. Once it is asserted low, PMIC performs reset.                                                    |
| POR_B           | 9        | DO   | Power On reset output pin. Open drain output requiring external pull up resistor.                                                                                       |
| XTAL_IN         | 10       | AI   | 32.768 kHz crystal oscillator input, tie to GND if X-tal is not used                                                                                                    |
| XTAL_OUT        | 11       | AO   | 32.768 kHz crystal oscillator output, leave floating if X-<br>tal is not used                                                                                           |
| SW_EN           | 12       | DI   | Load switch enable input pin. It has internal 1.5 $M\Omega$ pull down resistor.                                                                                         |
| IRQ_B           | 13       | DO   | Open drain output to indicate Interrupt issued. It requires external pull up resistor.                                                                                  |
| BUCK5FB         | 14       | AI   | BUCK5 output voltage sensing pin. If BUCK5 is not used, tie to INB45.                                                                                                   |
| LX5             | 15       | Р    | BUCK5 switching node. If BUCK5 is not used, leave it floating.                                                                                                          |
| INB45           | 16,17,18 | Р    | BUCK4 / BUCK5 Input pins. Bypass with 10 $\mu F$ and 4.7 $\mu F$ to Ground                                                                                              |
| LX4             | 19,20    | Р    | BUCK4 switching node. If BUCK4 is not used, leave them floating.                                                                                                        |
| BUCK4FB         | 21       | AI   | BUCK4 output voltage sensing pin. If BUCK4 is not used, tie to INB45.                                                                                                   |
| SWIN            | 22       | Ρ    | Load switch input pin, Bypass with a 1 $\mu F$ to Ground. Leave it floating if not used.                                                                                |
| SWOUT           | 23       | Р    | Load switch output pin, Bypass with a 1 µF to Ground.<br>Leave it floating if not used.                                                                                 |
| SDAH            | 24       | DIO  | Level translator high voltage IO pin, SDA referenced to SWIN, 3.3 V $$                                                                                                  |
| SCLH            | 25       | DO   | Level translator high voltage IO pin, SCL referenced to SWIN, 3.3 V $$                                                                                                  |
| SDAL            | 26       | DIO  | Level translator low voltage IO pin, SDA referenced to VINT, 1.8 V $$                                                                                                   |
| SCLL            | 27       | DO   | Level translator low voltage IO pin, SCL referenced to VINT, 1.8 V $$                                                                                                   |
| WDOG_B          | 28       | DI   | Active low watchdog reset input pin from application processor.                                                                                                         |
| SD_VSEL         | 29       | DI   | LDO5 voltage selection input pin. LDO5 output is 3.3 V when it is driven low and 1.8 V when driven high. VSEL pin should be tied low or high. Do not leave it floating. |

AN12840 Application note © NXP B.V. 2020. All rights reserved.

# AN12840

### PCA9450 application note

| Pin description |          |      |                                                                                                                                                                                                                                                                            |
|-----------------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol          | Pin      | Туре | Description                                                                                                                                                                                                                                                                |
| R_SNSP3_CFG     | 30       | AI   | BUCK3 output voltage remote sense pin in PCA9450A.<br>Logic input pin in PCA9450B/C. This pin should be tied<br>to SYS in PCA9450B, where BUCK3 is disabled. This<br>pin is tied to GND in PCA9450C, where BUCK1 and<br>BUCK3 are configured as dual phase buck regulator. |
| LX3             | 31,32    | Р    | BUCK3 switching node<br>If BUCK3 is not used by shorting R_SNSP3_CFG to<br>VSYS, leave LX3 pins floating.                                                                                                                                                                  |
| INB13           | 33,34,35 | Р    | BUCK1 / BUCK3 Input. Bypass with two 10 $\mu F$ to Ground                                                                                                                                                                                                                  |
| LX1             | 36,37    | Р    | BUCK1 switching node. Leave it floating if not used.                                                                                                                                                                                                                       |
| R_SNSP1         | 38       | AI   | BUCK1 output voltage remote sensing pin. Tie to INB13 if not used.                                                                                                                                                                                                         |
| PMIC_ON_REQ     | 39       | DI   | PMIC ON input from Application processor. When it is asserted high, the device starts power on sequence.                                                                                                                                                                   |
| PMIC_STBY_REQ   | 40       | DI   | Standby mode input from Application processor. When it is asserted high, device enters STANDBY mode.                                                                                                                                                                       |
| SCL             | 41       | DI   | I2C serial clock pin                                                                                                                                                                                                                                                       |
| SDA             | 42       | DIO  | I2C serial data pin                                                                                                                                                                                                                                                        |
| BUCK_AGND       | 43       | GND  | Buck reference GND for BUCK1,2,3. It should be<br>connected to ground plane through Via. Do not short to<br>EP directly on top layer                                                                                                                                       |
| R_SNSP2         | 44       | AI   | BUCK2 output voltage remote sensing pin. Tie to INB26 if not used.                                                                                                                                                                                                         |
| LX2             | 45,46    | Р    | BUCK2 switching node. Leave them floating if not used.                                                                                                                                                                                                                     |
| INB26           | 47,48,49 | Р    | BUCK2 / BUCK6 Input. Bypass with 10 $\mu F$ and 4.7 $\mu F$ to Ground                                                                                                                                                                                                      |
| LX6             | 50,51    | Р    | BUCK6 switching node. Leave it floating if not used.                                                                                                                                                                                                                       |
| BUCK6FB         | 52       | AI   | BUCK6 output voltage sensing pin. Tie to INB26 if not used.                                                                                                                                                                                                                |
| VSYS            | 53       | Р    | Internal power input. Bypass with a 1 $\mu$ F to Ground                                                                                                                                                                                                                    |
| LDO3            | 54       | Р    | LDO3 output. Bypass with a 2.2 µF to Ground.                                                                                                                                                                                                                               |
| LDO5            | 55       | Р    | LDO5 output. Bypass with a 1 $\mu$ F to Ground.                                                                                                                                                                                                                            |
| INL1            | 56       | Р    | Power input pin for LDO1, LDO2, LDO3, LDO4 and LDO5. Bypass with a 4.7 $\mu F$ to Ground.                                                                                                                                                                                  |
| EP              |          | GND  | Exposed PAD. All buck PGNDs are internally connected.                                                                                                                                                                                                                      |

AN12840 Application note

### 4 PCA9450 Selection Guide

#### Table 2. PCA9450 selection guide

| Part number | AP Platform            | Buck1                                                    | Buck3                                      | LDO4                             | R_SNSP3_CFG                       |
|-------------|------------------------|----------------------------------------------------------|--------------------------------------------|----------------------------------|-----------------------------------|
| PCA9450A    | i.MX 8M Mini<br>(845S) | 3A for SOC<br>(ON by default)                            | 3A for VPU/<br>GPU/DRAM<br>(ON by default) | 0.9V for VDDA<br>(ON by default) | R_SNSP3_CFG is feedback of BUCK 3 |
| PCA9450B    | i.MX 8M Nano<br>(815S) | 3A for SOC /<br>VPU/GPU/DRAM<br>(ON by default)          | Disabled                                   | OFF by default                   | R_SNSP3_CFG = VSYS                |
| PCA9450C    | i.MX 8M Plus<br>(865S) | 6A Dual phase for<br>SOC/VPU/GPU/DRAM<br>(ON by default) |                                            | OFF by default                   | R_SNSP3_CFG = GND                 |

### 5 Application design-in information

### 5.1 Reference schematic

#### 5.1.1 PCA9450A reference schematic

PCA9450A reference schematic with i.MX 8M Mini is illustrated in Figure 3.

### **NXP Semiconductors**

## AN12840

#### PCA9450 application note



#### 5.1.2 PCA9450B reference schematic

PCA9450B reference schematic with i.MX 8M Nano is illustrated in Figure 4.





AN12840

**Application note** 

© NXP B.V. 2020. All rights reserved.

#### VSYS PCA9450C SYS C1 1 µF VINT SBIAS, REF. INB26 INT LDO DVS VSYS $\frac{1}{2} \frac{1}{1 \, \mu F}$ UVLO, TSHDN ↓ C11 ↓ 10 μF F LDO1 VDD ARM \_X2 BUCK2 0.85 V 3 A L1 C12 0.47 µH 22 µF Ŧ PMIC RST E ┙┡┒ PMIC ON REG R SNSP2 PMIC\_STBY\_REQ WDOG B S VDD\_SOC VDD\_VPU VDD\_GPU VDD\_DRAM INB13 ± C13 ↓ C13 ↓ 10 µF DVS NVCC\_SNVS LDO1 LDO1 H LX1 þ R1 100 kΩ BUCK1 0.85 V 3 A L2 C14 0.47 μH 22 μF RTC RESET F ļ ſĻ POR B NVCC\_1V8 BUCK5 R\_SNSP1 DUAL Γ R2 4.7 kΩ 4.7 kΩ 100 kΩ PHASE CONFIG IN PCA9450 INB13 SC DVS ↓ C15 ↓ 10 μF VSYS I2C INTERFACE SDA ĿĒ LX3 IRQ\_B C16 22 µF BUCK3 0.85 V 3 A 0.47 µH NVCC\_1V8 BUCK5 VINT SWIN R5 R6 4.7 kΩ 4.7 kΩ R\_SNSP3\_CFG i.MX 8M Plus SCLL 12C LEVEL INB45 SDAL TRANSLATOR VSYS ↓ C17 ↓ 10 μF J₽ 3V3 V BUCK4 \_X4 NVCC\_3V3 ON/OFF CONTROL AND R7 4.7 kΩ 4.7 kΩ \_\_\_\_\_ \_\_\_\_ C18 \_\_\_\_\_ 22 μF BUCK4 3.3 V 3 A L4 0.47 μH SDAH I2C REGISTER ╶┝┐ i.MX 8M SCLH Plus C3 XTAL\_IN BUCK4FB 1 Ι 32.768 kHz X-TAL DRIVER X1 X-tal [ XTAL\_OUT -11-INB45 Ť VSYS L C19 ↓ 4.7 μF LDO1 F RTC XTALI CLK 32K OUT MUX LX5 NVCC\_1V8 BUCK5 1.8 V 2 A INL1 L5 0.47 µH SYS -Δ C5 4.7 μF ſ NVCC\_SNVS LDO1 LDO1 1.8 V 10 mA \_\_\_\_\_C6 \_\_\_\_\_\_\_L BUCK5FB Ļ Ļ INB26 LDO2 LDO2 0.8 V ↓ C21 ↓ 4.7 μF \_\_\_\_\_C7 10 mA J. NVCC\_DRAM LX6 BUCK6 1.1 V 2 A ↓ C22 ↓ 22 µF Ţ 16 \_ L\_ L\_ 0.47 uH LDO3 VDDA LDO3 1.8 V L C8 2.2 µF 300 mA Ĺ BUCK6FB Ţ LDO4 LDO4 0.9 V SWIN 200 mA BUCK 4 L C23 μ 1 μF LOAD SW Ţ Έ DRIVER SWOUT SD CARD NVCC\_SD2 LDO5 LDO5 SD\_CARD L C24 3.3 V/1.8 V L C10 1 μF þ 150 mA ĴĻ Ţ SD\_VSEL SW EN 1 BUCK\_AGND AGND EP Ţ Ĵ aaa-035726

#### 5.1.3 PCA9450C reference schematic

PCA9450C reference schematic with i.MX 8M Plus is illustrated in Figure 5

Figure 5. PCA9450C application schematic

### 5.2 Typical application

The PCA9450 devices have only a few design requirements. Use the following parameters for the design.

- 1  $\mu\text{F}$  bypass capacitor on VINT and VSYS, located as close as possible to those pins to ground
- · Input capacitors must be present on the INB and INL supplies if used
- Output inductors and capacitors must be used on the outputs of the BUCK converters if used
- Output capacitors must be used on the outputs of the LDOs

#### 5.2.1 Inductor selection for buck converters

Each of the converters in the PCA9450 typically use a 0.47  $\mu$ H output inductor which has to be rated for its DC resistance and saturation current. The DC resistance of the inductance influences directly the efficiency of the converter. Therefore, an inductor with lowest DC resistance must be selected for highest efficiency.

Equation 1 calculates the maximum inductor current under static load conditions. The saturation current of the inductor must be rated higher than the maximum inductor current as calculated with Equation 2. This is needed because during heavy load transient the inductor current rises above the calculated value.

$$\Delta I_{L} = Vout \times \frac{1 - \frac{Vout}{Vinmax}}{L \times f}$$
(1)  
$$I_{Lmax} = I_{out,max} + \frac{\Delta I_{L}}{2}$$
(2)

Where:

- f = switching frequency (2 MHz)
- L = Inductance
- $\Delta I_L$  = Peak to peak inductor ripple current
- I<sub>L.max</sub> = Maximum inductor current

A conservative approach is to select the inductor current rating just for the maximum switch current of the PCA9450.

Table 3 shows possible inductors list.

| Buck                          | Vendor  | Part number     | Size | DCR [mΩ] | lsat [A] | Itemp [A] |
|-------------------------------|---------|-----------------|------|----------|----------|-----------|
| BUCK1, BUCK2,<br>BUCK3, BUCK4 | Sunlord | WPN252012HR47MT | 2520 | 29       | 5.6      | 4.0       |
|                               | Murata  | 1239AS-H-R47M   | 2520 | 39       | 3.8      | 3.7       |
| BUCK5, BUCK6                  | Sunlord | WPN201610UR47MT | 2016 | 28       | 5.0      | 4.1       |
|                               | Murata  | 1286AS-H-R47M   | 2016 | 52       | 3.4      | 3.2       |

### Table 3. Tested inductor list

#### 5.2.2 Output capacitor selection for buck converters

The fast response adaptive constant ON time control scheme of the buck converters implemented in the PCA9450 allows the use of small ceramic capacitors with a typical value of 22  $\mu$ F for each converter without having large output voltage under and overshoots during heavy load transients. Ceramic capacitors having low ESR values have the lowest output voltage ripple and are recommended. See <u>Table 4</u> for recommended list of capacitors.

| Table 4. F | Recommended | list of c | apacitors |
|------------|-------------|-----------|-----------|
|------------|-------------|-----------|-----------|

| BUCK                                     | Vendor | Part number         | Capacitor<br>value | Size   | Voltage |
|------------------------------------------|--------|---------------------|--------------------|--------|---------|
| BUCK1, BUCK2, BUCK3, BUCK4, BUCK5, BUCK6 | TDK    | C1608X5R1A226M080AC | 22 µF              | CC0603 | 10 V    |
| BUCK1, BUCK2, BUCK3, BUCK4, BUCK5, BUCK6 | TDK    | C1608JB1A226M080AC  | 22 µF              | CC0603 | 10 V    |

If ceramic output capacitors are used, the capacitor RMS ripple current rating always meets the application requirements. Just for completeness, the RMS ripple current is calculated in Equation 3.

$$I_{RMS.COUT} = \text{Vout} \times \frac{1 \cdot \frac{\text{Vout}}{\text{Vin}}}{L \times \text{f}} \times \frac{1}{2\sqrt{3}}$$
 (3)

At nominal load current, the inductive converters operate in PWM mode. The overall output voltage ripple is the sum of the voltage spike caused by the output capacitor ESR plus the voltage ripple caused by charging and discharging the output capacitor:

$$\Delta \text{Vout} = \text{Vout} \times \frac{1 - \frac{Vout}{Vin}}{L \times f} \times \left(\frac{1}{8 \times Cout \times f} + ESR\right)$$
(4)

Where:

• The highest output voltage ripple occurs at the highest input voltage Vin.

At light load currents, the converters operate in PFM mode and the output voltage ripple is dependent on the output capacitor value. The output voltage ripple is set by the internal comparator delay and the external capacitor. The typical output voltage ripple is less than 1 % of the nominal output voltage.

#### 5.2.3 Input capacitor selection for buck converters

Low ESR input capacitor is highly recommended for best input voltage filtering and minimizing the interference with other circuits caused by high input voltage spikes because of the nature of buck converter. Each DC-DC converter requires a 10µF ceramic input capacitor on its input pins. The input capacitor could be increased without any limit for better input voltage filtering.

### 6 Layout guide

### 6.1 Placement

Layout guide is shown in Figure 6.



### 6.2 Buck layout

#### 6.2.1 Schematic

Figure 7 shows the critical path in buck converter which has high di/dt.

AN12840 Application note

## AN12840

### PCA9450 application note



The biggest challenge in buck layout is EMI. To minimize the EMI requires the minimum loop area of two high di/dt path as shown in Figure 7. The area in red is input power charging the inductor when high side FET is on; the area in green is inductor discharge energy to output capacitor (load) when low side FET is on.

#### 6.2.2 Layout

Put the input/output capacitor and inductor as close to chip as possible to minimize the loop area. If using the high frequency bypass capacitor to filter the EMI, make sure this high frequency capacitor is close to the chip.

Use the shortest path to route the trace including the return path (ground). Make sure the trace is capable of handling the maximum current in the application. Maximum current on Lx pin to inductor is around 1.4 times maximum loading current by quick estimation.

Keep enough vias to connect the ground pad to main ground; this not only reduces the parasitic inductance but also helps with heat dissipation.



AN12840 Application note

#### 6.2.3 Local sense and remote sense

All six bucks of PCA9450 have sense feedback. Bucks 1, 2, and 3 are remote sense; Bucks 4, 5, and 6 are local sense. The difference between local and remote sense in application is that local sense senses the voltage on buck output capacitor, and remote sense senses the voltage on load (application processor) power pin.

As sense pin doesn't carry current but only senses the voltage, 5 mils wide trace is good enough. Buck controller fine tunes the output voltage according to the voltage sensed, and it is very noise sensitive. It requires noise source far away from the sense trace.

#### 6.2.4 Dual phase buck

PCA9450C buck 1 and buck 3 can be configured as dual phase buck by connecting R\_SNSP3\_CFG pin to ground. In order to balance the current on two traces, the routing on LX1 to inductor to load and LX3 to inductor to load needs be as symmetrical as possible.

#### 6.3 LDO

PCA9450 integrates five LDOs with different output current capability for different purposes. The output capacitor needs to be as close as possible to the chip. Make sure the trace is wide enough to carry the maximum current in the application.

#### 6.4 GND

The exposed pad (EP) is the power ground of all bucks which is relatively noisy. AGND is the analog ground. **Do not connect AGND to EP on the top layer!** Connect AGND to main ground by via.

Avoid separating the main ground under PCA9450 which may increase the return path. Make sure there are enough vias to connect EP to system main ground.



AN12840 Application note

AN12840 PCA9450 application note

### 7 PCB design guidelines



AN12840 Application note © NXP B.V. 2020. All rights reserved.

### **NXP Semiconductors**

AN12840 PCA9450 application note



### **NXP Semiconductors**

### AN12840 PCA9450 application note



AN12840 Application note

### AN12840 PCA9450 application note

### 8 Legal information

### 8.1 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

### 8.2 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and

products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXF Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Evaluation products — This product is provided on an "as is" and "with all faults" basis for evaluation purposes only. NXP Semiconductors, its affiliates and their suppliers expressly disclaim all warranties, whether express, implied or statutory, including but not limited to the implied warranties of non-infringement, merchantability and fitness for a particular purpose. The entire risk as to the quality, or arising out of the use or performance, of this product remains with customer. In no event shall NXP Semiconductors. its affiliates or their suppliers be liable to customer for any special, indirect, consequential, punitive or incidental damages (including without limitation damages for loss of business, business interruption, loss of use, loss of data or information, and the like) arising out the use of or inability to use the product, whether or not based on tort (including negligence), strict liability, breach of contract, breach of warranty or any other theory, even if advised of the possibility of such damages. Notwithstanding any damages that customer might incur for any reason whatsoever (including without limitation, all damages referenced above and all direct or general damages), the entire liability of NXP Semiconductors, its affiliates and their suppliers and customer's exclusive remedy for all of the foregoing shall be limited to actual damages incurred by customer based on reasonable reliance up to the greater of the amount actually paid by customer for the product or five dollars (US\$5.00). The foregoing limitations, exclusions and disclaimers shall apply to the maximum extent permitted by applicable law, even if any remedy fails of its essential purpose.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 8.3 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### **Tables**

| Tab. 1. | Pin description6         |  |
|---------|--------------------------|--|
| Tab. 2. | PCA9450 selection guide9 |  |

### **Figures**

| Fig. 1. | Block diagram                  | 5  |
|---------|--------------------------------|----|
| Fig. 2. | PCA9450 pin map – Top View     | 6  |
| Fig. 3. | PCA9450A application schematic | 10 |
| Fig. 4. | PCA9450B application schematic | 11 |
| Fig. 5. | PCA9450C application schematic | 12 |
| Fig. 6. | PCA9450 layout                 | 15 |
| Fig. 7. | Buck schematic                 |    |
| Fig. 8. | Buck layout example            | 16 |
|         |                                |    |

| -        |                                      |     |
|----------|--------------------------------------|-----|
| Fig. 9.  | GND layout example                   | 17  |
| Fig. 10. | PCB Design Guidelines – Solder Mask  |     |
| -        | Opening Pattern                      | 18  |
| Fig. 11. | PCB Design Guidelines - I/O PADS AND |     |
|          | SODERABLE AREA                       | .19 |
| Fig. 12. | PCB Design Guidelines – Solder Paste |     |
| -        | Stencil                              | 20  |

Tested inductor list ......13

Recommended list of capacitors ......14

Tab. 3.

Tab. 4.

#### **NXP Semiconductors**

## AN12840 PCA9450 application note

### Contents

| 1     | Introduction                                  | 3    |
|-------|-----------------------------------------------|------|
| 1.1   | Features and benefits                         | 3    |
| 2     | Block diagram                                 | 5    |
| 3     | Pinning information                           | 6    |
| 3.1   | Pinning                                       | 6    |
| 3.2   | Pin description                               | 6    |
| 4     | PCA9450 Selection Guide                       | 9    |
| 5     | Application design-in information             | 9    |
| 5.1   | Reference schematic                           | 9    |
| 5.1.1 | PCA9450A reference schematic                  | 9    |
| 5.1.2 | PCA9450B reference schematic                  | .11  |
| 5.1.3 | PCA9450C reference schematic                  | . 12 |
| 5.2   | Typical application                           | . 13 |
| 5.2.1 | Inductor selection for buck converters        | . 13 |
| 5.2.2 | Output capacitor selection for buck           |      |
|       | converters                                    | . 14 |
| 5.2.3 | Input capacitor selection for buck converters | . 14 |
| 6     | Layout guide                                  | .14  |
| 6.1   | Placement                                     | . 15 |
| 6.2   | Buck layout                                   | . 15 |
| 6.2.1 | Schematic                                     | . 15 |
| 6.2.2 | Layout                                        | . 16 |
| 6.2.3 | Local sense and remote sense                  | 17   |
| 6.2.4 | Dual phase buck                               | 17   |
| 6.3   | LDO                                           | 17   |
| 6.4   | GND                                           | . 17 |
| 7     | PCB design guidelines                         | . 18 |
| 8     | Legal information                             | .21  |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2020.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 26 June 2020 Document identifier: AN12840