This application note introduces the power domains, power modes, low power entry, wake-up, and low power and wake-up optimization of MCXN23x. It also provides a demo to reproduce the typical power consumption and wake-up time data in the data sheet.
1 Introduction

The MCX N23x series microcontrollers combine the Arm Cortex-M33 TrustZone core with multiple high-speed connectivity options running at 150 MHz, providing advantages in security, industrial strength, and power-efficient operations.

The power-efficient operating modes are as follows:

- 50 µA/MHz in Active mode
- 124 µA in Deep Sleep mode
- 2.39 µA in Power Down mode
- 1.5 µA in Deep Power Down mode

This application note describes the following contents of MCXN23x:

- Power domains and power supplies
- Power modes
- Low power entry and configurations
- Wake-up source and wake-up time
- Low power and wake-up optimization
- Demo that reproduces the power consumption and wake-up time specified in the MCX N23x data sheet

2 Power domains and power supplies

This section describes the overall power domains, voltage supplies, and different power supply configurations.

2.1 Power domains and voltage supplies

The device contains the following domains: CORE_MAIN, CORE_WAKE, CORE_SRAM, SYSTEM, VBAT, USB, VDD, IO_2, IO_3, IO_4, and ANALOG. Figure 1 shows the overall power domains and voltage supplies. This section mainly introduces the CORE, SYSTEM, and VBAT domains. For specific modules contained in each domain, refer to the “Power domain assignments for modules” table in the MCX N23x Reference Manual.
Figure 1. Power domains and voltage supplies

Figure 2 shows the CORE domain supply voltage for most digital modules, and is divided into three subdomains, namely CORE_MAIN domain, CORE_SRAM domain, and CORE_WAKE domain. CORE_MAIN domain mainly includes cores, peripherals and masters (DMAs, SmartDMA, and so on). The CORE_SRAM domain includes all RAM blocks. The CORE_WAKE domain includes wake-up peripherals (Windowed Watchdog Timer, CTIMER0, and so on).

Figure 2. Core domain and voltage supply

In active mode, VDD_CORE can be configured to 1.2 V (Over Drive mode), 1.1 V (Standard Drive mode), and 1.0 V (Mid Drive mode). In Power Down mode, VDD_CORE can be configured to 0.7 V. Table 1 describes the maximum frequency that CPU and AHB can achieve at different voltage levels.

Table 1. Voltage level and frequency

<table>
<thead>
<tr>
<th>VDD_CORE</th>
<th>( f_{\text{CPU}}, f_{\text{AHB}} ) ≤</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.2 V</td>
<td>150 MHz</td>
</tr>
</tbody>
</table>
Table 1. Voltage level and frequency...continued

<table>
<thead>
<tr>
<th>VDD_CORE</th>
<th>f_{CPU}, f_{AHB} ≤</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.1 V</td>
<td>100 MHz</td>
</tr>
<tr>
<td>1.0 V</td>
<td>50 MHz</td>
</tr>
<tr>
<td>0.7 V</td>
<td>Gated off</td>
</tr>
</tbody>
</table>

Figure 3 shows that the SYSTEM domain is used for power management, including high voltage detect / low voltage detect (HVD / LVD) and system power control (SPC). The normal mode supply voltage of this power domain is 1.8 V. It supports Fuse programming at 2.5 V.

Note: The maximum total accumulated time for elevated VDD_SYS (VDD_SYS > 1.98 V) is 20 seconds over the lifetime of the device.

Figure 3. System domain and voltage supply

Figure 4 shows the VBAT domain supply to always-ON modules, including OSC_32K, FRO_16K, back up retention RAMA regulator, RTC, and PORT5. The VDD_BAT ranges from 1.71 V - 3.6 V.

Figure 4. VBAT domain and voltage supply

In addition to the power domains already described above, Figure 5 shows the remaining power domains of this device, along with the corresponding modules and voltage supply ranges.
2.2 Power supply configurations

*Figure 6* shows that the on-chip DCDC converter or LDO regulator is used to regulate the input voltage to the appropriate VDD_CORE to supply the CORE domain.

When using DCDC_CORE to generate VDD_CORE, it has better efficiency than LDO_CORE. For the device package, which has the VDD_LDO_CORE pin, should short this VDD_LDO_CORE pin to the VDD_CORE pin, and disable LDO_CORE by configuring the CNTRL[CORELDO_EN] bit field.

Another configuration is to use LDO_CORE to generate VDD_CORE to save cost and eliminate the passive components for the DCDC_CORE. For packages where VDD_DCDC has an independent pin, you can connect VDD_DCDC and DCDC_LX to GND with a 10 kΩ resistor to disable DCDC. For packages where VDD_DCDC and VDD_LDO_SYS share a package pin, to disable DCDC, DCDC_LX must be floating. Regardless of the package, you must disable DCDC_CORE by configuring the CNTRL[DCDC_EN] bit field.

**Note:** In Power Down mode, DCDC_CORE can directly output 0.7 V, however, LDO_CORE must enable Internal Voltage Scaling (IVS) to supply 0.7 V to the CORE domain.

*Figure 7* shows an example using a single 3.3 V supply to MCU, which uses the power-efficient DCDC_CORE. It can also be changed to low-cost LDO_CORE by referring to *Figure 6*. 
3 Power modes

The device supports Active, Sleep, Deep Sleep, Power down, Deep Power Down, and VBAT power modes. Table 2 describes the status of Clock, CORE_MAIN domain, CORE_WAKE domain, SYSTEM domain, FLASH, and SRAM in different power modes. Table 2 can be used to compare the status of these modules in different power modes or find the status of these modules in a certain power mode.

Table 2. Modules status and power modes

<table>
<thead>
<tr>
<th></th>
<th>Active</th>
<th>Sleep</th>
<th>Deep Sleep</th>
<th>Power Down</th>
<th>Deep Power Down</th>
<th>VBAT</th>
</tr>
</thead>
<tbody>
<tr>
<td>Clock gate off</td>
<td>NO</td>
<td>Only CPU</td>
<td>Optional[1]</td>
<td>All</td>
<td>All</td>
<td>All</td>
</tr>
<tr>
<td>CORE_WAKE</td>
<td>ON</td>
<td>ON</td>
<td>LP</td>
<td>LP/Static</td>
<td>OFF</td>
<td>OFF</td>
</tr>
<tr>
<td>SYSTEM</td>
<td>ON</td>
<td>ON</td>
<td>ON</td>
<td>ON</td>
<td>ON</td>
<td>OFF</td>
</tr>
<tr>
<td>Flash</td>
<td>ON/Static</td>
<td>ON/Static</td>
<td>Static</td>
<td>OFF</td>
<td>OFF</td>
<td>OFF</td>
</tr>
<tr>
<td>System SRAM</td>
<td>ON/Static</td>
<td>ON/Static</td>
<td>Static</td>
<td>Static/OFF</td>
<td>OFF</td>
<td>OFF</td>
</tr>
<tr>
<td>VBAT RAMA</td>
<td>ON/Static</td>
<td>ON/Static</td>
<td>Static</td>
<td>Static/OFF</td>
<td>Static/OFF</td>
<td>Static/OFF</td>
</tr>
</tbody>
</table>

[1] Optional means CPU, System, and Bus clock OFF, however, FIRC, SIRC, and SOSC can be enabled by configuring the corresponding STEN bit.
[2] LP means that it can be active with an async functional clock.
[3] Static means that the module is in state retention status (no clock but the data can be kept).
The following sections introduce the features of different power modes.

3.1 Active
The default mode after reset.
- Clocks to CPU, memories, and peripherals are enabled.
- CPU execution is possible.
- Adjust VDD_CORE to the minimum possible value based on the required frequency to achieve optimal power consumption. For details, see Table 1.

3.2 Sleep
- CPU clock OFF.
- System and Bus clock remain ON.
- Most modules can remain operational.
- Use the ACTIVE_CFG register to configure core voltage level and drive strength.

3.3 Deep Sleep
- CPU clock, System clock, and Bus clock OFF.
- SRAM is in Deep Sleep mode (SRAM cannot be accessed, however, the data is retained).
- SOSC, SIRC, and FIRC can be enabled by configuring the corresponding STEN bit.
- Some modules can remain operational with low power asynchronous clock sources.

3.4 Power Down
It is the lowest power mode that can retain all registers.
- CPU clock, System clock, and Bus clock OFF.
- Flash memory is powered off.
- Place the CORE_MAIN domain of the chip into a static state.
- The CORE_WAKE domain can be configured to Deep Sleep or Power Down mode.
- SRAM blocks can be configured to deep sleep or shutdown individually.
- The voltage of the CORE domain can be regulated to 0.7 V (retention voltage).

3.5 Deep Power Down
The device wakes from Deep Power Down mode through the Reset routine.
- CPU clock, System clock, and Bus clock OFF.
- Flash memory is powered off.
- The CORE domain is powered off.
- The SYSTEM domain remains ON.
- System RAM is powered off.
- RAMA can be retained.

3.6 VBAT
VBAT mode permits the lowest power level. Powering off VDD_SYS and VDD_CORE externally puts the chip into VBAT mode.
• CPU clock, System clock, and Bus clock OFF.
• CORE domain, SYSTEM domain, Flash, and System SRAM are powered off.
• The POR sequence wakes the chip from VBAT mode.
• RAMA can be retained.

4 Low power entry and configurations

This section describes the low power mode entry controllers and related configurations in low power mode.

4.1 Low power entry

As described in Table 5, the power mode entered is controlled by CKCTRL[CKMODE] and PMCTRLMAIN[LPMODE] bit fields.

The CKCTRL[CKMODE] bit field configures the amount of clock gating when the core enters a low power mode because of WFI or WFE. Table 3 describes the functions corresponding to different CKMODE values. Configuring CKMODE > 0 requires the SLEEPDEEP field in the Arm core to become 1. Configuring PMCTRLMAIN[LPMODE] > 0 requires writing 1111b to CKMODE.

<table>
<thead>
<tr>
<th>CKCTRL[CKMODE]</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000b</td>
<td>No clock gating</td>
</tr>
<tr>
<td>0001b</td>
<td>Core clock gated</td>
</tr>
<tr>
<td>1111b</td>
<td>Core, platform, and peripheral clocks are gated, and core enters low power mode</td>
</tr>
</tbody>
</table>

Table 3. Function of CKMODE field

The CORE_MAIN domain and CORE_WAKE domain have independent registers for configuring low power modes that are PMCTRLMAIN and PMCTRLWAKE. Table 5 lists allowed combinations for CORE_MAIN domain and CORE_WAKE domain.

PMCTRLMAIN[LPMODE] selects the desired low power mode when a core executes a WFI or WFE instruction. Writes to this field are blocked if you have not enabled the protection level using Power Mode Protection (PMPROT). Table 4 describes the functions corresponding to different LPMODE values.

<table>
<thead>
<tr>
<th>PMCTRLx[LPMODE]</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000b</td>
<td>Active/Sleep</td>
</tr>
<tr>
<td>0001b</td>
<td>Deep Sleep</td>
</tr>
<tr>
<td>0011b</td>
<td>Power Down</td>
</tr>
<tr>
<td>1111b</td>
<td>Deep Power Down</td>
</tr>
</tbody>
</table>

Table 4. Function of LPMODE field

Table 5 shows all the configurations of the device to enter low power mode.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Active</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>Sleep</td>
<td>0000b</td>
<td>0000b</td>
<td>0000b</td>
<td>0000b</td>
</tr>
<tr>
<td></td>
<td>0001b</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
Table 5. Power mode entry...continued

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Deep Sleep</td>
<td>1111b</td>
<td>0001b</td>
<td>0001b</td>
<td>0001b</td>
</tr>
<tr>
<td>Power Down</td>
<td>1111b</td>
<td>0011b</td>
<td>0011b</td>
<td>0011b</td>
</tr>
<tr>
<td>Deep Power Down</td>
<td>1111b</td>
<td>1111b</td>
<td>1111b</td>
<td>1111b</td>
</tr>
</tbody>
</table>

**Note:**

- In **Sleep mode**, configure CKCTRL[CKMODE] to 0000b for faster wake-up time or 0001b for lower power consumption.
- If more functionality is needed in **Power Down mode**, leave the CORE_WAKE domain in Deep Sleep mode.

### 4.2 Configuration highlights

In addition to selecting power mode, you can also configure relevant hardware in different power modes. The ACTIVE_CFG and ACTIVE_CFG1 registers configure the hardware in Active and Sleep mode, such as regulators voltage level and drive strength. Autonomous change to use LP_CFG and LP_CFG1 when in low power mode (Deep Sleep, Power Down, and Deep Power Down).

#### Table 6. Configuration highlights

<table>
<thead>
<tr>
<th>Register</th>
<th>Configures:</th>
<th>Enables:</th>
</tr>
</thead>
<tbody>
<tr>
<td>ACTIVE_CFG</td>
<td>• Regulators voltage level</td>
<td>• HVDs, LVDs</td>
</tr>
<tr>
<td>LP_CFG</td>
<td>• Regulators drive strength</td>
<td>• Bandgap, BG buffer, CMP buffer</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• VDD_CORE Glitch Detect</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• VDD voltage detect</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Low power current reference IREF</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• VDD_CORE Internal Voltage Scaling (IVS)</td>
</tr>
<tr>
<td>ACTIVE_CFG1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LP_CFG1</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

5 Wake-up

**Table 7** describes normal wake-up source and typical wake-up time in different low power modes, where the typical wake-up time is the data in the data sheet.

#### Table 7. Wake-up information

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Description</th>
<th>Wake-up source</th>
<th>Typical wake-up time</th>
</tr>
</thead>
<tbody>
<tr>
<td>( t_{SLEEP} )</td>
<td>Sleep -&gt; Active</td>
<td>All peripherals</td>
<td>0.22 µs</td>
</tr>
<tr>
<td>( t_{DSLEEP} )</td>
<td>Deep Sleep -&gt; Active</td>
<td>Async peripherals</td>
<td>8.7 µs</td>
</tr>
<tr>
<td>( t_{PWDN} )</td>
<td>Power Down -&gt; Active</td>
<td>WUU, Reset pin</td>
<td>9.8 µs</td>
</tr>
<tr>
<td>( t_{DPWDN} )</td>
<td>Deep Power Down -&gt; Active</td>
<td>WUU, Reset pin</td>
<td>5.6 ms</td>
</tr>
</tbody>
</table>
6 Low power and wake-up optimization

This section explains various methods for optimizing power consumption and factors to consider for wake-up optimization.

6.1 Power consumption optimization

Following are the different ways of performing power consumption optimization.

• **Regulator**
  - Configure the appropriate voltage level and drive strength.
  - In Power Down mode, DCDC_CORE and IVS can provide 0.7 V to the CORE domain. DCDC_CORE provides better efficiency and therefore lower power consumption, and IVS reduce wake-up latency with fast voltage changes.

• **Peripherals**
  - Disable unused analog peripherals by ACTIVE_CFG1 and LP_CFG1 registers.

• **Memories**
  - **Flash**
    - Set FLASHDOZE bit when the MCU enters low power mode.
  - **SRAM**
    - Manual clock gating by the AHBCLKCTRL0 register of SYSCON.
    - Auto clock gating by the AUTOCLKGATEOVERRIDEC registers of SYSCON.
    - RAMA is the only block that can be retained in all power modes.
    - SYSTEM SRAM can be individually disabled or retained as shown in Table 8.

<table>
<thead>
<tr>
<th>SRAMDIS[i]</th>
<th>SRAMRET[i]</th>
<th>MCU Power Mode</th>
<th>SRAM power mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>1b</td>
<td>N/A</td>
<td>All</td>
<td>Shutdown</td>
</tr>
<tr>
<td>0b</td>
<td>N/A</td>
<td>Active or Sleep</td>
<td>Active</td>
</tr>
<tr>
<td>0b</td>
<td>N/A</td>
<td>Deep Sleep</td>
<td>Deep Sleep</td>
</tr>
<tr>
<td>1b</td>
<td></td>
<td>Power Down</td>
<td>Deep Sleep</td>
</tr>
<tr>
<td>N/A</td>
<td>N/A</td>
<td>Deep Power Down or VBAT</td>
<td>Shutdown</td>
</tr>
</tbody>
</table>

Table 8. SRAM configurations

**Note:**
- *Active of SRAM means you can access SRAM normally.*
- *Deep Sleep of SRAM means you cannot access SRAM but the data is retained.*
- *Shutdown of SRAM means you cannot access SRAM and data is lost.*

• **Clocks**
  - Select the appropriate CPU clock.
  - Disable unused clock source.
  - Configure the AHBCLKCTRLx registers of SYSCON to disable or divide the clocks to modules.
  - Disable SCG LDO if PLL and SOSC are not used.

• **Monitors**
  - Disable unused voltage monitors.
6.2 Wake-up time consideration

The following are some points to consider with wake-up time:

- **SLOW_CLK frequency**
  - The wake-up process is implemented through the core mode controller (CMC). SLOW_CLK is the clock source of CMC and its frequency is equal to \( \frac{1}{4} \) SYSTEM_CLK.

- **Different VDD_CORE level**
  - Recovery time required for different voltage levels. For details, refer to the "LPWKUP_DELAY configuration" table in the MCX N23x Reference Manual.

- **The longer time of Clock recovery time and Flash recovery time.**

- **Interrupt latency**

7 Demo operation

The following demo is used to reproduce the typical power consumption (see section "Power consumption operating behaviors") and wake-up time (see "Power mode transition operating behaviors" table) data in the MCX N23x Data Sheet. You can also modify its parameters to measure the power consumption and wake-up time corresponding to different configurations.

7.1 Hardware requirement

- FRDM-MCXN236 board Rev. C
- One Type-C USB cable

*Note:*

- To measure wake-up time, the prerequisite is to prepare an oscilloscope or logic analyzer.
- To measure power consumption, the prerequisite is to prepare an MCU-Link Pro or multimeter.

7.2 Software requirement

- IAR 9.50.1

7.3 Setup

This section explains the steps to set up the demo, download and configure the project, and select power mode. It also explains how to measure power consumption and wake-up time.

7.3.1 Hardware setup

1. Remove R71, solder the header at JP2, and use the jumper to connect as shown in Figure 8.
2. Use a Type-C USB cable to connect J10 of FRDM-MCXN236 and the USB port of the PC.
7.3.2 Download project

Download the project from the link: [https://github.com/nxp-appcodehub/dm-low-power-measurement-on-mcxn236](https://github.com/nxp-appcodehub/dm-low-power-measurement-on-mcxn236) or refer to the associated software file (AN14317SW) available on [nxp.com](http://nxp.com).

7.3.3 Configure and download project

As shown in Figure 8, the default configuration for this project is WAKEUP_EN=0, which is used to reproduce the power consumption data in the data sheet. If you want to reproduce the wake-up time in the data sheet, update it to WAKEUP_EN=1.

As shown in Figure 9, make and download the project to FRDM-MCXN236.
7.3.4 Select power mode

1. Open a serial terminal with a 57600 baud rate.
2. Follow the prompts in Figure 11 and enter a number to select a different power mode.

```
################################################################################
# Starting low power measurement on mcxn236
# Select power mode:
0. Symbol_IDD.ACT OD 1.
5. Symbol_IDD_CM OD 1.
61. Symbol_IDD.SLEEP.
69. Symbol_IDD.DSLEEP LP.
86. Symbol_IDD.PDOWN LP.
103. Symbol_IDD_PDOWN RET 0V7.
109. Symbol_IDD_PDOWN 32K.
# Please input Number and end with carriage return.
```

Figure 11. Select power mode

3. After inputting the case number, the symbol and register values are printed as shown in Figure 12.

Figure 12. Configuration information of different power modes
7.3.5  Measure power consumption

Two ways of measuring power consumption are:

- Using MCU-Link Pro
- Using multimeter

7.3.5.1  Use MCU-Link Pro and MCUXpresso IDE to measure power consumption

1. Connect MCU-Link Pro and FRDM-MCXN236 according to Table 9 and afterward connect MCU-Link Pro and FRDM-MCXN236 to the host PC.

<table>
<thead>
<tr>
<th>MCU-Link Pro</th>
<th>FRDM-MCXN236</th>
</tr>
</thead>
<tbody>
<tr>
<td>J9-1</td>
<td>JP2-2</td>
</tr>
<tr>
<td>J9-3</td>
<td>JP2-1</td>
</tr>
<tr>
<td>J9-2</td>
<td>J3-14</td>
</tr>
</tbody>
</table>

2. Follow the steps shown in Figure 13 to measure current with MCUXpresso.
7.3.5.2 Use a multimeter to measure power consumption

You can also use a multimeter to measure the current at JP2 of the FRDM-MCXN236 board.

7.3.6 Measure wake-up time

As shown in Figure 14, get the wake-up time by measuring the delay between the falling edges of J8-13 (P0_20) and J8-28 (P3_11) using an oscilloscope.
7.4 Reference results

The power consumption and wake-up time in Table 10 are provided as a reference.

**Note:**

- Different samples, temperature, and measuring instruments affect test results.
- Before measuring each data, POR is required.
- To measure the power consumption of IDD_CM_OD_1, port CoreMark to this project.
- The wake-up time of Deep Power Down must be configured as 144 MHz boot, and all other measurement data uses the default 48 MHz boot.
- To measure the wake-up time of other configurations, refer to the "LPWKUP_DELAY configuration" table in the MCX N23x Reference Manual.
- Refer to “Power mode transition operating behaviors” table in MCX N23x data sheet that lists wake-up time, and “Power consumption operating behaviors” section in MCX N23x data sheet that describes different power consumption data.
Table 10. Test results on the FRDM-MCXN236 board Rev. C

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Power consumption in data sheet</th>
<th>Tested power consumption</th>
<th>Wake-up time in data sheet</th>
<th>Tested wake-up time</th>
</tr>
</thead>
<tbody>
<tr>
<td>IDD_ACT_OD_1</td>
<td>7.43 mA</td>
<td>7.679 mA</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>IDD_CM_OD_1</td>
<td>8.93 mA</td>
<td>8.763 mA</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>IDD_SLEEP</td>
<td>1.48 mA</td>
<td>1.451 mA</td>
<td>0.22 µs</td>
<td>0.22 µs</td>
</tr>
<tr>
<td>IDD_DSLEEP_LP</td>
<td>0.12 mA</td>
<td>0.120 mA</td>
<td>8.7 µs</td>
<td>8.6 µs</td>
</tr>
<tr>
<td>IDD_PDOWN_LP</td>
<td>1.75 µA</td>
<td>1.95 µA</td>
<td>9.8 µs</td>
<td>9.7 µs</td>
</tr>
<tr>
<td>IDD_PDOWN_RET_0V7</td>
<td>2.52 µA</td>
<td>2.89 µA</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>IDD_DPOWN_32K</td>
<td>1.28 µA</td>
<td>1.55 µA</td>
<td>5.6 ms</td>
<td>5.6 ms</td>
</tr>
</tbody>
</table>

8 Summary

This application note introduces the power domains, power modes, low power entry, wake-up, and low power and wake-up optimization of MCXN23x, and provides a demo to reproduce the typical power consumption and wake-up time data in the *MCX N23x data sheet*.

9 Note about the source code in the document

The example code shown in this document has the following copyright and BSD-3-Clause license:

Copyright 2024 NXP

Redistribution and use in source and binary forms, with or without modification, are permitted provided that the following conditions are met:

1. Redistributions of source code must retain the above copyright notice, this list of conditions and the following disclaimer.
2. Redistributions in binary form must reproduce the above copyright notice, this list of conditions and the following disclaimer in the documentation and/or other materials provided with the distribution.
3. Neither the name of the copyright holder nor the names of its contributors may be used to endorse or promote products derived from this software without specific prior written permission.

THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.

10 Revision history

Table 11 summarizes the revisions to this document.

Table 11. Revision history

<table>
<thead>
<tr>
<th>Document ID</th>
<th>Release date</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>AN14317 v.1</td>
<td>14 May 2024</td>
<td>Initial public release</td>
</tr>
</tbody>
</table>
Legal information

Definitions

Draft — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors’ aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer’s own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer’s sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer’s applications and products planned, as well as for the planned application and use of customer’s third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer’s applications or products, or the application or use by customer’s third party customer(s). Customer is responsible for doing all necessary testing for the customer’s applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer’s third party customer(s). NXP does not accept any liability in this respect.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at https://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer’s general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

Export control — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this document expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors’ warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors’ specifications such use shall be solely at customer’s own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors’ standard warranty and NXP Semiconductors’ product specifications.

Translations — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer’s applications and products. Customer’s responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer’s applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately.

Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

NXP B.V. — NXP B.V. is not an operating company and it does not distribute or sell products.

Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.
Contents

1 Introduction ......................................................2
2 Power domains and power supplies ..............2
   2.1 Power domains and voltage supplies .......... 2
   2.2 Power supply configurations ......................5
3 Power modes ................................................... 6
   3.1 Active ................................................................. 7
   3.2 Sleep ................................................................. 7
   3.3 Deep Sleep ........................................................7
   3.4 Power Down ...................................................... 7
   3.5 Deep Power Down ............................................ 7
   3.6 VBAT ................................................................. 7
4 Low power entry and configurations .............8
   4.1 Low power entry ................................................8
   4.2 Configuration highlights ....................................9
5 Wake-up ............................................................ 9
6 Low power and wake-up optimization .......... 10
   6.1 Power consumption optimization .............. 10
   6.2 Wake-up time consideration ...................... 11
7 Demo operation .............................................11
   7.1 Hardware requirement .................................11
   7.2 Software requirement ......................................11
   7.3 Setup ....................................................................11
   7.3.1 Hardware setup ..............................................11
   7.3.2 Download project ...........................................12
   7.3.3 Configure and download project ............... 12
   7.3.4 Select power mode ..........................................13
   7.3.5 Measure power consumption ..........................14
   7.3.5.1 Use MCU-Link Pro and MCUXpresso IDE 
            to measure power consumption ...................... 14
   7.3.5.2 Use a multimeter to measure power 
            consumption ..................................................15
   7.3.6 Measure wake-up time ............................... 15
   7.4 Reference results .............................................16
8 Summary .........................................................17
9 Note about the source code in the 
document ..............................................................17
10 Revision history ...............................................17

Legal information ...........................................18