

# AN14910

## PF09 Hardware guidelines

Rev. 1.0 — 22 January 2026

Application note

### Document information

| Information | Content                                                                                                                                                                      |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Keywords    | PF09, system basis chip, power management, functional safety, ISO pulses, non-ISO pulses, EMC, external components, SPI, hardware.", PF09, I2C, hardware.                    |
| Abstract    | This application note provides product guidelines and performance results (ISO pulses, EMC...) for the PF09 system basis chip (SBC) family in automotive electronic systems. |



## 1 General description

The PF09 power management integrated circuit (PMIC) is optimized for high-performance i.MX95 based applications. It features five high-efficiency buck converters and four linear regulators for powering the processor, memory and miscellaneous peripherals. PF09 provides low quiescent current in standby and low-power off modes.

The PF09 is developed in compliance with automotive ISO 26262 and industrial IEC 61508 safety standards, including safety features, with failsafe outputs and integrated self-test mechanisms, becoming part of a safety oriented system partitioning targeting high integrity safety levels up to automotive ASIL D and industrial SIL-2.

## 2 Features and benefits

### 2.1 System support

- Two external voltage monitoring inputs.
  - Dynamic monitoring voltage selection
  - Selectable monitoring threshold with up to 1% monitoring accuracy
- Programmable I/O interface pins
- Advance frequency management with frequency spread spectrum
- Multi-channel analog multiplexer for system voltage monitoring
- High speed I<sub>2</sub>C interface with up to 3.4 MHz operation
- Advance thermal monitoring and thermal shutdown protection

### 2.2 Configuration and enablement

- QFN 56 pins with exposed pad for optimized thermal management
- Permanent device customization via multiple time programmable configuration (OTP and MTP) fuse memory
- OTP Emulation mode for hardware development and evaluation
- Debug mode for software development, MCU programming, and debugging

### 2.3 Operating range

- Pre-regulated input voltage from 2.7 V to 5.5 V but optimized for 3.3 V to 5.0 V
- Ultra-low power always-on LDO supply
- Low power OFF mode with 10  $\mu$ A quiescent current
- Low power Standby mode with 200  $\mu$ A quiescent
- Up to five buck regulators with internal power stage and programmable current limit and three low dropout linear regulators with load switch operation
- Operating switching frequency from 1.9 MHz to 3.15 MHz

### 2.4 Power supplies

- SW1: Single phase synchronous buck converter with integrated field effect transistors (FET). Configurable output voltage (0.5 V to 3.3 V) and switching frequency, output DC current capability up to 3.5 A, and PFM mode for low power Standby mode operation.
- SWx: Multi phase synchronous buck converter (4 in total) with integrated field effect transistors (FET). Configurable output voltage (0.3 V to 3.3 V) and switching frequency, output DC current capability up to 2.5 A, and PFM mode for low power Standby mode operation.
- LDO1: LDO/Load switch with output voltage from 0.75 V to 3.3 V and up to 500 mA current capability.

- LDO2 and LDO3: Low power LDO/Load switch with output voltage from 0.65 V to 3.3 V and up to 200 mA current capability.
- Ultra-low power Always-on LDO supply: Configurable output voltage: 1.8 V, 3.0 V or 3.3 V with up to 2% DC accuracy.
- Two external voltage monitoring inputs.

## 2.5 Compliancy

- Electromagnetic compatibility (EMC) optimization techniques for switching regulators, including spread spectrum, slew rate control, and manual frequency tuning
- Electromagnetic interference (EMI) robustness supporting various automotive EMI test standards
- Automotive qualified by AEC-Q100 rev J up to Grade 1

## 2.6 Functional safety

- Functional safety architecture to target up to ASIL-D automotive applications
- Functional safety architecture to target up to SIL-2 industrial applications
- Independent monitoring circuitry, dedicated interface for microcontroller monitoring, simple or challenger watchdog function
- Analog built-in self-test (ABIST) and logical built-in self-test (LBIST) at startup
- Analog built-in self-test (ABIST) on demand
- Dedicated Fail-safe output (FS0B)
- Safety outputs with latent fault detection mechanism (RSTB, FS0B, INTB)
- External fault detection inputs (FCCU, ERRMON)
- Protected I2C protocol with CRC verification
- Hash fault monitoring (dynamic CRC)

## 3 Applications

- Automotive infotainment
- High-end consumer and industrial
- Connectivity domain controller
- Telematics

## 4 Simplified diagrams

[Figure 1](#) shows a simplified block diagram for a typical system with an PF09.

The PF09 PMIC is fully programmable via the I2C interface however additional interfacing between MCU, using provided direct logic interfacing pins.



Figure 1. Example of application diagram

## 5 PF09 external components

All external components must be automotive grade, AEC-Q100 (for IC chip), AEC-Q101 (for discrete components), and AEC-Q200 (for passive components).

## 5.1 SMPS Buck power supplies



Figure 2. Power supply connections with buck configuration

Table 1. Bucks power supply components list

| Components                                                                                                     | Description                                        | Recommendation                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $C_{IN1}, C_{IN2}, C_{IN3}, C_{IN4}, C_{IN5}$                                                                  | Input capacitor for the switched power outputs.    | <ul style="list-style-type: none"> <li>4.7 <math>\mu</math>F nominal capacitor or more, ceramic.</li> <li>X7R Low ESR ceramic capacitor</li> <li>Place closed to the PMIC</li> <li>Do not exceed maximum capacitance.</li> <li>Capacitor voltage is recommended to be 2 to 3 times the Rail voltage, 10V or 16V at 5V rail for commercial ratings.</li> </ul> |
| $C_{OUT11}, C_{OUT12}, C_{OUT21}, C_{OUT22}, C_{OUT31}, C_{OUT32}, C_{OUT41}, C_{OUT42}, C_{OUT51}, C_{OUT52}$ | Output capacitance for the switched power outputs. | <ul style="list-style-type: none"> <li>Place 2 x 22 <math>\mu</math>F nominal capacitor or more per output., ceramic</li> <li>X7R Low ESR ceramic capacitor</li> <li>Place closed to the inductor</li> <li>Do not exceed maximum capacitance</li> <li>Place close to inductor</li> </ul>                                                                      |
| $L_2, L_3, L_4, L_5$                                                                                           | Switchers 2 to 5 inductor.                         | <ul style="list-style-type: none"> <li>0.47uH nominal</li> <li>Shielded, <math>\pm 20\%</math> tolerance</li> <li><math>L_{DCR}</math> resistance <math>&lt; 24m\Omega</math></li> <li><math>I_{SATURATION} &gt; 5.8A</math></li> <li>Soft saturation recommended</li> <li>Place inductor close to the switching node</li> </ul>                              |
| $L_1$                                                                                                          | Switcher 1 inductor.                               | <ul style="list-style-type: none"> <li>0.47uH nominal</li> <li>Shielded, <math>\pm 20\%</math> tolerance</li> <li><math>L_{DCR}</math> resistance <math>&lt; 14m\Omega</math></li> <li><math>I_{SATURATION} \geq 10A</math> (Select according to the application inrush current)</li> <li>Soft saturation recommended</li> </ul>                              |

Table 1. Bucks power supply components list...continued

| Components | Description | Recommendation                                                                                 |
|------------|-------------|------------------------------------------------------------------------------------------------|
|            |             | <ul style="list-style-type: none"> <li>• Place inductor close to the switching node</li> </ul> |

## 5.2 LDO power supply



Figure 3. Power supply connections with buck configuration

Table 2. LDO power supply components list

| Components                     | Description                                      | Recommendation                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $C_{IN6}, C_{IN7}, C_{IN8}$    | Input capacitor for the switched power outputs.  | <ul style="list-style-type: none"> <li>• 1 <math>\mu</math>F nominal ceramic capacitor</li> <li>• X7R Low ESR ceramic capacitor</li> <li>• Place closed to the PMIC</li> <li>• Do not exceed maximum capacitance</li> <li>• Capacitor voltage is recommended to be 2 to 3 times the rail voltage, 10 V or 16 V at 5 V rail for commercial ratings</li> </ul>           |
| $C_{OUT6}, C_{OUT7}, C_{OUT8}$ | Output capacitor for the Switched Power outputs. | <ul style="list-style-type: none"> <li>• 4.7 <math>\mu</math>F nominal ceramic capacitor or more</li> <li>• X7R low ESR ceramic capacitor</li> <li>• Place closed to the PMIC</li> <li>• Do not exceed maximum capacitance</li> <li>• Capacitor voltage is recommended to be 2 to 3 times the rail voltage, 10 V or 16 V at 5 V rail for commercial ratings</li> </ul> |

### 5.3 Device interface



aaa-064462

Figure 4. Device interface

Table 3. Device configuration

| Components | Description                                                    | Recommendation                                                                                                                                       |                                 |        |
|------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------|
| RPU_XFAILB | XFAILB Pin for PMICs synchronization.                          | <ul style="list-style-type: none"> <li>Pull-up resistor to VANA, typical value, 10 KΩ</li> </ul>                                                     |                                 |        |
| RPD_VDDOTP | VDDOTP pin for PMIC operation mode configuration.              | <ul style="list-style-type: none"> <li>Normal mode, pull-down resistor to GND, resistance higher than 1kΩ. recommended 100 KΩ</li> </ul>             |                                 |        |
| RPD_FSYNC  | FSYNC pin for switching synchronization with external devices. | <ul style="list-style-type: none"> <li>Pull-down resistor to GND, 100 KΩ recommended.</li> </ul>                                                     |                                 |        |
| RPU_SCL    | SCL pin for I2C clock line.                                    | <ul style="list-style-type: none"> <li>Pull-up resistor to VDDIO. According on the operation mode. Only one set of resistors in the line</li> </ul>  | External pull-up fast mode plus | 2.2 KΩ |
|            |                                                                |                                                                                                                                                      | External pull-up high speed     | 0.8 KΩ |
| RPU_SDA    | SDA pin for I2C Data line.                                     | <ul style="list-style-type: none"> <li>Pull-up resistor to VDDIO. According on the operation mode. Only one set of resistors in the line.</li> </ul> | External pull-up fast mode plus | 2.2 KΩ |
|            |                                                                |                                                                                                                                                      | External pull-up high speed     | 0.8 KΩ |
| RPU_FS0B   | FS0B pin for safe fail notification and                        | <ul style="list-style-type: none"> <li>Pull-up resistor of 10 KΩ to VDDIO recommended</li> </ul>                                                     |                                 |        |

Table 3. Device configuration...continued

| Components    | Description                                    | Recommendation                                   |
|---------------|------------------------------------------------|--------------------------------------------------|
|               | synchronization with external PMICs.           |                                                  |
| RPU_RPU_PGOOD | PGOOD pin indicator.                           | • Pull-up resistor of 10 KΩ to VDDIO recommended |
| RPU_INTB      | INTB pin for interruption events notification. | • Pull-up resistor of 10 KΩ to VDDIO recommended |
| RPD_STBY      | STBY pin to enter into Standby mode.           | • Pull-down resistor to GND, 100 KΩ Recommended  |
| VAON          | Always On LDO (10mA)                           | • Use a 2.2 uF capacitor                         |
| VDIG          | Internal use only LDO.                         | • Use a 1 uF capacitor                           |
| VAN           | Internal use only LDO.                         | • Use a 1 uF capacitor                           |
| VDDIO         | PMIC internal circuitry power                  | • Place a 100 nF capacitor                       |

## 6 Schematic, board layout, and bill of materials

### 6.1 PF09 IO interface



Figure 5. PF09 IO INTERFACE

#### Circuitry for:

- Configuration

- Safety outputs
- Voltage monitoring
- Communication

Table 4. I/O interface

| Reference                            | Qty | Description                                | Vendor                  | Part Nbr               | Value  |
|--------------------------------------|-----|--------------------------------------------|-------------------------|------------------------|--------|
| C1, C2, C3                           | 3   | CAP CER 1uF 10V 10% X7S<br>AEC-Q200 0402   | MURATA                  | GCM155C71A105<br>KE38D | 1 uF   |
| C4                                   | 1   | CAP CER 0.1uF 16V 10% X7R<br>AEC-Q200 0402 | MURATA                  | GCM155R71C104<br>KA55D | 0.1 uF |
| R1,R2,R3,R4                          | 4   | RES MF 10K 1/10W 5% AEC-Q200 0603          | KOA SPEER               | RK73B1JTTD103J         | 10 K   |
| R5, R6, R7, R8, R9,<br>R10, R11, R12 | 8   | RES MF 100K 1/10W 5% AEC-Q200 0603         | VISHAY INTERT ECHNOLOGY | CRCW0603100KJNEA       | 100 K  |
| R13, R14                             | 2   | RES MF 2.20K 1/10W 1% AEC-Q200 0603        | KOA SPEER               | RK73H1JTTD2201F        | 2.20 K |
| R15 (NP), R16                        | 1   | RES MF ZERO OHM -- AEC-Q200 0603           | KOA SPEER               | RK73Z1JTTD             | 0      |

## 6.2 Switcher's circuitry



Figure 6. Switching regulators

Table 5. Switchers

| Reference                                              | Qty | Description                                | Vendor | Part Nbr              | Value  |
|--------------------------------------------------------|-----|--------------------------------------------|--------|-----------------------|--------|
| C10, C11, C12, C13,<br>C14, C15, C16, C17,<br>C18, C19 | 15  | CAP CER 22uF 10V 20%<br>X7T AEC-Q200 0805  | MURATA | GRT21BD71<br>A226ME13 | 22 uF  |
| C5, C6, C7, C8, C9                                     | 5   | CAP CER 4.7uF 16V 10%<br>X7S AEC-Q200 0603 | MURATA | GRT188C71<br>C475KE13 | 4.7 uF |

Table 5. Switchers...continued

| Reference      | Qty | Description                                    | Vendor                                                                                     | Part Nbr                 | Value   |
|----------------|-----|------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------|---------|
| L1             | 1   | IND PWR 0.47uH@100kHz<br>6.8A 0.014OHM 20% SMT | WURTH ELE<br>KTRONIK EISOS<br>GMBH & CO. KG<br>(ELECTRONIC<br>& ELECTROME<br>HANICAL COMP) | 744373240047             | 0.47 uH |
| L2, L3, L4, L5 | 4   | IND PWR 0.47uH@1MHz<br>5.8A 20% AEC-Q200 SMT   | TDK                                                                                        | TFM252012<br>ALMAR47MTAA | 0.47 uH |

### 6.3 LDO outputs circuitry



Figure 7. LDOs

Table 6. LDOs

| Reference     | Qty | Description                                | Vendor | Part Nbr               | Value  |
|---------------|-----|--------------------------------------------|--------|------------------------|--------|
| C20, C21, C22 | 3   | CAP CER 1uF 10V 10% X7S<br>AEC-Q200 0402   | MURATA | GCM155C71A105<br>KE38D | 1 uF   |
| C23, C24, C25 | 3   | CAP CER 4.7uF 16V 10% X7S<br>AEC-Q200 0603 | MURATA | GRT188C71C475<br>KE13  | 4.7 uF |
| C26           | 1   | CAP CER 2.2uF 10V 10% X7S<br>AEC-Q200 0402 | MURATA | GRT155C71A225KE13      | 2.2 uF |

## 7 EMC performances

## 7.1 PCB components placement



**Figure 8. Example of component placement - Top PCB view**



Figure 9. Example of component placement - Bottom PCB view

## 7.2 Layout guidelines

The design uses six PCB layers:

- L1: Top layer used as DC-DC output power planes, signals and ground
- L2: System ground
- L3: Mainly Ground and signals

- L4: Mainly Ground and signals
- L5: System Ground
- L6: Ground and SWVIN

### 7.2.1 General layout guidelines/recommendations

Layout is important to the EMC/EMI in SMPS. Layout recommendations are:

- High current lines should remain in the same plane, if required to route the high-current loop through multiple PCB layers, use multiple vias to mitigate the parasitic (R and L) in the high current path.
- Keep ground always close to the power line.
- When a signal is going through multiple PCB layers, ground vias around the layer interconnection are recommended to contain the electrical field.
- Some inductors have placement polarity. Ensure proper polarity to ensure the minimum magnetic field.
- Do not place inductors over control lines, feedback, etc. Trace together with ground.
- Input and output capacitors must have proper return.
  - Current loops (SMPS and LDOS) must be routed as small as possible.
  - Avoid broken grounds.
  - Power line must be one dielectric away from ground.
- Avoid low-level signals below SMPS power components, specially inductors.
- Do not route feedback lines in parallel to inductor lines, have them ideally 90 degrees when close to the inductor.
- Have SMPS current loops as small as possible with wide tracks. Use shorter traces as possible for all lines. Specially feedback.
- Use thermal pads with thermal vias.

### 7.3 Thermal management

The PF09 package is HVQFN56, plastic thermal enhanced very thin quad flat pack; no leads, wettable flank, 56 terminals, 0.5 mm pitch, 8 mm x 8 mm x 0.53 mm body. Details of the PCB footprint design are available in the section titled 'Package Drawing' of the PF09 data sheet.

### 7.4 Product setup

All EMC tests were performed at 25 °C, with all regulators configured and loaded according to the *EMC compliance* section of the product data sheet.

### 7.5 Conducted emission at IC level (CE)

Table 7. Conducted emission at IC level (CE)

| Document          | Reference                                                                                                                    | Comments                                       |
|-------------------|------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| IEC 62132-4       | Measurement of electromagnetic immunity 150kHz to 1GHz. Part4: Direct RF Power Injection Method.                             | International Electrotechnical Commission, IEC |
| IEC 61967-4       | Measurement of electromagnetic emissions, 150kHz to 1GHz. Part4: measurement of conducted emissions, 1Ω/150Ω direct coupling |                                                |
| IEC 62228-3       | EMC evaluation of transceivers – Part 3: CAN transceivers                                                                    |                                                |
| Product datasheet | <a href="https://www.nxp.com/products/PF09">https://www.nxp.com/products/PF09</a>                                            | NXP                                            |
| Application board | <a href="https://www.nxp.com/products/PF09">https://www.nxp.com/products/PF09</a>                                            | NXP                                            |

### 7.5.1 Test Summary



Figure 10. PF09 B0, RUN mode, CE on VIN



Figure 11. PF09 B0, RUN mode, CE on VIN with FSS\_EN=1 (Triangular modulation)



Figure 12. PF09 B0, RUN mode, CE on VAON



Figure 13. PF09 B0, RUN mode, CE on SW1



Figure 14. PF09 B0, RUN mode, CE on SW2



Figure 15. PF09 B0, RUN mode, CE on SW3



Figure 16. PF09 B0, RUN mode, CE on SW4



Figure 17. PF09 B0, RUN mode, CE on SW5



Figure 18. PF09 B0, RUN mode, CE on LDO1



Figure 19. PF09 B0, RUN mode, CE on LDO2



Figure 20. PF09 B0, RUN mode, CE on RSTB



Figure 21. PF09 B0, RUN mode, CE on RSTB with an additional cap 1nF



Figure 22. PF09 B0, RUN mode, CE on FS0B



Figure 23. PF09 B0, RUN mode, CE on FS0B with an additional cap 1nF



Figure 24. PF09 B0, RUN mode, CE on INTB



Figure 25. PF09 B0, RUN mode, CE on INTB with an additional cap 1nF



Figure 26. PF09 B0, RUN mode, CE on PGOOD



Figure 27. PF09 B0, RUN mode, CE on PGOOD with an additional cap 1nF



Figure 28. PF09 B0, RUN mode, CE on XFAILB



Figure 29. PF09 B0, RUN mode, CE on XFAILB with an additional cap 1nF



Figure 30. PF09 B0, RUN mode, CE on GPIO3



Figure 31. PF09 B0, RUN mode, CE on GPIO3 with an additional cap 1nF



Figure 32. PF09 B0, RUN mode, CE on GPIO3 with a, additional cap 1nF, FSS\_EN=1 (triangular modulation)

## 8 Revision history

| Document ID   | Release date    | Description     |
|---------------|-----------------|-----------------|
| AN14910 v.1.0 | 22 January 2026 | Initial version |

## Legal information

### Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

### Disclaimers

**Limited warranty and liability** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Terms and conditions of commercial sale** — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <https://www.nxp.com/profile/terms>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**Suitability for use in automotive applications** — This NXP product has been qualified for use in automotive applications. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**HTML publications** — An HTML version, if available, of this document is provided as a courtesy. Definitive information is contained in the applicable document in PDF format. If there is a discrepancy between the HTML document and the PDF document, the PDF document has priority.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

**Security** — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at [PSIRT@nxp.com](mailto:PSIRT@nxp.com)) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

**NXP B.V.** — NXP B.V. is not an operating company and it does not distribute or sell products.

### Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

**NXP** — wordmark and logo are trademarks of NXP B.V.

## Tables

|         |                                          |   |         |                                           |    |
|---------|------------------------------------------|---|---------|-------------------------------------------|----|
| Tab. 1. | Bucks power supply components list ..... | 5 | Tab. 5. | Switchers .....                           | 9  |
| Tab. 2. | LDO power supply components list .....   | 6 | Tab. 6. | LDOs .....                                | 10 |
| Tab. 3. | Device configuration .....               | 7 | Tab. 7. | Conducted emission at IC level (CE) ..... | 12 |
| Tab. 4. | I/O interface .....                      | 9 |         |                                           |    |

## Figures

|          |                                                                          |    |          |                                                                                                   |    |
|----------|--------------------------------------------------------------------------|----|----------|---------------------------------------------------------------------------------------------------|----|
| Fig. 1.  | Example of application diagram .....                                     | 4  | Fig. 19. | PF09 B0, RUN mode, CE on LDO2 .....                                                               | 14 |
| Fig. 2.  | Power supply connections with buck configuration .....                   | 5  | Fig. 20. | PF09 B0, RUN mode, CE on RSTB .....                                                               | 14 |
| Fig. 3.  | Power supply connections with buck configuration .....                   | 6  | Fig. 21. | PF09 B0, RUN mode, CE on RSTB with an additional cap 1nF .....                                    | 14 |
| Fig. 4.  | Device interface .....                                                   | 7  | Fig. 22. | PF09 B0, RUN mode, CE on FS0B .....                                                               | 14 |
| Fig. 5.  | PF09 IO INTERFACE .....                                                  | 8  | Fig. 23. | PF09 B0, RUN mode, CE on FS0B with an additional cap 1nF .....                                    | 14 |
| Fig. 6.  | Switching regulators .....                                               | 9  | Fig. 24. | PF09 B0, RUN mode, CE on INTB .....                                                               | 14 |
| Fig. 7.  | LDOs .....                                                               | 10 | Fig. 25. | PF09 B0, RUN mode, CE on INTB with an additional cap 1nF .....                                    | 14 |
| Fig. 8.  | Example of component placement - Top PCB view .....                      | 11 | Fig. 26. | PF09 B0, RUN mode, CE on PGOOD .....                                                              | 15 |
| Fig. 9.  | Example of component placement - Bottom PCB view .....                   | 11 | Fig. 27. | PF09 B0, RUN mode, CE on PGOOD with an additional cap 1nF .....                                   | 15 |
| Fig. 10. | PF09 B0, RUN mode, CE on VIN .....                                       | 13 | Fig. 28. | PF09 B0, RUN mode, CE on XFAILB .....                                                             | 15 |
| Fig. 11. | PF09 B0, RUN mode, CE on VIN with FSS_EN=1 (Triangular modulation) ..... | 13 | Fig. 29. | PF09 B0, RUN mode, CE on XFAILB with an additional cap 1nF .....                                  | 15 |
| Fig. 12. | PF09 B0, RUN mode, CE on VAON .....                                      | 13 | Fig. 30. | PF09 B0, RUN mode, CE on GPIO3 .....                                                              | 15 |
| Fig. 13. | PF09 B0, RUN mode, CE on SW1 .....                                       | 13 | Fig. 31. | PF09 B0, RUN mode, CE on GPIO3 with an additional cap 1nF .....                                   | 15 |
| Fig. 14. | PF09 B0, RUN mode, CE on SW2 .....                                       | 13 | Fig. 32. | PF09 B0, RUN mode, CE on GPIO3 with a, additional cap 1nF, FSS_EN=1 (triangular modulation) ..... | 15 |
| Fig. 15. | PF09 B0, RUN mode, CE on SW3 .....                                       | 13 |          |                                                                                                   |    |
| Fig. 16. | PF09 B0, RUN mode, CE on SW4 .....                                       | 13 |          |                                                                                                   |    |
| Fig. 17. | PF09 B0, RUN mode, CE on SW5 .....                                       | 13 |          |                                                                                                   |    |
| Fig. 18. | PF09 B0, RUN mode, CE on LDO1 .....                                      | 14 |          |                                                                                                   |    |

## Contents

---

|          |                                                             |           |
|----------|-------------------------------------------------------------|-----------|
| <b>1</b> | <b>General description .....</b>                            | <b>2</b>  |
| <b>2</b> | <b>Features and benefits .....</b>                          | <b>2</b>  |
| 2.1      | System support .....                                        | 2         |
| 2.2      | Configuration and enablement .....                          | 2         |
| 2.3      | Operating range .....                                       | 2         |
| 2.4      | Power supplies .....                                        | 2         |
| 2.5      | Compliance .....                                            | 3         |
| 2.6      | Functional safety .....                                     | 3         |
| <b>3</b> | <b>Applications .....</b>                                   | <b>3</b>  |
| <b>4</b> | <b>Simplified diagrams .....</b>                            | <b>3</b>  |
| <b>5</b> | <b>PF09 external components .....</b>                       | <b>4</b>  |
| 5.1      | SMPS Buck power supplies .....                              | 5         |
| 5.2      | LDO power supply .....                                      | 6         |
| 5.3      | Device interface .....                                      | 7         |
| <b>6</b> | <b>Schematic, board layout, and bill of materials .....</b> | <b>8</b>  |
| 6.1      | PF09 IO interface .....                                     | 8         |
| 6.2      | Switcher's circuitry .....                                  | 9         |
| 6.3      | LDO outputs circuitry .....                                 | 10        |
| <b>7</b> | <b>EMC performances .....</b>                               | <b>11</b> |
| 7.1      | PCB components placement .....                              | 11        |
| 7.2      | Layout guidelines .....                                     | 11        |
| 7.2.1    | General layout guidelines/recommendations .....             | 12        |
| 7.3      | Thermal management .....                                    | 12        |
| 7.4      | Product setup .....                                         | 12        |
| 7.5      | Conducted emission at IC level (CE) .....                   | 12        |
| 7.5.1    | Test Summary .....                                          | 13        |
| <b>8</b> | <b>Revision history .....</b>                               | <b>16</b> |
|          | <b>Legal information .....</b>                              | <b>17</b> |

---

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

---