This document details differences in the implementation of the PowerPC™ MPX Bus with the MPC7400, MPC7410, and the MPC7450 microprocessors.

The MPX Bus is a high-performance bus specification with separate address and data buses, each with its own set of arbitration and control signals. This allows for the decoupling of the data tenure from the address tenure of a transaction and provides for a wide range of system bus implementations, including:

- non-pipelined bus operation
- pipelined bus operation
- split transaction operation

1 I/O Voltage Level

Table 1 specifies the MPX Bus input/output voltage levels for the MPC7400/MPC7410 and the MPC7450.

Table 1. MPX Bus I/O Voltage Configuration

<table>
<thead>
<tr>
<th>Pin</th>
<th>Connection</th>
<th>MPC7400</th>
<th>MPC7410</th>
<th>MPC7450</th>
</tr>
</thead>
<tbody>
<tr>
<td>BVSEL</td>
<td>HRESET</td>
<td>2.5V I/O</td>
<td>2.5V I/O</td>
<td>2.5V I/O</td>
</tr>
<tr>
<td>GND</td>
<td>1.8V I/O</td>
<td>1.8V I/O</td>
<td>1.8V I/O</td>
<td></td>
</tr>
<tr>
<td>OVDD</td>
<td>3.3V I/O (ipu)</td>
<td>2.5V I/O (ipu)</td>
<td>2.5V I/O (ipu)</td>
<td></td>
</tr>
<tr>
<td>¬HRESET</td>
<td>3.3V I/O</td>
<td>not supported</td>
<td>not supported</td>
<td></td>
</tr>
</tbody>
</table>

1 Configurations are determined by sampling the respective input pin before and after hreset negation.
2 Connecting an input to HRESET provides the “low during hreset, high after hreset” encoding.
3 ipu = internal pull-up; default if unconnected.

While the interfaces to the off-chip L2 on the MPC7400/MPC7410 and the off-chip L3 on the MPC7450 are not part of the MPX Bus spec, their i/o voltage configurations are included in Table 2 and Table 3 for convenience.
2 Signal differences

Table 4 describes signal differences between the MPC7400/MPC7410 and the MPC7450.

Table 4. Signal Differences

<table>
<thead>
<tr>
<th>Description</th>
<th>MPC7400/MPC7410</th>
<th>MPC7450</th>
</tr>
</thead>
<tbody>
<tr>
<td>MPX Bus mode with address bus drive mode</td>
<td>( \text{EMODE} = \text{GND} )</td>
<td>( \text{BMODE0} = \text{GND} )</td>
</tr>
<tr>
<td></td>
<td>( \text{BMODE1} = \text{VDD} )</td>
<td>( \text{BMODE0} = \text{HRESET} )</td>
</tr>
<tr>
<td>MPX Bus mode without address bus drive mode</td>
<td>( \text{EMODE} = \text{HRESET} )</td>
<td>( \text{BMODE0} = \text{HRESET} )</td>
</tr>
<tr>
<td></td>
<td>( \text{BMODE1} = \text{VDD} )</td>
<td>( \text{BMODE1} = \text{VDD} )</td>
</tr>
<tr>
<td>Address bus</td>
<td>( \text{A}[0:31] )</td>
<td>( \text{A}[0:35] )</td>
</tr>
<tr>
<td>Address parity</td>
<td>( \text{AP}[0:3] )</td>
<td>( \text{AP}[0:4] )</td>
</tr>
<tr>
<td>Cache inhibited</td>
<td>( \text{CI} ) (input/output) (^1)</td>
<td>( \text{CI} ) (output only)</td>
</tr>
<tr>
<td>Write through</td>
<td>( \text{WT} ) (input/output) (^2)</td>
<td>( \text{WT} ) (output only)</td>
</tr>
<tr>
<td>Data transaction index</td>
<td>( \text{DTI}[0:2] )</td>
<td>( \text{DTI}[0:3] )</td>
</tr>
<tr>
<td>Reservation</td>
<td>( \text{RSRV} )</td>
<td>not supported</td>
</tr>
<tr>
<td>Address monitor (optional)</td>
<td>( \text{AMON}[0] )</td>
<td>not supported</td>
</tr>
<tr>
<td>Data monitor (optional)</td>
<td>( \text{DMON}[0] )</td>
<td>not supported</td>
</tr>
</tbody>
</table>

\(^1\) weak pull-up recommended  
\(^2\) weak pull-up recommended

3 Extended Addressing

3.1 MPC7400/MPC7410

The MPC7400/MPC7410 supports a 32-bit address bus with four bits of odd parity.
3.2 MPC7450

The MPC7450 supports both a 32-bit addressing mode and a 36-bit extended addressing mode. The MPC7450 can be configured to support extended addressing by setting the XAEN bit of HID0 (bit 14).

When extended physical addressing is disabled, the MPC7450 will drive the four most significant bits to zeroes. Note that the four most significant bits are still sampled and should be actively pulled to zero if they are not being used in a system. For compatibility between the MPC7400/MPC7410 and the MPC7450 when extended physical addressing is disabled, do the following:

- connect MPC7450 A[0:3] to b'0000'
- connect MPC7450 AP[0] to b'1'
- connect MPC7450 AP[1:4] to MPC7400/MPC7410 AP[0:3]

When extended physical addressing is enabled, the MPC7450 will drive a 36-bit physical address with five bits of odd parity.

- AP[0] contains odd parity for A[0:3].

The boot address/reset vector is the same as on previous chips (0xFFFF0100) because extended addressing is only enabled when translation is enabled and the reset vector is mapped in real mode.

4 Bus Request

4.1 MPC7400/MPC7410

The MPC7400/MPC7410 may issue BR for a non-window-of-opportunity transaction and not be able to accept immediately a qualified bus grant if the limit of outstanding address tenures has been reached. This situation resolves itself if forward progress can be made on the system data bus. It may be necessary to re-arbitrate the BG every cycle to allow for a higher priority request when the current BR was not made in the window of opportunity.
5 Address Transfer Attributes

Differences between the MPC7400/MPC7410 and the MPC7450 with respect to the setting of the WIM bits are as follows:

- **WT.** On all three processors, this bit reflects the write-through status for a transaction as determined by the MMU address translation. It is also asserted for burst writes due to `dcbf` (Flush) and `dcbst` (Clean) instructions, and for snoop pushes; it is negated for `ecowx` transactions.

The MPC7450 also uses the **WT** signal during read transactions to indicate the transaction is an instruction fetch (**WT** = 1) or not an instruction fetch (**WT** = 0).

- **CI.** On all three processors, this bit reflects the cache-inhibited status for a transaction as determined by the MMU address translation unless the L1 cache is disabled. It is always asserted for `eciwx/ecowx` bus transactions independent of the address translation.

- **GBL.** On all three processors, this bit indicates that the transaction is global and should be snooped by other masters (output) or must be snooped by the processor (input). The **GBL** bit is asserted for `sync, tlbsync, tlbie`, and `eieio` instructions. The **GBL** bit is always deasserted for castouts, snoop pushes, and `eciwx/ecowx` instructions.

The MPC7400/MPC7410 also asserts **GBL** for Kill transactions due to `dcbz` and `dcbz` instructions that reach the MPX Bus.

6 Instruction Fetch Differentiation

6.1 MPC7400/MPC7410

The MPC7400/MPC7410 can be configured to differentiate instruction fetches from data fetches by setting the **IFTT** bit (bit 23) of HID0. The TT code for all D-side reads will be changed from Read (**TT**=01010) to Read Atomic (**TT**=11010). I-side reads will continue to be identified as Read (**TT**=01010).

6.2 MPC7450

The MPC7450 uses the **WT** signal during read transactions to indicate that the transaction is an instruction fetch (**WT** = 1) or not an instruction fetch (**WT** = 0).

7 Resume Transaction Type

The MPC7450 defines an additional transaction type called Resume (**TT**=0x07). The MPC7450 can not generate the Resume transaction type in MPX Bus mode but it can snoop the Resume transaction type. Providing this transaction type to a MPC7450 could lead to boundedly undefined results.
8  Address Tenure Termination

8.1  MPC7400/MPC7410
The MPC7400/MPC7410 requires a minimum of two processor cycles to process a snoop and generate a response after latching TS and associated transfer attributes.

8.2  MPC7450
The MPC7450 requires a minimum of five processor cycles to process a snoop and generate a response after latching TS and associated transfer attributes. As a result, if the system bus is running faster than one-fifth the processor frequency, the system must extend the address tenure of all transactions that will be snooped by a MPC7450 by delaying assertion of AACK. For Core:Bus frequency multiples of 2:1 and 2.5:1, AACK must be delayed a minimum of two bus cycles. For Core:Bus frequency multiples of 3:1, 3.5:1, 4:1, and 4.5:1, AACK must be delayed a minimum of one bus cycle.

9  Enveloped Transactions

9.1  MPC7400/MPC7410
The MPC7400/MPC7410 supports enveloped transactions where AACK is delayed long enough so that the entire data tenure is contained within the address tenure.

9.1.1  MPC7450
The MPC7450 does not support enveloped transactions.

10  Earliest Assertion of TA

10.1  MPC7400/MPC7410
In an MPC7400/MPC7410 system, the system chipset logic must ensure the first (or only) assertion of TA for a data transfer does not occur sooner than the first cycle of the snoop response window (two cycles after TS). This guarantees the relationship between TA and ARTRY so that, in case of an address retry, the BIU discards the data before it can be forwarded internally to the cache and load/store unit. Typically, the external memory controller also detects the ARTRY address tenure and aborts the read or write operation in progress. If this TA/ARTRY relationship is not met, the MPC7400/MPC7410 may enter an undefined state.

10.2  MPC7450
In an MPC7450 system, the system chipset logic must ensure the first (or only) assertion of TA for a data transfer does not occur sooner than the last cycle of the snoop response window (cycle after AACK). This guarantees the relationship between TA and ARTRY so that, in case of an address retry, the BIU discards the data before it can be forwarded internally to the cache and load/store unit. Typically, the external memory controller also detects the ARTRY address tenure and aborts the read or write operation in progress. If this TA/ARTRY relationship is not met, the MPC7450 may enter an undefined state.
Note that when $\text{AACK}$ is not delayed, the snoop response window is a single cycle, and the second cycle after $\text{TS}$ and the cycle after $\text{AACK}$ are coincident.

## 11 Address Retry

In the MPC7450, a retry response (assertion of the $\text{ARTRY}$ signal) indicates the address tenure should be rerun at a later time. There should be no assumptions about internal effects that the retried operation had on the MPC7450.

Some assertions of $\text{ARTRY}$ by the MPC7450 indicate that the snooping processor requires access to the bus to eliminate the retry condition but is unable to use the window of opportunity to do so (for example, for TLBSYNC). The system must perform fair arbitration to allow all retrying processors to clear such stall conditions. Continuing to give arbitration priority to the last master after an $\text{ARTRY}$ may cause a deadlock condition.

## 12 Window of Opportunity

### 12.1 MPC7400/MPC7410

If the MPC7400/MPC7410 has a snoop copyback to perform and can perform it, the MPC7400/MPC7410 asserts $\text{BR}$ in the window of opportunity. However, in some cases, the processor may not be able to accept a qualified bus grant until many clocks after the window of opportunity. This is true if the processor is providing data from the off-chip L2, if the internal data transaction queue is full, or if the processor owns a cache line because the address tenure of a bus transaction has been performed but does not yet have possession of the data because the data tenure of the bus transaction has not been performed.

In some circumstances, forward progress on the data bus must be maintained to allow the address bus to make forward progress. Therefore, to perform a snoop copyback, if the system bus arbiter asserts $\text{BG}$ to the processor during the cycle after the window of opportunity (such as the third cycle after $\text{AACK}$), it should keep $\text{BG}$ asserted until it recognizes the negation of $\text{BR}$ or the assertion of $\text{TS}$ indicating that the processor has started the snoop copyback transaction. During those waiting clocks, the processor will keep $\text{BR}$ asserted to keep the bus arbiter informed.

### 12.2 MPC7450

If the MPC7450 has a snoop copyback to perform and can perform it, the MPC7450 asserts $\text{BR}$ in the window of opportunity. However, in some cases, the processor may not be able to accept a qualified bus grant until several clocks after the window of opportunity. Therefore, to perform a snoop copyback, if the system bus arbiter asserts $\text{BG}$ during the window of opportunity, it must keep $\text{BG}$ asserted until it recognizes the negation of $\text{BR}$ or the assertion of $\text{TS}$ indicating that the processor has started the snoop copyback transaction. During those waiting clocks, the processor keeps $\text{BR}$ asserted to keep the bus arbiter informed. Depending on the system operation, failure to do this may cause the processor to miss the window of opportunity and possibly block its internal snoop copyback queue when a new snoop transaction is captured. At this point the arbiter must use fair arbitration to ensure that the snoop queue has an opportunity to empty to the address bus with a qualified $\text{BG}$.
13 HIT and Data Snarfing

13.1 MPC7400/MPC7410

The MPC7400/MPC7410 can be configured to support exclusive or shared intervention. A MPC7400/MPC7410 system optimizes shared and exclusive intervention by holding the HIT signal asserted for a second cycle after the snoop response window to indicate to the system that the data being supplied through intervention is not modified and therefore does not need to be forwarded to memory (“snarfed”).

13.2 MPC7450

The MPC7450 does not perform exclusive or shared intervention and the system is responsible for knowing when to snarf. The system must snarf for interventions due to a Read, RCLAIM, Clean, or Flush transaction but does not need to for those caused by a RWITM transaction.

14 DTI and Pipeline Depth

14.1 MPC7400/MPC7410

The MPC7400/MPC7410 supports a 3-bit data transaction index, with a maximum value of DTI[0:2] = b’101’. The processor can queue six transactions before receiving a qualified DBG for any transaction. Note that once a qualified DBG has been received, one more transaction can be queued.

14.2 MPC7450

The MPC7450 supports a 4-bit DTI index, with a maximum value of DTI[0:3] = b’1111’. The processor can queue 16 transactions before receiving a qualified DBG for any transaction. Note that once a qualified DBG has been received, one more transaction can be queued.

For compatibility between the MPC7400/MPC7410 and the MPC7450 when using DTI, do the following:

• connect the MPC7450 DTI[0] to b’0’
• connect the MPC7450 DTI[1:3] to the MPC7400/MPC7410 DTI[0:2]

15 Revision History

<table>
<thead>
<tr>
<th>Revision Number</th>
<th>Changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.0</td>
<td>Initial release</td>
</tr>
<tr>
<td>0.1</td>
<td>Nontechnical reformatting</td>
</tr>
</tbody>
</table>

For More Information On This Product, Go to: www.freescale.com
How to Reach Us:

Home Page:
www.freescale.com

E-mail:
support@freescale.com

USA/Europe or Locations Not Listed:
Freescale Semiconductor
Technical Information Center, CH370
1300 N. Alma School Road
Chandler, Arizona 85224
+1-800-521-6274 or +1-480-768-2130
support@freescale.com

Europe, Middle East, and Africa:
Freescale Halbleiter Deutschland GmbH
Technical Information Center
Schatzbogen 7
81829 Muenchen, Germany
+44 1296 380 456 (English)
+46 8 52200080 (English)
+49 89 92103 559 (German)
+33 1 69 35 48 48 (French)
support@freescale.com

Japan:
Freescale Semiconductor Japan Ltd.
Headquarters
ARCO Tower 15F
1-8-1, Shimo-Meguro, Meguro-ku,
Tokyo 153-0064
Japan
0120 191014 or +81 3 5437 9125
support.japan@freescale.com

Asia/Pacific:
Freescale Semiconductor Hong Kong Ltd.
Technical Information Center
2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T., Hong Kong
+800 2666 8080
support.asia@freescale.com

For Literature Requests Only:
Freescale Semiconductor Literature Distribution Center
P.O. Box 5405
Denver, Colorado 80217
1-800-441-2447 or 303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. “Typical” parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.