

# Freescale Semiconductor

**Application Note** 

Document Number: AN2182/D Rev. 1, 10/2006

# Setting the Sample Points for the PowerPC<sup>™</sup> MPC7450 L3 Cache

by Michael Everman RISC Application Freescale Semiconductor, Inc. Austin, TX

This application note explains how to set the sample point parameters in the L3 cache control register (L3CR) in the MPC7450 family of microprocessors. While this document refers specifically to the MPC7450, it also applies to any microprocessor based on the MPC7450 that includes a level 3 (L3) interface.

# 1 Introduction

The MPC7450 microprocessor implements a flexible, backside L3 cache interface. A critical step in the successful design of a system that implements an L3 cache is the determination of the correct sample points settings to be programmed in the L3CR. Because these settings determine when the processor forwards data from the receive latches of the L3 data signals, incorrect settings may cause unpredictable and non-repeatable results, including data corruption and system instability. Troubleshooting a system in which the sample points have been set incorrectly can be difficult. This document explains how to determine the correct settings and what to do if the settings do not work properly.

When the MPC7450 initiates a read on the L3 interface, it drives the L3 address and control signals based on a clock

#### Contents

| Introduction                                   |
|------------------------------------------------|
| L3 Cache Control Register (L3CR) 2             |
| 2.1 L3 Clock Sample Point (L3CKSP) 2           |
| 2.2 L3 P-Clock Sample Point (L3PSP)            |
| 2.3 L3 Sample Point Override (L3SPO) 3         |
| Latencies and Delays 3                         |
| 3.1 SRAM Read Latency 3                        |
| 3.2 Clock Path Latency                         |
| Sample Point Settings for MSUG2 DDR SRAM 5     |
| 4.1 Calculating the Clock Path Latency 5       |
| 4.2 Calculating the Minimum L3CKSP and L3PSP 6 |
| Sample Point Settings for PB2                  |
| and LateWrite SRAM 8                           |
| 5.1Calculating the Clock Path Latency 8        |
| 5.2Calculating the Minimum L3CKSP and L3PSP 9  |
| Tips and Troubleshooting 10                    |
| Document Revision History 11                   |
|                                                |



© Freescale Semiconductor, Inc., 2003, 2006. All rights reserved.



#### L3 Cache Control Register (L3CR)

that is phase-aligned with the processor core clock. The processor begins its count of L3 clock and processor clock cycles for the sample point at this time. The L3\_CLKx signals (and L3\_ECHO\_CLK[1:3] signals in PB2 and LateWrite modes) are then offset from this clock, such that the L3\_CLKs edges are received by the SRAM within the window in which the address and control lines are valid, in order to provide adequate setup and hold times at the SRAM devices; this is shown graphically in Figure 3 and Figure 3. Naturally, there are output driver delays (output valid times) associated with all of the above mentioned signals; these values are provided in the *MPC7450 RISC Microprocessor Hardware Specifications*, and those that impact the sample point settings are further explained in Section 3.2.1, "Processor Delays."

Upon latching the address, the SRAM devices drive the requested data on the L3 data pins some number of L3 clock cycles later; this read latency is determined by the type of SRAM and is discussed in Section 3.1, "SRAM Read Latency." The processor receive latches are synchronized by the L3\_ECHO\_CLKx signals and data is latched on a rising edge (and falling edge for DDR types) of these signals. When a data beat is latched, it is stored in a receive FIFO so that additional beats can be received even if the processor has not yet sampled the data and forwarded it to the L3 accumulator. There is a delay from the time data is latched on a rising (or falling) echo clock edge to when it is available in the FIFO; this delay is provided in the *MPC7450 RISC Microprocessor Hardware Specifications* and is further explained in Section 3.2.1, "Processor Delays." The data is forwarded from the FIFO to the L3 accumulator when the processor has counted up to the sample point, as determined by the sample point settings in the L3CR.

# 2 L3 Cache Control Register (L3CR)

Three fields in the L3CR configure the sample point settings. These are described in the following sections.

# 2.1 L3 Clock Sample Point (L3CKSP)

L3CKSP (L3CR[14:15]) determines how many whole L3\_CLKx cycles the processor counts before sampling, providing the coarse granularity in setting the sample points. This value is primarily determined by the read latency of the target SRAM and is measured in L3\_CLK cycles. It can also be affected by the hardware latencies in the system should they exceed the maximum setting available in the L3PSP field.

# 2.2 L3 P-Clock Sample Point (L3PSP)

L3PSP (L3CR[16:18]) determines how many processor clocks (after the expiration of the number of L3 clocks set by L3CKSP) the processor counts before sampling, providing the fine granularity in setting the sample points. It is determined by signal delays on the board and the internal delays of L3\_CLKx and L3\_ECHO\_CLKx. This parameter specifies a particular processor clock edge within an L3 clock, with a zero value corresponding to a processor clock coincident with a rising L3 clock edge so its maximum value is one less than the L3 clock ratio (as set by L3CR[L3CLK]). If a calculated setting for L3PSP exceeds the maximum value, then L3CKSP must be incremented until a valid value of L3PSP is reached. For example, for a system in which the L3 clock ratio is 4:1, the possible values of L3PSP are 0, 1, 2, and 3. If calculations yield a setting of 2 for L3CKSP and 5 for L3PSP, then L3CKSP must be incremented to 3 and L3PSP set to 1.



# 2.3 L3 Sample Point Override (L3SPO)

Setting the L3SPO bit causes the processor to add one cycle of latency during read operations. The processor reads the programmed L3CR[L3CKSP] value, adds one to it, and samples data at this increased latency. This bit provides forward compatibility with future SRAM devices and should always be cleared for the SRAM types described in this document.

# 3 Latencies and Delays

The total L3 latency must be calculated from the time when the address is driven on the L3 interface until the data is returned by the SRAM and is valid in the receive FIFO. This latency has two major components:

- SRAM read latency: The amount of time required by the SRAM to return data after latching the address. This information is provided in the SRAM data sheet, and is measured in L3 clock cycles. The following special considerations apply for each type of SRAM:
  - DDR: Data must not be sampled until the second beat of data is valid. In effect, this adds one-half of an L3 clock cycle to the read latency.
  - Pipelined-burst (PB2) and LateWrite: Data must not be sampled until the first beat of data is valid.
- Clock path latency: The total delay associated with the hardware path from the generation of the internal L3\_CLKx edge to the reception of the corresponding clock edge at the L3\_ECHO\_CLKx pins. This has two sub-components:
  - Processor delay: The delays internal to the MPC7450.
  - Hardware delay: All delays external to the processor, including propagation delays on the board, loading delays, and any clocking delays associated with the SRAM (if applicable). These delays are measured in nanoseconds.

### 3.1 SRAM Read Latency

Each SRAM requires a certain number of clock cycles to access and drive the requested data after latching the address. The SRAM read latency,  $t_{READ}$ , is specific to each device and is obtained directly from the SRAM data sheet. The SRAM latency determines the base value for L3CKSP, which then may need to be modified to accommodate the hardware latency. For PB2 and LateWrite SRAM, the data can be sampled after the first beat of data is valid. DDR SRAM requires that sampling not occur until the second beat of data is valid, effectively adding one-half of an L3 clock to the read latency. This is because in DDR mode, the MPC7450 reads two FIFO entries on successive core clocks and returns the two beats to the core simultaneously.

# 3.2 Clock Path Latency

The clock data latency is the total delay associated with the hardware path of the L3 clock from internal generation to reception as an echo clock. The latency is measured from the time when an internally-generated L3 clock edge (used to drive the L3 address and control pins) occurs to the time the associated echo clock edge is received by the MPC7450. The clock path latency determines L3PSP and may also affect L3CKSP if the calculated value of L3PSP is greater than



#### Sample Point Settings for MSUG2 DDR SRAM

the maximum allowed value. The clock path latency is the sum of two component delays, described in the following two sections.

### 3.2.1 Processor Delays

Processor delays are those delays entirely internal to the MPC7450. These delays must be added to the hardware delays described in Section 3.2.2, "Hardware Delays," to determine the total latency associated with the L3 clock path. Three internal delays must be known:

- t<sub>AC</sub>: This specification describes a logical offset between the internal clock edge used to drive the L3 address and control signals (this clock edge is phase-aligned with the processor clock edge) and the internal clock edge used to drive the L3\_CLKx signals. With proper board routing, this offset ensures that the L3\_CLKx edge arrives at the SRAM within a valid address window and provides adequate setup and hold time. This offset is reflected in the L3 bus interface AC timing specifications, but must also be used in the calculation of sample points.
- t<sub>CO</sub>: This specification is the delay from a rising or falling edge on the internal\_L3\_CLK signal to the corresponding rising or falling edge at the L3\_CLKx pins. This essentially describes an output valid time for the L3\_CLKx signals. For PB2 and LateWrite SRAM configurations, this delay also applies to the launch of the clock edge at the L3\_ECHO\_CLK[1,3] pins. This delay is reflected in the L3 bus interface AC timing specifications, but must also be used in the calculation of sample points.
- t<sub>ECI</sub>: This specification is the delay from a rising or falling edge of L3\_ECHO\_CLKx to when data is valid and ready to be sampled from the FIFO. This essentially describes an internal propagation delay from the L3 data pin, through the input buffer, and into the receive FIFO.

The values for these delays are provided in the MPC7450 RISC Microprocessor Hardware Specifications.

#### NOTE

Input setup and hold times for the L3 data signals do not affect the sample point settings.

### 3.2.2 Hardware Delays

Hardware delays describe the total latencies associated with the physical path of the L3 clock signals. In general, this path is from an L3\_CLKx output to an L3\_ECHO\_CLKx input. Because different types of SRAM use different clocking schemes, the specific nature of this path varies with SRAM type. One example each of MUSG2 DDR and PB2/LateWrite SRAM are given.

# 4 Sample Point Settings for MSUG2 DDR SRAM

This section provides an example of sample point settings for MSUG2 DDR SRAM. First, all of the delays described in Section 3, "Latencies and Delays," must be determined; then this information is used to determine the earliest sample point. In this example, the following is assumed:

- f<sub>CORE</sub> = 800 MHz (Q-spec device)
- $f_{L3 CLK} = 200 \text{ MHz} (4:1 \text{ core:} L3 \text{ divider})$
- Freescale MCM64E836-4 MUSG2 DDR SRAM

# 4.1 Calculating the Clock Path Latency

Figure 1 shows the proper signal connections for MSUG2 DDR SRAM.



Figure 1. Typical Source-Synchronous 2-Mbyte L3 Cache DDR Interface

Because DDR SRAM devices provide an echo clock, the hardware delay path for this configuration is from the L3\_CLKx pin, to the CK pin of the SRAM, through the SRAM to the CQ pin, and back to the L3\_ECHO\_CLKx pin. This path, with the parameter names of the delays, is shown in Figure 2. The parameter names associated internally with the SRAM,  $t_{KXCH}$  and  $t_{KXCL}$ , are based on the names given in the data sheet for Freescale's MCM64E836 DDR SRAM. Other manufacturers may use different naming conventions in their data sheets. The greater of these two values should always be used in clock path latency calculations; in this example, because they are equal, either value can be used.



Figure 2. Clock Path for MSUG2 DDR SRAM

Specifying Power Consumption, Rev. 1

# NP

#### Sample Point Settings for MSUG2 DDR SRAM

The only items in Figure 2 that must be determined by the designer are the board propagation delays,  $t_{BCO}$  and  $t_{BEC}$ . Because these are entirely system dependent, it is up to the board designer to determine these parameters. This example assumes the following:

- All trace lengths are 2.5 inches
- Unloaded propagation speed on each trace is 180 ps/in.
- Loading delay (as a result of input capacitance) is 10 ps/pF.

Using these approximations, the following equations are used to determine the propagation delays:

 $t_{BCO} = [(trace length) \times (propagation speed)] + [(SRAM input capacitance) \times (loading delay)]$ 

 $= [(2.5 \text{ in}) \times (180 \text{ ps/in})] + [(6 \text{ pF}) \times (10 \text{ ps/pF})] = 510 \text{ ps} = 0.51 \text{ ns}.$ 

 $t_{BEC} = [(trace length) \times (propagation speed)] + [(L3 input capacitance) \times (loading delay)]$ 

 $= [(2.5 \text{ in}) \times (180 \text{ ps/in})] + [(9.5 \text{ pF}) \times (10 \text{ ps/pF})] = 545 \text{ ps} = 0.55 \text{ ns}.$ 

# 4.2 Calculating the Minimum L3CKSP and L3PSP

Combining the preceding information with the information provided in the SRAM data sheet and *MPC7450 Hardware Specifications*, a table of latencies can be constructed, as shown in Table 1.

| Delay Type                              | Symbol            | Latency | Unit                | Data Source                     |
|-----------------------------------------|-------------------|---------|---------------------|---------------------------------|
| SRAM read latency <sup>1</sup>          | t <sub>READ</sub> | 1.5     | t <sub>L3_CLK</sub> | SRAM data sheet                 |
| Clock path latency:<br>processor delays | t <sub>AC</sub>   | .75     | t <sub>L3_CLK</sub> | MPC7450 Hardware Specifications |
|                                         | t <sub>CO</sub>   | 3       | ns                  |                                 |
|                                         | t <sub>ECI</sub>  | 3       | ns                  |                                 |
| clock path latency:<br>hardware delays  | t <sub>BCO</sub>  | 0.51    | ns                  | Propagation and loading delays  |
|                                         | t <sub>BEC</sub>  | 0.55    | ns                  | (system dependent)              |
|                                         | tкхсн             | 2       | ns                  | SRAM data sheet                 |

Table 1. Latencies for MUSG2 DDR SRAM example

<sup>1</sup> This represents the number of L3\_CLKx cycles from the time an address is latched by the SRAM to the time when the second beat of data is returned.

The correct values for L3CKSP and L3PSP can now be determined. The total time to the sample point is just the sum of the SRAM read and clock path latencies:

$$t_{SP} = t_{READ} + t_{AC} + t_{CO} + t_{ECI} + t_{BCO} + t_{BEC} + t_{KXCH}$$
  
= (1.5 × t\_{L3\_CLK}) + (0.75 × t\_{L3\_CLK}) + t\_{CO} + t\_{ECI} + t\_{BCO} + t\_{BEC} + t\_{KXCH} = 20.3 \text{ ns}

To determine the correct settings,  $t_{SP}$  must then be converted into units of L3 clocks and any remainder into processor core clocks. Because each L3 clock has a period of 5 ns and each processor core clock has a period of 1.25 ns, the following conversion is performed:

 $t_{SP} = 20.3 \text{ ns}$ = (4 × 5 ns) + (0 × 1.25 ns) + 0.3 ns = 4 L3 clocks + 0 core clocks + 0.3 ns ≈ 4 L3 clocks + 1 core clock

Specifying Power Consumption, Rev. 1



#### Sample Point Settings for MSUG2 DDR SRAM

Always round up to the nearest core clock in these calculations because they determine the earliest possible sample point. Because the clock path introduces two L3 clocks of latency, in addition to the 2.5 L3 clocks of the SRAM read latency, L3CKSP must be set to 4. L3PSP is then set to indicate that the processor should sample the data on the first core clock within the fourth L3 clock period. This is shown in Figure 3 and the resulting sample point settings are summarized in Table 2. These settings represent the minimum values for the sample point settings only—more conservative settings are recommended. See Section 6, "Tips and Troubleshooting."

| Parameter | L3CR bits   | Value | Setting in L3CR |
|-----------|-------------|-------|-----------------|
| L3CKSP    | L3CR[14-15] | 4     | 0b10            |
| L3PSP     | L3CR[16–18] | 1     | 0b001           |

#### Table 2. Minimum L3CR[L3CKSP] and L3CR[L3PSP] Settings for MSGU2 DDR Example

| L3_CLK<br>Reference           |                                                                         |
|-------------------------------|-------------------------------------------------------------------------|
| Processor<br>CLK<br>Reference | 0 1 2 3 0 1 2 3 0 1 2 3 0 1 2 3 0 1 2 3 0 1 2 3 0 1 2 3 0 1 2 3 0 1 2 3 |
| Processor<br>CLK              |                                                                         |
| Internal<br>L3_CLK            |                                                                         |
|                               |                                                                         |
| L3_CLKX                       |                                                                         |
| L3_ADDR,<br>L3 Cntl           | Read 0. Read 2 tKXCH +                                                  |
| L3_ECHO_<br>CLKx              |                                                                         |
| L3 DATA                       | Data () Data () Data () Data ()                                         |
| -                             |                                                                         |
|                               |                                                                         |
| L3 Receive                    |                                                                         |
| FIFO entries                  |                                                                         |
|                               | Data 8                                                                  |
|                               | ItL3CH possible L3 accumulator                                          |
| L 2 Deturr                    |                                                                         |
| Data                          |                                                                         |

#### Notes:

- <sup>1</sup> t<sub>L3CHOV</sub> and t<sub>L3CHOX</sub> are the output valid and output hold times, respectively, for the L3 address and control signals; see the *MPC7450 Hardware Specifications*. They are not used in the calculations to determine the sample point settings and are shown here for reference only.
- <sup>2</sup> This shows the earliest possible sample point. Sampling should be further delayed by one or more processor core cycles to provide additional assurance data are valid in the FIFO when it is sampled. See Section 6, "Tips and Troubleshooting."

#### Figure 3. Sample Point Timing Diagram for MUSG2 DDR SRAM Example



Sample Point Settings for PB2 and LateWrite SRAM

# 5 Sample Point Settings for PB2 and LateWrite SRAM

This section provides an example of sample point settings for PB2 and LateWrite SRAM. First, all of the delays described in Section 3, "Latencies and Delays," must be determined; then this information is used to determine the earliest sample point. In this example, the following are assumed:

- $f_{CORE} = 800 \text{ MHz} (Q-\text{spec part})$
- $f_{L3 CLK} = 200 \text{ MHz} (4:1 \text{ core:} L3 \text{ divider})$
- Freescale MCM63R836 LateWrite SRAM

Though this example uses LateWrite SRAM, the procedure for determining the sample point settings is identical for PB2 SRAM configurations. Figure 5-1 shows the proper signal connections for LateWrite or PB2 SRAM.





# 5.1 Calculating the Clock Path Latency

Because PB2 and LateWrite SRAM types do not provides an echo clock, a feedback loop from the L3\_ECHO\_CLK[1,3], halfway out to the SRAM, and back to L3\_ECHO\_CLK[0,2] is used instead. This path, with the parameter names of the delays, is shown in Figure 2.



Sample Point Settings for PB2 and LateWrite SRAM

| MPC7450               | L3_CLKx          |                  | СК | MCM63R836 |
|-----------------------|------------------|------------------|----|-----------|
| <sup>t</sup> AC + tCO | L3_ECHO_CLK[1,3] | t <sub>BEC</sub> |    |           |
| t <sub>ECI</sub>      | L3_ECHO_CLK[0,2] |                  |    |           |

Figure 2. Clock Path for PB2 and LateWrite SRAM

The only item in Figure 2 that must be determined by the designer is the feedback trace propagation delay,  $t_{BEC}$ . Because this is entirely system dependent, it is up to the board designer to determine this parameter. This example assumes the following:

- A total feedback loop trace length of 5.0 inches
- Unloaded propagation speed on each trace is 180 ps/in.
- Loading delay (as a result of input capacitance) is 10 ps/pF.

Using these approximations, the following equations are used to determine the propagation delays:

 $t_{BEC} = [(trace length) \times (propagation speed)] + [(L3 input capacitance) \times (loading delay)]$  $= [(5.0 in) \times (180 \text{ ps/in})] + [(9.5 \text{ pF}) \times (10 \text{ ps/pF})]$ = 1.0 ns

# 5.2 Calculating the Minimum L3CKSP and L3PSP

Combining the information above with the information provided in the SRAM data sheet and the *MPC7450 Hardware Specifications*, a table of latencies can be constructed, as shown in Table 5-1.

| Delay Type                             | Symbol            | Latency | Unit                | Data Source                                          |
|----------------------------------------|-------------------|---------|---------------------|------------------------------------------------------|
| SRAM Read Latency <sup>1</sup>         | t <sub>READ</sub> | 2       | t <sub>L3_CLK</sub> | SRAM data sheet                                      |
| Clock Path Latency:                    | t <sub>AC</sub>   | .75     | t <sub>L3_CLK</sub> | MPC7450 Hardware Specifications                      |
| Frocessor Delays                       | t <sub>co</sub>   | 3       | ns                  |                                                      |
|                                        | t <sub>ECI</sub>  | 3       | ns                  |                                                      |
| Clock Path Latency:<br>Hardware Delays | t <sub>BEC</sub>  | 1.0     | ns                  | Propagation and loading delays<br>(system dependent) |

Table 5-1. Latencies for LateWrite SRAM Example

This represents the number of L3\_CLKx cycles from the clock edge on which an address is latched by the SRAM to the clock edge on which the first beat of data will be latched by the processor.



#### Tips and Troubleshooting

Using the information from the previous sections, the correct values for L3CKSP and L3PSP can now be determined. The total time to the sample point is just the sum of the SRAM read and clock path latencies:

$$t_{SP} = t_{READ} + t_{AC} + t_{CO} + t_{ECI} + t_{BEC}$$
  
= (2 × t\_{L3\_CLK}) + (0.75 × t\_{L3\_CLK}) + t\_{CO} + t\_{ECI} + t\_{BEC} = 20.75 ns

To determine the correct settings, t<sub>SP</sub> must then be converted into units of L3 clocks and any remainder into processor core clocks. Because each L3 clock has a period of 5 ns and each processor core clock has a period of 1.25 ns, the following conversion is performed:

$$t_{SP} = 20.75 \text{ ns}$$
  
= (4 × 5 ns) + (0 × 1.25 ns) + 0.75 ns  
= 4 L3 clocks + 0 core clocks + 0.75 ns  
≈ 4 L3 clocks + 1 core clocks

Note that it is essential to always round up to the nearest core clock in these calculations because they determine the earliest possible sample point. This is shown graphically in Figure 3 and the resulting sample point settings are summarized in Table 2. These settings represent the minimum values for the sample point settings only, and more conservative settings are recommended. For more information, see Section 6, "Tips and Troubleshooting."

| Parameter | L3CR bits   | Value | Setting in L3CR |
|-----------|-------------|-------|-----------------|
| L3CKSP    | L3CR[14–15] | 4     | 0b10            |
| L3PSP     | L3CR[16–18] | 1     | 0b001           |

Table 2. Minimum L3CR[L3CKSP] and L3CR[L3PSP] Settings for LateWrite Example

# 6 Tips and Troubleshooting

The previous examples demonstrate how to determine the minimum sample point settings. One or more extra core clocks can be added in order to provide more guard band. However, because increasing the sample point settings increases the total latency for an L3 load, there is a performance impact associated with doing so. Because of the critical nature of these settings, it is recommended to use the most conservative settings possible while balancing performance considerations. At a minimum, it is recommended that one additional core clock be added to the sample time. In the MSUG2 DDR example, this would yield settings of L3CKSP = 4 and L3PSP = 2; in the LateWrite example, this would yield settings of L3CKSP = 2.

If these settings are found to be suspect or incorrect, the first step in troubleshooting is to maximize the settings to determine if the problem disappears. (In 4:1 divisor mode, as in the examples, the maximum setting is L3CKSP = 5 and L3PSP = 3.) Note that because a data beat is valid in the FIFO for four L3 clocks and the FIFO can queue up to eight beats of data, there is no concern in a practical system of a FIFO entry becoming invalid or being overwritten as a result of settings that are too high. If the problem disappears when the maximum settings are used, it is likely that incorrect settings had been used previously, and a more thorough investigation of board delays and system latencies is in order; alternatively, trial-and-error can be used to derive sufficient settings. In any event, it is recommended to pad the settings in order to provide a good guard band. If maximizing the settings does not cause the problem to disappear, the settings can be ruled out as the sole cause of the problem and other possible



causes, such as timing violations on the L3 interface, signal integrity issues, or perhaps other incorrect L3 configuration settings, must be investigated.



#### Notes:

- <sup>1</sup> t<sub>L3CHOV</sub> and t<sub>L3CHOX</sub> are the output valid and output hold times, respectively, for the L3 address and control signals; see the *MPC7450 Hardware Specifications* for more information. They are not used in the calculations to determine the sample point settings and are shown here for reference only.
- <sup>2</sup> This shows the earliest possible sample point. It is recommended to further delay sampling by one or more processor core cycles to provide additional assurance data will be valid in the FIFO when it is sampled. See Section 6, "Tips and Troubleshooting" for more information.

#### Figure 3. Sample Point Timing Diagram for LateWrite SRAM Example

# 7 Document Revision History

Table 3 provides a revision history for this application note.

| Rev. No | Substantive Change(s)                                                                                              |
|---------|--------------------------------------------------------------------------------------------------------------------|
| 0       | Initial release.                                                                                                   |
| 1       | Updated template and corrected numbering system in sections, figures, and tables.                                  |
|         | Changed value of t <sub>BEC</sub> in Table 3 to 1.0 (typo correction; other instances of t <sub>BEC</sub> correct) |
|         | Corrected numbering of L3ADDR signals in Figure 1 and Figure 5-1.                                                  |
|         | Corrected SRAM read latency in Section 1.5 to 2 and revised Figure 3 correspondingly.                              |
|         | Nontechnical reformatting                                                                                          |

#### **Table 3. Document Revision History**

#### How to Reach Us:

Home Page: www.freescale.com

email: support@freescale.com

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 1-800-521-6274 480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com

Document Number: AN2182/D Rev. 1 10/2006 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc., 2003, 2006.

