# . . Jescale Semiconductor Application Note ## **MSC8102 Design Checklist** by lantha Scheiwe This application note provides a set of recommendations to assist you in a first-time design with the MSC8102 device. This document can also be useful as a general guideline for debugging newly designed systems because it highlights the aspects of a design that merit special attention during initial system start-up. #### **CONTENTS** | 1 | Getting Started | |-----|-------------------------------------------| | 1.1 | Making Pin Assignments | | 1.2 | Configuring Reset Parameters | | 2 | Power | | 3 | Clocks | | 4 | Reset | | 4.1 | Power-On-Reset Circuit | | 4.2 | Reset Configuration Pins | | 4.3 | Boot | | 5 | Bit and Byte Lane Ordering | | 6 | Memory 1 | | 6.1 | 60x Bus Signals and Memory Transactions 1 | | 6.2 | BADDRx in 60x Mode1 | | 6.3 | Bank Selects Versus Address Lines | | 6.4 | Page Versus Bank Interleaving1 | | 7 | EOnCE/JTAG Interface | | 8 | Signal Connectivity14 | | 9 | Signal Terminations1 | | 10 | Related Reading | | | | ## 1 Getting Started During the first phase of designing a system with the MSC8102 device, your main tasks are to make the pin assignments and configure the reset parameters. Before you get started, you should be familiar with the available documentation, silicon revisions, software, models, and tools. Refer to **Section 10**, *Related Reading*, on page 19. #### 1.1 Making Pin Assignments Some MSC8102 pins are multiplexed, depending on the device programming. Take care in programming MSC8102 registers to configure these multiplexed pins as needed for your system design. A signal function should be routed to a single pin, so if other pins provide that signal functionality, it should be turned off at the unused pins. Pin multiplexing is configured in the following registers: - Hard reset configuration word (HRCW) - SIU module configuration register (SIUMCR) - Memory controller registers ORx and BRx - GPIO port registers. Also, some signals have one function during reset but switch to another multiplexed function during regular operation. These signals include SWTE, DSISYNC, DSI64, MODCK[1–2], and CNFGS. These signals switch to DSI functionality after exiting the reset state. ## 1.2 Configuring Reset Parameters Review the HRCW to determine initial power-on-reset parameters, such as single MSC8102 bus mode versus 60x-compatible bus mode, boot port size, and on, and then set the bits for your application (see **Table 1**). | Name | Reset | Description | | Settings | |------------------|-------|---------------------------------------------------------------------------------------------------------------------|----|--------------------------------------------------------------------------| | <b>EARB</b> 0 | 0 | External Arbitration Defines the initial value for ACR[EARB]. | 0 | Internal arbitration is performed. External arbitration is assumed. | | <b>EXMC</b> 1 | 0 | External MEMC Defines the initial value of BR0[EMEMC]. | 0 | No external memory controller is assumed. External memory controller is | | | | | | assumed. | | INTOUT | 0 | INT_OUT or IRQ7 Selection | 0 | IRQ7/INT_OUT is IRQ7. | | 2 | | Defines the initial value of SIUMCR[INTOUT]. | 1 | IRQ7/INT_OUT is INT_OUT. | | EBM | 0 | External 60x-compatible Bus Mode | | Single bus mode. | | 3 | | Defines the initial value of BCR[EBM]. | 1 | 60x-compatible bus mode. | | BPS | 00 | Boot Port Size | | 64-bit port size. | | 4–5 | | Defines the initial value of BR0[PS], the port size | 01 | 8-bit port size. | | | | for memory controller bank 0. | 10 | 16-bit port size. | | | | | 11 | 32-bit port size. | | SCDIS | 0 | SC140 Cores Disabled | 0 | SC140 cores enabled. | | 6 | | Enables/disables the SC140 cores. | 1 | SC140 cores disabled. | | <b>ISPS</b><br>7 | 0 | Internal Space Port Size Defines the initial value of BCR[ISPS]. Setting ISPS enables a 32-bit master to access the | 0 | Acts as a 64-bit slave to external masters access to its internal space. | | | | internal space. | 1 | Acts as a 32-bit slave to external masters access to its internal space. | Table 1. Hard Reset Configuration Word (HRCW) MSC8102 Design Checklist, Rev. 3 Table 1. Hard Reset Configuration Word (HRCW) (Continued) | Name | Reset | Description | | Settings | |----------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------| | IRPC<br>8 | 0 | Interrupt Pin Configuration Defines the initial value of SIUMCR[IRPC]. | 0 | IRQ2, IRQ3, IRQ5 active. BADDR29, BADDR30, BADDR31 active. | | 9 | 0 | Reserved. Write to zero for future compatibility. | | | | <b>DPPC</b><br>10–11 | 00 | Data Parity Pin Configuration Defines the initial value of SIUMCR[DPPC]. | 00<br>01<br>10<br>11 | IRQ[1–7] active. DP[0–7] active. DREQ[1–4], DACK[1–4] active. EXT_BR[2–3], EXT_BG[2–3], EXT_DBG[2–3], and IRQ[6–7] active. | | NMI OUT<br>12 | 0 | NMI OUT Defines whether the host or one of the SC140 cores handles a non-maskable interrupt (NMI) event. | 0 | NMI is serviced by SC140 cores. NMI is routed to NMI_OUT and serviced by the external host. | | <b>ISBSEL</b><br>13–15 | 000 | Initial Internal Space Base Select Defines the initial value of IMMR[ISB], which determines the base address of the internal memory space. The SC140 internal address space spans from 0x0000000000000FFFFFF (16 MB). Therefore it is not advisable to map the IMMR in this space, since the SC140s cannot access the SIU registers. | 000<br>001<br>010<br>011<br>100<br>101<br>110 | 0xF0000000 0xF0F00000 0xFF000000 0xFFF00000 Reserved. Do not use. Reserved. Do not use. 0x0F000000 0x0FF000000 | | <b>BBD</b> 17 | 0 | Bus Busy Disable Defines the initial value of SIUMCR[BBD]. | 0<br>1 | ABB, DBB active IRQ[4–5] active | | MMR<br>18 | 0 | Mask Masters Requests Defines the initial value of SIUMCR[MMR]. | 0 | No masking on bus request lines. All external bus requests masked (boot master is the one of the internal cores). | | <b>TTPC</b> 20 | 0 | Transfer Type Pin Configuration Defines the initial value of SIUMCR[TTPC]. | 0<br>1 | TT[0, 2–4] active. CS[5–7] active. | | <b>CS5PC</b> 21 | 0 | Chip Select 5 Pin Configuration Defines the initial value of SIUMCR[CS5PC]. | 0<br>1 | CS5 active. BCTL1 active. | | <b>TCPC</b> 22–23 | 0 | Transfer Code Pin Configuration Defines the initial value of SIUMCR[TCPC]. | 00<br>10 | TC[0-2] active. BNKSEL[0-2] active. | | LTLEND<br>24 | 0 | Little Endian Defines the host Endian mode of operation. | 0<br>1 | Big-endian.<br>Little-endian. | | PPCLE<br>25 | 0 | Munged Little Endian When the LTLEND bit is set, PPCLE specifies whether the host is a Little Endian host or a host that works in Munged Little Endian mode. | | True little-endian host.<br>Munged little-endian host. | | <br>26 | 0 | Reserved. Write to zero for future compatibility. | | | | DLLDIS<br>27 | 0 | DLL Disable Defines whether the DLL mechanism is disabled. | 0<br>1 | No DLL bypass.<br>DLL bypass. | | <b>MODCK[3–5]</b><br>28–30 | 0 | MODCK High Order Bits High-order bits of the MODCK bus, which determine the clock reset configuration. Refer to the chapter on clocks in the MSC8102 Reference Manual. | | | MSC8102 Design Checklist, Rev. 3 | Name | Reset | Description | Settings | |------|-------|---------------------------------------------------|----------| | _ | 0 | Reserved. Write to zero for future compatibility. | | | 31 | | | | ## 2 Power This section covers power supply, power consumption, power sequencing, power planes, decoupling, and power supply filtering. It also presents a recommended power supply design and low-power options. For information on AC/DC electrical specifications and thermal characteristics, refer to the data sheet. - Power Supply. The MSC8102 has a core voltage, V<sub>DD</sub>, that operates at a lower voltage than the I/O voltage V<sub>DDH</sub>. You should supply the MSC8102 core voltage V<sub>DD</sub> via a variable switching supply or regulator to allow for future compatibility with possible core voltage changes on future silicon revisions. The core voltage is supplied across V<sub>DD</sub> and V<sub>SS</sub> (GND). The core supply voltage must be between 1.55 V and 1.7 V. - The I/O section of the MSC8102 is supplied with 3.3 V (±5%) across V<sub>DDH</sub> and V<sub>SS</sub> (GND). Typically, this voltage is supplied by a simple linear regulator, which increases system complexity because multiple power supplies are required for the design. External signals on the MSC8102 are not 5 V tolerant. All input signals must meet the V<sub>IN</sub> DC spec (-0.2 V to V<sub>DDH</sub> + 0.2). - *Power Sequencing*. For details, consult the "Design Considerations" section of the *MSC8102 Technical Data* sheet. - Suggested Power Supply Design. One of the most common ways to derive power is to use either a simple fixed or adjustable linear regulator. For the system I/O voltage supply, a simple fixed 3.3 V supply can be used. However, a separate adjustable supply for the core voltage $V_{DD}$ should be implemented. As **Figure 1** shows, an adjustable linear regulator supply can be used. To support future MSC8102 silicon revisions with lower core voltages for lower power, $V_{OUT}$ can be adjusted by modifying the values of $R_{2ADJ}$ . In **Figure 1**, the values $R_1 = 150 \Omega$ , $R_2 = 390 \Omega$ , and $R_{2ADJ} = 0-1 K\Omega$ generate an output voltage of 1.36-1.7 V. Figure 1. Core Power Supply Using Adjustable Linear Regulator MSC8102 Design Checklist, Rev. 3 - Power Planes. Each V<sub>CC</sub> and V<sub>DD</sub> pin should have a low-impedance path to the board power supply. Each GND pin should be provided with a low-impedance path to ground. The power supply pins drive distinct groups of logic on the device. The MSC8102 V<sub>CC</sub> power supply pins should be bypassed to ground using decoupling capacitors. The capacitor leads and associated printed circuit traces connecting to chip V<sub>CC</sub>, V<sub>DD</sub>, and GND should be kept to less than half an inch per capacitor lead. A minimum four-layer board that employs two inner layers as V<sub>CC</sub> and GND planes is recommended. For details on MSC8102 layout, consult the "Power Supply Design Considerations" section of the MSC8102 Technical Data sheet. - Decoupling. Both the I/O voltage (V<sub>DDH</sub>) and core voltage (V<sub>DD</sub>) should be decoupled for switching noise. For I/O decoupling, use standard capacitor values of 0.01 μF for every two to three voltage pins. For core voltage decoupling, use two levels of decoupling (see **Figure 2**). The first level should consist of a 0.01 μF high frequency capacitor (with low ESR and ESL) for every two to three voltage pins. The second decoupling level should consist of no less than three 150 μF bulk/tantalum decoupling capacitors (with low ESR and ESL) mounted as closely as possible to the MSC8102 voltage pins. Following this guideline, approximately twelve 0.01 μF capacitors should be used on the I/O (V<sub>DDH</sub>) supply and placed as closely as possible to the MSC8102 device. Approximately seventeen 0.01 μF capacitors should be used on the core (V<sub>DD</sub>) supply, placed as closely as possible to the MSC8102 device. Figure 2. On-Board Power Supply Decoupling PLL Power Supply Filtering. The MSC8102 V<sub>CCSYN</sub> power signal provides power to the clock generation PLL. To ensure stability of the internal clock, the power supplied to this pin should be filtered with capacitors that have low and high frequency filtering characteristics (0.01 μF and 10 μF). V<sub>CCSYN</sub> can be connected to V<sub>DD</sub> through a 10Ω resistor. GND<sub>SYN</sub> can be tied directly to the V<sub>SS</sub> (GND) plane. A circuit similar to the one shown in Figure 3 is recommended. The PLL loop filter should be placed as closely as possible to the V<sub>CCSYN</sub> pin to minimize noise coupled from nearby circuits. The MSC8102 Design Checklist, Rev. 3 $0.01~\mu F$ capacitor should be closest to $V_{CCSYN}$ , followed by the $10~\mu F$ capacitor, the 10-nH inductor, and finally the 10- $\Omega$ resistor to $V_{DD}$ . These traces should be kept short. $GND_{SYN}$ should be provided with an extremely low impedance path to ground and should be bypassed to $V_{CCSYN}$ , respectively, by a $0.01~\mu F$ capacitor located as closely as possible to the device package. Figure 3. PLL Power Supply Filter Circuit - Power Consumption. The MSC8102 Technical Data sheet provides preliminary power dissipation estimates for various configurations. You can take the following steps to reduce power consumption in your design. - Stop mode for SC140 cores. Any SC140 core can be placed into Stop mode when it is not in use. However, the core can be taken out of Stop mode only through a device reset such as PORESET, HRESET, or SRESET. - CLKOUT disable. If the system bus clock output is not needed in a system design, it can be masked by setting the SIUMCR[CLKOD] bit. Masking the clock output not only reduces power consumption but also noise in the design. - Disable unused IP peripherals. All IP bus peripherals have a control bit to mask their clock. Any unused peripherals should be programmed to Stop mode. For details, see the IPBus chapter of the MSC8102 Reference Manual. #### 3 Clocks All inputs and outputs (except those associated with a serial clock) are referenced to REFCLK. In DLL-enabled mode REFCLK is DLLIN. In DLL-disabled mode REFCLK is CLKOUT. - *MODCK*[1–2]. The MODCK[1–2] pins are sampled at the rising edge of PORESET (while HRESET is still asserted). Their value can be set using pull-ups/pull-downs. Therefore, open collector drivers are not needed. - MODCK[3–5]. MODCK[3–5] can be set in the HRCW (or take the default value). Collectively, the MODCK[3–5] and MODCK[1–2] fields define the multiplication of the input clock (CLKIN) to derive the SC140 core and system bus clock ratios. Note that the SPLL multiplication value is set only during an initial HRESET caused by a PORESET, so the SPLL does not change during subsequent assertions of HRESET. Refer to the MSC8102 Reference Manual for the most up-to-date clock configuration mode tables. #### 4 Reset This section describes the reset recommendations for configuring the MSC8102 at reset. #### 4.1 Power-On-Reset Circuit There is no power-up detector on the MSC8102 device. Optionally, a power-on-reset chip to monitor the power plane and drive $\overline{\text{PORESET}}$ can be used. $\overline{\text{HRESET}}$ is a bidirectional signal and, if driven as an input, should be driven with an open collector or open drain device. For an open-drain output such as $\overline{\text{HRESET}}$ , take care when driving many buffers that implement input bus-hold circuitry. The bus-hold currents can cause enough voltage drop across the pull-up resistor to change the logic level to low. Either a smaller value of pull-up or less current loading from the bus-hold drivers overcomes this issue. To avoid exceeding the MSC8102 output current, the pull-up value should not be too small (a 1 K $\Omega$ pull-up is used in the MSC8102ADS reference design). SRESET is a bidirectional signal and, if driven as an input, should be driven with an open collector or open-drain device. The MSC8102 device drives SRESET if the PORESET line or the HRESET line is asserted. A software watchdog timeout, bus monitor timeout, JTAG reset, or external soft reset can also drive SRESET. ## 4.2 Reset Configuration Pins The default HRCW ( $0x0000\_0000$ ) can be taken by connecting CNFGS to 0 and $\overline{\text{RSTCONF}}$ to a logic 1 on the rising edge of $\overline{\text{PORESET}}$ . In this case, no accesses are made to the PROM connected to $\overline{\text{CS0}}$ . The default case for the device is single MSC8102 mode. If the configuration word is not written via the 60x system bus during 1024 CLKIN cycles, the MSC8102 gets the default configuration word value. Initial values other than the default can be obtained by selecting a different combination for the CNFGS and RSTCONF pins. BCTL0 is active (functioning as W/R) during the HRCW write. Take care to avoid bus contention during this time if buffers on the board are under BCTL0 control. BCTL1 should not be used during the reset configuration procedure. For details, refer to the Reset chapter of the MSC8102 Reference Manual. | CNFGS, RSTCONF | Reset Configuration Word Source | | | | | |----------------|----------------------------------------------------------------------|--|--|--|--| | 00 | Reset configuration via system bus. MSC8102 is configuration master. | | | | | | 01 | Reset configuration via system bus. MSC8102 is configuration slave. | | | | | | 10 | Reset configuration via write through DSI. | | | | | | 11 | Reserved. | | | | | Table 2. Reset Configuration Modes Table 2 shows the reset configuration mode options. If both CNFGS and RSTCONF are pulled to logic "0" on the rising edge of PORESET, the MSC8102 device is a configuration master. In this case, the HRCW is read from the PROM connected to CSO at addresses 0x00, 0x08, 0x10, and 0x18. These four bytes are written to the fields of the HRCW. The MSC8102 device can act as a configuration master to configure up to seven MSC810x configuration slaves by individually connecting the RSTCONF lines of up to seven slaves to the most significant 7 address bits of the configuration master address bus. The master continues to read bytes starting at 0x20, configures the next slave while driving the RSTCONF line of the slave, and writes a 32-bit configuration word to that slave while the master drives the HRESET asserted to the slave. This is repeated from addresses 0x40, 0x60, 0x80, 0xA0, 0xC0, and 0xE0 for the remaining six slaves. The configuration master drives the full 32-bit configuration word on the 60x data bus after each of the 4-byte reads from the PROM. Avoid any contention on the bus that would affect the configuration word. No pull-ups are required on the address bus because it is actively driven during this operation. If $\overline{\text{CNFGS}}$ is logic 1 and $\overline{\text{RSTCONF}}$ is logic 0 on the rising edge of $\overline{\text{PORESET}}$ , the MSC8102 slave can be configured to receive the HRCW via the DSI. The host drives the HCID[0–3] signals to indicate which MSC8102 slave it is configuring. These signals can be driven by the host address lines. Alternatively, the host can write the HRCW to all MSC8102 slaves at once using the host broadcast chip select ( $\overline{\text{HBCS}}$ ). The MSC8102 slave remains in reset state until it receives its HRCW. #### **4.3** Boot The MSC8102 can be booted from memory on the system bus, a host on the system bus, a host via the direct slave interface (DSI), or via the time-division multiplexing module (TDM) or universal asynchronous receiver/transmitter (UART) ports. The boot source is determined by the state of the BM[0–2] signals sampled at the rising edge of PORESET. | | | | • | |-----|-----|-----|-------------------------------------| | ВМО | ВМ1 | BM2 | Boot Sequence | | 0 | 0 | 0 | External Memory on the system bus | | 0 | 0 | 1 | External host via DSI or system bus | | 0 | 1 | 0 | TDM | | 0 | 1 | 1 | UART | | 1 | х | х | Reserved | Table 3. Boot Mode Settings The MSC8102 device can boot from memory that is 8, 16, 32, or 64 bits wide. When an internal memory controller is to be used, the memory should be attached to $\overline{CSO}$ , which functions as the global boot select, and be of the type that can be controlled by a GPCM machine (EPROM or Flash memory). The HRCW[BPS] bit sets the width of the $\overline{CSO}$ space. After configuration, SC140 core 0 fetches the address of the boot routine from location 0xFE000110. If the MSC8102 device is booted from a host via the DSI or 60x system bus interface, the host polls the BR10[V] bit to determine when the boot program is finished. The host then begins its initialization procedure by loading code and data to the MSC8102 device. When done, it notifies the MSC8102 by sending VIRQ1 to SC140 core 0. If the MSC8102 device is booted via the TDM, the TDM boot master writes blocks of code and data into MSC8102 internal memory. The transaction requires set up of the TDM physical layer as well as implementation of the TDM logical layer handshake. The boot master transmits messages to a single MSC8102 or multiple MSC8102 devices on TDM channel 0. The MSC8102 slave devices transmit back to the host on the TDM channel associated with their CHIP\_ID. When the TDM session is complete, the valid bit of Bank 10 (BR10) is set to 1. If the MSC8102 device is booted from a UART device, a UART boot master writes blocks of code and data into MSC8102 internal memory. Similar to the TDM boot option, the transaction requires set up of the physical layer and a UART logical layer handshake. When the UART session is complete, the valid bit of Bank 10 (BR10) is set to 1. For both the boot via TDM and boot via UART options, the boot code configures the GPIO pin multiplexing as required for external communication to boot in these modes. As a result, these GPIO configurations become the default pin multiplexing option for the affected signals in these two boot modes. For details, see the "Boot Program" chapter of the *MSC8102 Reference Manual*. ## 5 Bit and Byte Lane Ordering This section describes the system bus bit and byte lane ordering. - Address/Data nomenclature. It is recommended that schematics use documented terminology for the system bus as defined the chapter on "External Signals," in the MSC8102 Technical Data sheet. - System bus. The highest-order address bit is A0. The lowest-order address bit is A31. All 32 address pins are valid in a byte access. In a 64-bit access, only the upper 29 A[0–28] address pins are valid, and A[29–31] are driven low. For the 60x data bus, the highest-order data bit is D0 and the lowest-order data bit is D63. - Data byte lane ordering. D[0-7] is the highest-order byte lane on the data bus, and D0 is the highest-order bit of that byte lane. D[0-7] corresponds to write enable 0 (PWE0) and byte lane select 0 (PSDDQM0). **Table 1** provides the data byte lane ordering for both the system bus and local bus. | Data Bus Signals Byte Lane | | External Pins (Byte Lane Select) | |----------------------------|---|----------------------------------| | D[0-7] | 0 | PWE0/PSDDQM0/PBS0 | | D[8-15] | 1 | PWE1/PSDDQM1/PBS1 | | D[16-23] | 2 | PWE2/PSDDQM2/PBS2 | | D[24-31] | 3 | PWE3/PSDDQM3/PBS3 | | D[32-39] | 4 | PWE4/PSDDQM4/PBS4 | | D[40-47] | 5 | PWE5/PSDDQM5/PBS5 | | D[48-55] | 6 | PWE6/PSDDQM6/PBS6 | | D[56-63] | 7 | PWE7/PSDDQM7/PBS7 | Table 4. 60x Bus Data Byte Lane Ordering • *Memory controller byte lanes*. The memory controllers can access memories that are 8, 16, 32, and 64 bits wide without creating any "holes" in the memory space on the system bus. All memories should be placed into the most significant byte lanes as shown in **Table 2**. | Memory Width | Byte Lanes | |-------------------|------------------------| | Byte (8-bits) | 0 | | 2 Bytes (16-bits) | 0, 1 | | 4 Bytes (32-bits) | 0, 1, 2, 3 | | 8 Bytes (64-bits) | 0, 1, 2, 3, 4, 5, 6, 7 | Table 5. Byte Lanes for Memory Widths • Flash Memory Devices. The data lines of most Flash memory devices are connected to the MSC8102 with byte lanes bit-reversed for programming algorithm purposes. A 32-bit example is shown in **Figure 4**. The figure is correct for a Flash SIMM composed of 8-bit Flash devices. Adjust the byte lanes as necessary for the memory used in your design. In addition, the Flash memory interface requires a reset input. The reset input should connect to the MSC8102 PORESET. Freescale Semiconductor 9 MSC8102 Design Checklist, Rev. 3 Figure 4. MSC8102 to Flash Memory Byte Lane Reversal Bringing up a board with blank Flash memory and no host processor requires a switch or other method to force RSTCONF to a logic 1 and CNFGS to 0 to bring up the MSC8102 in the default state. Otherwise, invalid PLL values can be loaded. Once the device comes out of reset in the default state, the flash memory can be programmed. For subsequent resets, the RSTCONF and CNFGS signals can be set appropriately for resetting from Flash memory. ## 6 Memory This section provides design considerations for the MSC8102 associated memories. #### 6.1 60x Bus Signals and Memory Transactions The MSC8102 is not 5 V tolerant. All input signals must meet $V_{IN}$ DC specifications (-0.2 V to $V_{DDH} + 0.2$ ). - *Port Size Data.* The memory controller drives PSDVAL for an access to an MSC8102-controlled resource (internal space or chip-selects). PSDVAL is used only by external devices that implement the MSC8102 memory bank-based bus sizing protocol (for example, an external MSC8102). Devices that do not implement this memory bank-based bus sizing do not use PSDVAL. - Non-MSC8102 masters. MSC8102 designs incorporating devices that do not implement the MSC8102 memory bank-based bus sizing protocol must either use 64-bit accesses on the system bus or ensure that only MSC8102-initiated transactions can access the 8-, 16-, or 32-bit memory mapped slaves on the system bus. - Write enable. PWE[0-7] should be used to control the R/W lines of memories, due to timing flexibility. For buffer direction control, use the BCTL[0-1] signals. - *Pipelining*. The bus can be pipelined up to two address cycles deep (for example, it can have a TS, an AACK, and another TS before the first TA). Because the address is valid only during the address phase ending with AACK, external latches and multiplexes are necessary for SDRAM, and so on. On accesses to internal slaves such as CPM dual-port RAM, as well as SDRAM page hits, TA can come before AACK. In fact, AACK and TA are not guaranteed to be in order. - Single MSC8102 mode. In single MSC8102 bus mode, the bus operation is the same as the in 60x bus mode, except that the address that is driven on A[0–31] is latched and possibly multiplexed inside the MSC8102. Therefore, the address is valid throughout the data phase of the cycle beginning with AACK and ending with the data phase of the next access. Single MSC8102 mode does not support mastering of the 60x system bus by any other resource, including an additional MSC8102 device. - *Local bus*. The local bus does not burst when an external master accesses it through the 60x bus bridge. Accesses to the local bus are not snooped by the SC140 core. - Bursts. Burst accesses by 60x masters to registers or to the local bus are terminated with $\overline{\text{TEA}}$ . - Address acknowledge. The MSC8102 asserts AACK for all accesses to external memory that match a BR/OR range in the memory controller (and also drives TA unless programmed otherwise). #### 6.2 BADDRx in 60x Mode In 60x-bus-compatible mode, the BADDR [27–31] pins must be used—not the standard address A[27–31] pins—to address memories when the GPCM and UPM machines are in use. This is necessary because 60x masters (including the internal SC140 core) do not dynamically adjust the transaction for bus size. The 60x masters drive only the starting address on a burst, and thus the address lines do not increment. The GPCM memory controller accesses the memory as single accesses. Both the GPCM and the UPM increment the BADDRx lines to gather the bytes that the 60x master requests. In single MSC8102 mode, the memory controllers handle driving the address lines for small port sizes and increments for bursts. Therefore, the BADDRx pins are not needed in this mode. #### 6.3 Bank Selects Versus Address Lines In single MSC8102 mode, use the BNKSEL lines to interface to SDRAM to support different SDRAM densities without requiring board wiring changes. Also, use the BNKSEL lines and set the BCR[EAV] bit so that logic analyzers can view the nonmultiplexed address of the access. ## 6.4 Page Versus Bank Interleaving Page interleaving is the preferred method for connecting to SDRAM. Bank interleaving generally offers lower performance than page interleaving and is included for compatibility with designs that used this mode before page interleaving became available. #### 7 EOnCE/JTAG Interface The MSC8102 device includes an enhanced on-chip emulation module (EOnCE), a feature common to all Freescale processors with the SC140 core. EOnCE gives internal access to scan chains for debug purposes and also provides a serial connection to the SC140 core for emulator support. An EOnCE/JTAG connection adds little or no cost to a system but adds significant advantages during early system development. This interface is implemented using a standard 14-pin header as shown in **Figure 5**. Figure 5. 14-Pin Header for JTAG/EOnCE Interface The EOnCE interface connects through the JTAG port on the MSC8102 device with some additional status monitoring signals. **Table 6** shows the pin definitions and recommendations. | Pins | Connection | Description | Recommendations | | | |---------|------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | TDI | Test Data In | If multiple devices on the JTAG chain, connect TDI to TDO of previous device in the chain. | | | | 2,4,6 | GND | System Ground Plan | Connect to digital ground. | | | | 3 | TDO | Test Data Out | If multiple devices on the JTAG chain, connect TDO to TDI of next device in the chain. | | | | 5 | TCK | Test Clock | Add 10 K $\Omega$ pull-up resistor. | | | | 7,13,12 | NC | No Connect | Leave unconnected. | | | | 8 | KEY | Mechanical Keying | Pin should be removed. | | | | 9 | RST | Reset | May be tied to HRESET. | | | | 10 | TMS | Test Mode Select | None. | | | | 11 | $V_{DD}$ | I/O Power Supply | Connect to MSC8102 I/O Voltage $V_{DDH}$ through a 220 $\Omega$ current limiting resistor. | | | | 14 | TRST | Test Reset | TRST has an internal pull-up, so no external pull-up or pull-down is required. However, it is recommended to add a 10k pull-down to GND on this signal to keep the JTAG in reset mode while the device is operating normally. | | | Table 6. JTAG/EOnCE Interface Pin Definitions Connecting multiple devices via their JTAG port is commonly referred to as "daisy chaining." Multiple target DSP devices can be connected in series so that a single command converter and JTAG connector can control multiple target DSPs. Daisy chaining should be considered for a board with multiple DSPs. In a daisy chain configuration, such as that shown in **Figure 6**, a serial path is formed by the connection of the serial Test Data In (TDI) and Test Data Out (TDO) pins. Essentially, the path formed by TDI and TDO connects the JTAG registers of the devices serially. The input pin to the entire chain is TDI, and the output pin from the entire chain is TDO. The Test Clock (TCK) and Test Mode Select (TMS) pins of all the devices are wired in parallel so that there is a single TCK input and a single TMS input. In this configuration, if a device in the daisy chain is reset, all devices on the chain are reset since the RESET signals are connected together. 13 Figure 6. Multiple Target DSP Connection Since the MSC8102 is a multi-core device, each SC140 core has its own link on the JTAG chain. Therefore, when designing a daisy chain, remember that each MSC8102 provides four indices to the chain. This is also important to remember when setting up JTAG chain initialization in software. ## 8 Signal Connectivity This section summarizes the connections and special conditions (such as pull-up or pull-down resistors) for the MSC8102. **Table 7** lists the states of all of the signals during HRESET along with their recommended terminations. Following are guidelines for signal groups and configuration settings: • Clock signals: - MODCK[1–2] configure the MSC8102 device and are sampled on the deassertion of PORESET, so they should be tied to V<sub>CC</sub> or GND either directly or through pull-up or pull-down resistors until the deassertion of PORESET. After PORESET is deasserted, these signals can be floating. - DLLIN synchronizes to an external device. If no external device is used for synchronization, this signal should be connected to CLKOUT. - Reset, configuration, and EOnCE signals: - SWTE/HD0, DSISYNC/HD1, DSI64/HD2, and CNFGS/HD5 configure the MSC8102 and are sampled on the deassertion of PORESET, so they should be tied to V<sub>CC</sub> or GND either directly or through pull-up or pull-down resistors until PORESET is deasserted. After PORESET, these signals can be used as DSI interface data bus signals and can be left floating. #### al Terminations - RSTCONF, CHIPID[0–3], and BM[0–2] configure the MSC8102 and are sampled until PORESET is deasserted, so they should be tied to V<sub>CC</sub> or GND either directly or through pull-up or pull-down resistors until PORESET is deasserted. After PORESET is deasserted, these signals can be floating. - HRESET and SRESET should be pulled up. - Interrupt signals: - INT\_OUT, NMI\_OUT, and IRQxx should be pulled up. - 60x-compatible system bus signals: - The following signals can be disconnected in single-master mode (BCR[EBM] is cleared): BG, DBG, EXT\_BG[2-3], EXT\_DBG[2-3], GBL and TS. Also, in this mode ABB and DBB can be programmed as IRQ inputs (HRCW[BBD]=1) and should be connected to the non-active value. Otherwise, these two signals must be pulled up. - If BCR[EBM] is set, the following signals should be pulled up: BG, BR, DBG, EXT\_BG[2-3], EXT\_DBG[2-3], EXT\_BR[2-3], TS. - The following signals must be pulled up: ARTRY, TA, TEA, PSDVAL, AACK. - If the system bus is not used and SIUMCR[PBSE] is set, PPBS can be disconnected. Otherwise, it should be pulled up. - Direct Slave Interface (DSI): - If the DSI is unused, HCS and HBCS must be tied to V<sub>DD</sub>. Remaining DSI signals can be left disconnected. - If using DSI in synchronous mode HTA must be pulled up. In asynchronous mode, it should either be pulled up or down, depending on design requirements. - If DSI is in asynchronous mode HBRST and HCLKIN should be disconnected or tied to V<sub>DD</sub>. - If the DSI is in Big Endian mode HDST can be disconnected. It can also be disconnected if the DSI is in Little Endian mode and DCR[DSRFA] is set. - If the DSI is in 64-bit data bus mode and DCR[2]:BEM is cleared (single byte enable signal used), the DSI byte enable signals must be tied to V<sub>DD</sub>. These signals include HWBS[1-3]/HDBS[1-3]/HWBE[1-3]/HDBE[1-3] and HWBS[4-7]/HDBS[4-7]/HWBE[4-7]/HDBE[4-7]/PWE[4-7]/PSDDQM[4-7]/PBS[4-7]. - If the DSI is in 32-bit data bus mode and DCR[BEM] is cleared (single byte enable signal used), HWBS[1-3]/HDBS[1-3]/HWBE[1-3] must be tied to V<sub>DD</sub>. - General-Purpose I/O signals: All unused GPIO pins should be tied to GND. ## 9 Signal Terminations In **Table 7**, signal connections are classified as follows: - xx–yyW VDDH. A pull-up resistor to the $V_{DDH}$ power supply, with a value between xx and yy $\Omega$ . You can select the value on the basis of system requirements, such as noise immunity. - xx-yyW GND. A pull-down resistor to the ground power connection with a value between xx and yy $\Omega$ . Again, you can specify the value. - Open. The signal should/must be left unconnected. The Notes column in **Table 7** specifies whether it is a requirement. • As needed. The connection is determined principally by the system. It connects to the system controller logic, whether from Freescale Semiconductor or one of several third-parties who make such logic. If not designated, a pull-up should be between 1–10 K $\Omega$ and connected to $V_{DDH}$ and a pull-down between 100 $\Omega$ –1 K $\Omega$ and connected to GND. Unused inputs should be tied high or low, but not left floating. Unused inputs can be tied directly to GND but a pull-up resistor is recommended if it is tied high. Generally, it is good practice to tie any unused input to GND or V<sub>DDH</sub> through a resistor for board testability purposes. The following signals are active during the reset configuration period of HRESET: A[0–31], BCTLO, BCTL1, D[0–63], CSO, POE, and BADDRx. All signals can be turned off using the HIGHZ JTAG command. Input-only signals such as PORESET or signals configured in an input-only mode, such as IRQx or EXT\_BRx, do not require pull-up/pull-down resistors if they are actively driven. However, in the interest of caution, pull-up resistors are recommended in **Table 7**. You should exercise discretion. The hard reset signal states provided do not include the states during reset configuration. During the assertion of PORESET, configurable signals have their default configuration (and are therefore tri-stated or high impedance). During reset configuration, configurable signals still have their default configuration, and certain memory controller signals operate to perform the reset configuration function (A[0–31], BCTLO, BCTL1, D[0–63], CSO, POE, BADDRx). Table 7. Signal States and Recommended Termination | | Function | | Connecti | on | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------------------------------------|--------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Signal | (See<br>Note) | State at<br>Hard Reset | If Used | If Not<br>Used | Notes | | | | NOTE: I = input, O = output, B = bidirectional three-state, OD = open-drain. Most multi-function pins are bidirectional three-state. This does not imply that they are all shared signals—only that they can be used as inputs or outputs. | | | | | | | | | BR | В | Tri-stated,<br>EARB = 0<br>High, EARB = 1 | 1–10 KΩ V <sub>DDH</sub> | | Pull up if EARB = 0. | | | | BG | В | High, EARB = 0<br>Tri-stated,<br>EARB = 1 | 1–10 KΩ V <sub>DDH</sub> | | Pull up if HRCΩ:EARB = 1. | | | | ABB/IRQ4 | В | Tri-stated | 1–10 KΩ V <sub>DDH</sub> | | Pull up. | | | | TS | В | Tri-stated | 1–10 KΩ V <sub>DDH</sub> | | Pull up. In single-master mode, no pull-up resistor is required. | | | | A[0-31] | В | Low | As needed | Open | No requirement. | | | | TT0 | В | Tri-stated | 1–10 KΩ V <sub>DDH</sub> | | Pull up in multi-master mode. | | | | TT1 | В | Tri-stated | 1–10 KΩ V <sub>DDH</sub> | | Pull up in multi-master mode. | | | | TT[2-4]/CS[5-7] | В | Tri-stated | 1–10 KΩ V <sub>DDH</sub> | | Pull up TT[2–4] in multi-master mode. | | | | TBST | В | Tri-stated | 1–10 KΩ V <sub>DDH</sub> | | Pull up. | | | | TSIZ[0-3] | В | Tri-stated | As needed | Open | The TSIZ bus can be pulled up or down. Pull down TSIZ0 (100 $\Omega$ ) if an external master exists. Otherwise, there is no requirement. In Single-Master mode, and these signals can be left open. | | | | AACK | В | Tri-stated | 1–10 KΩ V <sub>DDH</sub> | | Pull up | | | | ARTRY | В | Tri-stated | 1–10 KΩ V <sub>DDH</sub> | | Pull up | | | | DBG | В | High, EARB = 0<br>Tri-stated,<br>EARB = 1 | 1–10 KΩ V <sub>DDH</sub> | | Pull up | | | | DBB/IRQ5 | В | Tri-stated | 1–10 KΩ V <sub>DDH</sub> | | Pull up | | | MSC8102 Design Checklist, Rev. 3 Table 7. Signal States and Recommended Termination (Continued) | | Function | State at<br>Hard Reset | Connection | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------------------------------|--------------------------|----------------|--------------------------------------------------------------------------|--| | Signal | (See<br>Note) | | If Used | If Not<br>Used | Notes | | | NOTE: I = input, O = output, B = bidirectional three-state, OD = open-drain. Most multi-function pins are bidirectional three state. This does not imply that they are all shared signals—only that they can be used as inputs or outputs. | | | | | | | | D[0-31] | В | Tri-stated | As needed | Open | No requirement | | | HD[32-63]/<br>D[32-63] | В | Tri-stated | As needed | Open | No requirement | | | DP0/DREQ1/<br>EXT_BR2 | В | High, DPPC = 11 Tri-stated Otherwise | As needed | Open | Pull up if used as EXT_BR2. | | | IRQ1/DP1/DACK1/<br>EXT_BG2 | В | High, DPPC =11<br>Tri-stated,<br>Otherwise | As needed | Open | Pull up if used as IRQ1 or DACK1. Pull up EXT_BG2 in multi-master mode. | | | IRQ2/DP2/DACK2/<br>EXT_DBG2 | В | High, DPPC = 11 Tri-stated, Otherwise | As needed | Open | Pull up if used as IRQ2 or DACK2. Pull up EXT_DBG2 in multi-master mode. | | | IRQ3/DP3/<br>DREQ2/<br>EXT_BR3 | В | High, DPPC = 11 Tri-stated, Otherwise | As needed | Open | Pull up if used as IRQ3 or EXT_BR3. | | | IRQ4/DP4/<br>DACK3/<br>EXT_BG3 | В | High, DPPC = 11 Tri-stated, Otherwise | As needed | Open | Pull up if used as IRQ4 or DACK3. Pull up EXT_BG3 in multi-master mode. | | | IRQ5/DP5/<br>DACK4/<br>EXT_DBG3 | В | High, DPPC = 11 Tri-stated, Otherwise | As needed | Open | Pull up if used as IRQ5 or DACK4. Pull up EXT_DBG3 in multi-master mode. | | | ĪRQ6/DP6/DREQ3 | В | High, DPPC = 11 Tri-stated, Otherwise | As needed | Open | Pull up if used as IRQ6. | | | IIRQ7/DP7/<br>DREQ4 | В | High, DPPC = 11 Tri-stated, Otherwise | As needed | Open | Pull up if used as IRQ7. | | | PSDVAL | В | Tri-stated | 1–10 KΩ V <sub>DDH</sub> | | Pull up | | | TA | В | Tri-stated | 1–10 KΩ V <sub>DDH</sub> | | Pull up | | | TEA | В | Tri-stated | 1–10 KΩ V <sub>DDH</sub> | | Pull up | | | GBL/IRQ1 | В | Tri-stated | 1–10 KΩ V <sub>DDH</sub> | | Pull up | | | BADDR29/IRQ5 | В | Low | As needed | Open | Pull up if used as IRQ5. | | | BADDR30/IRQ2 | В | Low | As needed | Open | Pull up if used as IRQ2. | | | BADDR31/IRQ3 | В | Low | As needed | Open | Pull up if used as IRQ3. | | | CS[0-4] | 0 | High | As needed | Open | No requirement | | | BCTL1/CS5 | 0 | High | As needed | Open | No requirement | | #### MSC8102 Design Checklist, Rev. 3 Table 7. Signal States and Recommended Termination (Continued) | | Function | State at<br>Hard Reset | Connect | ion | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------------|-----------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Signal | (See<br>Note) | | If Used | If Not<br>Used | Notes | | | | NOTE: I = input, O = output, B = bidirectional three-state, OD = open-drain. Most multi-function pins are bidirectional three-state. This does not imply that they are all shared signals—only that they can be used as inputs or outputs. | | | | | | | | | BADDR[27-28] | 0 | Low | As needed | Open | No requirement | | | | ALE | 0 | High | As needed | Open | No requirement | | | | BCTL0 | 0 | Low | As needed | Open | No requirement | | | | PWE[0-3]/<br>PSDDQM[0-3]/<br>PBS[0-3] | 0 | High | As needed | Open | No requirement | | | | PSDA10/PGPL0 | 0 | High | As needed | Open | No requirement | | | | PSDWE/PGPL1 | 0 | High | As needed | Open | No requirement | | | | POE/PSDRAS/<br>PGPL2 | 0 | High | As needed | Open | No requirement | | | | PSDCAS/PGPL3 | 0 | High | As needed | Open | No requirement | | | | PGTA/PUPMWAIT/<br>PPBS/PGPL4 | В | Tri-stated | As needed | Open | Pull up if used as PUPMWAIT or PGTA. | | | | PSDAMUX/PGPL5 | 0 | Low | As needed | Open | No requirement | | | | HD0/SWTE | В | Tri-stated | As needed | | Pull up or pull down at PORESET to enable/disable software watchdog. | | | | HD1/DSISYNC | В | Tri-stated | As needed | | Pull up or pull down at PORESET to enable/disable DSI synchronous mode. | | | | HD2/DSI64 | В | Tri-stated | As needed | | Pull up or pull down at PORESET to set the width of the DSI and system buses. | | | | HD3/MODCK1 | В | Tri-stated | 10ΚΩ | | Pull up or pull down per desired clock configuration. | | | | HD4/MODCK2 | В | Tri-stated | 10ΚΩ | _ | Pull up or pull down per desired clock configuration. | | | | HD5/CNFGS | В | Tri-stated | As required by reset configuration mode | _ | RSTCONF and CNFGS define the MSC8102 reset configuration mode and should be either pulled up or pulled down as appropriate for reset mode. For details, see Section 4. | | | | HD[6-31] | В | Tri-stated | As needed | Open | | | | | HA[11–29] | I | Tri-stated | As needed | Open | | | | | HWBS[0-3]/<br>HDBS[0-3]/<br>HWBE[0-3]/<br>HDBE[0-3] | I | Tri-stated | As needed | Open | Pull up | | | | HWBS[4-7]/<br>HDBS[4-7]/<br>HWBE[4-7]/<br>HDBE[4-7]/<br>PWE[4-7]/<br>PSDDQM[4-7]/<br>PBS[4-7] | В | Tri-stated | As needed | Open | Pull up | | | | HRDS/HRW/<br>HRDE | I | Tri-stated | As needed | Open | Pull up | | | Table 7. Signal States and Recommended Termination (Continued) | | Function<br>(See<br>Note) | State at<br>Hard Reset | Connection | | | | |------------------------------------|---------------------------|-----------------------------------------|-------------------------------------|------------------------|------------------------------------------------------------------------------|--| | Signal | | | If Used | If Not<br>Used | Notes | | | | | | | | t multi-function pins are bidirectional three-<br>used as inputs or outputs. | | | HBCS | I | Tri-stated | As needed | Tie to V <sub>DD</sub> | When used with a pull up, a 2.2 K $\Omega$ pull up is recommended. | | | HTA | 0 | Tri-stated | As needed | Open | Pull up in synchronous mode. | | | HBRST | I | Tri-stated | As needed | Open | | | | HCID[0-3] | I | Tri-stated | As needed | Open | | | | HCLKIN | I | Tri-stated | As needed | Open | | | | HCS | I | Tri-stated | As needed | Tie to V <sub>DD</sub> | | | | HDST0 | 1 | Tri-stated | As needed | Open | Can be left disconnected if the DSI is in Big Endian mode. | | | HDST1 | I | Tri-stated | As needed | Open | Can be left disconnected if the DSI is in Big Endian mode. | | | GPIO0/<br>CHIP_ID0/<br>IRQ4 | В | Tri-stated | As needed | Tie to<br>GND | Configure as needed to define the MSC8102 chip ID. | | | GPIO1/TIMER0/<br>CHIP_ID1/<br>IRQ5 | В | Tri-stated | As needed | Tie to<br>GND | Configure as needed to define the MSC8102 chip ID. | | | GPIO2/TIMER1/<br>CHIP_ID2/IRQ6 | В | Tri-stated | As needed | Tie to<br>GND | Configure as needed to define the MSC8102 chip ID. | | | GPIO29/<br>CHIP_ID3 | В | Tri-stated | As needed | Tie to<br>GND | Configure as needed to define the MSC8102 chip ID. | | | Remaining GPIO signals | В | Tri-stated | As needed | Tie to<br>GND | Leave any unused GPIO signals as input and tie them to GND. | | | NMI | I | Tri-stated | 1K-10KΩ VDDH | | Pull up | | | NMI_OUT | 0 | Tri-stated | As needed | Open | Pull up | | | IRQ7/INT_OUT | В | High, IRQ7INT = 0 Otherwise: Tristated. | As needed | Open | Pull up | | | TRST | I | Internal pull-up resistor | 100–1 KΩ to GND | | See Table 6. | | | TCK | I | Tri-stated | 1–10 KΩ to GND | | See Table 6. | | | TMS | I | Internal pull-up resistor | 1–10 KΩ to V <sub>DDH</sub> | | See Table 6. | | | TDI | 1 | Internal pull-up resistor | 1–10 K $\Omega$ to V <sub>DDH</sub> | | See Table 6. | | | TDO | 0 | Tri-stated | As needed | Open | See Table 6. | | | TEST | I | Tri-stated | $0\Omega$ to $V_{SS}$ | | See Table 6. | | | PORESET | I | Tri-stated | 1–10 K $\Omega$ to V <sub>DDH</sub> | | Pull up | | | HRESET | OD | Low | 1–10 KΩ to V <sub>DDH</sub> | | Pull up | | | SRESET | OD | Low | 1–10 KΩ το V <sub>DDH</sub> | | Pull up | | Table 7. Signal States and Recommended Termination (Continued) | Signal | Function<br>(See<br>Note) | State at<br>Hard Reset | Connection | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|------------------------|-----------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | | If Used | If Not<br>Used | Notes | | | | | NOTE: I = input, O = output, B = bidirectional three-state, OD = open-drain. Most multi-function pins are bidirectional three-state. This does not imply that they are all shared signals—only that they can be used as inputs or outputs. | | | | | | | | | | RSTCONF | I | Tri-stated | As required by reset configuration mode | _ | RSTCONF and CNFGS define the MSC8102 reset configuration mode and should be either pulled-up or pulled-down as appropriate for reset mode. See <b>Section 4</b> for details. | | | | | EE0 | I | Active | 1–10 K $\Omega$ to V <sub>SS</sub> | | Pull down | | | | | EE1 | 0 | Active | As needed | Open | | | | | | BM[0-2/TC[0-2]/<br>BNKSEL[0-2] | В | Tri-stated | As needed | _ | Pull up or pull down per desired boot mode configuration. | | | | | CLKIN | I | Tri-stated | As needed | _ | Provide appropriate clock. | | | | | CLKOUT | 0 | Active | As needed | Open | | | | | | DLLIN | I | Tri-stated | As needed | Open | Bypass DLL by setting bit 27 of hard reset configuration word. | | | | ## 10 Related Reading The reference materials listed in **Table 8** can be obtained at the web site listed on the back cover of this document. Visit the relevant product summary page or search by title or document identification number. Table 8. Related Reading | Document Category | Document Title | Document ID | |-------------------------------------------------------------|------------------------------------------------------|--------------| | Data Sheet<br>(Hardware Specifications) | MSC8102 Technical Data sheet | MSC8102 | | Errata (device) | device) MSC8102 Silicon Errata | | | Manuals | MSC8102 Reference Manual | MSC8102RM | | | MSC8102 User's Guide | MSC8102UG | | | SC140 DSP Core Reference Manual | MNSC140CORE | | Application Notes List available on the Freescale web site. | | | | Reference Design | MSC8102 Application Development System User's Manual | MSC8102ADSUM | #### How to Reach Us: Home Page: www.freescale.com E-mail: support@freescale.com USA/Europe or Locations not listed: Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GMBH Technical Information Center Schatzbogen 7 81829 München, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com #### Japan: Freescale Semiconductor Japan Ltd. Technical Information Center 3-20-1, Minami-Azabu. Minato-ku Tokyo 106-8573, Japan 0120 191014 or +81-3-3440-3569 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T. Hong Kong +800 2666 8080 For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2005.