

## Freescale Semiconductor

**Application Note** 

Document Number: AN3269 Rev. 3, 02/2010

# Interfacing MPC5500 Microcontrollers to the MFR4310 FlexRay Controller

by: Robert Moran MCD Applications, East Kilbride, Scotland

## 1 Introduction

Freescale Semiconductor offers a range of standalone FlexRay communication controllers (MFR4xxx) that can be interfaced with 16-bit and 32-bit microcontrollers (MCU). This application note describes the hardware, software and timing considerations necessary for reliable communication between the MFR4310 controller and the MPC55xx family of MCUs.

## 2 Objective

This document demonstrates the simplicity of the hardware interface between the MFR4310 and the MPC55xx, and discusses hardware and software considerations when configuring the MPC55xx for operation with the MFR4310. The information contained can help you quickly design a FlexRay node using the MPC55xx family of MCUs. Evaluation boards with software are available from Freescale, to assist in the development of FlexRay applications. (See http://www.freescale.com/flexray.)

#### Contents

| 1 | Intro                        | oduction                                 |  |  |  |
|---|------------------------------|------------------------------------------|--|--|--|
| 2 | Obj                          | ective                                   |  |  |  |
| 3 | Hardware Design Requirements |                                          |  |  |  |
|   | 3.1                          | Selecting the MPC Mode                   |  |  |  |
|   | 3.2                          | Bus Signals 3                            |  |  |  |
|   | 3.                           | 2.1 Data and Address Pins                |  |  |  |
|   | 3.                           | 2.2 Control Signals                      |  |  |  |
|   | 3.                           | 2.3 Voltage Levels                       |  |  |  |
| 4 | Soft                         | ware                                     |  |  |  |
|   | 4.1                          | Pad Configuration for EBI Operation4     |  |  |  |
|   | 4.2                          | Chip Select Configuration                |  |  |  |
|   | 4.3                          | Wait State Requirements                  |  |  |  |
|   | 4.4                          | MPC55xx Chip Select and FMPLL Settings 6 |  |  |  |
|   | 4.5                          | Interface Considerations                 |  |  |  |
|   | 4.6                          | Module Version Register (MVR) 8          |  |  |  |
| 5 | Cor                          | clusions                                 |  |  |  |
| 6 | Ref                          | erences                                  |  |  |  |
|   |                              |                                          |  |  |  |

Note: In this document, active-low signals are indicated by a "#" at the end of the signal name, e.g. "IRQn#".



© Freescale Semiconductor, Inc., 2006–2010. All rights reserved.



Hardware Design Requirements

## 3 Hardware Design Requirements

The MPC55xx family interfaces with the MFR4310 via the external bus interface (EBI). On the MPC55xx the EBI provides individual address, data and control signals. The MFR4310 must be connected to the MPC55xx using the MFR4310 MPC mode. The devices can be connected together without additional glue logic, which simplifies the design and reduces the system cost.



Figure 1. Connecting MFR4310 to MPC55xx MCUs

### 3.1 Selecting the MPC Mode

The interface mode required for operating the Controller Host Interface (CHI) is the MPC interface.

There is one "CHI and Host Interface Clock" for MPC mode — CHICLK\_CC. This is the selectable external CHI clock input.

Note the following implementation constraints:

- The minimum external clock frequency for CHICLK\_CC (when selected) is 20 MHz.
- The maximum external clock frequency for CHICLK\_CC is 76 MHz



| Р       | in      | Interface                                  | CHI and              | CRSR.ECS |  |
|---------|---------|--------------------------------------------|----------------------|----------|--|
| IF_SEL0 | IF_SEL1 | interrace                                  | Host Interface Clock |          |  |
| 0       | 0       | MPC Interface                              | CHICLK_CC            | 1        |  |
| 0       | 1       | HCS12 synchronous interface                | CLK_CC               | 0        |  |
| 1       | 0       | Asynchronous memory interface <sup>1</sup> | CLK_CC               | 0        |  |
| 1       | 1       | Asynchronous memory interface              | CHICLK_CC            | 1        |  |

#### Table 1. MFR4310 Interface Select

This is the default interface (i.e. if no external pull resistors are connected to IF\_SEL0 and IF\_SEL1, the internal pullup on IF\_SEL0 and the internal pulldown on IF\_SEL1 take effect).

To select the MPC Interface, IF\_SEL0 and IF\_SEL1 should both be pulled low.

### 3.2 Bus Signals

### 3.2.1 Data and Address Pins

On the MFR4310, D0 is the least significant bit (LSB) of the data bus, and A1 is the LSB of the address bus; however, on the MPC55xx, ADDR0 is the most significant bit of the address. Therefore, the data and address pins must be connected in reverse order to the MFR4310, i.e., with D0 on the MFR4310 connected to DATA15 on the MPC55xx, and A1 on the MFR4310 connected to ADDR30 on the MPC55xx.

### 3.2.2 Control Signals

The MFR4310 has a 16-bit data bus, however 8-bit data access is possible via BSEL0# and BSEL1# signals.

#### NOTE

Chip selects CS[0:3]# on the MPC55xx can be used to interface to the MFR4310. However, note that CS0# is the global chip select for boot memory.

### 3.2.3 Voltage Levels

The MFR4310 must be configured for 3.3 V I/O (by powering  $V_{DDR}$  with 3.3 V) to allow correct interfacing to the MPC55xx, whose EBI pins must also be powered from 3.3 V. Refer to the electrical specifications provided in the MPC55xx reference manual (Reference 1) and MFR4310 data sheet (Reference 2).



## 4 Software

The software setup described in this section is concerned mainly with initializing the MPC55xx to allow the MFR4310 controller host interface to function properly. This involves configuring the EBI pads and memory controller to locate the MFR4310 into the MPC55xx memory map.

When both devices have been initialized, the MPC55xx can read and write the MFR4310 registers.

### 4.1 Pad Configuration for EBI Operation

Each pin on the MPC55xx must be initialized individually to select the pin function, direction, and static electrical attributes. This is controlled by the appropriate MPC55xx system integration unit\_pad configuration registers (SIU\_PCRs).

### NOTE

The number of the PCR required to configure the pad relates to the GPIO number for the pad, for example CS0 (GPIO0) uses PCR0. Refer to the signal description and system integration unit chapters of the appropriate MPC55xx reference manual (Reference 1) for more detailed information.

The MPC55xx memory controller must be initialized for the EBI to use the correct chip select, and the correct number of wait states (which depends on the internal bus frequency). See Section 4.3, "Wait State Requirements" for specific details. Figure 2 shows the steps needed to allow communication between the devices.



Figure 2. Configuration Flow

### 4.2 Chip Select Configuration

As shown Figure 2, the second step in the initialization sequence is to configure the chip select on the MPC55xx. The memory controller controls the chip select generation for the MPC55xx. There are four chip selects on the MPC55xx, any one of which can be chosen as the chip select to the MFR4310.

#### NOTE

CS0# is the global chip select, which is used primarily for booting from external FLASH memory. If it is used for this primary purpose, it cannot be used for MFR4310 communication, and a different chip select must be used.

Interfacing MPC5500 Microcontrollers to the MFR4310 FlexRay Controller, Rev. 3



#### Software

The option registers (EBI\_OR[0:3]) and base registers (EBI\_BR[0:3]) are used to configure the chip select. Refer to the memory controller section of the MPC55xx reference manual (Reference 1) for more information on chip select configuration.

### 4.3 Wait State Requirements

A number of wait states are required for successful read/write accesses between the MPC55xx and the MFR4310. Table 2 details the number of wait states required for successful operation when running with the external CHI clock.

This number should be set in the memory controller option register, bits SCY.

| MPC5500 System<br>Frequency (MHz) | MPC5500 EBI<br>Frequency (MHz) | CHICLK_CC<br>(MHz) | Minimum Wait<br>States in SCY |
|-----------------------------------|--------------------------------|--------------------|-------------------------------|
| 132                               | 66                             | 66                 | 3                             |
| 128                               | 64                             | 64                 | 3                             |
| 112                               | 56                             | 56                 | 2                             |
| 84                                | 42                             | 42                 | 2                             |
| 80                                | 40                             | 40                 | 2                             |
| 66                                | 33                             | 33                 | 2                             |
| 40                                | 20                             | 20                 | 2                             |

Table 2. Minimum Wait States Required — CHICLK\_CC as the Interface Clock

### 4.4 MPC55xx Chip Select and FMPLL Settings

From Table 2 the wait states that are required for successful read/write cycles, with or without the external CHI clock between the MPC55xx and MFR4310 are shown.

For the minimum wait state configuration using the CHI clock it has been shown that a minimum of 3 wait states are required. This can be set in the option register OR[SCY] field of the EBI.

For example, if CS1# is being used for communication with the MFR4310, the following register settings could be used.

### **Chip Select**

```
EBI.CS[1].BR.R = 0x20080803 ;Base address = 0x20080000, 16 bit port size,
;burst inhibit, valid chip select
;Address Mask = 13 bit, 3 wait states
FMPLL
FMPLL.SYNCR.R = 0x1E900000 ;MFD = 29, RFD = 2, PREDIV = 1, PLL will ;loose
;lock
while (FMPLL.SYNSR.B.LOCK != 1) ;Wait for PLL to lock before continuing.
FMPLL.SYNCR.R = 0x1E800000 ;MFD = 29, RFD = 0, PREDIV = 1. The system
```

Interfacing MPC5500 Microcontrollers to the MFR4310 FlexRay Controller, Rev. 3

; frequency is now 132 MHz, the EBI frequency



## 4.5 Interface Considerations

BSEL0# and BSEL1# must be pulled up to 3.3V, as shown in Figure 1. This will restrict accesses to 16-bits wide.

### Interfacing MPC5500 Microcontrollers to the MFR4310 FlexRay Controller, Rev. 3



Conclusions

### 4.6 Module Version Register (MVR)

The MFR4310 module version register (MVR) contains a value specific to the mask set as defined in Table 3 (0x8566 in the case of the 1M63J mask set).

| Device  | Mask Set Number | Part ID |      |      |
|---------|-----------------|---------|------|------|
| Device  |                 | PIDR    | AVNR | MVR  |
| MFR4310 | 1M63J           | 4310    | 0000 | 8566 |

Table 3. MFR4310 Part ID and Module Version Numbers

When the power-on reset signal is asserted the Clocks and Reset Generator (CRG) asserts the system reset signal. The CRG will deassert synchronously the system reset signal approximately 16420 EXTAL/CLK\_CC clock periods after the deassertion of the power-on reset signal. See 'Clocks and Reset Generator (CRG)' chapter in the MFR4310 Reference Manual (Reference 2).

## 5 Conclusions

The FlexRay controller can be connected to the MPC55xx family of MCUs, without any glue logic being required, as the EBI on the MPC55xx interfaces directly with the MPC interface on the MFR4310. Software configuration is also straightforward and the MFR4310 is simply memory mapped into the global address space.

## 6 References

- 1. MPC5553/MPC5554 Reference Manual (MPC5553/4RM)
- 2. MFR4310 FlexRay Communication Controller Reference Manual (MFR4310RM)

These documents are available on the Freescale Semiconductor web site at http://www.freescale.com More information on FlexRay and FlexRay products can be found at http://www.freescale.com/flexray



\_\_\_\_\_

THIS PAGE IS INTENTIONALLY BLANK

Interfacing MPC5500 Microcontrollers to the MFR4310 FlexRay Controller, Rev. 3



#### How to Reach Us:

Home Page: www.freescale.com

#### Web Support:

http://www.freescale.com/support

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

For Literature Requests Only: Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Document Number: AN3269 Rev. 3 02/2010 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2006–2010. All rights reserved.

