

## Freescale Semiconductor Application Note

Document Number: AN3497 Rev. 0, 07/2007

# S12XS Family Compatibility Considerations

by: Lela Garofalo TSPG

## 1 Introduction

The S12XS family is a next generation, cost competitive MCU solution targeting existing S12 customers and emerging markets. The S12XS family features a power-and code-efficient 16-bit core, on-board data flash (D-flash), an on-board frequency-modulated PLL, and offers flexibility and compatibility with the fully featured S12XE family.

Target applications include smart junction boxes, seat controllers, HVAC, low-end engine control, body ECU, RKE receiver, door modules, and steering modules.

The S12XS is pin compatible and emulatable with the XE family. Key features of the XE-family that are not included on XS family are: XGATE coprocessor, memory protection unit, and advanced emulated EEPROM functionality. The S12XE and S12XS families give customers flexibility from 64K up to 1M flash and packages from 64 LQFP to 208 MapBGA.

### **Contents**

| 1 | Intro | oduction                     |
|---|-------|------------------------------|
| 2 | Ove   | erview of S12XS Family       |
| 3 | Mer   | nory                         |
|   | 3.1   | P-Flash (Program Flash)      |
|   | 3.2   | D-Flash (Data Flash)         |
|   | 3.3   | RAM 5                        |
| 4 | Per   | ipherals                     |
| 5 | Por   | t Integration Module (PIM) 6 |
| 6 | Par   | t IDs                        |
| 7 | Sun   | omary 7                      |





## **Overview of S12XS Family**

For additional information on compatibility between S12XE and S12XS families, please refer to the Freescale application note, "Using the S12XE Family as a Development Platform for the S12XS Family," (document AN3327).

This document describes the differences and key similarities between the S12XS family members that must be considered when moving from a larger umbrella device with more memory and a larger package, to a smaller device with less memory and a smaller package.

The topics discussed are:

- Memory mapping and paging
- Peripherals
- Port integration module
- Part IDs

# 2 Overview of S12XS Family

This document is meant to be used in conjunction with the S12XS family data sheet located at <a href="http://freescale.com">http://freescale.com</a>. Table 1 gives an overview of the parts, available peripherals, and package options for each of the family members.

**XGATE** CAN SPI SCI TIM **PWM Device Package** PIT A/D 1/0 112 LQFP 1 1 2 8ch 4ch 1/16 8ch 91 2 S12XS256 80 QFP 1 1 8ch 4ch 1/8 8ch 59 64 LQFP 1 1 2 8ch 4ch 1/8 8ch 44 2 112 LQFP 1 1 8ch 4ch 1/16 8ch 91 Not 80 QFP 2 S12XS128 1 1 8ch 4ch 1/8 8ch 59 Available 64 LQFP 1 1 2 8ch 4ch 1/8 8ch 44 2 1 1 8ch 1/16 112 LQFP 4ch 8ch 91 S12XS64 80 QFP 1 1 2 8ch 4ch 1/8 8ch 59 64 LQFP 1 2 1/8 8ch 4ch 8ch 44

**Table 1. Family Features** 



# 3 Memory

Table 2 gives an overview of the memory sizes available for the S12XS family. Local and global memory maps are compatible across the family. Out of reset, the family has equivalent maps and default values in the memory map control (MMC) registers. For devices with smaller amounts of memory, those areas unimplemented in the map will cause a reset if accessed.

|           |       | •    | •   |            |
|-----------|-------|------|-----|------------|
| Device    | Flash | ROM  | RAM | Data Flash |
| 9S12XS256 | 256K  | _    | 12K | 8K         |
| 9S12XS128 | 128K  | _    | 8K  | 8K         |
| 9S12XS64  | 64K   | _    | 4K  | 4K         |
| 3S12XS256 | _     | 256K | 12K | _          |
| 3S12XS128 | _     | 128K | 8K  | _          |
| 3S12XS64  | _     | 64K  | 4K  | _          |

**Table 2. Memory Sizes by Device** 

# 3.1 P-Flash (Program Flash)

The P-flash memory constitutes the main nonvolatile memory for applications. The P-Flash memory is compatible for all flash devices in the S12XS family for all memory sizes in terms of functionality for program, erase, security, and protection setup. All family members have a single physical flash block that is equivalent to the defined flash size. Table 3 shows the physical flash block sizes in correlation to the global address.

| Global Address | S12XS256    | S12XS128              | S12XS64                           |  |
|----------------|-------------|-----------------------|-----------------------------------|--|
| 0x7C_0000      |             |                       |                                   |  |
|                |             | Unimplemented         | Unimplemented                     |  |
| 0x7D_FFFF      |             | ·                     |                                   |  |
| 0x7E_0000      | 256 KB      |                       | Reserved                          |  |
|                | Flash Block |                       |                                   |  |
| 0x7E_FFFF      |             | 128 KB<br>Flash Block |                                   |  |
| 0x7F_0000      |             | Flash block           | 0.4.140                           |  |
|                |             |                       | 64 KB<br>Flash Block <sup>1</sup> |  |
| 0x7F_FFFF      |             |                       |                                   |  |

Table 3. Physical P-Flash Blocks

Freescale Semiconductor 3

The 9S12XS64 uses the 9S12XS128 die tested only for 9S12XS64 functionality. Accessing flash between address 0x7E\_0000 through 0x7E\_FFFF does not cause an access error reset of device on a S12XS64 device with part ID \$C1C0. The PartID register should be verified for the actual device.



#### Memory

For all flash devices, programming and erase operations will be equivalent. Programming is done in phrases, or four word increments. Erase operations can be done in sectors or blocks. Simultaneous read while write and read while erase from P-flash is not available because there is only one physical block implemented on the 9S12XS family devices.

Protection is compatible for all memory sizes of the S12XS family where implemented areas are equivalent.

Security is equivalent for all S12XS family devices. The options/security byte is located at global address 0x7F FF0F.

PPAGEs for local memory maps are compatible across all family members where implemented areas are equivalent. Global memory map maps from higher order address down to a lower order address. Accessing unimplemented P-Flash space will cause an access error. An access error will cause the part to reset.

## 3.2 D-Flash (Data Flash)

D-Flash will be compatible for all 9S12XS family flash devices where implemented areas are equivalent. 9S12XS256 and 9S12XS128 have an equivalent implemented amount of 8K. ROM devices do not implement data flash. The global memory map maps from a lower order address to a higher order address.

| EPAGE | Global<br>address | 9S12XS256<br>9S12X128 | 9S12XS64 |  |
|-------|-------------------|-----------------------|----------|--|
| 0x00  | 0x10_0000         |                       |          |  |
| 0,00  | 0x10_3FFF         |                       | 4 KB     |  |
| 0x01  | 0x10_0400         |                       |          |  |
| UXUT  | 0x10_7FF          |                       |          |  |
| 0x02  | 0x10_0800         |                       | 4 ND     |  |
| 0x02  | 0x10_0BFF         |                       |          |  |
| 0x03  | 0x10_0C00         |                       |          |  |
| 0,003 | 0x10_0FFF         | 8 KB                  |          |  |
| 0x04  | 0x10_1000         | 0 ND                  |          |  |
| 0.04  | 0x10_13FF         |                       |          |  |
| 0x05  | 0x10_1400         |                       |          |  |
| UXUS  | 0x10_17FF         |                       |          |  |
| 0x06  | 0x10_1800         |                       |          |  |
| UXUO  | 0X10_1BFF         |                       |          |  |
| 0x07  | 0x10_1C00         |                       |          |  |
| 0,07  | 0x10_1FFF         |                       |          |  |

Table 4. Data Flash

The D-flash can be accessed on the local memory map through the 1K DFLASH window through control of the EPAGE register. The EPAGE register has a default value of 0xFE out of reset. EPAGE 0xFE is unimplemented space on the S12XS family. Therefore, when accessing the D-Flash through the 1K D-Flash window, the EPAGE register must be written to with a valid EPAGE. Accessing unimplemented D-Flash space causes an access error. An access error causes the part to reset. Table 4 shows the valid EPAGEs and corresponding global addresses.

5



## 3.3 **RAM**

RAM is compatible for all S12XS family devices where implemented areas are equivalent. Memory maps map from a higher-order address to lower-order address.

The RPAGE register allows the user to page 4 KB blocks into the RAM page window on the local memory map from address 0x1000 to 0x1FFF. The RPAGE default register value is 0xFD out of reset for all S12XS devices. Also, for all S12XS devices, addresses 0x2000 to 0x3FFF on the local memory map are fixed RAM pages for RPAGEs 0xFE and 0xFF. For the S12XS256, the default value of 0xFD allows for a linear address map to be accessible on the local map between addresses 0x1000 to 0x3FFF. For the S12XS128 and S12XS64 devices, RPAGE 0xFD is unimplemented space, and fixed page 0xFE (0x2000-3FFF) on the S12XS64 is unimplemented space. Accessing unimplemented space will cause an access error and the device to reset. For the S12XS128 and S12XS64, RPAGEs can be accessed through either the fixed RAM space or a valid RPAGE. Table 5 shows the location of RAM out of reset for the XS family.

| Global<br>Address | Local<br>Address | RPAGE                    | S12XS256 | S12XS128      | S12XS64       |
|-------------------|------------------|--------------------------|----------|---------------|---------------|
| 0x0F_D000         | 0x1000           | 0xFD                     |          | unimplemented |               |
| 0x0F_DFFF         | 0x1FFF           | OXID                     |          | unimplemented | unimplemented |
| 0x0F_E000         | 0x2000           | 0xFE <sup>1</sup> 12K 8K | 101/     |               | unimpiemented |
| 0x0F_EFFF         | 0x2FFF           |                          |          |               |               |
| 0x0F_F000         | 0x3000           | 0xFF <sup>1</sup>        |          | OK.           | 4K            |
| 0x0F_FFFF         | 0x3FFF           | UXIT                     |          |               | 410           |

Table 5. RAM Global and Local Addresses

# 4 Peripherals

All peripherals are functionally compatible across the S12XS family. To maintain compatibility when developing on a larger memory and/or package option to move to a smaller device, pay careful attention to the pin-out and port routing options. A conclusive summary of the pin-outs for all three package options is available in the S12XS family can be found in the product preview, MC9S12XS256PB located at <a href="http://freescale.com">http://freescale.com</a>. Refer to table 6 for a complete summary of port routing options.

The timer (TIM) module has eight channels available for all three package options. Channels IOC0, IOC1, and ICO2 have port-routing options (see Table 6). For the 80 QFP and 64 LQFP, if all eight PWM channels are used, then TIM channels IOC5 and IOC7 are not available simultaneously.

The 112 LQFP has 16 ATD channels available, and all other package options have eight channels. To maintain compatibility when moving to smaller package options, use ATD channels 0–7 only.

The pulse-width modulator (PWM) has eight channels available for all three package options. Channels PWM 4–7 have port routing options (see Table 6). PWM4 and PWM6 channels are available only on the 80 QFP and 64 LQFP if the port routing option is used to route to PT4 and PT6. Therefore, if all eight PWM channels are used, then TIM channels IOC5 and IOC7 are not available simultaneously for the 80 QFP and 64 LQFP.

Accessible through RPAGE window (0x1000 to 0x1FFF) by writing a valid RPAGE value to the RPAGE register.



## **Port Integration Module (PIM)**

The S12XS family has two Serial Communication Interface (SCI) modules, SCI0 and SCI1 for all three package options. SCI1 has additional port routing options available. Refer to table 6 for port routing options.

The Serial Peripheral Interface (SPI) has an additional port routing option (see Table 6).

# 5 Port Integration Module (PIM)

The pin functions and priorities for all S12XS devices are the same after reset or a power-on reset (POR). Port routing options for PWM channels 4–7 and TIM channels 2–0 are controlled by the Port T Routing register (PTTRR). Likewise, port routing options for SCI1 and SPI0 are controlled by the Module Routing register (MODRR). Table 6 shows the port routing options.

SC11 PM[1:0] 0 PM[5:2] 0 PP[2,0] 0 PP[2:0] 0 PP[7:4] Х PS[3:2] Х PS[7:4] Х PT[2,0] Х PT[7:4]

Table 6. Peripheral Port Routing Options<sup>1</sup>

## 6 Part IDs

For the 9S12XS family, the part ID is located in two 8-bit registers: PARTIDH and PARTIDL (addresses 0x001A and 0x001B). The read-only value is a unique part ID for each device revision. Table 7 shows the assigned part ID number and mask-set number for each device.

Table 7. Part IDs

| Device      | Mask Set Number    | Part ID |
|-------------|--------------------|---------|
| MC9S12XS256 | 0M05M              | \$C0C0  |
| MC9S12XS128 | 0M04M              | \$C1C0  |
| MC9S12XS64  | 0M04M <sup>1</sup> | \$C1C0  |
| 10000127004 | TBD                | \$C2C0  |

The 9S12XS64 uses the 9S12XS128 die tested for 9S12XS64 functionality only. An actual 9S12XS64 device may be done at a later time. A product change notification will be posted in such an event. The PartID register should be verified for actual device.

6 Freescale Semiconductor

x denotes reset condition, o denotes possible rerouting under software control.



# 7 Summary

The key differences between the devices in the S12XS family are memory mapping. Although many of the peripherals are compatible, you should focus on the default pin/port-routing aspects of the specific peripherals to enable maximum scalability with anticipated future system needs. Part IDs are specific to each device. The S12XS64 device is a special case; any errata differences should be verified and associated to the corresponding part ID.

This document is meant to be used with:

- MC9S12XS Family Reference Manual
- MC9S12XS Family Product Brief (document MC9S12XS256PB)
- S12XCPUV2 Reference Manual (document S12XCPUV2)

Freescale Semiconductor



#### How to Reach Us:

**Home Page:** 

www.freescale.com

Web Support:

http://www.freescale.com/support

**USA/Europe or Locations Not Listed:** 

Freescale Semiconductor, Inc.
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
+1-800-521-6274 or +1-480-768-2130
www.freescale.com/support

Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T., Hong Kong
+800 2666 8080
support.asia@freescale.com

For Literature Requests Only:
Freescale Semiconductor Literature Distribution Center
P.O. Box 5405
Denver, Colorado 80217
1-800-441-2447 or 303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Document Number: AN3497 Rev. 0 07/2007 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2007. All rights reserved.

