ADC Driver for MC9S08GW64

by: Tanya Malik
Microcontroller Solutions Group
Noida
India

1 Introduction

ADC converts an input analog voltage (or current) to a digital number proportional to the magnitude of voltage (or current).

This document describes a driver for analog-to-digital converter (ADC), allowing users the customization of all the possible configurations for this peripheral.

The software architecture is designed to provide seamless migration between devices that possess the same peripheral.

In this application note, the driver interfaces are explained. Various applications for MC9S08GW64 can make use of this driver. The following sections describes the details and the steps for creating an application using it.

1.1 ADC in MC9S08GW64

The MC9S08GW64 series includes two separately controllable 16-bit ADCs—ADC0 and ADC1. The 16-bit analog-to-digital converter is a successive approximation ADC designed for operation within the integrated microcontroller system-on-chip.
1.2 ADC clock gating

The bus clock to each ADC can be gated on or off using the SCGC1_ADC0 / SCGC1_ADC1 bits of “System clock gating control 1 register”. On reset the clock is gated to the ADC modules.

<table>
<thead>
<tr>
<th>Field</th>
<th>Description</th>
</tr>
</thead>
</table>
| 7 ADC1 | ADC1 Clock Gate Control—This bit controls the clock gate to the ADC1 module.  
0 Bus clock to the ADC1 module is disabled.  
1 Bus clock to the ADC1 module is enabled. |
| 6 ADC0 | ADC0 Clock Gate Control—This bit controls the clock gate to the ADC0 module.  
0 Bus clock to the ADC0 module is disabled.  
1 Bus clock to the ADC0 module is enabled. |
| 5 KBI | KBI Clock Gate Control—This bit controls the clock gate to the KBI module.  
0 Bus clock to the KBI module is disabled.  
1 Bus clock to the KBI module is enabled. |
| 4 IIC | IIC Clock Gate Control—This bit controls the clock gate to the IIC module.  
0 Bus clock to the IIC module is disabled.  
1 Bus clock to the IIC module is enabled. |
| 3 SCI3 | SCI3 Clock Gate Control—This bit controls the clock gate to the SCI3 module.  
0 Bus clock to the SCI3 module is disabled.  
1 Bus clock to the SCI3 module is enabled. |
| 2 SCI2 | SCI2 Clock Gate Control—This bit controls the clock gate to the SCI2 module.  
0 Bus clock to the SCI2 module is disabled.  
1 Bus clock to the SCI2 module is enabled. |
| 1 SCI1 | SCI1 Clock Gate Control—This bit controls the clock gate to the SCI1 module.  
0 Bus clock to the SCI1 module is disabled.  
1 Bus clock to the SCI1 module is enabled. |
| 0 SCI0 | SCI0 Clock Gate Control—This bit controls the clock gate to the SCI0 module.  
0 Bus clock to the SCI0 module is disabled.  
1 Bus clock to the SCI0 module is enabled. |
1.3 Signal description

Table 2. Signal Description

<table>
<thead>
<tr>
<th>Name</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>DADP0-DADP1</td>
<td>Differential analog channels input</td>
</tr>
<tr>
<td>DADM0-DADM1</td>
<td>Differential analog channels input</td>
</tr>
<tr>
<td>AD2-AD14</td>
<td>Single ended analog channel inputs</td>
</tr>
<tr>
<td>VREFH</td>
<td>External voltage reference high</td>
</tr>
<tr>
<td>VREFL</td>
<td>External voltage reference low</td>
</tr>
<tr>
<td>VDDA</td>
<td>Analog power supply</td>
</tr>
<tr>
<td>VSSA</td>
<td>Analog ground</td>
</tr>
</tbody>
</table>

1.3.1 Differential and single ended analog channels

The ADC module supports up to two pairs of differential inputs and 14 single-ended inputs. Each differential pair requires two inputs (DADP0 / DADM0) and (DADP1 / DADM1). The ADC also requires four supply / reference / ground connections.

1.3.2 Analog power (VDDA)

The ADC analog portion uses VDDA as its power connection. In some packages, VDDA is connected internally to VDD. If externally available, connect the VDDA pin to the same voltage potential as VDD.

1.3.3 Analog ground (VSSA)

The ADC analog portion uses VSSA as its ground connection. In some packages, VSSA is connected internally to VSS. If externally available, connect the VSSA pin to the same voltage potential as VSS.

1.3.4 Voltage reference

Voltage reference can have two values—voltage reference select high (VREFSH) and voltage reference select low (VREFSL).

VREFSH is the high reference voltage for the converter. The ADC can be configured to accept one of three voltage reference pairs for VREFSH. The three pairs are external (VREFH and VREFL), alternate (VALTH and VALTL) and the internal band gap (VBGH and VBGL). These voltage references are selected using the REFSEL bits in the ADCSC2 register.

VREFSL is the low reference voltage for the converter. The ADC can be configured to accept one of three voltage reference pairs for VREFSL. The three pairs are external (VREFH and VREFL), alternate (VALTH and VALTL) and the internal bandgap (VBGH and VBGL). These voltage references are selected using the REFSEL bits in the ADCSC2.

1.4 ADC channels

Single ended analog channels
There are 14 single ended analog channels. A single-ended input is selected for conversion through the ADCH channel select bits when the DIFF bit in the ADCSC1 register is low, that is, when differential mode is disabled.

Differential analog channels

There are two pairs of differential channels. Each differential analog input is a pair of external pins (DADP1/DADM1) and (DADP0/DADM0). A differential input is selected for conversion through the ADCH channel select bits when the DIFF bit in the ADCSC1 register bit is high, that is, when differential mode is enabled.

Table 3. ADC Channel Assignments

<table>
<thead>
<tr>
<th>ADCH</th>
<th>Input function of ADC0</th>
<th>Input function of ADC1</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000</td>
<td>DADP0/DADM0</td>
<td>DADM1(As Single Ended)</td>
</tr>
<tr>
<td>0001</td>
<td>DADM0 (As Single Ended)</td>
<td>DADP1/DADM1</td>
</tr>
<tr>
<td>0010</td>
<td>AD2</td>
<td>NA</td>
</tr>
<tr>
<td>0011</td>
<td>NA</td>
<td>AD3</td>
</tr>
<tr>
<td>00100</td>
<td>AD4</td>
<td>Reserved</td>
</tr>
<tr>
<td>00101</td>
<td>AD5</td>
<td>NA</td>
</tr>
<tr>
<td>00110</td>
<td>VLL1</td>
<td>VREFH</td>
</tr>
<tr>
<td>00111</td>
<td>VCAP1</td>
<td>VREFL</td>
</tr>
<tr>
<td>01000</td>
<td>NA</td>
<td>AD6</td>
</tr>
<tr>
<td>01001</td>
<td>NA</td>
<td>AD7</td>
</tr>
<tr>
<td>01010</td>
<td>VLL2</td>
<td>NA</td>
</tr>
<tr>
<td>01011</td>
<td>VCAP2</td>
<td>Reserved</td>
</tr>
<tr>
<td>01100</td>
<td>AD8</td>
<td>Reserved</td>
</tr>
<tr>
<td>01101</td>
<td>AD9</td>
<td>Reserved</td>
</tr>
<tr>
<td>01110</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>01111</td>
<td>VREF OUT Internal</td>
<td>VREF OUT Internal</td>
</tr>
<tr>
<td>10000</td>
<td>NA</td>
<td>AD11</td>
</tr>
<tr>
<td>10001</td>
<td>PMC VREF 1.2V</td>
<td>AD10</td>
</tr>
<tr>
<td>10010</td>
<td>NA</td>
<td>NA</td>
</tr>
<tr>
<td>10011</td>
<td>NA</td>
<td>NA</td>
</tr>
<tr>
<td>10100</td>
<td>AD12</td>
<td>PRACMP0 DAC OUT</td>
</tr>
<tr>
<td>10101</td>
<td>AD13</td>
<td>PRACMP1 DAC OUT</td>
</tr>
<tr>
<td>10110</td>
<td>NA</td>
<td>AD15</td>
</tr>
<tr>
<td>10111</td>
<td>NA</td>
<td>AD14</td>
</tr>
<tr>
<td>11000</td>
<td>NA</td>
<td>PRACMP2 DAC OUT</td>
</tr>
<tr>
<td>11001</td>
<td>NA</td>
<td>NA</td>
</tr>
<tr>
<td>11010</td>
<td>Temperature Sensor</td>
<td>Temperature Sensor</td>
</tr>
<tr>
<td>11101</td>
<td>Bandgap</td>
<td>Bandgap</td>
</tr>
<tr>
<td>11100</td>
<td>NA</td>
<td>NA</td>
</tr>
</tbody>
</table>
The unused channels are connected to $V_{REFL}$.

Users must not select AD4 – AD15 as a channel if $V_L > V_DDA$.

## 2 Features

The following section describes the ADC features.

### 2.1 Hardware trigger

The ADC module has a selectable asynchronous hardware conversion trigger, ADHWT, that is enabled when the ADTRG bit is set and a hardware trigger select event (ADHWTSn) has occurred. When the ADHWT source is available and hardware trigger is enabled (ADTRG=1), a conversion is initiated on the rising edge of the ADHWT after a hardware trigger select event (ADHWTSn) has occurred.

The hardware triggers of ADC0 and ADC1 are provided from Programmable Delay Block (PDB) channel 1 and channel 2 respectively, when ADTRG is set in ADC0SC2 / ADC1SC2.

### 2.2 Hardware average function

Hardware averaging is available in both the ADCs. The number of samples to be taken for averaging can be 4, 8, 16, or 32 samples and is configurable.

### 2.3 Modes of operation

ADC can operate in both differential and single ended mode. It can operate in differential 16-bit, 13-bit, 11-bit, and 9-bit modes, or single-ended 16-bit, 12-bit, 10-bit, and 8-bit modes.

### 2.4 Self calibration

The ADC contains a self-calibration function that is required to achieve the specified accuracy. Calibration must be run before a conversion is initiated. The calibration function sets the offset calibration value and the plus-side and minus-side calibration values. The offset calibration value is automatically stored in the ADC Offset Correction Registers.

Prior to calibration, the user must configure the ADCs clock source and frequency, low power configuration, voltage reference selection, sample time and the high speed configuration according to the application’s clock source availability and needs.

## 3 Software driver description

The ADC driver is provided as C code files. You can add these files to your applications. With the integration of ADC driver, you can call ADC driver API functions to use the ADC functionality in your application.
Software driver description

There are two files associated with the ADC driver.

- gw64_adc.h: It contains all the high level API functions declarations and the various macros to be used in the functions. It also defines the structure of the various ADC registers.
- gw64_adc.c: It is the main file for the driver. It contains the various high level API definitions.

NOTE
The ADC driver code is available in a zipped file named AN4169SW.zip

3.1 gw64_adc.h

The macros provided are passed as arguments to the respective functions to get the required configuration. The next section in this document describes it in more detail.

Table 4. Macros used for ADC initialization

<table>
<thead>
<tr>
<th>Macro</th>
<th>Description</th>
</tr>
</thead>
</table>
| #define ADC_0  
#define ADC_1 | Used to select between the two ADCs. Both the ADCs can be used simultaneously for conversion. |
| #define ADICLK_BUS  
#define ADICLK_BUS_2  
#define ADICLK_ALTCLK  
#define ADICLK_ADACK | Used to select the clock used for both the ADC modules. The ADC clock can be selected between bus clock, bus clock/2, alternate clock, or asynchronous clock. |
| #define ADIV_1  
#define ADIV_2  
#define ADIV_4  
#define ADIV_8 | Used to select the divide ratio of the ADC clock. The ADC clock can be divide by 1, 2, 4, or 8. |
| #define ADC_AVG_SAMPLE_4  
#define ADC_AVG_SAMPLE_8  
#define ADC_AVG_SAMPLE_16  
#define ADC_AVG_SAMPLE_32 | Used to select the number of samples for hardware averaging. NOTE: These macros only make sense when hardware averaging is enabled. |
| #define ADTRG_SW  
#define ADTRG_HW | Used to select between software trigger or hardware trigger. |

Table 5. Macros used to select the reference voltage for the ADC

<table>
<thead>
<tr>
<th>Macro</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>#define ADC_REFSEL_EXT</td>
<td>Default voltage reference pin pair (External pins V_{REFH} and V_{REFL}).</td>
</tr>
<tr>
<td>#define ADC_REFSEL_ALT</td>
<td>Alternate reference pair (V_{ALTH} and V_{ALTl})</td>
</tr>
<tr>
<td>#define ADC_REFSEL_BG</td>
<td>Internal bandgap reference and associated ground reference (V_{BGH} and V_{BGL}).</td>
</tr>
<tr>
<td>#define ADC_REFSEL_RES</td>
<td>Reserved - Selects default voltage reference (V_{REFH} and V_{REFL}) signals.</td>
</tr>
</tbody>
</table>

Table 6. Macros used in calibration function to check between the options

<table>
<thead>
<tr>
<th>Macro</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>#define ADC_CAL_BEGIN</td>
<td>Checks if the calibration is active.</td>
</tr>
<tr>
<td>#define ADC_CAL_OFF</td>
<td>Checks if the calibration is over.</td>
</tr>
<tr>
<td>Macro</td>
<td>Description</td>
</tr>
<tr>
<td>----------------------</td>
<td>-----------------------------------------------------------------------------</td>
</tr>
<tr>
<td>#define ADC_CALF_NORMAL</td>
<td>Checks if the calibration is completed normally.</td>
</tr>
<tr>
<td>#define ADC_CALF_FAIL</td>
<td>Checks if the calibration is failed.</td>
</tr>
</tbody>
</table>

Table 7. Macros used to select the various options for compare

<table>
<thead>
<tr>
<th>Macro</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>#define ADC_COMPARE_LESS</td>
<td>Compares if the converted value stored in data register is less than the specified value.</td>
</tr>
<tr>
<td>#define ADC_COMPARE_GREATER</td>
<td>Compares if the converted value stored in data register is greater than the specified value.</td>
</tr>
<tr>
<td>#define ADCCOMPARE_RANGE_DISABLED</td>
<td>Comparison within the specified range is disabled.</td>
</tr>
<tr>
<td>#define ADCCOMPARE_RANGE_ENABLED</td>
<td>Comparison within the specified range function is enabled.</td>
</tr>
</tbody>
</table>

Table 8. Macros to select between the various modes of conversion

<table>
<thead>
<tr>
<th>Macro</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>#define ADC_MODE_8</td>
<td>It selects 8-bit conversion mode when Single ended conversion occurs and 9-bit signed mode when differential mode is used.</td>
</tr>
<tr>
<td>#define ADC_MODE_12</td>
<td>It selects 12-bit conversion mode when Single ended conversion occurs and 13-bit signed mode when differential mode is used.</td>
</tr>
<tr>
<td>#define ADC_MODE_10</td>
<td>It selects 10-bit conversion mode when Single ended conversion occurs and 11-bit signed mode when differential mode is used.</td>
</tr>
<tr>
<td>#define ADC_MODE_16</td>
<td>It selects 16-bit conversion mode when Single ended conversion occurs and 16-bit signed mode when differential mode is used.</td>
</tr>
<tr>
<td>#define ADCO_SINGLE</td>
<td>Used to select between continuous or single ADC conversion.</td>
</tr>
<tr>
<td>#define ADC_CONTINUOUS</td>
<td>Used to select between continuous or single ADC conversion.</td>
</tr>
<tr>
<td>#define ADC_CHANNEL_A</td>
<td>Used to select between Channel A or Channel B for conversion.</td>
</tr>
<tr>
<td>#define ADC_CHANNEL_B</td>
<td>Used to select between Channel A or Channel B for conversion.</td>
</tr>
<tr>
<td>#define ADC_AIEN_OFF</td>
<td>Used for enabling or disabling the ADC conversion interrupt.</td>
</tr>
<tr>
<td>#define ADC_AIEN_ON</td>
<td>Used for enabling or disabling the ADC conversion interrupt.</td>
</tr>
<tr>
<td>#define ADC_SINGLE_MODE</td>
<td>Used to select between differential mode or singled ended mode conversion.</td>
</tr>
<tr>
<td>#define ADC_DIFF_MODE</td>
<td>Used to select between differential mode or singled ended mode conversion.</td>
</tr>
</tbody>
</table>
Table 9. Macros used to select the channel for conversion

<table>
<thead>
<tr>
<th>Macro</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>#define ADC_CHANNEL_AD0</td>
<td>These channels are distributed between the two ADCs. They are explained in ADC channels.</td>
</tr>
<tr>
<td>#define ADC_CHANNEL_AD1</td>
<td></td>
</tr>
<tr>
<td>#define ADC_CHANNEL_AD2</td>
<td></td>
</tr>
<tr>
<td>#define ADC_CHANNEL_AD3</td>
<td></td>
</tr>
<tr>
<td>#define ADC_CHANNEL_AD4</td>
<td></td>
</tr>
<tr>
<td>#define ADC_CHANNEL_AD5</td>
<td></td>
</tr>
<tr>
<td>#define ADC_CHANNEL_AD6</td>
<td></td>
</tr>
<tr>
<td>#define ADC_CHANNEL_AD7</td>
<td></td>
</tr>
<tr>
<td>#define ADC_CHANNEL_AD8</td>
<td></td>
</tr>
<tr>
<td>#define ADC_CHANNEL_AD9</td>
<td></td>
</tr>
<tr>
<td>#define ADC_CHANNEL_AD10</td>
<td></td>
</tr>
<tr>
<td>#define ADC_CHANNEL_AD11</td>
<td></td>
</tr>
<tr>
<td>#define ADC_CHANNEL_AD12</td>
<td></td>
</tr>
<tr>
<td>#define ADC_CHANNEL_AD13</td>
<td></td>
</tr>
<tr>
<td>#define ADC_CHANNEL_AD14</td>
<td></td>
</tr>
<tr>
<td>#define ADC_CHANNEL_AD15</td>
<td></td>
</tr>
</tbody>
</table>

Table 10. Macros to read the analog values of the signal read from the specific ADC

<table>
<thead>
<tr>
<th>Macro</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>#define Read_ADC0_A_AnalogValue ()</td>
<td>It reads the data from channel A of ADC0 and returns the analog value in float.</td>
</tr>
<tr>
<td>#define Read_ADC0_B_AnalogValue()</td>
<td>It reads the data from channel B of ADC0 and returns the analog value in float.</td>
</tr>
<tr>
<td>#define Read_ADC1_A_AnalogValue()</td>
<td>It reads the data from channel A of ADC1 and returns the analog value in float.</td>
</tr>
<tr>
<td>#define Read_ADC1_B_AnalogValue()</td>
<td>It reads the data from channel B of ADC1 and returns the analog value in float.</td>
</tr>
</tbody>
</table>

Table 11. Macro to set the values for $V_{REFH}$ and $V_{REFL}$

<table>
<thead>
<tr>
<th>Macro</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>#define VREFH 3.3</td>
<td></td>
</tr>
<tr>
<td>#define VREFL 0</td>
<td>Used to set the values for $V_{REFH}$ and $V_{REFL}$ for conversion of the digital data read from ADC into analog value. The conversion includes the calculation $\text{Analog data} = \left(\frac{\text{Digital data}}{2^n - 1}\right) \times (V_{REFH} - V_{REFL})$.</td>
</tr>
</tbody>
</table>

3.2 gw64_adc.c

It contains the definition of functions to configure and use the various features of ADC.

3.2.1 ADC_Init()

Description:

This function initializes the specific ADC interface by configuring the internal registers. It is also used to set the ADC clock, the ADC reference clock, and modes of operation.

Prototype:
void ADC_Init(unsigned char ADC_Index, unsigned char ADC_Clk_Select, unsigned char ADC_Clk_Div,
unsigned char ADC_Mode, unsigned char Trigger_Select, unsigned char Continuous_Conversion_Select, unsigned char Volt_Ref_Select)

**Input Parameters:**
- **ADC_Index**—Selects the ADC to be initiated using the macros ADC_0, ADC_1
- **ADC_Clk_Select**—Selects the clock for ADC using the macros ADICLK_BUS, ADICLK_BUS_2, ADICLK_ALTCLK, ADICLK_ADACK
- **ADC_Clk_Div**—Selects the divide factor for ADC clock using the macros ADIV_1, ADIV_2, ADIV_4, ADIV_8
- **ADC_Mode**—Selects the bit conversion mode of ADC using the macros ADC_MODE_8, ADC_MODE_12, ADC_MODE_10, ADC_MODE_16
- **Trigger_Select**—Selects between software / hardware trigger mode using the macros ADTRG_SW, ADTRG_HW
- **Continuous_Conversion_Select**—Selects between the single / continuous conversion mode using the macros ADCO_SINGLE, ADCO_CONTINUOUS
- **Volt_Ref_Select**—Selects the reference voltage for ADC using the macros ADC_REFSEL_EXT, ADC_REFSEL_ALT, ADC_REFSEL_BG, ADC_REFSEL_RES

**Output Parameters:**
None

**Example:**
ADC_Init(ADC_0, ADICLK_BUS, ADIV_1, ADC_MODE_16, ADTRG_HW, ADCO_SINGLE, ADC_REFSEL_EXT)

Initializes ADC0 with bus clock as ADC clock, 16-bit mode, hardware trigger enabled, single conversion and external reference voltage.

### 3.2.2 ADC_Channel_Config ()

**Description:**
This function is used to select between the Channel A or Channel B of the selected ADC. It also configures the channel properties such as differential mode / single ended mode and enabling or disabling the interrupt.

**Prototype:**
void ADC_Channel_Config(unsigned char ADC_Index, unsigned char Channel_Index, unsigned char Interrupt_Enable, unsigned char Diff_Mode_Sel)

**Input Parameters:**
- **ADC_Index**—Selects the ADC to be initiated using the macros ADC_0, ADC_1
- **Channel_Index**—Selects between the Channel A / Channel B of the selected ADC using the macros ADC_CHANNEL_A, ADC_CHANNEL_B
- **Interrupt_Enable**—Enables or disables the conversion complete interrupt by using the macros ADC_AIEN_OFF, ADC_AIEN_ON
- **Diff_Mode_Sel**—Selects between differential / single ended mode using the macros ADC_SINGLE_MODE/ADC_DIFF_MODE

**Output Parameters:**
None

**Example:**
ADC_Channel_Config(ADC_0, ADC_CHANNEL_A, ADC_AIEN_OFF, ADC_SINGLE_MODE)

Configures Channel A for ADC0 with conversion complete interrupt disabled and single ended conversion mode enabled.
3.2.3 ADC_Compare_Enable()

Description:
This function is used to enable the compare function of the selected ADC and configures the various compare properties.

Prototype:

```c
void ADC_Compare_Enable(unsigned char ADC_Index, unsigned char Compare_GreaterThan_Enable, unsigned char Compare_Range_Enable, unsigned int Compare_Value1, unsigned int Compare_Value2)
```

Input Parameters:

- **ADC_Index**—Selects the ADC to be initiated using the macros ADC_0, ADC_1
- **Compare_GreaterThan_Enable**—Compares the result is Greater than or less than the specific value by using the macros ADCCOMPARE_LESS, ADCCOMPARE_GREATER
- **Compare_Range_Enable**—Enables or disables the comparison of the result within the range specified using the macros ADCCOMPARE_RANGE_ENABLED, ADCCOMPARE_RANGE_DISABLED
- **Compare_Value1**—Sets the lower compare value of the range
- **Compare_Value2**—Sets the higher compare value of the range

Output Parameters:

None

Example:

```c
ADC_Compare_Enable (ADC_0, ADC_COMPARE_LESS, ADC_COMPARE_RANGE_ENABLED, 0x22, 0xFF)
```

Enables the Compare function for ADC0 within the range 0x22 and 0xFF. The conversion complete flag is set only when the converted value is within the specified range.

3.2.4 ADC_Compare_Disable()

Description:
This function is used to disable the compare function for the selected ADC.

Prototype:

```c
void ADC_Compare_Disable(unsigned char ADC_Index)
```

Input Parameters:

- **ADC_Index**—Selects the ADC to be initiated using the macros ADC_0, ADC_1

Output Parameters:

None

Example:

```c
ADC_Compare_Disable(ADC_0)
```

Disables the compare function for the conversion taking place at ADC0.

3.2.5 ADC_Avg_Enable()

Description:
This function is used to enable the hardware averaging for the selected ADC and select the number of samples for the hardware averaging.
Prototype:

```c
void ADC_Avg_Enable(unsigned char ADC_Index, unsigned char Avg_Sample_Select)
```

**Input Parameters:**
- `ADC_Index`—Selects the ADC to be initiated using the macros ADC_0, ADC_1
- `Avg_Sample_Select`—Selects the number of samples for the hardware averaging using the macros ADC_AVG_SAMPLE_4, ADC_AVG_SAMPLE_8, ADC_AVG_SAMPLE_16, ADC_AVG_SAMPLE_32

**Output Parameters:**
None

**Example:**

```c
ADC_Avg_Enable(ADC_0, ADC_AVG_SAMPLE_32)
```

Enables the hardware averaging for ADC0 with 32 samples taken for averaging.

### 3.2.6 ADC_Avg_Disable ()

**Description:**
This function is used to disable the hardware averaging function for the selected ADC.

**Prototype:**

```c
void ADC_Avg_Disable(unsigned char ADC_Index)
```

**Input Parameters:**
- `ADC_Index`—Selects the ADC to be initiated using the macros ADC_0, ADC_1

**Output Parameters:**
None

**Example:**

```c
ADC_Avg_Disable(ADC_0)
```

Disables the hardware averaging for the conversion taking place at ADC0.

### 3.2.7 ADC_Diff_Channel_Select ()

**Description:**
This function is used to select the differential channel for conversion. DADP0 / DADM0 is selected by selecting ADC0 in the function and DADP1 / DADM1 is selected by selecting ADC1 in the function.

**Prototype:**

```c
unsigned char ADC_Diff_Channel_Select(unsigned char ADC_Index, unsigned char Channel_Index)
```

**Input Parameters:**
- `ADC_Index`—Selects the ADC to be initiated using the macros ADC_0, ADC_1
- `Channel_Index`—Selects between the Channel A / Channel B of the selected ADC using the macros ADC_CHANNEL_A, ADC_CHANNEL_B

**Output Parameters:**
None

**Example:**

```c
ADC_Diff_Channel_Select(ADC_0, ADC_CHANNEL_A)
```
3.2.8 ADC_Single_Channel_Select ()

Description:
This function is used to select the single ended channel among the 16 channels available (including the differential channels which can be used as single ended as well).

Prototype:

```c
unsigned char ADC_Single_Channel_Select(unsigned char Channel_Index, unsigned char Channel)
```

Input Parameters:
- `Channel_Index`—Selects between the Channel A / Channel B of the selected ADC using the macros ADC_CHANNEL_A, ADC_CHANNEL_B
- `Channel`—Selects the channel for ADC conversion using the macros ADC_CHANNEL_AD0, ADC_CHANNEL_AD1 ...... ADC_CHANNEL_AD15

Output Parameters:
None

Example:

```c
ADC_Single_Channel_Select(ADC_CHANNEL_A, ADC_CHANNEL_AD2)
```

Selects the single ended channel AD2 available in ADC0 for conversion.

3.2.9 ADC_Cal ()

Description:
This function is used to calibrate the selected ADC and store the calibrated values in respective gain and offset registers.

**NOTE**
This function should be always called in the beginning after initializing the ADC. All the conversions should be done after the calibration.

Prototype:

```c
unsigned char ADC_Cal(unsigned char ADC_Index)
```

Input Parameters:
- `ADC_Index`—Selects the ADC to be initiated using the macros ADC_0, ADC_1

Output Parameters:
None

Example:

```c
ADC_Cal(ADC_0)
```
It calculates the ADC gain and offset and stores it in respective ADC registers.

3.2.10 Read_ADC0_A ()

Description:
This function reads and stores the digital value of data from channel A of ADC_0.

Prototype:

```c
void Read_ADC0_A(unsigned int* Data)
```

**Input Parameters:**
- `Data`—Data read is stored in the address pointed by this pointer passed

**Output Parameters:**
None

**Example:**

```c
unsigned int value
Read_ADC0_A(&value)
```

Reads the data from channel A of ADC_0 and stores it in the variable ‘value’.

### 3.2.11 Read_ADC0_B ()

**Description:**
This function reads and stores the digital value of data from channel B of ADC_0.

**Prototype:**

```c
void Read_ADC0_B(unsigned int* Data)
```

**Input Parameters:**
- `Data`—Data read is stored in the address pointed by this pointer passed

**Output Parameters:**
None

**Example:**

```c
unsigned int value
Read_ADC0_B(&value)
```

Reads the data from channel B of ADC_0 and stores it in the variable ‘value’.

### 3.2.12 Read_ADC1_A ()

**Description:**
This function reads and stores the digital value of data from channel A of ADC_1.

**Prototype:**

```c
void Read_ADC1_A(unsigned int* Data)
```

**Input Parameters:**
- `Data`—Data read is stored in the address pointed by this pointer passed

**Output Parameters:**
None

**Example:**

```c
unsigned int value
Read_ADC1_A(&value)
```

ADC Driver for MC9S08GW64, Rev. 2, 2010
3.2.13 Read_ADC1_B ()

Description:
This function reads and stores the digital value of data from channel B of ADC_1.

Prototype:

```c
void Read_ADC1_B(unsigned int* Data)
```

Input Parameters:
- `Data`—Data read is stored in the address pointed by this pointer passed

Output Parameters:
None

Example:

```c
unsigned int value
Read_ADC1_B( &value)
```

Reads the data from channel B of ADC_1 and stores it in the variable ‘value’.

3.2.14 Read_ADC_AnalogValue ()

Description:
This function reads the digital value from the specified ADC channel. It converts the digital value into analog value depending upon the ADC reference voltage.

Prototype:

```c
ADC_Index — Selects the ADC to be initiated using the macros ADC_0, ADC_1
Channel_Index — Selects between the Channel A / Channel B of the selected ADC using the macros ADC_CHANNEL_A, ADC_CHANNEL_B
```

Output Parameters:
Analog value of the data read (in float)

Example:

```c
float value
value = Read_ADC_AnalogValue(ADC_0, ADC_CHANNEL_A)
```

Stores the analog value of the data at channel A of ADC_0.

3.3 Interrupt Subroutines

If the conversion complete interrupt is enabled then the interrupt subroutine for the respective ADC is executed. There are two different interrupts for the two ADCs. Thus there are two interrupt subroutines as follows:

3.3.1 ADC0_ServiceInterrupt ()

Description:
This subroutine is called when the conversion complete interrupt occurs for ADC_0. Status bits are checked to find on which channel conversion has taken place and it stores the data in the global variable ADC_Data_A / ADC_Data_B.
Prototype:

```c
void interrupt VectorNumber_Vadc0 ADC0_ServiceInterrupt(void)
```

**Input Parameters:**
None

**Output Parameters:**
None

### 3.3.2 ADC1_ServiceInterrupt()

**Description:**
This subroutine is called when the conversion complete interrupt occurs for ADC_1. Status bits are checked to find on which channel conversion has taken place and it stores the data in the global variable ADC_Data_A / ADC_Data_B.

**Prototype:**

```c
void interrupt VectorNumber_Vadc1 ADC1_ServiceInterrupt(void)
```

**Input Parameters:**
None

**Output Parameters:**
None

### 4 Assumptions

The descriptions in this document assumes the person reading it has full knowledge of all the configuration registers of all the blocks in MC9S08GW64, especially LCD and Internal Clock Source (ICS) blocks.

### 5 Use Case

Assuming that the clock settings are done and the bus clock is running on 20MHz. Include the file adc_flowtron.h in the main file and perform the following steps.

1. Declare an unsigned int variable data and initialize the respective ADC with the required configuration

   ```c
   unsigned int data;
   ADC_Init(ADC_0,ADICLK_BUS, ADIV_1, ADC_MODE_12, ADTRG_SW, ADCO_SINGLE, ADC_REFSEL_EXT);
   ```

2. Calibrate the ADC_0

   ```c
   ADC_Cal(ADC_0);
   ```

3. Select single channel AD2 and select the channel for conversion

   ```c
   ADC_Single_Channel_Select(ADC_CHANNEL_A, ADC_CHANNEL_AD2);
   ```

4. Read the data from AD2 and store it in a variable

   ```c
   Read_ADC0_A(&data);
   ```
6 Conclusion
This driver provides a software base for applications that needs the implementation of ADC.

7 References

*MC9S08GW64/MC9S08GW32 Reference Manual*(document: MC9S08GW64RM)
How to Reach Us:

Home Page:
www.freescale.com

Web Support:
http://www.freescale.com/support

USA/Europe or Locations Not Listed:
Freescale Semiconductor
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
+1-800-521-6274 or +1-480-768-2130
www.freescale.com/support

Europe, Middle East, and Africa:
Freescale Halbleiter Deutschland GmbH
Technical Information Center
Schatzbogen 7
81829 Muenchen, Germany
+49 89 92103 559 (German)
+33 1 69 35 48 48 (French)
www.freescale.com/support

Japan:
Freescale Semiconductor Japan Ltd.
Headquarters
ARCO Tower 15F
1-8-1, Shimo-Meguro, Meguro-ku,
Tokyo 153-0064
Japan
0120 191014 or +81 3 5437 9125
support.japan@freescale.com

Asia/Pacific:
Freescale Semiconductor China Ltd.
Exchange Building 23F
No. 118 Jianguo Road
Chaoyang District
Beijing 100022
China
+86 10 5879 8000
support.asia@freescale.com

For Literature Requests Only:
Freescale Semiconductor Literature Distribution Center
1-800-441-2447 or +1-303-675-2140
Fax: +1-303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductors products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications in which failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claims alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/ep.

Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2010 Freescale Semiconductor, Inc.