

Technical Data Advance Information

DSP56321T/D Rev. 2, 10/2002

24-Bit Digital Signal Processor



**MOTOROLA** intelligence everywhere<sup>®</sup>

digitaldna

The DSP56321T is a member of the DSP56300 Digital Signal Processor (DSP) family intended for applications requiring a large amount of on-device memory. The on-board EFCOP can accelerate general filtering applications, such as echo-cancellation, correlation, and general-purpose convolution-based algorithms. By operating in parallel with the core, the EFCOP provides overall enhanced performance and signal quality with no impact on channel throughput or total channel support.



Figure 1. DSP56321T Block Diagram

The Motorola DSP56321T supports networking, security encryption, and home entertainment applications using a high- performance, single-clock-cycle-per- instruction engine (DSP56000 code-compatible), a barrel shifter, 24-bit addressing, an instruction cache, and a six-channel direct memory access (DMA) controller (see **Figure 1**). The DSP5321T offers 220/240 MMACS performance, attaining 440/480 MMACS when the EFCOP is in use, It operates with an internal 220/240 MHz clock, using a 1.6 volt core and independent 3.3 volt input/output (I/O) power. This device is pin- compatible with the Motorola DSP56303, DSP56L307, DSP56309, and DSP56311.



## **Table of Contents**

|            | DSP56321T Features                                         | iii |
|------------|------------------------------------------------------------|-----|
|            | Target Applications                                        | v   |
|            | Product Documentation                                      | v   |
| Chapter 1  | Signal/ Connection Descriptions                            |     |
| •          | 1.1 Signal Groupings                                       |     |
|            | 1.2 Power                                                  |     |
|            | 1.3 Ground                                                 |     |
|            | 1.4 Clock                                                  |     |
|            | 1.5 External Memory Expansion Port (Port A)                |     |
|            | 1.6 Interrupt and Mode Control                             |     |
|            | 1.7 Host Interface (HI08)                                  |     |
|            | 1.8 Enhanced Synchronous Serial Interface 0 (ESSI0)        |     |
|            | 1.9 Enhanced Synchronous Serial Interface 1 (ESSI1)        |     |
|            | 1.10 Serial Communication Interface (SCI)                  |     |
|            | 1.11 Timers                                                |     |
|            | 1.12 JTAG and OnCE Interface                               |     |
| Chapter 2  | Specifications                                             |     |
|            | 2.1 Introduction                                           |     |
|            | 2.2 Maximum Ratings                                        |     |
|            | 2.3 Thermal Characteristics                                |     |
|            | 2.4 DC Electrical Characteristics                          |     |
|            | 2.5 AC Electrical Characteristics                          |     |
| Chapter 3  | Packaging                                                  |     |
| Chapter 5  | 3.1 Pin-Out and Package Information                        | 2 1 |
|            | 3.2 FC-PBGA Package Description                            |     |
|            | <ul> <li>3.3 FC-PBGA Package Mechanical Drawing</li> </ul> |     |
|            |                                                            |     |
| Chapter 4  | Design Considerations                                      |     |
|            | 4.1 Thermal Design Considerations                          |     |
|            | 4.2 Electrical Design Considerations                       |     |
|            | 4.3 Power Consumption Considerations                       |     |
|            | 4.4 Input (EXTAL) Jitter Requirements                      |     |
| Appendix A | Power Consumption Benchmark                                |     |
|            |                                                            |     |

Index

# **Data Sheet Conventions**

| OVERBAR      | Used to indicate a signal that is active when pulled low (For example, the RESET pin is active when low.) |                                                                                                   |                                |                                  |  |  |
|--------------|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------------|----------------------------------|--|--|
| "asserted"   | Means that a high true (ad                                                                                | ctive high) signal is high o                                                                      | r that a low true (active low) | signal is low                    |  |  |
| "deasserted" | Means that a high true (ad                                                                                | Means that a high true (active high) signal is low or that a low true (active low) signal is high |                                |                                  |  |  |
| Examples:    | Signal/Symbol                                                                                             | Logic State                                                                                       | Signal State                   | Voltage                          |  |  |
|              | PIN                                                                                                       | True                                                                                              | Asserted                       | V <sub>IL</sub> /V <sub>OL</sub> |  |  |
|              | PIN                                                                                                       | False                                                                                             | Deasserted                     | V <sub>IH</sub> /V <sub>OH</sub> |  |  |
|              | PIN                                                                                                       | True                                                                                              | Asserted                       | V <sub>IH</sub> /V <sub>OH</sub> |  |  |
|              | PIN                                                                                                       | False                                                                                             | Deasserted                     | V <sub>IL</sub> /V <sub>OL</sub> |  |  |

Note: Values for V<sub>IL</sub>, V<sub>OL</sub>, V<sub>IH</sub>, and V<sub>OH</sub> are defined by individual product specifications.

#### For More Information On This Product, Go to: www.freescale.com



## **DSP56321T Features**

### High-Performance DSP56300 Core

- 220/240 million multiply-accumulates per second (MMACS) (440/480 MMACS using the EFCOP in filtering applications) with a 220/240 MHz clock at 1.6 V core and 3.3 V I/O and a junction temperature range of 0–85°C
- Object code compatible with the DSP56000 core with highly parallel instruction set
- Data Arithmetic Logic Unit (Data ALU) with fully pipelined 24 × 24-bit parallel Multiplier-Accumulator (MAC), 56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and parsing), conditional ALU instructions, and 24-bit or 16-bit arithmetic support under software control
- Program Control Unit (PCU) with Position Independent Code (PIC) support, addressing modes optimized for DSP applications (including immediate offsets), on-chip instruction cache controller, on-chip memory-expandable hardware stack, nested hardware DO loops, and fast auto-return interrupts
- Direct Memory Access (DMA) with six DMA channels supporting internal and external accesses; one-, two-, and three-dimensional transfers (including circular buffering); end-of-block-transfer interrupts; and triggering from interrupt lines and all peripherals
- Phase Lock Loop (PLL) allows change of low-power Divide Factor (DF) without loss of lock and output clock with skew elimination
- Hardware debugging support including On-Chip Emulation (OnCE™) module, Joint Test Action Group (JTAG) Test Access Port (TAP)

### **Enhanced Filtering Coprocessor (EFCOP)**

- On-chip  $24 \times 24$ -bit filtering and echo-cancellation coprocessor that runs in parallel to the DSP core
  - Operation at the same frequency as the core (up to 220/240 MHz)
  - Support for a variety of filter modes, some of which are optimized for cellular base station applications:
    - Real Finite Impulse Response (FIR) with real taps
    - Complex FIR with complex taps
    - Complex FIR generating pure real or pure imaginary outputs alternately
    - A 4-bit decimation factor in FIR filters, thus providing a decimation ratio up to 16
    - Direct form 1 (DFI) Infinite Impulse Response (IIR) filter
    - Direct form 2 (DFII) IIR filter
    - Four scaling factors (1, 4, 8, 16) for IIR output
    - Adaptive FIR filter with true least mean square (LMS) coefficient updates
    - Adaptive FIR filter with delayed LMS coefficient updates

### **On-Chip Peripherals**

- Enhanced DSP56000-like 8-bit parallel host interface (HI08) supports a variety of buses (for example, ISA) and provides glueless connection to a number of industry-standard microcomputers, microprocessors, and DSPs
- Two enhanced synchronous serial interfaces (ESSI), each with one receiver and three transmitters (allows six-channel home theater)
- Serial communications interface (SCI) with baud rate generator

For More Information On This Product, Go to: www.freescale.com

- Triple timer module
- Up to 34 programmable general-purpose input/output (GPIO) pins, depending on which peripherals are enabled



### **On-Chip Memories**

- $192 \times 24$ -bit bootstrap ROM
- 192 K RAM total
- Program RAM, Instruction Cache, X data RAM, and Y data RAM sizes are programmable:

| Program RAM<br>Size                  | Instruction<br>Cache Size | X Data RAM<br>Size*                  | Y Data RAM<br>Size*                  | Instruction<br>Cache | MSW2 | MSW1 | MSW0 |
|--------------------------------------|---------------------------|--------------------------------------|--------------------------------------|----------------------|------|------|------|
| 32 K $\times$ 24-bit                 | 0                         | 80  K 	imes 24-bit                   | $80 \text{ K} \times 24\text{-bit}$  | disabled             | 0    | 0    | 0    |
| 31 K $\times$ 24-bit                 | 1024 	imes 24-bit         | 80  K 	imes 24-bit                   | $80 \text{ K} \times 24\text{-bit}$  | enabled              | 0    | 0    | 0    |
| 40 K $\times$ 24-bit                 | 0                         | 76 K $\times$ 24-bit                 | 76 K $\times$ 24-bit                 | disabled             | 0    | 0    | 1    |
| 39 K $\times$ 24-bit                 | 1024 	imes 24-bit         | 76 K $\times$ 24-bit                 | 76 K $\times$ 24-bit                 | enabled              | 0    | 0    | 1    |
| 48 K $\times$ 24-bit                 | 0                         | 72 K $\times$ 24-bit                 | 72 K $\times$ 24-bit                 | disabled             | 0    | 1    | 0    |
| 47 K $\times$ 24-bit                 | 1024 	imes 24-bit         | 72 K $\times$ 24-bit                 | 72 K $\times$ 24-bit                 | enabled              | 0    | 1    | 0    |
| 64 K $\times$ 24-bit                 | 0                         | 64 K $\times$ 24-bit                 | 64 K $\times$ 24-bit                 | disabled             | 0    | 1    | 1    |
| $63 \text{ K} \times 24 \text{-bit}$ | $1024 \times 24$ -bit     | $64 \text{ K} \times 24 \text{-bit}$ | $64 \text{ K} \times 24$ -bit        | enabled              | 0    | 1    | 1    |
| 72 K $\times$ 24-bit                 | 0                         | $60 \text{ K} \times 24 \text{-bit}$ | $60 \text{ K} \times 24 \text{-bit}$ | disabled             | 1    | 0    | 0    |
| 71 K $\times$ 24-bit                 | $1024 \times 24$ -bit     | $60 \text{ K} \times 24 \text{-bit}$ | $60 \text{ K} \times 24 \text{-bit}$ | enabled              | 1    | 0    | 0    |
| 80 K $\times$ 24-bit                 | 0                         | 56 K $\times$ 24-bit                 | 56 K $\times$ 24-bit                 | disabled             | 1    | 0    | 1    |
| 79 K $\times$ 24-bit                 | $1024 \times 24$ -bit     | 56 K $\times$ 24-bit                 | 56 K $\times$ 24-bit                 | enabled              | 1    | 0    | 1    |
| 96 K × 24-bit                        | 0                         | 48 K $\times$ 24-bit                 | 48 K $\times$ 24-bit                 | disabled             | 1    | 1    | 0    |
| 95 K $\times$ 24-bit                 | $1024 \times 24$ -bit     | 48 K $\times$ 24-bit                 | 48 K $\times$ 24-bit                 | enabled              | 1    | 1    | 0    |
| 112 K $\times$ 24-bit                | 0                         | 40 K $\times$ 24-bit                 | 40 K $\times$ 24-bit                 | disabled             | 1    | 1    | 1    |
| 111 K × 24-bit                       | $1024 \times 24$ -bit     | 40 K $\times$ 24-bit                 | 40 K $\times$ 24-bit                 | enabled              | 1    | 1    | 1    |

\*Includes 12 K × 24-bit shared memory (that is, 24 K total memory shared by the core and the EFCOP)

### **Off-Chip Memory Expansion**

- Data memory expansion to two 256 K  $\times$  24-bit word memory spaces using the standard external address lines
- Program memory expansion to one 256 K  $\times$  24-bit words memory space using the standard external address lines
- External memory expansion port
- Chip Select Logic for glueless interface to static random access memory (SRAMs)

### **Reduced Power Dissipation**

- Very low-power CMOS design
- Wait and Stop low-power standby modes
- Fully static design specified to operate down to 0 Hz (dc)
- Optimized power management circuitry (instruction-dependent, peripheral-dependent, and mode-dependent)

### Packaging

The DSP56321T is available in a 196-pin flip-chip plastic ball grid array (FC-PBGA) package.



## **Target Applications**

DSP56321/DSP56321T applications require high performance, low power, small packaging, and a large amount of on-chip memory. The EFCOP can accelerate general filtering applications. Examples include:

- Wireless and wireline infrastructure applications
- Multi-channel wireless local loop systems
- Security encryption systems
- Home entertainment systems
- DSP resource boards
- High-speed modem banks
- IP telephony

## **Product Documentation**

The three documents listed in the following table are required for a complete description of the DSP56321T and are necessary to design properly with the part. Documentation is available from the following sources. (See the back cover for details.)

- A local Motorola distributor
- A Motorola semiconductor sales office
- A Motorola Literature Distribution Center
- The World Wide Web (WWW)

| Table 1. | DSP56321T | Documentation |
|----------|-----------|---------------|
| Table 1. | DSP563211 | Documentation |

| Name                         | Description                                                                                                                                                                                                                              | Order Number  |
|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| DSP56300 Family<br>Manual    | Detailed description of the DSP56300 family processor core and instruction set                                                                                                                                                           | DSP56300FM/AD |
| DSP56321<br>Reference Manual | Detailed functional description of the DSP56321 memory configuration, operation, and register programming         Note:       The DSP56321T is functionally identical to the DSP56321 with the exception of operating temperature range. | DSP56321RM/D  |
| DSP56321T<br>Technical Data  | DSP56321T features list and physical, electrical, timing, and package specifications                                                                                                                                                     | DSP56321T/D   |

**Note:** To ensure that you have the latest documentation for designing your application, click on the <u>Subscribe for Updates</u> option under **Page Contents** on the *DSP56321 Product Page*. Once registered, you will receive periodic notification via email when the product documentation is updated.





Signal/ Connection Descriptions

### Freescale Semiconductor, Inc.

# 1.1 Signal Groupings

The DSP56321T input and output signals are organized into functional groups as shown in **Table 1-1**. **Figure 1-1** diagrams the DSP56321T signals by functional group. The remainder of this chapter describes the signal pins in each functional group.

#### Table 1-1. DSP56321T Functional Signal Groupings

| Functional Group                                                        |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                              |    |  |
|-------------------------------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|----|--|
| Power (                                                                 | / <sub>CC</sub> )          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                              | 20 |  |
| Ground                                                                  | (GND                       | ))                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                              | 66 |  |
| Clock                                                                   |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                              | 2  |  |
| PLL                                                                     |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                              | 1  |  |
| Address                                                                 | bus                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                              | 18 |  |
| Data bus                                                                | 5                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Port A <sup>1</sup>                                          | 24 |  |
| Bus con                                                                 | Bus control                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                              |    |  |
| Interrupt and mode control                                              |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                              |    |  |
| Host interface (HI08) Port B <sup>2</sup>                               |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                              |    |  |
| Enhanced synchronous serial interface (ESSI) Ports C and D <sup>3</sup> |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                              |    |  |
| Serial communication interface (SCI) Port E <sup>4</sup>                |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                              |    |  |
| Timer                                                                   |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                              |    |  |
| OnCE/J                                                                  | ΓAG                        | Port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                              | 6  |  |
| Notes:                                                                  | 1.<br>2.<br>3.<br>4.<br>5. | Port A signals define the external memory interface port, including the bus, and control signals.<br>Port B signals are the HI08 port signals multiplexed with the GPIO signals are the two ESSI port signals multiplexed with Port E signals are the SCI port signals multiplexed with the GPIO signals are the SCI port signals multiplexed with the GPIO signals are the signal lines that are not connected internally. These are the package description (see <b>Chapter 3</b> ). There are also two lines the the set of the signals the set of the signals the set of the signals. | ignals.<br>the GPIO signals.<br>gnals.<br>designated no conn |    |  |

**Note:** This chapter refers to a number of configuration registers used to select individual multiplexed signal functionality. Refer to the *DSP56321 Reference Manual (DSP56321RM/D)* for details on these configuration registers.



|                     | Г   |                |                                   | 1                         | During Reset    | After Reset      |         |
|---------------------|-----|----------------|-----------------------------------|---------------------------|-----------------|------------------|---------|
|                     |     | DSP56321T      |                                   | ←                         | MODĂ            | IRQA             |         |
|                     |     |                | Interrupt/                        |                           | MODB            | IRQB             |         |
|                     | F   | Power Inputs:  |                                   | -                         | MODC            | IRQC             |         |
| V <sub>CCQL</sub> - | 5   | Core Logic     | Mode Control                      |                           | MODD            | IRQD             |         |
| V <sub>CCQH</sub> - | 3   | I/O            |                                   | 2                         | RESET           | RESET            |         |
| V <sub>CCA</sub> –  | 3   | Address Bus    |                                   |                           | PINIT           | NMI              |         |
| V <sub>CCD</sub> -  | 4   | Data Bus       |                                   | -                         | PINII           |                  |         |
| V <sub>CCC</sub> -  | 2   | Bus Control    |                                   |                           |                 |                  |         |
| V <sub>CCH</sub> -  | -   | HI08           |                                   |                           |                 |                  |         |
| V <sub>CCS</sub> -  | 2   | ESSI/SCI/Timer |                                   |                           | Non-Multiplexed |                  | Port B  |
| 005                 | -   | 2000,000,000   |                                   | 8                         | Bus             | Bus              | GPIO    |
|                     |     |                |                                   | $\leftrightarrow$         | H[0–7]          | <u>HAD[</u> 0–7] | PB[0–7] |
|                     |     | Grounds:       |                                   | ←                         | HA0             | HAS/HAS          | PB8     |
| GND _               | 66  | Ground plane   | Host                              | ◄                         | HA1             | HA8              | PB9     |
|                     | -   |                | Interface                         | ◄                         | HA2             | HA9              | PB10    |
|                     |     |                | (HI08) Port <sup>1</sup>          | ◄                         | HCS/HCS         | HA10             | PB13    |
|                     |     |                |                                   |                           | Single DS       | Double DS        |         |
|                     |     |                |                                   | -                         | HRŴ             | HRD/HRD          | PB11    |
|                     |     |                |                                   |                           | HDS/HDS         | HWR/HWR          | PB12    |
|                     |     |                |                                   |                           | Single HR       | Double HR        |         |
|                     |     |                |                                   |                           | HREQ/HREQ       | HTRQ/HTRQ        | PB14    |
|                     |     |                |                                   | $\leftrightarrow$         | HACK/HACK       | HRRQ/HRRQ        | PB15    |
|                     |     |                |                                   |                           |                 |                  |         |
| EXTAL               |     | <b>e</b> t 1   |                                   |                           |                 | Port C GPIO      |         |
| XTAL -              | <── | Clock          | Enhanced                          | $\overset{3}{\checkmark}$ | SC0[0-2]        | PC[0-2]          |         |
|                     |     |                | Synchronous Serial                |                           | SCKO            | PC3              |         |
|                     |     |                | Interface Port 0                  | $\checkmark$              | SRD0            | PC4              |         |
|                     |     |                | (ESSI0) <sup>2</sup>              | $\leftarrow$              | STD0            | PC5              |         |
|                     |     |                |                                   |                           |                 |                  |         |
|                     |     |                |                                   |                           |                 | Port D GPIO      |         |
|                     |     |                | Enhanced                          | 3                         | SC1[0-2]        | PD[0-2]          |         |
|                     |     |                | Synchronous Serial                |                           | SCK1            | PD3              |         |
|                     |     | Port A         | Interface Port 1                  | $\leftarrow$              | SRD1            | PD4              |         |
|                     | 18  | External       | (ESSI1) <sup>2</sup>              |                           | STD1            | PD5              |         |
| A[0–17] 🚽           | <   | Address Bus    | ( )                               |                           | 0.2.            |                  |         |
|                     | 24  |                |                                   |                           |                 |                  |         |
| D[0–23] 🚽           | ↔   | External       | Serial                            |                           |                 | Port E GPIO      |         |
|                     |     | Data Bus       | Communications                    |                           | RXD             | PE0              |         |
|                     |     |                | Interface (SCI) Port <sup>2</sup> | →                         | TXD             | PE1              |         |
| AA[0-3] 🚽           | 4   | External       | (,                                | $\leftarrow$              | SCLK            | PE2              |         |
| RD -                |     | Bus            |                                   |                           |                 |                  |         |
| WR -                |     | Control        |                                   |                           |                 | Timer GPIO       |         |
| $\frac{1}{TA}$ –    |     | Control        |                                   |                           | TIO0            | TIO0             |         |
| BR -                |     |                | Timers <sup>3</sup>               | $\leftarrow$              |                 |                  |         |
|                     |     |                | Timers                            |                           | TIO1            | TIO1             |         |
| BG -<br>BB -        |     |                |                                   |                           | TIO2            | TIO2             |         |
| - 66                |     |                |                                   |                           | ТСК             |                  |         |
|                     |     |                | OnCE/                             | ┥                         | TDI             |                  |         |
|                     |     |                | JTAG Port                         |                           | TDO             |                  |         |
|                     |     |                | 317.61.01                         | <b>←</b>                  | TMS             |                  |         |
|                     |     |                |                                   |                           | TRST            |                  |         |
|                     |     |                |                                   | $ \rightarrow $           | DE              |                  |         |
|                     |     |                |                                   | -                         |                 |                  |         |

- Notes: 1. The HI08 port supports a non-multiplexed or a multiplexed bus, single or double Data Strobe (DS), and single or double Host Request (HR) configurations. Since each of these modes is configured independently, any combination of these modes is possible. These HI08 signals can also be configured alternatively as GPIO signals (PB[0–15]). Signals with dual designations (for example, HAS/HAS) have configurable polarity.
  - 2. The ESSI0, ESSI1, and SCI signals are multiplexed with the Port C GPIO signals (PC[0–5]), Port D GPIO signals (PD[0–5]), and Port E GPIO signals (PE[0–2]), respectively.
  - 3. TIO[0-2] can be configured as GPIO signals.

Figure 1-1. Signals Identified by Functional Group

#### For More Information On This Product, Go to: www.freescale.com



# 1.2 Power

| Table 1-2  | Power Inputs  |
|------------|---------------|
| 1abit 1-2. | F OWEL INPULS |

| Power Name         | Description                                                                                                                                                                                  |  |  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| V <sub>CCQL</sub>  | Quiet Core (Low) Power—An isolated power for the core processing and clock logic. This input must be isolated externally from all other chip power inputs.                                   |  |  |
| V <sub>CCQH</sub>  | <b>Quiet External (High) Power</b> —A quiet power source for I/O lines. This input must be tied externally to all other chip power inputs, <i>except</i> V <sub>CCQL</sub> .                 |  |  |
| V <sub>CCA</sub>   | Address Bus Power—An isolated power for sections of the address bus I/O drivers. This input must be tied externally to all other chip power inputs, <i>except</i> $V_{CCQL}$ .               |  |  |
| V <sub>CCD</sub>   | <b>Data Bus Power</b> —An isolated power for sections of the data bus I/O drivers. This input must be tied externally to all other chip power inputs, <i>except</i> V <sub>CCQL</sub> .      |  |  |
| V <sub>CCC</sub>   | <b>Bus Control Power</b> —An isolated power for the bus control I/O drivers. This input must be tied externally to all other chip power inputs, <i>except</i> $V_{CCQL}$ .                   |  |  |
| V <sub>CCH</sub>   | Host Power—An isolated power for the HI08 I/O drivers. This input must be tied externally to all other chip power inputs, <i>except</i> $V_{CCQL}$ .                                         |  |  |
| V <sub>CCS</sub>   | <b>ESSI, SCI, and Timer Power</b> —An isolated power for the ESSI, SCI, and timer I/O drivers. This input must be tied externally to all other chip power inputs, <i>except</i> $V_{CCQL}$ . |  |  |
| Note: The user mus | t provide adequate external decoupling capacitors for all power connections.                                                                                                                 |  |  |

# 1.3 Ground

#### Table 1-3. Grounds

| Ground<br>Name | Description                                                                                  |  |  |  |
|----------------|----------------------------------------------------------------------------------------------|--|--|--|
| GND            | Ground—Connected to an internal device ground plane.                                         |  |  |  |
| Note: The u    | Note: The user must provide adequate external decoupling capacitors for all GND connections. |  |  |  |

# 1.4 Clock

#### Table 1-4. Clock Signals

| Signal<br>Name | Туре   | State<br>During<br>Reset | Signal Description                                                                                                                                   |
|----------------|--------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| EXTAL          | Input  | Input                    | External Clock/Crystal Input—Interfaces the internal crystal oscillator input to an external crystal or an external clock.                           |
| XTAL           | Output | Chip-driven              | <b>Crystal Output</b> —Connects the internal crystal oscillator output to an external crystal. If an external clock is used, leave XTAL unconnected. |



1.5 External Memory Expansion Port (Port A)

Note: When the DSP56321T enters a low-power standby mode (stop or wait), it releases bus mastership and tri-states the relevant Port A signals: A[0–17], D[0–23], AA0/RAS0–AA3/RAS3, RD, WR, BB, CAS.

## 1.5.1 External Address Bus

| Signal<br>Name | Туре   | State During<br>Reset, Stop, or<br>Wait | Signal Description                                                                                                                                                                                                                                                                                        |
|----------------|--------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[0-17]        | Output | Tri-stated                              | Address Bus—When the DSP is the bus master, A[0–17] are active-high outputs that specify the address for external program and data memory accesses. Otherwise, the signals are tri-stated. To minimize power dissipation, A[0–17] do not change state when external memory spaces are not being accessed. |

Table 1-5. External Address Bus Signals

## 1.5.2 External Data Bus

| Table 1-6 | External Data Bus Signals | s |
|-----------|---------------------------|---|
|           | Exicilial Data Dus Olynai | 2 |

| Signal<br>Name | Туре          | State<br>During<br>Reset | State<br>During<br>Stop or<br>Wait                        | Signal Description                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------|---------------|--------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D[0-23]        | Input/ Output | Ignored<br>Input         | Last state:<br>Input:<br>Ignored<br>Output:<br>Last value | <b>Data Bus</b> —When the DSP is the bus master, D[0–23] are active-high, bidirectional input/outputs that provide the bidirectional data bus for external program and data memory accesses. Otherwise, D[0–23] drivers are tri-stated. If the last state is output, these lines maintain the last output state even if all drivers are tri-stated, because they have internal weak keeper circuits. |



## 1.5.3 External Bus Control

| Signal         |        | State During                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal<br>Name | Туре   | Reset, Stop, or<br>Wait                                                                                                                                                                                             | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| AA[0-3]        | Output | Tri-stated                                                                                                                                                                                                          | Address Attribute—When defined as AA, these signals can be used as<br>chip selects or additional address lines. The default use defines a<br>priority scheme under which only one AA signal can be asserted at a<br>time. Setting the AA priority disable (APD) bit (Bit 14) of the Operating<br>Mode Register, the priority mechanism is disabled and the lines can be<br>used together as four external lines that can be decoded externally into<br>16 chip select signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| RD             | Output | Tri-stated                                                                                                                                                                                                          | <b>Read Enable</b> —When the DSP is the bus master, $\overline{RD}$ is an active-low output that is asserted to read external memory on the data bus (D[0–23]). Otherwise, $\overline{RD}$ is tri-stated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| WR             | Output | Tri-stated                                                                                                                                                                                                          | <b>Write Enable</b> —When the DSP is the bus master, $\overline{\text{WR}}$ is an active-low output that is asserted to write external memory on the data bus (D[0–23]). Otherwise, the signals are tri-stated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| TA             | Input  | Ignored Input                                                                                                                                                                                                       | <b>Transfer Acknowledge</b> —If the DSP56321T is the bus master and there<br>is no external bus activity, or the DSP56321T is not the bus master, the<br>TA input is ignored. The TA input is a data transfer acknowledge<br>(DTACK) function that can extend an external bus cycle indefinitely. Any<br>number of wait states (1, 2 infinity) can be added to the wait states<br>inserted by the bus control register (BCR) by keeping TA deasserted. In<br>typical operation, TA is deasserted at the start of a bus cycle, is asserted<br>to enable completion of the bus cycle, and is deasserted before the next<br>bus cycle. The current bus cycle completes one clock period after TA is<br>asserted synchronous to CLKOUT. The number of wait states is<br>determined by the TA input or by the BCR, whichever is longer. The<br>BCR can be used to set the minimum number of wait states in external<br>bus cycles.                                            |
|                |        |                                                                                                                                                                                                                     | To use the $\overline{TA}$ functionality, the BCR must be programmed to at least<br>one wait state. A zero wait state access cannot be extended by $\overline{TA}$<br>deassertion; otherwise, improper operation may result. TA can operate<br>synchronously or asynchronously depending on the setting of the TAS<br>bit in the Operating Mode Register. TA functionality cannot be used<br>during DRAM type accesses; otherwise improper operation may result.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| BR             | Output | Reset: Output<br>(deasserted)<br>State during<br>Stop/Wait depends<br>on BRH bit setting:<br>• BRH = 0: Output<br>(deasserted)<br>• BRH = 1: Maintains<br>last state (that is, if<br>asserted, remains<br>asserted) | <b>Bus Request</b> —Asserted when the DSP requests bus mastership. $\overline{BR}$ is deasserted when the DSP no longer needs the bus. $\overline{BR}$ may be asserted or deasserted independently of whether the DSP56321T is a bus master or a bus slave. Bus "parking" allows $\overline{BR}$ to be deasserted even though the DSP56321T is the bus master. (See the description of bus "parking" in the $\overline{BB}$ signal description.) The bus request hold (BRH) bit in the BCR allows $\overline{BR}$ to be asserted under software control even though the DSP does not need the bus. $\overline{BR}$ is typically sent to an external bus arbitrator that controls the priority, parking, and tenure of each master on the same external bus. $\overline{BR}$ is affected only by DSP requests for the external bus, never for the internal bus. During hardware reset, $\overline{BR}$ is deasserted and the arbitration is reset to the bus slave state. |

 Table 1-7.
 External Bus Control Signals



ł) State During Signal Туре Reset, Stop, or **Signal Description** Name Wait BG Bus Grant-Asserted by an external bus arbitration circuit when the Input Ignored Input DSP56321T becomes the next bus master. When BG is asserted, the DSP56321T must wait until BB is deasserted before taking bus mastership. When  $\overline{BG}$  is deasserted, bus mastership is typically given up at the end of the current bus cycle. This may occur in the middle of an instruction that requires more than one external bus cycle for execution. To ensure proper operation, the user must set the asynchronous bus arbitration enable (ABE) bit (Bit 13) in the Operating Mode Register. When this bit is set, BG and BB are synchronized internally. This adds a required delay between the deassertion of an initial BG input and the assertion of a subsequent  $\overline{BG}$  input. BB Bus Busy—Indicates that the bus is active. Only after BB is deasserted Input/ Ignored Input Output can the pending bus master become the bus master (and then assert the signal again). The bus master may keep  $\overline{BB}$  asserted after ceasing bus activity regardless of whether BR is asserted or deasserted. Called "bus parking," this allows the current bus master to reuse the bus without rearbitration until another device requires the bus. BB is deasserted by an "active pull-up" method (that is, BB is driven high and then released and held high by an external pull-up resistor). Notes: 1. See BG for additional information. 2. BB requires an external pull-up resistor.

| Table 1-7. | External Bus | Control | Signals | (Continued) |
|------------|--------------|---------|---------|-------------|
|------------|--------------|---------|---------|-------------|



## **1.6 Interrupt and Mode Control**

The interrupt and mode control signals select the chip operating mode as it comes out of hardware reset. After  $\overline{\mathsf{RESET}}$  is deasserted, these inputs are hardware interrupt request lines.

| Signal Name | Туре  | State During<br>Reset    | Signal Description                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|-------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MODA        | Input | Schmitt-trigger<br>Input | <b>Mode Select A</b> —MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the Operating Mode Register when the RESET signal is deasserted.                                                                                                                                                                                                            |
| ĪRQĀ        | Input |                          | <b>External Interrupt Request A</b> —After reset, this input becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If the processor is in the STOP or WAIT standby state and IRQA is asserted, the processor exits the STOP or WAIT state.                                                                        |
| MODB        | Input | Schmitt-trigger<br>Input | <b>Mode Select B</b> —MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the Operating Mode Register when the RESET signal is deasserted.                                                                                                                                                                                                            |
| ĪRQB        | Input |                          | <b>External Interrupt Request B</b> —After reset, this input becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If the processor is in the WAIT standby state and IRQB is asserted, the processor exits the WAIT state.                                                                                        |
| MODC        | Input | Schmitt-trigger<br>Input | <b>Mode Select C</b> —MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the Operating Mode Register when the RESET signal is deasserted.                                                                                                                                                                                                            |
| IRQC        | Input |                          | <b>External Interrupt Request C</b> —After reset, this input becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If the processor is in the WAIT standby state and IRQC is asserted, the processor exits the WAIT state.                                                                                        |
| MODD        | Input | Schmitt-trigger<br>Input | <b>Mode Select D</b> —MODA, MODB, MODC, and MODD select one of 16 initial chip operating modes, latched into the Operating Mode Register when the RESET signal is deasserted.                                                                                                                                                                                                            |
| IRQD        | Input |                          | <b>External Interrupt Request D</b> —After reset, this input becomes a level-sensitive or negative-edge-triggered, maskable interrupt request input during normal instruction processing. If the processor is in the WAIT standby state and IRQD is asserted, the processor exits the WAIT state.                                                                                        |
| RESET       | Input | Schmitt-trigger<br>Input | <b>Reset</b> —Places the chip in the Reset state and resets the internal phase generator. The Schmitt-trigger input allows a slowly rising input (such as a capacitor charging) to reset the chip reliably. When the RESET signal is deasserted, the initial chip operating mode is latched from the MODA, MODB, MODC, and MODD inputs. The RESET signal must be asserted after powerup. |
| PINIT       | Input | Input                    | <b>PLL Initial</b> —During assertion of RESET, the value of PINIT determines whether the DPLL is enabled or disabled.                                                                                                                                                                                                                                                                    |
| NMI         | Input |                          | <b>Nonmaskable Interrupt</b> —After RESET deassertion and during normal instruction processing, this Schmitt-trigger input is the negative-edge-triggered NMI request.                                                                                                                                                                                                                   |

Table 1-8. Interrupt and Mode Control



# 1.7 Host Interface (HI08)

The HI08 provides a fast, 8-bit, parallel data port that connects directly to the host bus. The HI08 supports a variety of standard buses and connects directly to a number of industry-standard microcomputers, microprocessors, DSPs, and DMA hardware.

## 1.7.4 Host Port Usage Considerations

Careful synchronization is required when the system reads multiple-bit registers that are written by another asynchronous system. This is a common problem when two asynchronous systems are connected (as they are in the Host port). The considerations for proper operation are discussed in **Table 1-9**.

| Action                                           | Description                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Asynchronous read of receive byte registers      | When reading the receive byte registers, Receive register High (RXH), Receive register Middle (RXM), or Receive register Low (RXL), the host interface programmer should use interrupts or poll the Receive register Data Full (RXDF) flag that indicates data is available. This assures that the data in the receive byte registers is valid.                                                                    |
| Asynchronous write to transmit<br>byte registers | The host interface programmer should not write to the transmit byte registers,<br>Transmit register High (TXH), Transmit register Middle (TXM), or Transmit register<br>Low (TXL), unless the Transmit register Data Empty (TXDE) bit is set indicating that<br>the transmit byte registers are empty. This guarantees that the transmit byte<br>registers transfer valid data to the Host Receive (HRX) register. |
| Asynchronous write to host vector                | The host interface programmer must change the Host Vector (HV) register only when the Host Command bit (HC) is clear. This practice guarantees that the DSP interrupt control logic receives a stable vector.                                                                                                                                                                                                      |

Table 1-9. Host Port Usage Considerations

## 1.7.5 Host Port Configuration

HI08 signal functions vary according to the programmed configuration of the interface as determined by the 16 bits in the HI08 Port Control Register.

Table 1-10. Host Interface

| Signal Name | Туре            | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                        |
|-------------|-----------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| H[0–7]      | Input/Output    | Ignored Input                        | <b>Host Data</b> —When the HI08 is programmed to interface with a non-multiplexed host bus and the HI function is selected, these signals are lines 0–7 of the bidirectional Data bus.                    |
| HAD[0-7]    | Input/Output    |                                      | <b>Host Address</b> —When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, these signals are lines 0–7 of the bidirectional multiplexed Address/Data bus. |
| PB[0-7]     | Input or Output |                                      | <b>Port B 0–7</b> —When the HI08 is configured as GPIO through the HI08 Port Control Register, these signals are individually programmed as inputs or outputs through the HI08 Data Direction Register.   |



|             | r               | r                                    |                                                                                                                                                                                                                                                                                                              |
|-------------|-----------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Signal Name | Туре            | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                                                                                                                           |
| HA0         | Input           | Ignored Input                        | <b>Host Address Input 0</b> —When the HI08 is programmed to interface with a nonmultiplexed host bus and the HI function is selected, this signal is line 0 of the host address input bus.                                                                                                                   |
| HAS/HAS     | Input           |                                      | <b>Host Address Strobe</b> —When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, this signal is the host address strobe (HAS) Schmitt-trigger input. The polarity of the address strobe is programmable but is configured active-low (HAS) following reset. |
| PB8         | Input or Output |                                      | <b>Port B 8</b> —When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register.                                                                                                          |
| HA1         | Input           | Ignored Input                        | <b>Host Address Input 1</b> —When the HI08 is programmed to interface with a nonmultiplexed host bus and the HI function is selected, this signal is line 1 of the host address (HA1) input bus.                                                                                                             |
| HA8         | Input           |                                      | <b>Host Address 8</b> —When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, this signal is line 8 of the host address (HA8) input bus.                                                                                                                      |
| PB9         | Input or Output |                                      | <b>Port B 9</b> —When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register.                                                                                                          |
| HA2         | Input           | Ignored Input                        | <b>Host Address Input 2</b> —When the HI08 is programmed to interface with a nonmultiplexed host bus and the HI function is selected, this signal is line 2 of the host address (HA2) input bus.                                                                                                             |
| HA9         | Input           |                                      | <b>Host Address 9</b> —When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, this signal is line 9 of the host address (HA9) input bus.                                                                                                                      |
| PB10        | Input or Output |                                      | <b>Port B 10</b> —When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register.                                                                                                         |
| HCS/HCS     | Input           | Ignored Input                        | <b>Host Chip Select</b> —When the HI08 is programmed to interface with a nonmultiplexed host bus and the HI function is selected, this signal is the host chip select (HCS) input. The polarity of the chip select is programmable but is configured active-low (HCS) after reset.                           |
| HA10        | Input           |                                      | <b>Host Address 10</b> —When the HI08 is programmed to interface with a multiplexed host bus and the HI function is selected, this signal is line 10 of the host address (HA10) input bus.                                                                                                                   |
| PB13        | Input or Output |                                      | <b>Port B 13</b> —When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register.                                                                                                         |

 Table 1-10.
 Host Interface (Continued)



| Signal Name | Туре            | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                                                                                                                                                                                                |
|-------------|-----------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HRW         | Input           | Ignored Input                        | <b>Host Read/Write</b> —When the HI08 is programmed to interface with a single-data-strobe host bus and the HI function is selected, this signal is the Host Read/Write (HRW) input.                                                                                                                                                                                              |
| HRD/HRD     | Input           |                                      | <b>Host Read Data</b> —When the HI08 is programmed to interface with a double-data-strobe host bus and the HI function is selected, this signal is the HRD strobe Schmitt-trigger input. The polarity of the data strobe is programmable but is configured as active-low (HRD) after reset.                                                                                       |
| PB11        | Input or Output |                                      | <b>Port B 11</b> —When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register.                                                                                                                                                                              |
| HDS/HDS     | Input           | Ignored Input                        | <b>Host Data Strobe</b> —When the HI08 is programmed to interface with a single-data-strobe host bus and the HI function is selected, this signal is the host data strobe (HDS) Schmitt-trigger input. The polarity of the data strobe is programmable but is configured as active-low (HDS) following reset.                                                                     |
| HWR/HWR     | Input           |                                      | <b>Host Write Data</b> —When the HI08 is programmed to interface with a double-data-strobe host bus and the HI function is selected, this signal is the host write data strobe (HWR) Schmitt-trigger input. The polarity of the data strobe is programmable but is configured as active-low (HWR) following reset.                                                                |
| PB12        | Input or Output |                                      | <b>Port B 12</b> —When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register.                                                                                                                                                                              |
| HREQ/HREQ   | Output          | Ignored Input                        | <b>Host Request</b> —When the HI08 is programmed to interface with a single host request host bus and the HI function is selected, this signal is the host request (HREQ) output. The polarity of the host request is programmable but is configured as active-low (HREQ) following reset. The host request may be programmed as a driven or open-drain output.                   |
| HTRQ/HTRQ   | Output          |                                      | <b>Transmit Host Request</b> —When the HI08 is programmed to interface with a double host request host bus and the HI function is selected, this signal is the transmit host request (HTRQ) output. The polarity of the host request is programmable but is configured as active-low (HTRQ) following reset. The host request may be programmed as a driven or open-drain output. |
| PB14        | Input or Output |                                      | <b>Port B 14</b> —When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register.                                                                                                                                                                              |

#### Table 1-10. Host Interface (Continued)



| Signal Name                                                                                                                                                                                                                                                                                                                       | Туре             | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                                                                                                                                                                                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HACK/HACK                                                                                                                                                                                                                                                                                                                         | Input            | Ignored Input                        | <b>Host Acknowledge</b> —When the HI08 is programmed to interface<br>with a single host request host bus and the HI function is selected,<br>this signal is the host acknowledge (HACK) Schmitt-trigger input.<br>The polarity of the host acknowledge is programmable but is<br>configured as active-low (HACK) after reset.                                               |
| HRRQ/HRRQ                                                                                                                                                                                                                                                                                                                         | Output           |                                      | <b>Receive Host Request</b> —When the HI08 is programmed to interface with a double host request host bus and the HI function is selected, this signal is the receive host request (HRRQ) output. The polarity of the host request is programmable but is configured as active-low (HRRQ) after reset. The host request may be programmed as a driven or open-drain output. |
| PB15                                                                                                                                                                                                                                                                                                                              | Input or Output  |                                      | <b>Port B 15</b> —When the HI08 is configured as GPIO through the HI08 Port Control Register, this signal is individually programmed as an input or output through the HI08 Data Direction Register.                                                                                                                                                                        |
| <ol> <li>In the Stop state, the signal maintains the last state as follows:</li> <li>If the last state is input, the signal is an ignored input.</li> <li>If the last state is output, these lines maintain the last output state even if the drivers are tri-stated, because they have internal weak keeper circuits.</li> </ol> |                  |                                      |                                                                                                                                                                                                                                                                                                                                                                             |
| 2.                                                                                                                                                                                                                                                                                                                                | The Wait process | ing state does no                    | t affect the signal state.                                                                                                                                                                                                                                                                                                                                                  |

Table 1-10. Host Interface (Continued)

# 1.8 Enhanced Synchronous Serial Interface 0 (ESSI0)

Two synchronous serial interfaces (ESSI0 and ESSI1) provide a full-duplex serial port for serial communication with a variety of serial devices, including one or more industry-standard codecs, other DSPs, microprocessors, and peripherals that implement the Motorola serial peripheral interface (SPI).

| Signal Name | Туре            | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|-----------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SC00        | Input or Output | Ignored Input                        | <b>Serial Control 0</b> —For asynchronous mode, this signal is used for the receive clock I/O (Schmitt-trigger input). For synchronous mode, this signal is used either for transmitter 1 output or for serial I/O flag 0.                                                                                                                                                                                    |
| PC0         | Input or Output |                                      | <b>Port C 0</b> —The default configuration following reset is GPIO input PC0. When configured as PC0, signal direction is controlled through the Port C Direction Register. The signal can be configured as ESSI signal SC00 through the Port C Control Register.                                                                                                                                             |
| SC01        | Input/Output    | Ignored Input                        | <b>Serial Control 1</b> —For asynchronous mode, this signal is the receiver frame sync I/O. For synchronous mode, this signal is used either for transmitter 2 output or for serial I/O flag 1.                                                                                                                                                                                                               |
| PC1         | Input or Output |                                      | <b>Port C 1</b> —The default configuration following reset is GPIO input PC1. When configured as PC1, signal direction is controlled through the Port C Direction Register. The signal can be configured as an ESSI signal SC01 through the Port C Control Register.                                                                                                                                          |
| SC02        | Input/Output    | Ignored Input                        | Serial Control Signal 2—The frame sync for both the transmitter<br>and receiver in synchronous mode, and for the transmitter only in<br>asynchronous mode. When configured as an output, this signal is<br>the internally generated frame sync signal. When configured as an<br>input, this signal receives an external frame sync signal for the<br>transmitter (and the receiver in synchronous operation). |
| PC2         | Input or Output |                                      | <b>Port C 2</b> —The default configuration following reset is GPIO input PC2. When configured as PC2, signal direction is controlled through the Port C Direction Register. The signal can be configured as an ESSI signal SC02 through the Port C Control Register.                                                                                                                                          |
| SCK0        | Input/Output    | Ignored Input                        | Serial Clock—Provides the serial bit rate clock for the ESSI. The SCK0 is a clock input or output, used by both the transmitter and receiver in synchronous modes or by the transmitter in asynchronous modes.                                                                                                                                                                                                |
|             |                 |                                      | Although an external serial clock can be independent of and<br>asynchronous to the DSP system clock, it must exceed the<br>minimum clock cycle time of 6T (that is, the system clock<br>frequency must be at least three times the external ESSI clock<br>frequency). The ESSI needs at least three DSP phases inside<br>each half of the serial clock.                                                       |
| PC3         | Input or Output |                                      | <b>Port C 3</b> —The default configuration following reset is GPIO input PC3. When configured as PC3, signal direction is controlled through the Port C Direction Register. The signal can be configured as an ESSI signal SCK0 through the Port C Control Register.                                                                                                                                          |

Table 1-11. Enhanced Synchronous Serial Interface 0



| Signal Name | Туре                                                                                                                                                                                                                                                                                                                              | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                                                                                   |  |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| SRD0        | Input                                                                                                                                                                                                                                                                                                                             | Ignored Input                        | Serial Receive Data—Receives serial data and transfers the data to the ESSI Receive Shift Register. SRD0 is an input when data is received.                                                                                                                          |  |
| PC4         | Input or Output                                                                                                                                                                                                                                                                                                                   |                                      | <b>Port C 4</b> —The default configuration following reset is GPIO input PC4. When configured as PC4, signal direction is controlled through the Port C Direction Register. The signal can be configured as an ESSI signal SRD0 through the Port C Control Register. |  |
| STD0        | Output                                                                                                                                                                                                                                                                                                                            | Ignored Input                        | Serial Transmit Data—Transmits data from the Serial Transmit<br>Shift Register. STD0 is an output when data is transmitted.                                                                                                                                          |  |
| PC5         | Input or Output                                                                                                                                                                                                                                                                                                                   |                                      | <b>Port C 5</b> —The default configuration following reset is GPIO input PC5. When configured as PC5, signal direction is controlled through the Port C Direction Register. The signal can be configured as an ESSI signal STD0 through the Port C Control Register. |  |
|             | <ol> <li>In the Stop state, the signal maintains the last state as follows:</li> <li>If the last state is input, the signal is an ignored input.</li> <li>If the last state is output, these lines maintain the last output state even if the drivers are tri-stated, because they have internal weak keeper circuits.</li> </ol> |                                      |                                                                                                                                                                                                                                                                      |  |
| 2.          | The Wait process                                                                                                                                                                                                                                                                                                                  | ing state does no                    | t affect the signal state.                                                                                                                                                                                                                                           |  |

| Table 1-11. | Enhanced S | vnchronous | Serial | Interface | 0        | (Continued) |
|-------------|------------|------------|--------|-----------|----------|-------------|
|             | Ennancoa o | ynonionoao | Contai | made      | <b>U</b> |             |

# 1.9 Enhanced Synchronous Serial Interface 1 (ESSI1)

| Signal Name | Туре            | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                                                                                   |
|-------------|-----------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SC10        | Input or Output | Ignored Input                        | <b>Serial Control 0</b> —For asynchronous mode, this signal is used for the receive clock I/O (Schmitt-trigger input). For synchronous mode, this signal is used either for transmitter 1 output or for serial I/O flag 0.                                           |
| PD0         | Input or Output |                                      | <b>Port D 0</b> —The default configuration following reset is GPIO input PD0. When configured as PD0, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal SC10 through the Port D Control Register. |
| SC11        | Input/Output    | Ignored Input                        | <b>Serial Control 1</b> —For asynchronous mode, this signal is the receiver frame sync I/O. For synchronous mode, this signal is used either for Transmitter 2 output or for Serial I/O Flag 1.                                                                      |
| PD1         | Input or Output |                                      | <b>Port D 1</b> —The default configuration following reset is GPIO input PD1. When configured as PD1, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal SC11 through the Port D Control Register. |

Table 1-12. Enhanced Serial Synchronous Interface 1



**∟**nnanced Synchronous Serial Interface 1 (ESSI1)

| Signal Name | Туре                                                             | State During<br>Reset <sup>1,2</sup>                            | Signal Description                                                                                                                                                                                                                                                                                                                                                                                           |
|-------------|------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SC12        | Input/Output                                                     | Ignored Input                                                   | Serial Control Signal 2—The frame sync for both the transmitter<br>and receiver in synchronous mode and for the transmitter only in<br>asynchronous mode. When configured as an output, this signal is<br>the internally generated frame sync signal. When configured as an<br>input, this signal receives an external frame sync signal for the<br>transmitter (and the receiver in synchronous operation). |
| PD2         | Input or Output                                                  |                                                                 | <b>Port D 2</b> —The default configuration following reset is GPIO input PD2. When configured as PD2, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal SC12 through the Port D Control Register.                                                                                                                                         |
| SCK1        | Input/Output                                                     | Ignored Input                                                   | <b>Serial Clock</b> —Provides the serial bit rate clock for the ESSI. The SCK1 is a clock input or output used by both the transmitter and receiver in synchronous modes or by the transmitter in asynchronous modes.                                                                                                                                                                                        |
|             |                                                                  |                                                                 | Although an external serial clock can be independent of and<br>asynchronous to the DSP system clock, it must exceed the<br>minimum clock cycle time of 6T (that is, the system clock<br>frequency must be at least three times the external ESSI clock<br>frequency). The ESSI needs at least three DSP phases inside<br>each half of the serial clock.                                                      |
| PD3         | Input or Output                                                  |                                                                 | <b>Port D 3</b> —The default configuration following reset is GPIO input PD3. When configured as PD3, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal SCK1 through the Port D Control Register.                                                                                                                                         |
| SRD1        | Input                                                            | Ignored Input                                                   | Serial Receive Data—Receives serial data and transfers the data to the ESSI Receive Shift Register. SRD1 is an input when data is being received.                                                                                                                                                                                                                                                            |
| PD4         | Input or Output                                                  |                                                                 | <b>Port D 4</b> —The default configuration following reset is GPIO input PD4. When configured as PD4, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal SRD1 through the Port D Control Register.                                                                                                                                         |
| STD1        | Output                                                           | Ignored Input                                                   | Serial Transmit Data—Transmits data from the Serial Transmit<br>Shift Register. STD1 is an output when data is being transmitted.                                                                                                                                                                                                                                                                            |
| PD5         | Input or Output                                                  |                                                                 | <b>Port D 5</b> —The default configuration following reset is GPIO input PD5. When configured as PD5, signal direction is controlled through the Port D Direction Register. The signal can be configured as an ESSI signal STD1 through the Port D Control Register.                                                                                                                                         |
| t           | If the last state is<br>If the last state is<br>because they hav | s input, the signal<br>s output, these lin<br>e internal weak k | ins the last state as follows:<br>l is an ignored input.<br>les maintain the last output state even if the drivers are tri-stated,<br>eeper circuits.<br>It affect the signal state.                                                                                                                                                                                                                         |



# 1.10 Serial Communication Interface (SCI)

The SCI provides a full duplex port for serial communication with other DSPs, microprocessors, or peripherals such as modems.

| Signal Name | Туре                                                             | State During<br>Reset <sup>1,2</sup>                            | Signal Description                                                                                                                                                                                                                                                  |
|-------------|------------------------------------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RXD         | Input                                                            | Ignored Input                                                   | Serial Receive Data—Receives byte-oriented serial data and transfers it to the SCI Receive Shift Register.                                                                                                                                                          |
| PE0         | Input or Output                                                  |                                                                 | <b>Port E 0</b> —The default configuration following reset is GPIO input PE0. When configured as PE0, signal direction is controlled through the Port E Direction Register. The signal can be configured as an SCI signal RXD through the Port E Control Register.  |
| TXD         | Output                                                           | Ignored Input                                                   | Serial Transmit Data—Transmits data from the SCI Transmit Data Register.                                                                                                                                                                                            |
| PE1         | Input or Output                                                  |                                                                 | <b>Port E 1</b> —The default configuration following reset is GPIO input PE1. When configured as PE1, signal direction is controlled through the Port E Direction Register. The signal can be configured as an SCI signal TXD through the Port E Control Register.  |
| SCLK        | Input/Output                                                     | Ignored Input                                                   | <b>Serial Clock</b> —Provides the input or output clock used by the transmitter and/or the receiver.                                                                                                                                                                |
| PE2         | Input or Output                                                  |                                                                 | <b>Port E 2</b> —The default configuration following reset is GPIO input PE2. When configured as PE2, signal direction is controlled through the Port E Direction Register. The signal can be configured as an SCI signal SCLK through the Port E Control Register. |
| •<br>•<br>t | If the last state is<br>If the last state is<br>because they hav | s input, the signal<br>s output, these lin<br>e internal weak k | ins the last state as follows:<br>I is an ignored input.<br>I ses maintain the last output state even if the drivers are tri-stated,<br>eeper circuits.<br>It affect the signal state.                                                                              |

 Table 1-13.
 Serial Communication Interface



# 1.11 Timers

The DSP56321T has three identical and independent timers. Each timer can use internal or external clocking and can either interrupt the DSP56321T after a specified number of events (clocks) or signal an external device after counting a specific number of internal events.

| Signal Name                                                                                                                                                                                                                                                                                                                                                                                                                | Туре            | State During<br>Reset <sup>1,2</sup> | Signal Description                                                                                                                                                                                                                                     |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| TIO0                                                                                                                                                                                                                                                                                                                                                                                                                       | Input or Output | Ignored Input                        | <b>Timer 0 Schmitt-Trigger Input/Output</b> — When Timer 0 function<br>as an external event counter or in measurement mode, TIO0 is<br>used as input. When Timer 0 functions in watchdog, timer, or puls<br>modulation mode, TIO0 is used as output.   |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                            |                 |                                      | The default mode after reset is GPIO input. TIO0 can be changed to output or configured as a timer I/O through the Timer 0 Control/Status Register (TCSR0).                                                                                            |  |
| TIO1                                                                                                                                                                                                                                                                                                                                                                                                                       | Input or Output | Ignored Input                        | <b>Timer 1 Schmitt-Trigger Input/Output</b> — When Timer 1 functions<br>as an external event counter or in measurement mode, TIO1 is<br>used as input. When Timer 1 functions in watchdog, timer, or pulse<br>modulation mode, TIO1 is used as output. |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                            |                 |                                      | The default mode after reset is GPIO input. TIO1 can be changed to output or configured as a timer I/O through the Timer 1 Control/Status Register (TCSR1).                                                                                            |  |
| TIO2                                                                                                                                                                                                                                                                                                                                                                                                                       | Input or Output | Ignored Input                        | <b>Timer 2 Schmitt-Trigger Input/Output</b> — When Timer 2 functions<br>as an external event counter or in measurement mode, TIO2 is<br>used as input. When Timer 2 functions in watchdog, timer, or pulse<br>modulation mode, TIO2 is used as output. |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                            |                 |                                      | The default mode after reset is GPIO input. TIO2 can be changed to output or configured as a timer I/O through the Timer 2 Control/Status Register (TCSR2).                                                                                            |  |
| <ol> <li>In the Stop state, the signal maintains the last state as follows:         <ul> <li>If the last state is input, the signal is an ignored input.</li> <li>If the last state is output, these lines maintain the last output state even if the drivers are tri-stated, because they have internal weak keeper circuits.</li> </ul> </li> <li>The Wait processing state does not affect the signal state.</li> </ol> |                 |                                      |                                                                                                                                                                                                                                                        |  |

Table 1-14. Triple Timer Signals



# 1.12 JTAG and OnCE Interface

The DSP56300 family and in particular the DSP56321T support circuit-board test strategies based on the *IEEE 1149.1 Standard Test Access Port and Boundary Scan Architecture*, the industry standard developed under the sponsorship of the Test Technology Committee of IEEE and the JTAG.

The OnCE module provides a means to interface nonintrusively with the DSP56300 core and its peripherals so that you can examine registers, memory, or on-chip peripherals. Functions of the OnCE module are provided through the JTAG TAP signals.

For programming models, see the chapter on debugging support in the DSP56300 Family Manual.

| Signal<br>Name | Туре                          | State<br>During<br>Reset | Signal Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|----------------|-------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| тск            | Input                         | Input                    | <b>Test Clock</b> —A test clock input signal to synchronize the JTAG test logic.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| TDI            | Input                         | Input                    | <b>Test Data Input</b> —A test data serial input signal for test instructions and data. TDI is sampled on the rising edge of TCK and has an internal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| TDO            | Output                        | Tri-stated               | <b>Test Data Output</b> —A test data serial output signal for test instructions and data. TDO is actively driven in the shift-IR and shift-DR controller states. TDO changes on the falling edge of TCK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| TMS            | Input                         | Input                    | <b>Test Mode Select</b> —Sequences the test controller's state machine. TMS is sampled on the rising edge of TCK and has an internal pull-up resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| TRST           | Input                         | Input                    | <b>Test Reset</b> —Initializes the test controller asynchronously. TRST has an internal pull-up resistor. TRST must be asserted after powerup.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| DE             | Input/ Output<br>(open-drain) | Input                    | <ul> <li>Debug Event—As an input, initiates Debug mode from an external command controller, and, as an open-drain output, acknowledges that the chip has entered Debug mode. As an input, DE causes the DSP56300 core to finish executing the current instruction, save the instruction pipeline information, enter Debug mode, and wait for commands to be entered from the debug serial input line. This signal is asserted as an output for three clock cycles when the chip enters Debug mode as a result of a debug request or as a result of meeting a breakpoint condition. The DE has an internal pull-up resistor.</li> <li>This signal is not a standard part of the JTAG TAP controller. The signal connects directly to the OnCE module to initiate debug mode directly or to provide a direct external indication that the chip has entered Debug mode. All other interface with the OnCE module must occur through the JTAG port.</li> </ul> |  |

 Table 1-15.
 JTAG/OnCE Interface





# 2.1 Introduction

The DSP56321T is fabricated in high-density CMOS with Transistor-Transistor Logic (TTL) compatible inputs and outputs.

**Note:** The DSP56321T specifications are preliminary and are from design simulations, and may not be fully tested or guaranteed. Finalized specifications will be published after full characterization and device qualifications are complete.

# 2.2 Maximum Ratings

### CAUTION

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, normal precautions should be taken to avoid exceeding maximum voltage ratings. Reliability is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or  $V_{CCQH}$ ).

**Note:** In the calculation of timing requirements, adding a maximum value of one specification to a minimum value of another specification does not yield a reasonable sum. A maximum specification is calculated using a worst case variation of process parameter values in one direction. The minimum specification is calculated using the worst case for the same parameters in the opposite direction. Therefore, a "maximum" value for a specification never occurs in the same device that has a "minimum" value for another specification; adding a maximum to a minimum represents a condition that can never exist.

I nermal Characteristics

| Rating <sup>1</sup>                                          | Symbol                         | Value <sup>1, 2</sup>                | Unit |
|--------------------------------------------------------------|--------------------------------|--------------------------------------|------|
| Supply Voltage <sup>3</sup>                                  | V <sub>CCQL</sub>              | -0.1 to 2.25                         | V    |
| Input/Output Supply Voltage <sup>3</sup>                     | V <sub>CCQH</sub> <sup>4</sup> | -0.3 to 4.35                         | V    |
| All input voltages                                           | V <sub>IN</sub>                | GND – 0.3 to V <sub>CCQH</sub> + 0.3 | V    |
| Current drain per pin excluding $V_{CCQL},V_{CCQH},$ and GND | I                              | 10                                   | mA   |
| Operating temperature range <sup>5</sup>                     | TJ                             | 0 to +85                             | °C   |
| Storage temperature                                          | T <sub>STG</sub>               | –55 to +150                          | °C   |

Table 2-1. Absolute Maximum Ratings

Solution of the maximum rating are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond the maximum rating may affect device reliability or cause permanent damage to the device.

 Power-up sequence: During power-up, and throughout the DSP56321T operation, V<sub>CCQH</sub> voltage must always be higher or equal to V<sub>CCQL</sub> voltage.

 V<sub>CCQH</sub> provides input power for V<sub>CCA</sub>, V<sub>CCD</sub>, V<sub>CCC</sub>, V<sub>CCH</sub>, and V<sub>CCS</sub>. These power blocks are isolated internally, but must be connected together externally.

5. Typically, this value implies a maximum ambient temperature (T<sub>A</sub>) of +70°C.

# 2.3 Thermal Characteristics

| AUF<br>AMF | 50                                                  | °C/W                |
|------------|-----------------------------------------------------|---------------------|
| JMA        |                                                     |                     |
|            | 28                                                  | °C/W                |
| ЭJMA       | 37                                                  | °C/W                |
| ЭJMA       | 23                                                  | °C/W                |
| θJB        | 13                                                  | °C/W                |
| elC        | 0.1                                                 | °C/W                |
|            | <sup>с</sup> өјв<br><sup>с</sup> өјс<br>kage therma | e <sub>θJB</sub> 13 |

Table 2-2. Thermal Characteristics

Sunction temperature is a function of on-crip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. All values in this table are simulated; testing is not complete.
 Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board horizontal.

3. Per JEDEC JESD51-6 with the board horizontal.

- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case temperature.



## 2.4 DC Electrical Characteristics

| Characteristics                                                                                                                                                                                                                                                                                                                                                | Symbol                                                             | Min                                                                              | Тур                                               | Мах                                                  | Unit                   |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------|------------------------|
| Supply voltage <sup>1</sup> :<br>• Core (V <sub>CCQL</sub> )<br>• I/O (V <sub>CCQH</sub> , V <sub>CCA</sub> , V <sub>CCD</sub> , V <sub>CCC</sub> , V <sub>CCH</sub> , and V <sub>CCS</sub> )                                                                                                                                                                  |                                                                    | 1.5<br>3.0                                                                       | 1.6<br>3.3                                        | 1.7<br>3.6                                           | V<br>V                 |
| Input high voltage<br>• D[0–23], BG, BB, TA<br>• MOD/IRQ <sup>2</sup> RESET, PINIT/NMI and all<br>JTAG/ESSI/SCI/Timer/HI08 pins                                                                                                                                                                                                                                | V <sub>IH</sub><br>V <sub>IHP</sub>                                | 2.0<br>2.0                                                                       |                                                   | V <sub>CCQH</sub> + 0.3<br>V <sub>CCQH</sub> + 0.3   | V<br>V                 |
| • EXTAL <sup>9</sup>                                                                                                                                                                                                                                                                                                                                           | V <sub>IHX</sub>                                                   | $0.8 	imes V_{CCQH}$                                                             | _                                                 | V <sub>CCQH</sub>                                    | V                      |
| Input low voltage<br>• D[0–23], BG, BB, TA, MOD <sup>3</sup> /IRQ <sup>3</sup> , RESET, PINIT<br>• All JTAG/ESSI/SCI/Timer/HI08 pins<br>• EXTAL <sup>9</sup>                                                                                                                                                                                                   | V <sub>IL</sub><br>V <sub>ILP</sub><br>V <sub>ILX</sub>            | -0.3<br>-0.3<br>-0.3                                                             | <br><br>                                          | 0.8<br>0.8<br>$0.2 	imes V_{CCQH}$                   | V<br>V<br>V            |
| Input leakage current                                                                                                                                                                                                                                                                                                                                          | I <sub>IN</sub>                                                    | -10                                                                              | _                                                 | 10                                                   | μA                     |
| High impedance (off-state) input current<br>(@ 2.4 V / 0.4 V)                                                                                                                                                                                                                                                                                                  | I <sub>TSI</sub>                                                   | -10                                                                              |                                                   | 10                                                   | μA                     |
| <ul> <li>Output high voltage</li> <li>TTL (I<sub>OH</sub> = -0.4 mA)<sup>6,8</sup></li> <li>CMOS (I<sub>OH</sub> = -10 μA)<sup>6</sup></li> </ul>                                                                                                                                                                                                              | V <sub>OH</sub>                                                    | 2.4<br>V <sub>CCQH</sub> – 0.01                                                  |                                                   |                                                      | V<br>V                 |
| Output low voltage<br>• TTL ( $I_{OL}$ = 3.0 mA, open-drain pins $I_{OL}$ = 6.7 mA) <sup>6,8</sup><br>• CMOS ( $I_{OL}$ = 10 µA) <sup>6</sup>                                                                                                                                                                                                                  | V <sub>OL</sub>                                                    |                                                                                  |                                                   | 0.4<br>0.01                                          | V<br>V                 |
| Internal supply current:<br>• In Normal mode <sup>3</sup> at:<br>-220 MHz<br>-240 MHz<br>• In Wait mode <sup>4</sup> at:<br>-220 MHz<br>-240 MHz<br>• In Stop mode <sup>5</sup>                                                                                                                                                                                | I <sub>CCI</sub><br>I <sub>CCW</sub><br>I <sub>CCS</sub>           | <br>                                                                             | 198<br>216<br>TBD<br>TBD<br>TBD                   |                                                      | mA<br>mA<br>mA<br>μA   |
| Input capacitance <sup>6</sup>                                                                                                                                                                                                                                                                                                                                 | CIN                                                                | _                                                                                | _                                                 | 10                                                   | pF                     |
| <ol> <li>Power-up sequence: During power-up, an always be higher or equal to V<sub>CCQL</sub> voltag</li> <li>Refers to MODA/IRQA, MODB/IRQB, MC</li> <li>Section 4.3 provides a formula to compute obtain these results, all inputs must be tere based on synthetic intensive DSP benchm this specification are 90 percent of the metapplications.</li> </ol> | ge.<br>DC/IRQC, a<br>te the estimated (that<br>marks (see <b>A</b> | and MODD/IRQI<br>ated current req<br>at is, not allowe<br><b>ppendix A</b> ). Th | D pins.<br>uirements<br>d to float).<br>e power c | in Normal mode.<br>Measurements a<br>onsumption numl | . To<br>are<br>bers ir |

 Table 2-3.
 DC Electrical Characteristics<sup>7</sup>

4. To obtain these results, all inputs must be terminated (that is, not allowed to float).

 DC current in Stop mode is based on preliminary estimation, and is evaluated based on measurements. To obtain these results, all inputs not disconnected at Stop mode must be terminated (that is, not allowed to float), and the DPLL and on-chip crystal oscillator must be disabled.
 Periodically sampled and not 100 percent tested.

7.  $V_{CCQH} = 3.3 \text{ V} \pm 0.3 \text{ V}$ ,  $V_{CCQL} = 1.6 \text{ V} \pm 0.1 \text{ V}$ ;  $T_J = 0^{\circ}\text{C}$  to +85°C,  $C_L = 50 \text{ pF}$ 

8. This characteristic does not apply to XTAL.

**9.** Driving EXTAL to the low  $V_{IHX}$  or the high  $V_{ILX}$  value may cause additional power consumption (DC current). To minimize power consumption, the minimum  $V_{IHX}$  should be no lower than  $0.9 \times V_{CCOH}$  and the maximum  $V_{ILX}$  should be no higher than  $0.1 \times V_{CCOH}$ .

Freescale Semiconductor, Inc.



# 2.5 AC Electrical Characteristics

The timing waveforms shown in the AC electrical characteristics section are tested with a  $V_{IL}$  maximum of 0.3 V and a  $V_{IH}$  minimum of 2.4 V for all pins except EXTAL, which is tested using the input levels shown in Note 6 of the previous table. AC timing specifications, which are referenced to a device input signal, are measured in production with respect to the 50 percent point of the respective input signal's transition. DSP56321T output levels are measured with the production test machine  $V_{OL}$  and  $V_{OH}$  reference levels set at 0.4 V and 2.4 V, respectively.

**Note:** Although the minimum value for the frequency of EXTAL is 0 MHz, the device AC test conditions are 15 MHz and rated speed.

## 2.5.1 Internal Clocks

| Characteristics                                                                                                                                                                                                                                              | Symbol         | Expression              |                                                  |                       |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------|--------------------------------------------------|-----------------------|--|
| Gharacteristics                                                                                                                                                                                                                                              | Symbol         | Min                     | Тур                                              | Max                   |  |
| Internal operating frequency <ul> <li>With DPLL disabled</li> <li>With DPLL enabled</li> </ul>                                                                                                                                                               | f              |                         | Ef/2<br>(Ef × MF)/(PDF × DF)                     |                       |  |
| Internal clock cycle time <ul> <li>With DPLL disabled</li> <li>With DPLL enabled</li> </ul>                                                                                                                                                                  | T <sub>C</sub> |                         | $2 \times ET_C$<br>ET <sub>C</sub> × PDF × DF/MF |                       |  |
| Internal clock high period <ul> <li>With DPLL disabled</li> <li>With DPLL enabled</li> </ul>                                                                                                                                                                 | Т <sub>Н</sub> | $0.49 \times T_{C}$     | et <sub>c</sub>                                  | 0.51 × T <sub>C</sub> |  |
| Internal clock low period <ul> <li>With DPLL disabled</li> <li>With DPLL enabled</li> </ul>                                                                                                                                                                  | TL             | - 0.49 × T <sub>C</sub> | et <sub>c</sub>                                  |                       |  |
| <b>Note:</b> Ef = External frequency; MF = Multiplication Factor = MFI + MFN/MFD; PDF = Predivision Factor;<br>DF = Division Factor; $T_C$ = Internal clock cycle; $ET_C$ = External clock cycle; $T_H$ = Internal clock high;<br>$T_L$ = Internal clock low |                |                         |                                                  |                       |  |

| Table | 2-4. | Internal | Clocks |
|-------|------|----------|--------|

## 2.5.2 External Clock Operation

The DSP56321T system clock is derived from the on-chip oscillator or is externally supplied. To use the on-chip oscillator, connect a crystal and associated resistor/capacitor components to EXTAL and XTAL; an example is shown in **Figure 2-1**.



#### **Suggested Component Values:**

$$\label{eq:GSC} \begin{split} f_{OSC} &= 16{-}32 \mbox{ MHz} \\ R &= 1 \mbox{ } M\Omega \pm 10\% \\ C &= 10 \mbox{ } pF \pm 10\% \end{split}$$

Calculations are for a 16–32 MHz crystal with the following parameters:

- shunt capacitance (C<sub>0</sub>) of 5.2–7.3 pF,
- series resistance of 5–15  $\Omega$ , and

drive level of 2 mW.

Note: Make sure that in the PCTL Register:
XTLD (bit 2) = 0

Figure 2-1. Crystal Oscillator Circuits



| Na                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Obernetteristiss                                                                                                                                                                 |                         | 220                | MHz                | 240 MHz            |                    |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------|--------------------|--------------------|--------------------|--|
| No.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Characteristics                                                                                                                                                                  | Symbol                  | Min                | Max                | Min                | Max                |  |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Frequency of EXTAL (EXTAL Pin Frequency) <sup>1</sup> <ul> <li>With DPLL disabled</li> <li>With DPLL enabled<sup>2</sup></li> </ul>                                              | Ef<br>DEFR = PDF × PDFR | 0 MHz<br>16 MHz    | 220 MHz<br>220 MHz | 0 MHz<br>16 MHz    | 240 MHz<br>240 MHz |  |
| 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | EXTAL input high <sup>3</sup><br>• With DPLL disabled (46.7%–53.3% duty cycle <sup>4</sup> )<br>• With DPLL enabled (42.5%–57.5% duty cycle <sup>4</sup> )                       | ET <sub>H</sub>         | 2.13 ns<br>1.93 ns | ∞<br>35.9 ns       | 1.95 ns<br>1.77 ns | ∞<br>35.9 ns       |  |
| 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <ul> <li>EXTAL input low<sup>4</sup></li> <li>With DPLL disabled (46.7%–53.3% duty cycle<sup>4</sup>)</li> <li>With DPLL enabled (42.5%–57.5% duty cycle<sup>4</sup>)</li> </ul> | ETL                     | 2.13 ns<br>1.93 ns | ∞<br>35.9 ns       | 1.95 ns<br>1.77 ns | ∞<br>35.9 ns       |  |
| 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | EXTAL cycle time <sup>3</sup> <ul> <li>With DPLL disabled</li> <li>With DPLL enabled</li> </ul>                                                                                  | ET <sub>C</sub>         | 4.55 ns<br>4.55 ns | ∞<br>62.5 ns       | 4.17 ns<br>4.17 ns | ∞<br>62.5 ns       |  |
| 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Instruction cycle time = I <sub>CYC</sub> = ET <sub>C</sub> <ul> <li>With DPLL disabled</li> <li>With DPLL enabled</li> </ul>                                                    | I <sub>CYC</sub>        | 9.1 ns<br>4.55 ns  | ∞<br>1.6 μs        | 8.34 ns<br>4.17 ns | ∞<br>1.6 μs        |  |
| <ul> <li>With DPLL enabled</li> <li>4.55 ns</li> <li>1.6 μs</li> <li>4.17 ns</li> <li>1.6 μs</li> <li< td=""></li<></ul> |                                                                                                                                                                                  |                         |                    |                    |                    |                    |  |

Table 2-5. External Clock Operation

high or low time required for correction operation, however, remains the same at lower operating frequencies; therefore, when a lower clock frequency is used, the signal symmetry may vary from the specified duty cycle as long as the minimum high time and low time requirements are met.

**Note:** If an externally-supplied square wave voltage source is used, disable the internal oscillator circuit during bootup by setting XTLD (PCTL Register bit 2 = 1—see the *DSP56321T Reference Manual*). The external square wave source connects to EXTAL; XTAL is not physically connected to the board or socket. **Figure 2-2** shows the EXTAL input and the internal clock signals.



Figure 2-2. External Input Clock Timing



## Clock Generator (CLKGEN) and Digital Phase Lock Loop (DPLL) Characteristics 2.5.3

| Observatoriation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0h.a.l           | 220              | MHz              | 240              |                  |      |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|------------------|------------------|------------------|------|--|
| Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Symbol           | Min              | Max              | Min              | Мах              | Unit |  |
| Predivision factor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PDF <sup>1</sup> | 1                | 16               | 1                | 16               | —    |  |
| Predivider output clock frequency range                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | PDFR             | 16               | 32               | 16               | 32               | MHz  |  |
| Total multiplication factor <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MF               | 5                | 15               | 5                | 15               | —    |  |
| Multiplication factor integer part                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | MFI <sup>1</sup> | 5                | 15               | 5                | 15               | —    |  |
| Multiplication factor numerator <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | MFN              | 0                | 127              | 0                | 127              | —    |  |
| Multiplication factor denominator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | MFD              | 1                | 128              | 1                | 128              | —    |  |
| Double clock frequency range                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DDFR             | 160              | 440              | 160              | 480              | MHz  |  |
| Phase lock-in time <sup>4</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | DPLT             | 6.8 <sup>5</sup> | 150 <sup>6</sup> | 6.8 <sup>5</sup> | 150 <sup>6</sup> | μs   |  |
| <ol> <li>Notes:         <ol> <li>Refer to the <i>DSP56321 User's Manual</i> for a detailed description of register reset values.</li> <li>The total multiplication factor (MF) includes both integer and fractional parts (that is, MF = MFI + MFN/MFD).</li> <li>The numerator (MFN) should be less than the denominator (MFD).</li> <li>DPLL lock procedure duration is specified for the case when an external clock source is supplied to the EXTAL pin. Parameters will be refined after silicon characterization.</li> </ol> </li> </ol> |                  |                  |                  |                  |                  |      |  |

| Table 2-6. | <b>CLKGEN and DPLL Characteristics</b> |
|------------|----------------------------------------|
|            |                                        |

Frequency-only Lock Mode or non-integer MF, after partial reset. 5. Frequency and Phase Lock Mode, integer MF, after full reset. 6.



## 2.5.4 Reset, Stop, Mode Select, and Interrupt Timing

|     | Characteristics                                                                                                                                                                                      | <b>-</b>                                                                                                                                                  | 220                              | MHz              | 240                              | MHz              |                      |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|------------------|----------------------------------|------------------|----------------------|
| No. |                                                                                                                                                                                                      | Expression                                                                                                                                                | Min                              | Max              | Min                              | Max              | Unit                 |
| 8   | Delay from RESET assertion to all pins at reset value <sup>3</sup>                                                                                                                                   | _                                                                                                                                                         | _                                | 26               | _                                | 26               | ns                   |
| 9   | Required RESET duration <sup>4</sup><br>Power on, external clock generator, DPLL<br>disabled                                                                                                         | $50 \times \text{ET}_{\text{C}}$                                                                                                                          | 227.5                            | _                | 208.5                            | _                | ns                   |
|     | Power on, external clock generator, DPLL enabled                                                                                                                                                     | $1000 \times ET_C$                                                                                                                                        | 4.55                             | -                | 4.17                             | —                | μs                   |
|     | Power on, internal oscillator<br>During STOP, XTAL disabled<br>During STOP, XTAL enabled<br>During normal operation                                                                                  | $\begin{array}{c} 75000 \times {\sf ET}_{\sf C} \\ 75000 \times {\sf ET}_{\sf C} \\ 2.5 \times {\sf T}_{\sf C} \\ 2.5 \times {\sf T}_{\sf C} \end{array}$ | 0.341<br>0.341<br>11.38<br>11.38 |                  | 0.313<br>0.313<br>10.43<br>10.43 |                  | ms<br>ms<br>ns<br>ns |
| 10  | Delay from asynchronous RESET<br>deassertion to first external address output<br>(internal reset deassertion) <sup>5</sup><br>Minimum<br>Maximum                                                     | 3.25 × T <sub>C</sub> + 2.0<br>20.25 T <sub>C</sub> + 10                                                                                                  | 16.79                            |                  | 15.55                            | <br>94.44        | ns                   |
| 13  | Mode select setup time                                                                                                                                                                               | 5                                                                                                                                                         | 30.0                             | _                | 30.0                             |                  | ns                   |
| 14  | Mode select hold time                                                                                                                                                                                |                                                                                                                                                           | 0.0                              | _                | 0.0                              | _                | ns                   |
| 15  | Minimum edge-triggered interrupt request assertion width                                                                                                                                             |                                                                                                                                                           | 4.0                              | _                | 4.0                              | _                | ns                   |
| 16  | Minimum edge-triggered interrupt request deassertion width                                                                                                                                           |                                                                                                                                                           | 4.0                              | -                | 4.0                              | _                | ns                   |
| 17  | Delay from IRQA, IRQB, IRQC, IRQD, NMI<br>assertion to external memory access address<br>out valid<br>Caused by first interrupt instruction fetch<br>Caused by first interrupt instruction execution | $4.25 \times T_{C} + 2.0$<br>$7.25 \times T_{C} + 2.0$                                                                                                    | 21.24<br>34.99                   |                  | 19.72<br>32.23                   |                  | ns<br>ns             |
| 18  | Delay from IRQA, IRQB, IRQC, IRQD, NMI<br>assertion to general-purpose transfer output<br>valid caused by first interrupt instruction<br>execution                                                   | 10 × T <sub>C</sub> + 5.0                                                                                                                                 | 50.5                             | _                | 46.17                            | _                | ns                   |
| 19  | Delay from address output valid caused by<br>first interrupt instruction execute to interrupt<br>request deassertion for level sensitive fast<br>interrupts <sup>1, 7, 8</sup>                       | (WS + 3.75) × T <sub>C</sub> – 10.94                                                                                                                      | _                                | Note 8           | —                                | Note 8           | ns                   |
| 20  | Delay from $\overline{\text{RD}}$ assertion to interrupt request deassertion for level sensitive fast interrupts <sup>1, 7, 8</sup>                                                                  | (WS + 3.25) × T <sub>C</sub> – 10.94                                                                                                                      | _                                | Note 8           | _                                | Note 8           | ns                   |
| 21  | Delay from $\overline{\text{WR}}$ assertion to interrupt<br>request deassertion for level sensitive fast<br>interrupts <sup>1, 7, 8</sup><br>SRAM WS = 3<br>SRAM WS $\geq$ 4                         | (WS + 3) × T <sub>C</sub> – 10.94<br>(WS + 2.5) × T <sub>C</sub> – 10.94                                                                                  |                                  | Note 8<br>Note 8 |                                  | Note 8<br>Note 8 | ns<br>ns             |
| 24  | Duration for IRQA assertion to recover from Stop state                                                                                                                                               |                                                                                                                                                           | 5.9                              | —                | 5.9                              | -                | ns                   |

 Table 2-7.
 Reset, Stop, Mode Select, and Interrupt Timing<sup>6</sup>



220 MHz 240 MHz No. Characteristics Unit Expression Min Max Min Мах Delay from IRQA assertion to fetch of first 25 instruction (when exiting Stop)<sup>2, 3</sup> DPLL is not active during Stop (PCTL Bit 1 = DPLT +  $(128K \times T_C)$ 589.2 732.4 540.6 683.8 μs 0) and Stop delay is enabled (Operating Mode Register Bit 6 = 0) DPLL is not active during Stop (PCTL Bit 1 = 150.1 DPLT +  $(23.75 \pm 0.5) \times T_{C}$ 6.9 6.9 150.1 μs 0) and Stop delay is not enabled (Operating Mode Register Bit 6 = 1) DPLL is active during Stop (PCTL Bit 1 = 1;  $(8.25 \pm 0.5) \times T_C$ 35.3 39.6 32.3 35.5 ns Implies No Stop Delay) Duration of level sensitive IRQA assertion 26 to ensure interrupt service (when exiting Stop)<sup>2, 3</sup> DPLL is not active during Stop (PCTL bit 1 = DPLT + (128 K  $\times$  T<sub>C</sub>) 589.2 540.6 μs 0) and Stop delay is enabled (Operating Mode Register Bit 6 = 0) DPLL is not active during Stop (PCTL bit 1 = DPLT + (20.5  $\pm$  0.5)  $\times$  T<sub>C</sub> 6.9 6.9 μs 0) and Stop delay is not enabled (Operating Mode Register Bit 6 = 1) DPLL is active during Stop ((PCTL bit 1 = 0;  $5.5 \times T_{C}$ 25.0 22.9 \_\_\_\_ ns implies no Stop delay) 27 Interrupt Requests Rate HI08, ESSI, SCI, Timer  $12T_{C}$ 54.6 50.0 ns DMA 36.4 33.4 8T<sub>C</sub> \_\_\_\_ \_\_\_\_ ns 8T<sub>C</sub> IRQ, NMI (edge trigger) 36.4 33.4 ns 12T<sub>C</sub> IRQ, NMI (level trigger) 54.6 50.0 ns 28 DMA Requests Rate 6T<sub>C</sub> Data read from HI08, ESSI, SCI 27.3 25.0 ns \_\_\_\_ -----Data write to HI08, ESSI, SCI 29.2 7T<sub>C</sub> 31.9 \_ ns 8.3 Timer  $2T_{C}$ 9.1 \_\_\_\_ \_\_\_\_ ns 12.5 IRQ, NMI (edge trigger)  $3T_{C}$ 13.7 ns Delay from IRQA, IRQB, IRQC, IRQD, NMI 21.34 19.72 29  $4.25\times T_{C} + 2.0$ ns assertion to external memory (DMA source) access address out valid When fast interrupts are used and IRQA, IRQB, IRQC, and IRQD are defined as level-sensitive, timings 19 Notes: 1. through 21 apply to prevent multiple interrupt service. To avoid these timing restrictions, the deasserted Edge-triggered mode is recommended when fast interrupts are used. Long interrupts are recommended for Level-sensitive mode.

| Table 2-7. | Reset, Stop, | Mode Select, | and Interrupt | Timing <sup>6</sup> (Continued) |
|------------|--------------|--------------|---------------|---------------------------------|
|------------|--------------|--------------|---------------|---------------------------------|



| No  |                                                                                                                                                                                                                                                                                                                               | Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Everacion | 220 MHz |     | 240 MHz |             | Unit     |  |  |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|-----|---------|-------------|----------|--|--|
| No. |                                                                                                                                                                                                                                                                                                                               | Characteristics Expression -                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |           | Min     | Мах | Min     | Max         | Unit     |  |  |
|     | 2.                                                                                                                                                                                                                                                                                                                            | This timing depends on several setting                                                                                                                                                                                                                                                                                                                                                                                                                                                            | s:        |         |     |         |             |          |  |  |
|     |                                                                                                                                                                                                                                                                                                                               | For DPLL disable, using internal oscillator (DPLL Control Register (PCTL) Bit $2 = 0$ ) and oscillator disabled during Stop (PCTL Bit $1 = 0$ ), a stabilization delay is required to assure that the oscillator is stable before programs are executed. Resetting the Stop delay (Operating Mode Register Bit $6 = 0$ ) provides the proper delay. While Operating Mode Register Bit $6 = 1$ can be set, it is not recommended, and these specifications do not guarantee timings for that case. |           |         |     |         |             |          |  |  |
|     |                                                                                                                                                                                                                                                                                                                               | For DPLL disable, using internal oscilla stabilization delay is required and reco                                                                                                                                                                                                                                                                                                                                                                                                                 | . ,       |         | 0   | • •     |             | = 1), no |  |  |
|     | For DPLL disable, using external clock (PCTL Bit 2 = 1), no stabilization delay is required and recovery defined by the PCTL Bit 1 and Operating Mode Register Bit 6 settings.                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |         |     |         |             |          |  |  |
|     |                                                                                                                                                                                                                                                                                                                               | For DPLL enable, if PCTL Bit 1 is 0, the DPLL is shut down during Stop. Recovering from Stop requires to lock. The DPLL lock procedure duration is defined in <b>Table 2-6</b> and will be refined after silicon character. This procedure is followed by the stop delay counter. Stop recovery ends when the stop delay counter its count.                                                                                                                                                       |           |         |     |         |             |          |  |  |
|     | <ul> <li>The DPLT value for DPLL disable is 0.</li> <li>Periodically sampled and not 100 percent tested.</li> <li>For an external clock generator, RESET duration is measured while RESET is asserte<br/>EXTAL input is active and valid.</li> </ul>                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |         |     |         | s valid, ar | nd the   |  |  |
|     | For an internal oscillator, RESET duration is measured while RESET is asserted and V <sub>CCQL</sub> is valid. timing reflects the crystal oscillator stabilization time after power-up. This number is affected both b specifications of the crystal and other components connected to the oscillator and reflects worst car |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |         |     |         |             |          |  |  |
|     | ecified above) have not beer<br>wer consumption and                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |         |     |         |             |          |  |  |
|     | 5.<br>6.<br>7.<br>8.                                                                                                                                                                                                                                                                                                          | 7. WS = number of wait states (measured in clock cycles, number of $T_C$ ).                                                                                                                                                                                                                                                                                                                                                                                                                       |           |         |     |         |             |          |  |  |

| Table 2-7. | Reset, Stop, Mode Select, and Interrupt Tim | ing <sup>6</sup> (Continued) |
|------------|---------------------------------------------|------------------------------|
|            |                                             |                              |



Figure 2-3. Reset Timing

#### For More Information On This Product, Go to: www.freescale.com





Figure 2-5. External Interrupt Timing (Negative Edge-Triggered)





Figure 2-9. External Memory Access (DMA Source) Timing



## 2.5.5 External Memory Expansion Port (Port A)

## 2.5.5.1 SRAM Timing

#### Table 2-8. SRAM Timing

|     | Characteristics                                                    | Symbol Expression <sup>1</sup>     | 220                                                                                                                                                                                    | MHz            | 240 MHz |                | 11    |          |
|-----|--------------------------------------------------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------|----------------|-------|----------|
| No. |                                                                    |                                    | Expression                                                                                                                                                                             | Min            | Max     | Min            | Max   | Unit     |
| 100 | Address valid and AA assertion pulse width <sup>2</sup>            | t <sub>RC</sub> , t <sub>WC</sub>  | $\begin{array}{c} (\text{WS + 2}) \times \text{T}_{\text{C}} - 4.0 \\ [3 \leq \text{WS} \leq 7] \\ (\text{WS + 3}) \times \text{T}_{\text{C}} - 4.0 \\ [\text{WS} \geq 8] \end{array}$ | 18.8<br>46.0   | _       | 16.9<br>41.9   | _     | ns<br>ns |
| 101 | Address and AA valid to WR assertion                               | t <sub>AS</sub>                    | $0.75 \times T_{C} - 3.0$<br>[WS = 3]<br>$1.25 \times T_{C} - 3.0$<br>[WS ≥ 4]                                                                                                         | 0.41<br>2.69   | _       | 0.13<br>2.21   | _     | ns<br>ns |
| 102 | WR assertion pulse width                                           | t <sub>WP</sub>                    | $\label{eq:WS} \begin{array}{l} WS\timesT_{C}-4.0\\ [WS=3]\\ (WS-0.5)\timesT_{C}-4.0\\ [WS\geq4] \end{array}$                                                                          | 9.65<br>11.93  | _       | 8.51<br>10.6   | _     | ns<br>ns |
| 103 | WR deassertion to address not valid                                | t <sub>WR</sub>                    | $\begin{array}{c} 1.25 \times T_{C} - 4.0 \\ [3 \leq WS \leq 7] \\ 2.25 \times T_{C} - 4.0 \\ [WS \geq 8] \end{array}$                                                                 | 1.69<br>6.24   | _       | 1.21<br>6.51   | _     | ns<br>ns |
| 104 | Address and AA valid to input data valid                           | t <sub>AA</sub> , t <sub>AC</sub>  | $\begin{array}{c} (\text{WS + 0.75})\times\text{T}_{\text{C}}-5.6\\ [\text{WS}\geq3] \end{array}$                                                                                      | -              | 11.46   | —              | 10.04 | ns       |
| 105 | RD assertion to input data valid                                   | t <sub>OE</sub>                    | $\begin{array}{l} (\text{WS + 0.25})\times\text{T}_{\text{C}}-6.5\\ [\text{WS}\geq3] \end{array}$                                                                                      | -              | 8.29    | —              | 7.05  | ns       |
| 106 | RD deassertion to data not valid (data hold time)                  | t <sub>OHZ</sub>                   |                                                                                                                                                                                        | 0.0            | —       | 0.0            | _     | ns       |
| 107 | Address valid to WR deassertion <sup>2</sup>                       | t <sub>AW</sub>                    | $\begin{array}{c} (\text{WS + 0.75})\times\text{T}_{\text{C}}-4.0\\ [\text{WS}\geq3] \end{array}$                                                                                      | 13.06          | —       | 11.64          | —     | ns       |
| 108 | Data valid to $\overline{\text{WR}}$ deassertion (data setup time) | t <sub>DS</sub> (t <sub>DW</sub> ) | $\begin{array}{c} (WS-0.25)\times T_C-5.4\\ [WS\geq 3] \end{array}$                                                                                                                    | 7.11           | —       | 6.07           | —     | ns       |
| 109 | Data hold time from WR deassertion                                 | t <sub>DH</sub>                    | $\begin{array}{l} 1.25 \times T_{C} - 4.0 \\ [3 \leq WS \leq 7] \\ 2.25 \times T_{C} - 4.0 \\ [WS \geq 8] \end{array}$                                                                 | 1.69<br>6.23   | _       | 1.21<br>5.38   | _     | ns<br>ns |
| 110 | WR assertion to data active                                        |                                    | $0.25 \times T_{C} - 4.0$<br>[WS = 3]<br>$-0.25 \times T_{C} - 4.0$<br>[WS ≥ 4]                                                                                                        | -2.86<br>-5.14 | _       | -2.96<br>-5.04 | _     | ns<br>ns |
| 111 | WR deassertion to data high impedance                              |                                    | $1.25 \times T_C$ $[3 \le WS \le 7]$ $2.25 \times T_C$ $[WS \ge 8]$                                                                                                                    | 5.69<br>10.24  | _       | 5.21<br>9.38   | _     | ns<br>ns |
| 112 | Previous RD deassertion to data active (write)                     | —                                  | $\begin{array}{c} 2.25 \times T_{C} - 4.0 \\ [3 \leq WS \leq 7] \\ 3.25 \times T_{C} - 4.0 \\ [WS \geq 8] \end{array}$                                                                 | 6.23<br>10.78  | _       | 5.38<br>9.54   | _     | ns<br>ns |
| 113 | RD deassertion time                                                | _                                  | $\begin{array}{c} 1.75 \times T_{C} - 3.0 \\ [3 \leq WS \leq 7] \\ 2.75 \times T_{C} - 3.0 \\ [WS \geq 8] \end{array}$                                                                 | 4.96<br>9.51   | _       | 4.30<br>8.47   | _     | ns<br>ns |

#### For More Information On This Product, Go to: www.freescale.com



| Na    | Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                       | Quanta | Evenesian <sup>1</sup>                                                                                                 | 220          | MHz | 240          | 240 MHz |          |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------|--------------|-----|--------------|---------|----------|
| No.   | Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                       | Symbol | Expression <sup>1</sup>                                                                                                | Min          | Max | Min          | Мах     | Unit     |
| 114   | WR deassertion time <sup>4</sup>                                                                                                                                                                                                                                                                                                                                                                                                                      | _      | $\begin{array}{c} 2.0 \times T_{C} - 3.0 \\ [3 \leq WS \leq 7] \\ 3.0 \times T_{C} - 3.0 \\ [WS \geq 8] \end{array}$   | 6.1<br>10.6  | _   | 5.3<br>9.5   | _       | ns<br>ns |
| 115   | Address valid to RD assertion                                                                                                                                                                                                                                                                                                                                                                                                                         | _      | $0.5 	imes T_C - 2.0$                                                                                                  | 0.3          |     | 0.1          |         | ns       |
| 116   | RD assertion pulse width                                                                                                                                                                                                                                                                                                                                                                                                                              | —      | $\begin{array}{c} (\text{WS + 0.25}) \times \text{T}_{\text{C}} - 3.0 \\ [\text{WS} \geq 3] \end{array}$               | 11.79        | —   | 10.55        | —       | ns       |
| 117   | RD deassertion to address not valid                                                                                                                                                                                                                                                                                                                                                                                                                   | _      | $\begin{array}{l} 1.25 \times T_{C} - 4.0 \\ [3 \leq WS \leq 7] \\ 2.25 \times T_{C} - 4.0 \\ [WS \geq 8] \end{array}$ | 1.69<br>6.24 | _   | 1.21<br>5.38 | _       | ns<br>ns |
| 118   | TA setup before RD or WR deassertion <sup>5</sup>                                                                                                                                                                                                                                                                                                                                                                                                     | _      | $0.25 \times T_{C} + 2.0$                                                                                              | 3.14         | _   | 3.04         | _       | ns       |
| 119   | TA hold after RD or WR deassertion                                                                                                                                                                                                                                                                                                                                                                                                                    | _      |                                                                                                                        | 0            | _   | 0            | _       | ns       |
| Notes | <ul> <li>Notes: 1. WS is the number of wait states specified in the BCR. The value is given for the minimum for a given category. (For example, for a category of [3 ≤ WS ≤ 7] timing is specified for 3 wait states.) Three wait states is the minimum value otherwise.</li> <li>2. Timings 100 and 107 are guaranteed by design, not tested.</li> <li>3. All timings are measured from 0.5 × V<sub>CCQH</sub> to 0.5 × V<sub>CCQH</sub>.</li> </ul> |        |                                                                                                                        |              |     |              |         |          |

| Table 2-8. | SRAM Timing | (Continued) |
|------------|-------------|-------------|
|------------|-------------|-------------|

4. The WS number applies to the access in which the deassertion of WR occurs and assumes the next access uses a minimal number of wait states.

Timing 118 is relative to the deassertion edge of RD or WR even if TA remains asserted. 5.



read or write operation. AA[0-3] do not hold their state after a read or write operation.

Figure 2-10. SRAM Read Access





Figure 2-11. SRAM Write Access

# 2.5.5.2 Asynchronous Bus Arbitration Timings

| Table 2-9. | Asynchronous Bus Timings |
|------------|--------------------------|
|------------|--------------------------|

| No.   |                   | Characteristics                                                                                                                                                                                                                                                                             | Expression                                                              | 220 MHz  |           | 240       | MHz  | Unit |
|-------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|----------|-----------|-----------|------|------|
| NO.   |                   | Giaracteristics                                                                                                                                                                                                                                                                             | Expression                                                              | Min      | Max       | Min       | Max  | Unit |
| 250   | BB ass            | sertion window from BG input deassertion.                                                                                                                                                                                                                                                   | 2.5 × Tc + 5                                                            | _        | 16.4      | _         | 15.4 | ns   |
| 251   | Delay f           | from $\overline{BB}$ assertion to $\overline{BG}$ assertion                                                                                                                                                                                                                                 | 2 × Tc + 5                                                              | 14.1     | —         | 13.3      | —    | ns   |
| Notes | s: 1.<br>2.<br>3. | Bit 13 in the Operating Mode Register must be set to en<br>At 150 MHz, Asynchronous Arbitration mode is recomm<br>To guarantee timings 250 and 251, it is recommended<br>DSP56300 devices (on the same bus), as shown in <b>Fig</b><br>device while BG2 is the BG signal for a second DSP56 | nended.<br>that you assert n <u>on-c</u><br><b>jure 2-12</b> , where BG | overlapp | ing BG ir | puts to c |      | 300  |





Figure 2-12. Asynchronous Bus Arbitration Timing

The asynchronous bus arbitration is enabled by internal synchronization circuits on  $\overline{BG}$  and  $\overline{BB}$  inputs. These synchronization circuits add delay from the external signal until it is exposed to internal logic. As a result of this delay, a DSP56300 part may assume mastership and assert  $\overline{BB}$ , for some time after  $\overline{BG}$  is deasserted. This is the reason for timing 250.

Once  $\overline{BB}$  is asserted, there is a synchronization delay from  $\overline{BB}$  assertion to the time this assertion is exposed to other DSP56300 components that are potential masters on the same bus. If  $\overline{BG}$  input is asserted before that time, and  $\overline{BG}$  is asserted and  $\overline{BB}$  is deasserted, another DSP56300 component may assume mastership at the same time. Therefore, some non-overlap period between one  $\overline{BG}$  input active to another  $\overline{BG}$  input active is required. Timing 251 ensures that overlaps are avoided.



# 2.5.6 Host Interface Timing

|     | Characteristic <sup>10</sup>                                                                                                                                                                                                                       |                                   | 220      | 220 MHz 240 M |           |       |          |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------|---------------|-----------|-------|----------|
| No. | Characteristic '*                                                                                                                                                                                                                                  | Expression                        | Min      | Max           | Min       | Max   | Unit     |
| 317 | Read data strobe assertion width <sup>5</sup><br>HACK assertion width                                                                                                                                                                              | T <sub>C</sub> + T <sub>318</sub> | 9.05     | _             | 8.30      | _     | ns       |
| 318 | Read data strobe deassertion width <sup>5</sup><br>HACK deassertion width                                                                                                                                                                          | T <sub>318</sub>                  | 4.5      | _             | 4.13      | —     | ns       |
| 319 | Read data strobe deassertion width <sup>5</sup> after "Last Data Register"<br>reads <sup>8,11</sup> , or between two consecutive CVR, ICR, or ISR<br>reads <sup>3</sup><br>HACK deassertion width after "Last Data Register" reads <sup>8,11</sup> | $2.5 \times T_{C} + 3.3$          | 14.7     | _             | 13.7      | _     | ns       |
| 320 | Write data strobe assertion width <sup>6</sup>                                                                                                                                                                                                     |                                   | 6.0      | _             | 5.5       | —     | ns       |
| 321 | Write data strobe deassertion width <sup>8</sup><br>HACK write deassertion width<br>• after ICR, CVR and "Last Data Register" writes                                                                                                               | 2.5 × T <sub>C</sub> + 3.3        | 14.7     | _             | 13.7      |       | ns       |
|     | <ul> <li>after IVR writes, or<br/>after TXH:TXM:TXL writes (with HLEND= 0), or<br/>after TXL:TXM:TXH writes (with HLEND = 1)</li> </ul>                                                                                                            |                                   | 7.5      | -             | 6.88      | _     | ns       |
| 322 | HAS assertion width                                                                                                                                                                                                                                |                                   | 4.5      | _             | 4.13      | _     | ns       |
| 323 | HAS deassertion to data strobe assertion <sup>4</sup>                                                                                                                                                                                              |                                   | 0.0      | _             | 0.0       | —     | ns       |
| 324 | Host data input setup time before write data strobe deassertion <sup>6</sup>                                                                                                                                                                       |                                   | 4.5      | _             | 4.13      | —     | ns       |
| 325 | Host data input hold time after write data strobe deassertion <sup>6</sup>                                                                                                                                                                         |                                   | 1.5      | _             | 1.38      | —     | ns       |
| 326 | Read data strobe assertion to output data active from high<br>impedance <sup>5</sup><br>HACK assertion to output data active from high impedance                                                                                                   |                                   | 1.5      | -             | 1.38      | —     | ns       |
| 327 | Read data strobe assertion to output data valid <sup>5</sup><br>HACK assertion to output data valid                                                                                                                                                |                                   | _        | 13.45         | —         | 12.32 | ns       |
| 328 | Read data strobe deassertion to output data high impedance <sup>5</sup><br>HACK deassertion to output data high impedance                                                                                                                          |                                   | —        | 4.5           | —         | 4.13  | ns       |
| 329 | Output data hold time after read data strobe deassertion <sup>5</sup><br>Output data hold time after HACK deassertion                                                                                                                              |                                   | 1.5      | _             | 1.38      | —     | ns       |
| 330 | HCS assertion to read data strobe deassertion <sup>5</sup>                                                                                                                                                                                         | T <sub>C</sub> + T <sub>318</sub> | 9.05     | _             | 8.30      | _     | ns       |
| 331 | HCS assertion to write data strobe deassertion <sup>6</sup>                                                                                                                                                                                        |                                   | 4.5      | _             | 4.13      | —     | ns       |
| 332 | HCS assertion to output data valid                                                                                                                                                                                                                 |                                   | _        | 11.04         | _         | 10.12 | ns       |
| 333 | HCS hold time after data strobe deassertion <sup>4</sup>                                                                                                                                                                                           |                                   | 0.0      | _             | 0.0       | _     | ns       |
| 334 | Address (HAD[0–7]) setup time before HAS deassertion (HMUX=1)                                                                                                                                                                                      |                                   | 2.1      | —             | 1.93      | —     | ns       |
| 335 | Address (HAD[0–7]) hold time after HAS deassertion (HMUX=1)                                                                                                                                                                                        |                                   | 1.5      |               | 1.38      |       | ns       |
| 336 | HA[8–10] (HMUX=1), HA[0–2] (HMUX=0), HR/W setup time<br>before data strobe assertion <sup>4</sup><br>• Read<br>• Write                                                                                                                             |                                   | 0<br>2.1 |               | 0<br>1.93 | _     | ns<br>ns |

| Table 2-10. | Host Interface | Timings <sup>1,2,12</sup> |
|-------------|----------------|---------------------------|
|-------------|----------------|---------------------------|



|       |                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                     | 220 MHz                                                                                                                                     |                                                                                                                               | 240 MHz                                                                                                  |                                                                        |      |
|-------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|------|
| No.   | Characteristic <sup>10</sup>                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Expression                                                                                                                                                                                                                                                                                          | Min                                                                                                                                         | Max                                                                                                                           | Min                                                                                                      | Max                                                                    | Unit |
| 337   |                                              | 0] (HMUX=1), HA[0–2] (HMUX=0), HR/W hold time ata strobe deassertion <sup>4</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                     | 1.5                                                                                                                                         | -                                                                                                                             | 1.38                                                                                                     | -                                                                      | ns   |
| 338   |                                              | rom read data strobe deassertion to host request<br>on for "Last Data Register" read <sup>5, 7, 8</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | T <sub>C</sub> + 2.64                                                                                                                                                                                                                                                                               | 7.19                                                                                                                                        | _                                                                                                                             | 6.81                                                                                                     | —                                                                      | ns   |
| 339   | Delay f<br>assertio                          | rom write data strobe deassertion to host request<br>on for "Last Data Register" write <sup>6, 7, 8</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1.5 × T <sub>C</sub> + 2.64                                                                                                                                                                                                                                                                         | 9.47                                                                                                                                        | —                                                                                                                             | 8.9                                                                                                      | _                                                                      | ns   |
| 340   |                                              | rom data strobe assertion to host request deassertion st Data Register" read or write (HROD=0) <sup>4, 7, 8</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                     | _                                                                                                                                           | 11.04                                                                                                                         | —                                                                                                        | 10.12                                                                  | ns   |
| 341   | for "Las                                     | rom data strobe assertion to host request deassertion<br>st Data Register" read or write (HROD=1, open drain<br>quest) <sup>4, 7, 8, 9</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                     | _                                                                                                                                           | 300.0                                                                                                                         | _                                                                                                        | 300.0                                                                  | ns   |
| Notes | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9. | See the Programmer's Model section in the chapter on<br>In the timing diagrams below, the controls pins are draw<br>This timing is applicable only if two consecutive reads f<br>The data strobe is Host Read (HRD) or Host Write (HW<br>(HDS) in the Single Data Strobe mode.<br>The read data strobe is HRD in the Dual Data Strobe m<br>The write data strobe is HWR in the Dual Data Strobe m<br>The host request is HREQ in the Single Host Request m<br>mode.<br>The "Last Data Register" is the register at address \$7, w<br>transfers. This is RXL/TXL in the Big Endian mode (HL<br>7—ICR[7]), or RXH/TXH in the Little Endian mode (HL<br>In this calculation, the host request signal is pulled up to<br>$V_{CCQH} = 3.3 V \pm 0.3 V$ , $V_{CCQL} = 1.6 V \pm 0.1 V$ ; $T_J = 0^{\circ}C$<br>This timing is applicable only if a read from the "Last Data Data Data Data Data Data Data D | wn as active low. The<br>rom one of these reg<br>(R) in the Dual Data<br>node and HDS in the<br>mode and HDS in the<br>mode and HRRQ an<br>which is the last loca<br>END = 0; HLEND is<br>END = 1).<br>by a 4.7 k $\Omega$ resistor i<br>C to +85°C, C <sub>L</sub> = 50<br>ata Register" is follow | e pin pol.<br>gisters ar<br>Strobe r<br>Single I<br>e Single d<br>d HTRQ<br>d HTRQ<br>titon to b<br>the Inter<br>n the Op<br>pF<br>wed by a | arity is pr<br>re execut<br>node and<br>Data Stro<br>Data Stro<br>in the Do<br>e read or<br>face Con<br>en-drain<br>read froi | ogramm<br>ed.<br>I Host D<br>be mode<br>bbe mode<br>buble Ho<br>written<br>trol Reg<br>mode.<br>m the RX | ata Strob<br>e.<br>le.<br>ost Reque<br>in data<br>ister bit<br>XL, RXM | est  |
|       | 12.                                          | After the external host writes a new value to the ICR, the cycles $(3 \times Tc)$ .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Ũ                                                                                                                                                                                                                                                                                                   |                                                                                                                                             |                                                                                                                               | 0                                                                                                        |                                                                        | ĸ    |

| Table 2-10. | Host  | Interface | Timings <sup>1,2,12</sup> | (Continued | ) |
|-------------|-------|-----------|---------------------------|------------|---|
|             | 11031 | menace    | Tillings .                | Continueu  | J |



Figure 2-13. Host Interrupt Vector Register (IVR) Read Timing Diagram





Figure 2-14. Read Timing Diagram, Non-Multiplexed Bus, Single Data Strobe



Figure 2-15. Read Timing Diagram, Non-Multiplexed Bus, Double Data Strobe









Figure 2-17. Write Timing Diagram, Non-Multiplexed Bus, Double Data Strobe





Figure 2-18. Read Timing Diagram, Multiplexed Bus, Single Data Strobe



Figure 2-19. Read Timing Diagram, Multiplexed Bus, Double Data Strobe













#### 2.5.7 **SCI** Timing

|     | Characteristics <sup>1</sup>                                       |                               | -                                     | 220   | MHz  | 240   | MHz  |     |
|-----|--------------------------------------------------------------------|-------------------------------|---------------------------------------|-------|------|-------|------|-----|
| No. | Characteristics                                                    | Symbol Expression             |                                       | Min   | Max  | Min   | Max  | Uni |
| 400 | Synchronous clock cycle                                            | t <sub>SCC</sub> <sup>2</sup> | $16 \times T_{C}$                     | 72.8  |      | 66.7  |      | ns  |
| 401 | Clock low period                                                   |                               | t <sub>SCC</sub> /2 - 10.0            | 26.4  |      | 23.4  | _    | ns  |
| 402 | Clock high period                                                  |                               | t <sub>SCC</sub> /2 - 10.0            | 26.4  | _    | 23.4  | _    | ns  |
| 403 | Output data setup to clock falling edge (internal clock)           |                               | $t_{SCC}/4 + 0.5 \times T_{C} - 17.0$ | 3.5   |      | 1.76  |      | ns  |
| 404 | Output data hold after clock rising edge (internal clock)          |                               | $t_{SCC}/4 - 0.5 	imes T_C$           | 15.9  |      | 14.6  |      | ns  |
| 405 | Input data setup time before clock<br>rising edge (internal clock) |                               | $t_{SCC}/4 + 0.5 \times T_{C} + 25.0$ | 45.5  | _    | 43.8  | _    | ns  |
| 406 | Input data not valid before clock rising edge (internal clock)     |                               | $t_{SCC}/4 + 0.5 	imes T_C - 5.5$     | _     | 15.0 | _     | 13.8 | ns  |
| 407 | Clock falling edge to output data valid (external clock)           |                               |                                       | _     | 32.0 | _     | 32.0 | ns  |
| 408 | Output data hold after clock rising edge (external clock)          |                               | T <sub>C</sub> + 8.0                  | 12.6  | _    | 12.2  | _    | ns  |
| 409 | Input data setup time before clock rising edge (external clock)    |                               |                                       | 0.0   | _    | 0.0   | _    | ns  |
| 410 | Input data hold time after clock rising edge (external clock)      |                               |                                       | 9.0   |      | 9.0   |      | ns  |
| 411 | Asynchronous clock cycle                                           | t <sub>ACC</sub> <sup>3</sup> | $64 	imes T_C$                        | 291.2 |      | 266.9 | _    | ns  |
| 412 | Clock low period                                                   |                               | t <sub>ACC</sub> /2 - 10.0            | 135.6 | _    | 123.5 | _    | ns  |
| 413 | Clock high period                                                  |                               | t <sub>ACC</sub> /2 - 10.0            | 135.6 | _    | 123.5 | _    | ns  |
| 414 | Output data setup to clock rising edge (internal clock)            |                               | t <sub>ACC</sub> /2 - 30.0            | 115.6 | _    | 103.5 | _    | ns  |
| 415 | Output data hold after clock rising edge (internal clock)          |                               | t <sub>ACC</sub> /2 - 30.0            | 115.6 | _    | 103.5 | _    | ns  |

Table 2-11. SCI Timings

Notes: 1.

 $\label{eq:V_CCQH} \begin{array}{l} \mathsf{V}_{\mathsf{CCQH}} = 3.3 \; \mathsf{V} \pm 0.3 \; \mathsf{V}, \; \mathsf{V}_{\mathsf{CCQL}} = 1.6 \; \mathsf{V} \pm 0.1 \; \mathsf{V}; \; \mathsf{T}_{\mathsf{J}} = 0^{\circ} \mathsf{C} \; \mathsf{to} \; \mathsf{+}85^{\circ} \mathsf{C}, \; \mathsf{C}_{\mathsf{L}} = 50 \; \mathsf{pF}. \\ \mathsf{t}_{\mathsf{SCC}} = \mathsf{synchronous} \; \mathsf{clock} \; \mathsf{cycle} \; \mathsf{time} \; (\mathsf{for \; internal \; clock}, \; \mathsf{t}_{\mathsf{SCC}} \; \mathsf{is} \; \mathsf{determined} \; \mathsf{by} \; \mathsf{the \; SCI} \; \mathsf{clock} \; \mathsf{control \; register} \; \mathsf{and} \\ \end{array}$ 2. T<sub>C</sub>).

t<sub>ACC</sub> = asynchronous clock cycle time; value given for 1X Clock mode (for internal clock, t<sub>ACC</sub> is determined by the 3. SCI clock control register and  $T_C$ ).

In the timing diagrams below, the SCLK is drawn using the clock falling edge as a the first reference. Clock polarity 4. is programmable in the SCI Control Register (SCR). Refer to the DSP56321 Reference Manual for details.





a) Internal Clock



Figure 2-22. SCI Synchronous Mode Timing



Figure 2-23. SCI Asynchronous Mode Timing



# 2.5.8 ESSI0/ESSI1 Timing

Table 2-12. ESSI Timings

| No. | Characteristics <sup>4, 6</sup>                                         | Symbol                                 | Expression                                                                                                      | 220 MHz      |            | 240          | MHz        | Cond-<br>ition <sup>5</sup> | Unit     |
|-----|-------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------------|------------|--------------|------------|-----------------------------|----------|
| NO. | Characteristics ? *                                                     | Symbol                                 | Expression                                                                                                      | Min Max      | Min        | Max          | Unit       |                             |          |
| 430 | Clock cycle <sup>1</sup>                                                | T <sub>ECCX</sub><br>T <sub>ECCI</sub> | $6 \times T_C$<br>$8 \times T_C$                                                                                | 27.3<br>36.4 | _          | 25.0<br>33.3 | _          | x ck<br>i ck                | ns<br>ns |
| 431 | Clock high period<br>• For external clock<br>• For internal clock       |                                        | T <sub>ECCX</sub> /2 – 10.0<br>T <sub>ECCI</sub> /2 – 10.0                                                      | 3.7<br>8.2   | _          | 2.5<br>6.7   | _          | x ck<br>i ck                | ns<br>ns |
| 432 | Clock low period<br>• For external clock<br>• For internal clock        |                                        | T <sub>ECCX</sub> /2 – 10.0<br>T <sub>ECCI</sub> /2 – 10.0                                                      | 3.7<br>8.2   |            | 2.5<br>6.7   |            | x ck<br>i ck                | ns<br>ns |
| 433 | RXC rising edge to FSR out (bit-length) high                            |                                        | $\begin{array}{c} 0.25 \times T_{ECCX} \\ 0.25 \times T_{ECCI} \end{array}$                                     | _            | 6.8<br>9.1 | _            | 6.3<br>8.3 | x ck<br>i ck a              | ns       |
| 434 | RXC rising edge to FSR out (bit-length) low                             |                                        | $0.25 \times T_{ECCX}$<br>$0.25 \times T_{ECCI}$                                                                |              | 6.8<br>9.1 | _            | 6.3<br>8.3 | x ck<br>i ck a              | ns       |
| 435 | RXC rising edge to FSR out (word-length-relative) high <sup>2</sup>     |                                        | $\begin{array}{c} 0.25 \times T_{ECCX} \\ 0.25 \times T_{ECCI} \end{array}$                                     | _            | 6.8<br>9.1 | _            | 6.3<br>8.3 | x ck<br>i ck a              | ns       |
| 436 | RXC rising edge to FSR out (word-length-relative) low <sup>2</sup>      |                                        | $\begin{array}{c} 0.25 \times T_{ECCX} \\ 0.25 \times T_{ECCI} \end{array}$                                     |              | 6.8<br>9.1 | _            | 6.3<br>8.3 | x ck<br>i ck a              | ns       |
| 437 | RXC rising edge to FSR out (word-length) high                           |                                        | $\begin{array}{c} 0.25 \times T_{ECCX} \\ 0.25 \times T_{ECCI} \end{array}$                                     |              | 6.8<br>9.1 | _            | 6.3<br>8.3 | x ck<br>i ck a              | ns       |
| 438 | RXC rising edge to FSR out (word-length) low                            |                                        | $\begin{array}{c} 0.25 \times T_{ECCX} \\ 0.25 \times T_{ECCI} \end{array}$                                     |              | 6.8<br>9.1 | _            | 6.3<br>8.3 | x ck<br>i ck a              | ns       |
| 439 | Data in setup time before RXC (SCK in<br>Synchronous mode) falling edge |                                        | $\begin{array}{c} 0.2 \times T_{ECCX} \\ 0.2 \times T_{ECCI} \end{array}$                                       | 5.5<br>7.3   | _          | 5<br>6.7     | _          | x ck<br>i ck                | ns       |
| 440 | Data in hold time after RXC falling edge                                |                                        | $\begin{array}{c} 0.15 \times T_{ECCX} \\ 0.15 \times T_{ECCI} \end{array}$                                     | 4.1<br>5.5   | _          | 3.8<br>5.0   | _          | x ck<br>i ck                | ns       |
| 441 | FSR input (bl, wr) high before RXC falling edge <sup>2</sup>            |                                        | $\begin{array}{c} 0.2 \times T_{ECCX} \\ 0.2 \times T_{ECCI} \end{array}$                                       | 5.5<br>7.3   | _          | 5<br>6.7     | _          | x ck<br>i ck a              | ns       |
| 442 | FSR input (wl) high before RXC falling edge                             |                                        | $\begin{array}{c} 0.2 \times T_{ECCX} \\ 0.2 \times T_{ECCI} \end{array}$                                       | 5.5<br>7.3   | _<br>_     | 5<br>6.7     | _          | x ck<br>i ck a              | ns       |
| 443 | FSR input hold time after RXC falling edge                              |                                        | $\begin{array}{c} 0.15 \times T_{ECCX} \\ 0.15 \times T_{ECCI} \end{array}$                                     | 4.1<br>5.5   | _<br>_     | 3.8<br>5.0   | _          | x ck<br>i ck a              | ns       |
| 444 | Flags input setup before RXC falling edge                               |                                        | $\begin{array}{c} 0.2 \times T_{ECCX} \\ 0.2 \times T_{ECCI} \end{array}$                                       | 5.5<br>7.3   | _          | 5<br>6.7     | _          | x ck<br>i ck s              | ns       |
| 445 | Flags input hold time after RXC falling edge                            |                                        | $0.15 	imes T_{ECCX}$<br>$0.15 	imes T_{ECCI}$                                                                  | 4.1<br>5.5   | _<br>_     | 3.8<br>5.0   | _          | x ck<br>i ck s              | ns       |
| 446 | TXC rising edge to FST out (bit-length) high                            |                                        | $\begin{array}{c} 0.25 \times \mathrm{T}_{\mathrm{ECCX}} \\ 0.25 \times \mathrm{T}_{\mathrm{ECCI}} \end{array}$ | -            | 6.8<br>9.1 | _            | 6.3<br>8.3 | x ck<br>i ck                | ns       |
| 447 | TXC rising edge to FST out (bit-length) low                             |                                        | $\begin{array}{c} 0.25 \times \mathrm{T}_{\mathrm{ECCX}} \\ 0.25 \times \mathrm{T}_{\mathrm{ECCI}} \end{array}$ |              | 6.8<br>9.1 | _            | 6.3<br>8.3 | x ck<br>i ck                | ns       |
| 448 | TXC rising edge to FST out (word-length-relative) high <sup>2</sup>     |                                        | $\begin{array}{c} 0.25 \times \mathrm{T}_{\mathrm{ECCX}} \\ 0.25 \times \mathrm{T}_{\mathrm{ECCI}} \end{array}$ | _            | 6.8<br>9.1 | _            | 6.3<br>8.3 | x ck<br>i ck                | ns       |
| 449 | TXC rising edge to FST out (word-length-relative) low <sup>2</sup>      |                                        | $0.25 \times T_{ECCX}$<br>$0.25 \times T_{ECCI}$                                                                | _            | 6.8<br>9.1 | _            | 6.3<br>8.3 | x ck<br>i ck                | ns       |



|       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <b>e</b>                                                                                                                                                                                        | <b>-</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 220                                                                                                  | MHz                                                                                | 240 MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                     | Cond-                                                                                                                       | 11   |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|
| No.   | Characteristics <sup>4, 6</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Symbol                                                                                                                                                                                          | Expression                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Min                                                                                                  | Max                                                                                | Min                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Max                                                                                 | ition <sup>5</sup>                                                                                                          | Unit |
| 450   | TXC rising edge to FST out (word-length) high                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                 | $0.25 	imes T_{ECCX}$<br>$0.25 	imes T_{ECCI}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _                                                                                                    | 6.8<br>9.1                                                                         | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6.3<br>8.3                                                                          | x ck<br>i ck                                                                                                                | ns   |
| 451   | TXC rising edge to FST out (word-length) low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                                 | $\begin{array}{c} 0.25 \times \mathrm{T}_{\mathrm{ECCX}} \\ 0.25 \times \mathrm{T}_{\mathrm{ECCI}} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _                                                                                                    | 6.8<br>9.1                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6.3<br>8.3                                                                          | x ck<br>i ck                                                                                                                | ns   |
| 452   | TXC rising edge to data out enable from high impedance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                 | $\begin{array}{c} 0.25 \times T_{ECCX} \\ 0.25 \times T_{ECCI} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _                                                                                                    | 6.8<br>9.1                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6.3<br>8.3                                                                          | x ck<br>i ck                                                                                                                | ns   |
| 453   | TXC rising edge to Transmitter #0 drive enable assertion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                 | $\begin{array}{c} 0.25 \times T_{ECCX} \\ 0.25 \times T_{ECCI} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                      | 6.8<br>9.1                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6.3<br>8.3                                                                          | x ck<br>i ck                                                                                                                | ns   |
| 454   | TXC rising edge to data out valid                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                 | $\begin{array}{c} 0.25 \times T_{ECCX} \\ 0.25 \times T_{ECCI} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _                                                                                                    | 6.8<br>9.1                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6.3<br>8.3                                                                          | x ck<br>i ck                                                                                                                | ns   |
| 455   | TXC rising edge to data out high impedance <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                 | $\begin{array}{c} 0.25 \times T_{ECCX} \\ 0.25 \times T_{ECCI} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _                                                                                                    | 6.8<br>9.1                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6.3<br>8.3                                                                          | x ck<br>i ck                                                                                                                | ns   |
| 456   | TXC rising edge to Transmitter #0 drive enable deassertion <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                 | $\begin{array}{c} 0.25 \times T_{ECCX} \\ 0.25 \times T_{ECCI} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | _                                                                                                    | 6.8<br>9.1                                                                         | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6.3<br>8.3                                                                          | x ck<br>i ck                                                                                                                | ns   |
| 457   | FST input (bl, wr) setup time before TXC falling edge <sup>2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                 | $\begin{array}{c} 0.2 \times T_{ECCX} \\ 0.2 \times T_{ECCI} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 5.5<br>7.3                                                                                           | _                                                                                  | 5<br>6.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _                                                                                   | x ck<br>i ck                                                                                                                | ns   |
| 458   | FST input (wl) to data out enable from high impedance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                 | TBD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                                                                                                    | TBD                                                                                | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | TBD                                                                                 | —                                                                                                                           | ns   |
| 459   | FST input (wl) to Transmitter #0 drive enable assertion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                 | TBD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _                                                                                                    | TBD                                                                                | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | TBD                                                                                 | —                                                                                                                           | ns   |
| 460   | FST input (wI) setup time before TXC falling edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                 | $\begin{array}{c} 0.2 \times T_{ECCX} \\ 0.2 \times T_{ECCI} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 5.5<br>7.3                                                                                           | _                                                                                  | 5<br>6.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _                                                                                   | x ck<br>i ck                                                                                                                | ns   |
| 461   | FST input hold time after TXC falling edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                 | $\begin{array}{c} 0.15 \times T_{ECCX} \\ 0.15 \times T_{ECCI} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 4.1<br>5.5                                                                                           | _                                                                                  | 3.8<br>5.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | _                                                                                   | x ck<br>i ck                                                                                                                | ns   |
| 462   | Flag output valid after TXC rising edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                 | $\begin{array}{c} 0.25 \times T_{ECCX} \\ 0.25 \times T_{ECCI} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                      | 6.8<br>9.1                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 6.3<br>8.3                                                                          | x ck<br>i ck                                                                                                                | ns   |
| Notes | <ol> <li>For the internal clock, the external clock cyd<br/>2-5) and the ESSI control register. T<sub>ECCX</sub> n<br/><i>DSP56321 Reference Manual</i>. T<sub>ECCI</sub> must<br/><i>ESSI Clock Generator Functional Block Dia</i></li> <li>The word-length-relative frame sync signal<br/>waveform, but spreads from one serial cloc<br/>until the one before last bit clock of the first</li> <li>Periodically sampled and not 100 percent t</li> <li>V<sub>CCQH</sub> = 3.3 V ± 0.3 V, V<sub>CCQL</sub> = 1.6 V ± 0.1</li> <li>TXC (SCK Pin) = Transmit Clock<br/>RXC (SC0 or SCK Pin) = Receive Clock<br/>FST (SC2 Pin) = Transmit Frame Sync<br/>FSR (SC1 or SC2 Pin) Receive Frame Sync</li> <li>i ck = Internal Clock; x ck = External Clock<br/>i ck a = Internal Clock, Synchronous Mode</li> <li>In the timing diagrams below, the clocks an<br/>reference. Clock and frame sync polarities</li> </ol> | hust be $\geq T_C$<br>be $\geq T_C \times 4$ ,<br>agram shown<br>waveform o<br>k before the<br>word in the<br>ested<br>1 V; $T_J = 0^{\circ}C$<br>c<br>e (asynchron<br>(synchron<br>d frame syn | <ul> <li>× 3, in accordance with a coordance with a coord</li></ul> | nce with<br>vith the<br>f the <i>D</i> ,<br>e way a<br>me as<br>50 pF<br>TXC ar<br>(C and<br>wn usir | n the no<br>explan<br>SP5632<br>as the b<br>the Bit<br>nd RXC<br>RXC a<br>ng the c | care tw<br>re the solution of the solution<br>of the solution of the solution<br>of the solution of the solution of the solution<br>of the solution of the | ow Tab<br>of CRA[<br>erence<br>th fram<br>o Frame<br>vo diffe<br>same c<br>lling ed | le 7-1 in th<br>PSR] and<br><i>Manual.</i><br>e sync sig<br>e Sync sig<br>source sig<br>rent clocks<br>lock)<br>lge as a th | s)   |

| Table 2-12. | ESSI Timings | (Continued)  |
|-------------|--------------|--------------|
|             | Looi mingo   | (0011111000) |





In Network mode, output flag transitions can occur at the start of each time slot within the frame. In Normal mode, the output flag state is asserted for the entire frame period.

Figure 2-24. ESSI Transmitter Timing





Figure 2-25. ESSI Receiver Timing



# 2.5.9 Timer Timing

Table 2-13. Timer Timings

| N.     | Oberneteristics                                                                                                                                                                                                                           | Formation                     | 220 MHz                     |                           | 240 MHz    |            | - Unit |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|-----------------------------|---------------------------|------------|------------|--------|
| No.    | Characteristics                                                                                                                                                                                                                           | Expression                    | Min Max                     |                           | Min Max    |            |        |
| 480    | TIO Low                                                                                                                                                                                                                                   | $2 \times T_{C} + 2.0$        | 11.1                        | _                         | 10.3       | _          | ns     |
| 481    | TIO High                                                                                                                                                                                                                                  | $2 \times T_{C} + 2.0$        | 11.0                        | —                         | 10.3       | —          | ns     |
| 486    | Synchronous delay time from Timer input<br>rising edge to the external memory address<br>out valid caused by the first interrupt<br>instruction execution                                                                                 | 10.25 × T <sub>C</sub> + 10.0 | 56.64                       | _                         | 52.74      | -          | ns     |
| Notes: | <ol> <li>V<sub>CCQH</sub> = 3.3 V ± 0.3 V, V<sub>CCQL</sub> = 1.6 V ±</li> <li>The maximum frequency of pulses generic completed.</li> <li>In the timing diagrams below, TIO is drawn in the Timer Control/Status Register (TC</li> </ol> | rated by a timer will be o    | defined after<br>as the ref | er device o<br>erence. Ti | O polarity | is prograr | nmable |
|        | Figure 2-26.                                                                                                                                                                                                                              | TIO Timer Event In            | put Rest                    | rictions                  |            |            |        |
|        | TIO (Input)                                                                                                                                                                                                                               | (48                           | 6)                          |                           |            |            |        |
|        | Address                                                                                                                                                                                                                                   |                               |                             |                           |            | <b>A</b>   | _      |

First Interrupt Instruction Execution

Figure 2-27. Timer Interrupt Generation



# 2.5.10 CONSIDERATIONS FOR GPIO USE

The following considerations can be helpful when GPIO is used.

### 2.5.10.1 GPIO as Output

- The time from fetch of the instruction that changes the GPIO pin to the actual change is seven core clock cycles, if the instruction is a one-cycle instruction and there are no pipeline stalls or any other pipeline delays.
- The maximum rise or fall time of a GPIO pin is 13 ns (TTL levels, assuming that the maximum of 50 pF load limit is met).

## 2.5.10.2 GPIO as Input

GPIO inputs are not synchronized with the core clock. When only one GPIO bit is polled, this lack of synchronization presents no problem, since the read value can be either the previous value or the new value of the corresponding GPIO pin. However, there is the risk of reading an intermediate state if:

- Two or more GPIO bits are treated as a coupled group (for example, four possible status states encoded in two bits).
- The read operation occurs during a simultaneous change of GPIO pins (for example, the change of 00 to 11 may happen through an intermediate state of 01 or 10).

Therefore, when GPIO bits are read, the recommended practice is to poll continuously until two consecutive read operations have identical results.



# 2.5.11 JTAG Timing

| Na     | Characteristics                                                                                                                                                                                                          | All freq | L lucit |      |  |  |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------|------|--|--|
| No.    | Characteristics                                                                                                                                                                                                          | Min      | Max     | Unit |  |  |
| 500    | TCK frequency of operation                                                                                                                                                                                               | 0.0      | 22.0    | MHz  |  |  |
| 501    | TCK cycle time in Crystal mode                                                                                                                                                                                           | 45.0     | —       | ns   |  |  |
| 502    | TCK clock pulse width measured at 1.6 V                                                                                                                                                                                  | 20.0     | —       | ns   |  |  |
| 503    | TCK rise and fall times                                                                                                                                                                                                  | 0.0      | 3.0     | ns   |  |  |
| 504    | Boundary scan input data setup time                                                                                                                                                                                      | 5.0      | —       | ns   |  |  |
| 505    | Boundary scan input data hold time                                                                                                                                                                                       | 24.0     | —       | ns   |  |  |
| 506    | TCK low to output data valid                                                                                                                                                                                             | 0.0      | 40.0    | ns   |  |  |
| 507    | TCK low to output high impedance                                                                                                                                                                                         | 0.0      | 40.0    | ns   |  |  |
| 508    | TMS, TDI data setup time                                                                                                                                                                                                 | 5.0      | —       | ns   |  |  |
| 509    | TMS, TDI data hold time                                                                                                                                                                                                  | 25.0     | —       | ns   |  |  |
| 510    | TCK low to TDO data valid                                                                                                                                                                                                |          | 44.0    | ns   |  |  |
| 511    | TCK low to TDO high impedance                                                                                                                                                                                            | 0.0      | 44.0    | ns   |  |  |
| 512    | TRST assert time                                                                                                                                                                                                         | 100.0    | —       | ns   |  |  |
| 513    | TRST setup time to TCK low 40.0 — r                                                                                                                                                                                      |          |         |      |  |  |
| Notes: | 1. $V_{CCQH} = 3.3 V \pm 0.3 V$ , $V_{CCQL} = 1.6 V \pm 0.1 V$ ; $T_J = 0^{\circ}C$ to +85°C, $C_L = 50 \text{ pF}$<br>2. All timings apply to OnCE module data transfers because it uses the JTAG port as an interface. |          |         |      |  |  |

Table 2-14. JTAG Timing



Figure 2-28. Test Clock Input Timing Diagram





Figure 2-30. Test Access Port Timing Diagram



Figure 2-31. TRST Timing Diagram



# 2.5.12 OnCE Module TimIng

| No.                                                                                                                                                                          | Characteristics                                                                 | Expression                  | A<br>Frequ | Unit |     |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------|------------|------|-----|--|
|                                                                                                                                                                              |                                                                                 |                             | Min        | Max  |     |  |
| 500                                                                                                                                                                          | TCK frequency of operation                                                      | Max 22.0 MHz                | 0.0        | 22.0 | MHz |  |
| 514                                                                                                                                                                          | DE assertion time in order to enter Debug mode                                  | 1.5 × T <sub>C</sub> + 10.0 | 20.0       | —    | ns  |  |
| 515                                                                                                                                                                          | Response time when DSP56321T is executing NOP instructions from internal memory | $5.5 \times T_{C} + 30.0$   | _          | 67.0 | ns  |  |
| 516                                                                                                                                                                          | Debug acknowledge assertion time                                                | $3 \times T_{C} + 5.0$      | 25.0       | —    | ns  |  |
| Note: $V_{CCQH} = 3.3 \text{ V} \pm 0.3 \text{ V}, V_{CCQL} = 1.6 \text{ V} \pm 0.1 \text{ V}; T_J = 0^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, C_L = 50 \text{ pF}$ |                                                                                 |                             |            |      |     |  |

Table 2-15. OnCE Module Timing



Figure 2-32. OnCE—Debug Request



# 3.1 Pin-Out and Package Information

This section includes diagrams of the DSP56321T package pin-outs and tables showing how the signals described in **Chapter 1** are allocated for the package. The DSP56321T is available in a 196-pin Flip Chip-Plastic Ball Grid Array (FC-PBGA) package.



# 3.2 FC-PBGA Package Description

Top and bottom views of the FC-PBGA package are shown in **Figure 3-1** and **Figure 3-2** with their pin-outs.



Figure 3-1. DSP56321T FC-PBGA Package, Top View



Semiconductor, Inc.

Freescale

#### **Freescale Semiconductor, Inc.**

**FC-PBGA Package Description** 



Figure 3-2. DSP56321T FC-PBGA Package, Bottom View



| Ball<br>No. | Signal Name                     | Ball<br>No. | Signal Name       | Ball<br>No. | Signal Name      |
|-------------|---------------------------------|-------------|-------------------|-------------|------------------|
| A1          | Not Connected (NC),<br>reserved | B12         | D8                | D9          | GND              |
| A2          | SC11 or PD1                     | B13         | D5                | D10         | GND              |
| A3          | TMS                             | B14         | NC                | D11         | GND              |
| A4          | TDO                             | C1          | SC02 or PC2       | D12         | D1               |
| A5          | MODB/IRQB                       | C2          | STD1 or PD5       | D13         | D2               |
| A6          | D23                             | C3          | тск               | D14         | V <sub>CCD</sub> |
| A7          | V <sub>CCD</sub>                | C4          | MODA/IRQA         | E1          | STD0 or PC5      |
| A8          | D19                             | C5          | MODC/IRQC         | E2          | V <sub>CCS</sub> |
| A9          | D16                             | C6          | D22               | E3          | SRD0 or PC4      |
| A10         | D14                             | C7          | V <sub>CCQL</sub> | E4          | GND              |
| A11         | D11                             | C8          | D18               | E5          | GND              |
| A12         | D9                              | C9          | V <sub>CCD</sub>  | E6          | GND              |
| A13         | D7                              | C10         | D12               | E7          | GND              |
| A14         | NC                              | C11         | V <sub>CCD</sub>  | E8          | GND              |
| B1          | SRD1 or PD4                     | C12         | D6                | E9          | GND              |
| B2          | SC12 or PD2                     | C13         | D3                | E10         | GND              |
| B3          | TDI                             | C14         | D4                | E11         | GND              |
| B4          | TRST                            | D1          | PINIT/NMI         | E12         | A17              |
| B5          | MODD/IRQD                       | D2          | SC01 or PC1       | E13         | A16              |
| B6          | D21                             | D3          | DE                | E14         | D0               |
| B7          | D20                             | D4          | GND               | F1          | RXD or PE0       |
| B8          | D17                             | D5          | GND               | F2          | SC10 or PD0      |
| B9          | D15                             | D6          | GND               | F3          | SC00 or PC0      |
| B10         | D13                             | D7          | GND               | F4          | GND              |
| B11         | D10                             | D8          | GND               | F5          | GND              |

Table 3-1. Signal List by Ball Number



| Ball<br>No. | Signal Name       | Ball<br>No. | Signal Name                      | Ball<br>No. | Signal Name                      |
|-------------|-------------------|-------------|----------------------------------|-------------|----------------------------------|
| F6          | GND               | H3          | SCK0 or PC3                      | J14         | A9                               |
| F7          | GND               | H4          | GND                              | K1          | V <sub>CCS</sub>                 |
| F8          | GND               | H5          | GND                              | K2          | HREQ/HREQ,<br>HTRQ/HTRQ, or PB14 |
| F9          | GND               | H6          | GND                              | K3          | TIO2                             |
| F10         | GND               | H7          | GND                              | K4          | GND                              |
| F11         | GND               | H8          | GND                              | K5          | GND                              |
| F12         | V <sub>CCQH</sub> | H9          | GND                              | K6          | GND                              |
| F13         | A14               | H10         | GND                              | K7          | GND                              |
| F14         | A15               | H11         | GND                              | K8          | GND                              |
| G1          | SCK1 or PD3       | H12         | V <sub>CCA</sub>                 | K9          | GND                              |
| G2          | SCLK or PE2       | H13         | A10                              | K10         | GND                              |
| G3          | TXD or PE1        | H14         | A11                              | K11         | GND                              |
| G4          | GND               | J1          | HACK/HACK,<br>HRRQ/HRRQ, or PB15 | K12         | V <sub>CCA</sub>                 |
| G5          | GND               | J2          | HRW, HRD/HRD, or PB11            | K13         | A5                               |
| G6          | GND               | J3          | HDS/HDS, HWR/HWR, or PB12        | K14         | A6                               |
| G7          | GND               | J4          | GND                              | L1          | HCS/HCS, HA10, or PB13           |
| G8          | GND               | J5          | GND                              | L2          | TIO1                             |
| G9          | GND               | J6          | GND                              | L3          | TIO0                             |
| G10         | GND               | J7          | GND                              | L4          | GND                              |
| G11         | GND               | J8          | GND                              | L5          | GND                              |
| G12         | A13               | J9          | GND                              | L6          | GND                              |
| G13         | V <sub>CCQL</sub> | J10         | GND                              | L7          | GND                              |
| G14         | A12               | J11         | GND                              | L8          | GND                              |
| H1          | V <sub>CCQH</sub> | J12         | A8                               | L9          | GND                              |
| H2          | V <sub>CCQL</sub> | J13         | A7                               | L10         | GND                              |

 Table 3-1.
 Signal List by Ball Number (Continued)

гс-гвсА Package Description

| Ball<br>No. | Signal Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Ball<br>No. | Signal Name       | Ball<br>No. | Signal Name      |  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------|-------------|------------------|--|
| L11         | GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | M13         | A1                | P1          | NC               |  |
| L12         | V <sub>CCA</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | M14         | A2                | P2          | H5, HAD5, or PB5 |  |
| L13         | A3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | N1          | H6, HAD6, or PB6  | P3          | H3, HAD3, or PB3 |  |
| L14         | A4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | N2          | H7, HAD7, or PB7  | P4          | H1, HAD1, or PB1 |  |
| M1          | HA1, HA8, or PB9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | N3          | H4, HAD4, or PB4  | P5          | NC               |  |
| M2          | HA2, HA9, or PB10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | N4          | H2, HAD2, or PB2  | P6          | GND              |  |
| М3          | HA0, HAS/HAS, or PB8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | N5          | RESET             | P7          | AA2              |  |
| M4          | V <sub>CCH</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | N6          | GND               | P8          | XTAL             |  |
| M5          | H0, HAD0, or PB0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | N7          | AA3               | P9          | V <sub>CCC</sub> |  |
| M6          | V <sub>CCQL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | N8          | NC                | P10         | TA               |  |
| M7          | V <sub>CCQH</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | N9          | V <sub>CCQL</sub> | P11         | BB               |  |
| M8          | EXTAL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N10         | Reserved          | P12         | AA1              |  |
| M9          | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | N11         | BR                | P13         | BG               |  |
| M10         | NC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | N12         | V <sub>CCC</sub>  | P14         | NC               |  |
| M11         | WR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | N13         | AA0               |             |                  |  |
| M12         | RD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | N14         | A0                |             |                  |  |
| Note:       | Signal names are based on configured functionality. Most connections supply a single signal. Some connections provide a signal with dual functionality, such as the MODx/IRQx pins that select an operating mode after RESET is deasserted but act as interrupt lines during operation. Some signals have configurable polarity; these names are shown with and without overbars, such as HAS/HAS. Some connections have two or more configurable functions; names assigned to these connections indicate the function for a specific configuration. For example, connection N2 is data line H7 in non-multiplexed bus mode, data/address line HAD7 in multiplexed bus mode, or GPIO line PB7 when the GPIO function is enabled for this pin. Unlike the TQFP package, most of the GND pins are connected internally in the center of the connection array and act as heat sink for the chip. Therefore, except for GND <sub>P</sub> and GND <sub>P1</sub> that support the PLL, other GND signals do not support individual subsystems in the chip. |             |                   |             |                  |  |

Table 3-1. Signal List by Ball Number (Continued)



| Signal Name | Ball<br>No. | Signal Name | Ball<br>No. | Signal Name | Ball<br>No. |  |
|-------------|-------------|-------------|-------------|-------------|-------------|--|
| A0          | N14         | BR          | N10         | D9          | A12         |  |
| A1          | M13         | D0          | E14         | DE          | D3          |  |
| A10         | H13         | D1          | D12         | EXTAL       | M8          |  |
| A11         | H14         | D10         | B11         | GND         | D4          |  |
| A12         | G14         | D11         | A11         | GND         | D5          |  |
| A13         | G12         | D12         | C10         | GND         | D6          |  |
| A14         | F13         | D13         | B10         | GND         | D7          |  |
| A15         | F14         | D14         | A10         | GND         | D8          |  |
| A16         | E13         | D15         | B9          | GND         | D9          |  |
| A17         | E12         | D16         | A9          | GND         | D10         |  |
| A2          | M14         | D17         | B8          | GND         | D11         |  |
| A3          | L13         | D18         | C8          | GND         | E4          |  |
| A4          | L14         | D19         | A8          | GND         | E5          |  |
| A5          | K13         | D2          | D13         | GND         | E6          |  |
| A6          | K14         | D20         | B7          | GND         | E7          |  |
| A7          | J13         | D21         | B6          | GND         | E8          |  |
| A8          | J12         | D22         | C6          | GND         | E9          |  |
| A9          | J14         | D23         | A6          | GND         | E10         |  |
| AA0         | N13         | D3          | C13         | GND         | E11         |  |
| AA1         | P12         | D4          | C14         | GND         | F4          |  |
| AA2         | P7          | D5          | B13         | GND         | F5          |  |
| AA3         | N7          | D6          | C12         | GND         | F6          |  |
| BB          | P11         | D7          | A13         | GND         | F7          |  |
| BG          | P13         | D8          | B12         | GND         | F8          |  |

Table 3-2. Signal List by Signal Name

гс-гвсА Package Description

| Signal Name | Ball<br>No. | Signal Name | Ball<br>No. | Signal Name | Ball<br>No. |  |  |
|-------------|-------------|-------------|-------------|-------------|-------------|--|--|
| GND         | F9          | GND         | K4          | HA1         | M1          |  |  |
| GND         | F10         | GND         | K5          | HA10        | L1          |  |  |
| GND         | F11         | GND         | K6          | HA2         | M2          |  |  |
| GND         | G4          | GND         | K7          | HA8         | M1          |  |  |
| GND         | G5          | GND         | K8          | HA9         | M2          |  |  |
| GND         | G6          | GND         | K9          | HACK/HACK   | J1          |  |  |
| GND         | G7          | GND         | K10         | HAD0        | M5          |  |  |
| GND         | G8          | GND         | K11         | HAD1        | P4          |  |  |
| GND         | G9          | GND         | L4          | HAD2        | N4          |  |  |
| GND         | G10         | GND         | L5          | HAD3        | P3          |  |  |
| GND         | G11         | GND         | L6          | HAD4        | N3          |  |  |
| GND         | H4          | GND         | L7          | HAD5        | P2          |  |  |
| GND         | H5          | GND         | L8          | HAD6        | N1          |  |  |
| GND         | H6          | GND         | L9          | HAD7        | N2          |  |  |
| GND         | H7          | GND         | L10         | HAS/HAS     | М3          |  |  |
| GND         | H8          | GND         | L11         | HCS/HCS     | L1          |  |  |
| GND         | H9          | GND         | N6          | HDS/HDS     | J3          |  |  |
| GND         | H10         | GND         | P6          | HRD/HRD     | J2          |  |  |
| GND         | H11         | H0          | M5          | HREQ/HREQ   | K2          |  |  |
| GND         | J4          | H1          | P4          | HRRQ/HRRQ   | J1          |  |  |
| GND         | J5          | H2          | N4          | HRW         | J2          |  |  |
| GND         | J6          | H3          | P3          | HTRQ/HTRQ   | K2          |  |  |
| GND         | J7          | H4          | N3          | HWR/HWR     | J3          |  |  |
| GND         | J8          | H5          | P2          | ĪRQĀ        | C4          |  |  |
| GND         | J9          | H6          | N2          | IRQB        | A5          |  |  |
| GND         | J10         | H7          | N2          | IRQC        | C5          |  |  |
| GND         | J11         | HA0         | М3          | IRQD        | B5          |  |  |

Table 3-2. Signal List by Signal Name (Continued)



| •           |             |             |             |                   |             |
|-------------|-------------|-------------|-------------|-------------------|-------------|
| Signal Name | Ball<br>No. | Signal Name | Ball<br>No. | Signal Name       | Ball<br>No. |
| MODA        | C4          | PC3         | H3          | TA                | P10         |
| MODB        | A5          | PC4         | E3          | тск               | C3          |
| MODC        | C5          | PC5         | E1          | TDI               | B3          |
| MODD        | B5          | PCAP        | P5          | TDO               | A4          |
| NC          | A1          | PD0         | F2          | TIO0              | L3          |
| NC          | A14         | PD1         | A2          | TIO1              | L2          |
| NC          | B14         | PD2         | B2          | TIO2              | К3          |
| NC          | M10         | PD3         | G1          | TMS               | A3          |
| NC          | N8          | PD4         | B1          | TRST              | B4          |
| NC          | P1          | PD5         | C2          | TXD               | G3          |
| NC          | P5          | PE0         | F1          | V <sub>CCA</sub>  | H12         |
| NC          | P14         | PE1         | G3          | V <sub>CCA</sub>  | K12         |
| NMI         | D1          | PE2         | G2          | V <sub>CCA</sub>  | L12         |
| PB0         | M5          | PINIT       | D1          | V <sub>CCC</sub>  | N12         |
| PB1         | P4          | RD          | M12         | V <sub>CCC</sub>  | P9          |
| PB10        | M2          | Reserved    | M9          | V <sub>CCD</sub>  | A7          |
| PB11        | J2          | Reserved    | N10         | V <sub>CCD</sub>  | C9          |
| PB12        | J3          | RESET       | N5          | V <sub>CCD</sub>  | C11         |
| PB13        | L1          | RXD         | F1          | V <sub>CCD</sub>  | D14         |
| PB14        | K2          | SC00        | F3          | V <sub>CCH</sub>  | M4          |
| PB15        | J1          | SC01        | D2          | V <sub>CCQH</sub> | F12         |
| PB2         | N4          | SC02        | C1          | V <sub>CCQH</sub> | H1          |
| PB3         | P3          | SC10        | F2          | V <sub>CCQH</sub> | M7          |
| PB4         | N3          | SC11        | A2          | V <sub>CCQL</sub> | C7          |
| PB5         | P2          | SC12        | B2          | V <sub>CCQL</sub> | G13         |
| PB6         | N1          | SCK0        | H3          | V <sub>CCQL</sub> | H2          |
| PB7         | N2          | SCK1        | G1          | V <sub>CCQL</sub> | M6          |
| PB8         | М3          | SCLK        | G2          | V <sub>CCQL</sub> | N9          |
| PB9         | M1          | SRD0        | E3          | V <sub>CCS</sub>  | E2          |
| PC0         | F3          | SRD1        | B1          | V <sub>CCS</sub>  | K1          |
| PC1         | D2          | STD0        | E1          | WR                | M11         |
| PC2         | C1          | STD1        | C2          | XTAL              | P8          |
|             |             |             | i i         |                   |             |

 Table 3-2.
 Signal List by Signal Name (Continued)



3.3 FC-PBGA Package Mechanical Drawing



Figure 3-3. DSP56321T Mechanical Information, 196-pin FC-PBGA Package

Semiconductor, Inc

reescale

LL.



Design Considerations

#### **Freescale Semiconductor, Inc.**

#### **Thermal Design Considerations** 4.1

An estimate of the chip junction temperature, T<sub>I</sub>, in °C can be obtained from this equation:

**Equation 1:**  $T_J = T_A + (P_D \times R_{\theta JA})$ 

Where:

| T <sub>A</sub>  | = | ambient temperature °C                              |
|-----------------|---|-----------------------------------------------------|
| $R_{\theta JA}$ | = | package junction-to-ambient thermal resistance °C/W |
| P <sub>D</sub>  | = | power dissipation in package                        |

Historically, thermal resistance has been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance, as in this equation:

**Equation 2:**  $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ 

Where:

| $R_{\theta JA}$ | = | package junction-to-ambient thermal resistance °C/W |
|-----------------|---|-----------------------------------------------------|
| $R_{\theta JC}$ | = | package junction-to-case thermal resistance °C/W    |
| $R_{\theta CA}$ | = | package case-to-ambient thermal resistance °C/W     |

 $R_{\theta IC}$  is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance,  $R_{\Theta CA}$ . For example, the user can change the air flow around the device, add a heat sink, change the mounting arrangement on the printed circuit board (PCB) or otherwise change the thermal dissipation capability of the area surrounding the device on a PCB. This model is most useful for ceramic packages with heat sinks; some 90 percent of the heat flow is dissipated through the case to the heat sink and out to the ambient environment. For ceramic packages, in situations where the heat flow is split between a path to the case and an alternate path through the PCB, analysis of the device thermal performance may need the additional modeling capability of a system-level thermal simulation tool.

The thermal performance of plastic packages is more dependent on the temperature of the PCB to which the package is mounted. Again, if the estimates obtained from  $R_{\theta JA}$  do not satisfactorily answer whether the thermal performance is adequate, a system-level model may be appropriate.

A complicating factor is the existence of three common ways to determine the junction-to-case thermal resistance in plastic packages.

- To minimize temperature variation across the surface, the thermal resistance is measured from the junction to the outside surface of the package (case) closest to the chip mounting area when that surface has a proper heat sink.
- To define a value approximately equal to a junction-to-board thermal resistance, the thermal resistance is measured from the junction to the point at which the leads attach to the case.
- If the temperature of the package case  $(T_T)$  is determined by a thermocouple, thermal resistance is computed from the value obtained by the equation  $(T_J T_T)/P_D$ .

As noted earlier, the junction-to-case thermal resistances quoted in this data sheet are determined using the first definition. From a practical standpoint, that value is also suitable to determine the junction temperature from a case thermocouple reading in forced convection environments. In natural convection, the use of the junction-to-case thermal resistance to estimate junction temperature from a thermocouple reading on the case of the package will yield an estimate of a junction temperature slightly higher than actual temperature. Hence, the new thermal metric, thermal characterization parameter or  $\Psi_{JT}$ , has been defined to be  $(T_J - T_T)/P_D$ . This value gives a better estimate of the junction temperature in natural convection when the surface temperature of the package is used. Remember that surface temperature readings of packages are subject to significant errors caused by inadequate attachment of the sensor to the surface and to errors caused by heat loss to the sensor. The recommended technique is to attach a 40-gauge thermocouple wire and bead to the top center of the package with thermally conductive epoxy.

# 4.2 Electrical Design Considerations

#### CAUTION

This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for example, either GND or  $V_{CC}$ ).

Use the following list of recommendations to ensure correct DSP operation.

- Provide a low-impedance path from the board power supply to each V<sub>CC</sub> pin on the DSP and from the board ground to each GND pin.
- Use at least six 0.01–0.1  $\mu$ F bypass capacitors positioned as close as possible to the four sides of the package to connect the V<sub>CC</sub> power source to GND.
- Ensure that capacitor leads and associated printed circuit traces that connect to the chip  $V_{CC}$  and GND pins are less than 0.5 inch per capacitor lead.
- Use at least a four-layer PCB with two inner layers for  $V_{CC}$  and GND.



- Because the DSP output signals have fast rise and fall times, PCB trace lengths should be minimal. This recommendation particularly applies to the address and data buses as well as the  $\overline{IRQA}$ ,  $\overline{IRQB}$ ,  $\overline{IRQC}$ ,  $\overline{IRQD}$ ,  $\overline{TA}$ , and  $\overline{BG}$  pins. Maximum PCB trace lengths on the order of 6 inches are recommended.
- Consider all device loads as well as parasitic capacitance due to PCB traces when you calculate capacitance. This is especially critical in systems with higher capacitive loads that could create higher transient currents in the V<sub>CC</sub> and GND circuits.
- All inputs must be terminated (that is, not allowed to float) by CMOS levels except for the three pins with internal pull-up resistors (TRST, TMS, DE).
- Take special care to minimize noise levels on the V<sub>CCP</sub>, GND<sub>P</sub>, and GND<sub>P1</sub> pins.
- The following pins must be asserted during power-up:  $\overline{\text{RESET}}$  and  $\overline{\text{TRST}}$ . A stable EXTAL signal should be supplied before deassertion of  $\overline{\text{RESET}}$ . If the V<sub>CC</sub> reaches the required level before EXTAL is stable or other "required  $\overline{\text{RESET}}$  duration" conditions are met (see **Table 2-7**), the device circuitry can be in an uninitialized state that may result in significant power consumption and heat-up. Designs should minimize this condition to the shortest possible duration.
- Ensure that during power-up, and throughout the DSP56321 operation,  $V_{CCQH}$  is always higher or equal to the  $V_{CC}$  voltage level.
- If multiple DSP devices are on the same board, check for cross-talk or excessive spikes on the supplies due to synchronous operation of the devices.
- The Port A data bus (D[0–23]), HI08, ESSI0, ESSI1, SCI, and timers all use internal keepers to
  maintain the last output value even when the internal signal is tri-stated. Typically, no pull-up or
  pull-down resistors should be used with these signal lines. However, if the DSP is connected to a
  device that requires pull-up resistors (such as an MPC8260), the recommended resistor value is 10 KΩ
  or less. If more than one DSP must be connected in parallel to the other device, the pull-up resistor
  value requirement changes as follows:
  - 2 DSPs = 5 K $\Omega$  (mask sets 0K91M and 1K91M)/7 K $\Omega$  (mask set 0K93M) or less
  - 3 DSPs = 3 K $\Omega$  (mask sets 0K91M and 1K91M)/4 K $\Omega$  (mask set 0K93M) or less
  - 4 DSPs = 2 K $\Omega$  (mask sets 0K91M and 1K91M)/3 K $\Omega$  (mask set 0K93M) or less
  - 5 DSPs = 1.5 K $\Omega$  (mask sets 0K91M and 1K91M)/2 K $\Omega$  (mask set 0K93M) or less
  - 6 DSPs = 1 K $\Omega$  (mask sets 0K91M and 1K91M)/1.5 K $\Omega$  (mask set 0K93M) or less

# 4.3 Power Consumption Considerations

Power dissipation is a key issue in portable DSP applications. Some of the factors affecting current consumption are described in this section. Most of the current consumed by CMOS devices is alternating current (ac), which is charging and discharging the capacitances of the pins and internal nodes.

Current consumption is described by this formula:

**Equation 3:**  $I = C \times V \times f$ 

Where:

| С | = | node/pin capacitance         |
|---|---|------------------------------|
| V | = | voltage swing                |
| f | = | frequency of node/pin toggle |

Example 4-1. Current Consumption

For a Port A address pin loaded with 50 pF capacitance, operating at 3.3 V, with a 66 MHz clock, toggling at its maximum possible rate (33 MHz), the current consumption is expressed in **Equation 4**.

**Equation 4:**  $I = 50 \times 10^{-12} \times 3.3 \times 33 \times 10^{6} = 5.48 \ mA$ 



The maximum internal current ( $I_{CCI}$ max) value reflects the typical possible switching of the internal buses on best-case operation conditions—not necessarily a real application case. The typical internal current ( $I_{CCItyp}$ ) value reflects the average switching of the internal buses on typical operating conditions.

Perform the following steps for applications that require very low current consumption:

- 1. Set the EBD bit when you are not accessing external memory.
- 2. Minimize external memory accesses, and use internal memory accesses.
- 3. Minimize the number of pins that are switching.
- 4. Minimize the capacitive load on the pins.
- 5. Connect the unused inputs to pull-up or pull-down resistors.
- 6. Disable unused peripherals.
- 7. Disable unused pin activity (for example, CLKOUT, XTAL).

One way to evaluate power consumption is to use a current-per-MIPS measurement methodology to minimize specific board effects (that is, to compensate for measured board current not caused by the DSP). A benchmark power consumption test algorithm is listed in **Appendix A**. Use the test algorithm, specific test current measurements, and the following equation to derive the current-per-MIPS value.

#### **Equation 5:** $I/MIPS = I/MHz = (I_{typF2} - I_{typF1})/(F2 - F1)$

Where:

| I <sub>typF2</sub> | = | current at F2                                                   |
|--------------------|---|-----------------------------------------------------------------|
| I <sub>typF1</sub> | = | current at F1                                                   |
| F2                 | = | high frequency (any specified operating frequency)              |
| F1                 | = | low frequency (any specified operating frequency lower than F2) |
|                    |   |                                                                 |

**Note:** F1 should be significantly less than F2. For example, F2 could be 66 MHz and F1 could be 33 MHz. The degree of difference between F1 and F2 determines the amount of precision with which the current rating can be determined for an application.

# 4.4 Input (EXTAL) Jitter Requirements

The allowed jitter on the frequency of EXTAL is 0.5 percent. If the rate of change of the frequency of EXTAL is slow (that is, it does not jump between the minimum and maximum values in one cycle) or the frequency of the jitter is fast (that is, it does not stay at an extreme value for a long time), then the allowed jitter can be 2 percent. The phase and frequency jitter performance results are valid only if the input jitter is less than the prescribed values.



Power Consumption Benchmark

#### Freescale Semiconductor, Inc.

The following benchmark program evaluates DSP56321T power use in a test situation. It enables the PLL, disables the external clock, and uses repeated multiply-accumulate (MAC) instructions with a set of synthetic DSP application data to emulate intensive sustained DSP operation.

```
; *
;* CHECKS Typical Power Consumption
;*
                                                   *
200,55,0,0,0
       page
       nolist
I_VEC EQU $000000; Interrupt vectors for program debug only START EQU $8000; MAIN (external) program starting address
INT_PROG EQU $100 ; INTERNAL program memory starting address
INT_XDAT EQU $0; INTERNAL X-data memory starting address
INT_YDAT EQU $0; INTERNAL Y-data memory starting address
       INCLUDE "ioequ.asm"
INCLUDE "intequ.asm"
       list
       org
              P:START
;
       movep #$0243FF,x:M_BCR ;; BCR: Area 3 = 2 w.s (SRAM)
;
 Default: 2w.s (SRAM)
;
              #$0d0000,x:M_PCTL
                                    ; XTAL disable
       movep
                                    ; PLL enable
                                     ; CLKOUT disable
;
 Load the program
;
       move
               #INT_PROG,r0
               #PROG_START,r1
       move
       do
              #(PROG_END-PROG_START), PLOAD_LOOP
              p:(r1)+,x0
       move
              x0,p:(r0)+
       move
       nop
PLOAD LOOP
 Load the X-data
;
;
               #INT_XDAT,r0
       move
               #XDAT_START,r1
       move
               #(XDAT_END-XDAT_START),XLOAD_LOOP
       do
       move
              p:(r1)+,x0
       move
              x0,x:(r0)+
XLOAD_LOOP
;
 Load the Y-data
;
               #INT_YDAT,r0
       move
       move
               #YDAT_START,r1
       do
               #(YDAT_END-YDAT_START),YLOAD_LOOP
       move
              p:(r1)+,x0
       move
              x0,y:(r0)+
YLOAD_LOOP
              INT_PROG
       jmp
PROG_START
               #$0,r0
       move
       move
               #$0,r4
       move
              #$3f,m0
              #$3f,m4
       move
```

;

clr

а



Power Consumption Benchmark

| ;<br>sbr<br>_end<br>PROG_F | clr<br>move<br>move<br>bset<br>dor<br>mac<br>add<br>mac<br>mac<br>add<br>mac<br>move<br>bra<br>nop<br>nop<br>nop<br>ND<br>nop | <pre>b #\$0,x0 #\$0,x1 #\$0,y0 #\$0,y1 #4,omr ; ebd #60,_end x0,y0,ax:(r0)+,x1 x1,y1,ax:(r0)+,x0 a,b x0,y0,ax:(r0)+,x1 x1,y1,a b1,x:\$ff sbr</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | y:(r4)+,y1<br>y:(r4)+,y0<br>y:(r4)+,y0 |
|----------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| XDAT_S                     | TTART<br>odc<br>ddc<br>ddc ddc dd dd dd c c c c c c c c                                                                       | x:0<br>\$262EB9<br>\$86F2FE<br>\$E56A5F<br>\$616CAC<br>\$8FFD75<br>\$9210A<br>\$A0607B<br>\$CEA798<br>\$8DFBF1<br>\$A063D6<br>\$6C6657<br>\$C2A544<br>\$A3662D<br>\$A4E762<br>\$84F0F3<br>\$E6F1B0<br>\$B3829<br>\$8BF7AE<br>\$63A94F<br>\$EF78DC<br>\$242DE5<br>\$A3E0BA<br>\$EBAB6B<br>\$8726C8<br>\$CA361<br>\$2F6E86<br>\$A57347<br>\$4BE774<br>\$8F349D<br>\$A1ED12<br>\$4BFCE3<br>\$EA26E0<br>\$CD7D99<br>\$4BA85E<br>\$27A43F<br>\$A8B10C<br>\$D3A55<br>\$25EC6A<br>\$2255B<br>\$A5F1F8<br>\$24255B<br>\$A5F1F8<br>\$24255B<br>\$A5F1F8<br>\$2426011<br>\$AE6536<br>\$CBBC37<br>\$6235A4<br>\$37F0D<br>\$63BEC2<br>\$A5E4D3<br>\$8CE810<br>\$3FF99<br>\$60E50E<br>\$CFFB2F<br>\$40753C<br>\$8262C5<br>\$CA641A |                                        |



| dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>ZDAT_END | \$EB3B4B<br>\$2DA928<br>\$AB6641<br>\$28A7E6<br>\$4E2127<br>\$482FD4<br>\$7257D<br>\$E53C72<br>\$1A8C3<br>\$E27540 |
|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| ; org<br>dc<br>dc<br>dc<br>dc<br>dc                                                    | y:0<br>\$5B6DA<br>\$C3F70B<br>\$6A39E8<br>\$81E801                                                                 |
| dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc                                     | \$C666A6<br>\$46F8E7<br>\$AAEC94<br>\$24233D<br>\$802732<br>\$2E3C83<br>\$A43E00<br>\$C2B639                       |
| dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc                               | \$85A47E<br>\$ABFDDF<br>\$F3A2C<br>\$2D7CF5<br>\$E16A8A<br>\$ECB8FB<br>\$4BED18<br>\$43E71<br>\$83A556             |
| dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc                                     | \$E1E9D7<br>\$ACA2C4<br>\$8135AD<br>\$2CE0E2<br>\$8F2C73<br>\$432730<br>\$A87FA9<br>\$4A292E                       |
| dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc                                     | \$A63CCF<br>\$6BA65C<br>\$E06D65<br>\$1AA3A<br>\$A1B6EB<br>\$48AC48<br>\$EF7AE1<br>\$6E3006                        |
| dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc                                     | \$62F6C7<br>\$6064F4<br>\$87E41D<br>\$CB2692<br>\$2C3863<br>\$C6BC60<br>\$43A519<br>\$6139DE                       |
| dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc                                     | \$ADF7BF<br>\$4B3E8C<br>\$6079D5<br>\$E0F5EA<br>\$8230DB<br>\$A3B778<br>\$2BFE51<br>\$E0A6B6                       |
| dc<br>dc<br>dc<br>dc<br>dc<br>dc<br>dc                                                 | \$68FFB7<br>\$28F324<br>\$8F2E8D<br>\$667842<br>\$83E053<br>\$A1FD90<br>\$6B2689                                   |
| dc<br>dc<br>dc<br>dc<br>YDAT_END                                                       | \$85B68E<br>\$622EAF<br>\$6162BC<br>\$E4A245                                                                       |

| Inc.     |
|----------|
| ductor,  |
| emicon   |
| e<br>S   |
| Freescal |

For More Information On This Product, Go to: www.freescale.com

**Power Consumption Benchmark** 

```
EQUATES for DSP56321 I/O registers and ports
  ;
  ;
                  Last update: June 11 1995
  ;
   132,55,0,0,0
                      page
                      opt
                                         mex
  ioequ
                    ident 1,0
   ;------
                       EQUATES for I/O Port Programming
   ;
   ;------
                       Register Addresses
  ;
 M_HDR EQU $FFFFC9 ; Host port GPIO data Register
M_HDDR EQU $FFFFC8 ; Host port GPIO direction Register
M_PCRC EQU $FFFFBF ; Port C Control Register
M_PDRC EQU $FFFFBE ; Port C Direction Register
M_PDRC EQU $FFFFBD ; Port C GPIO Data Data
M_PCRD FOU CEPERDATE
                                                         ; Port C GPIO Data Register
; Port D Control register
; Port D Direction Data Register
  M_PCRD EQU $FFFFAF
  M_PRRD EQU $FFFFAE
                                                                       ; Port D GPIO Data Register
; Port E Control register
  M_PDRD EQU $FFFFAD
  M_PCRE EQU $FFFF9F
                                                                     ; Port E Direction Register
; Port E Data Register
  M_PRRE EQU $FFFF9E
  M_PDRE EQU $FFFF9D
                                                                     ; OnCE GDB Register
  M_OGDB EQU $FFFFFC
   ;------
                       EQUATES for Host Interface
   ;-----
  ;
                      Register Addresses
 M_HCR EQU $FFFFC2 ; Host Control Register
M_HSR EQU $FFFFC3 ; Host Status Register
M_HPCR EQU $FFFFC4 ; Host Polarity Control Register
M_HBAR EQU $FFFFC5 ; Host Base Address Register
M_HRX EQU $FFFFC6 ; Host Receive Register
M_HTX EQU $FFFFC7 ; Host Transmit Register
                      HCR bits definition
  M_HRIE EQU $0 ; Host Receive interrupts Enable
M_HTIE EQU $1 ; Host Transmit Interrupt Enable
  M_HCIE EQU $2
                                                                       ; Host Command Interrupt Enable
                                                                    ; Host Flag 2
  M_HF2 EQU $3
  M HF3 EOU $4
                                                                     ; Host Flag 3
                      HSR bits definition
  M_HRDF EQU $0 ; Host Receive Data Full
M_HTDE EQU $1 ; Host Receive Data Empty
  M_HCP EQU $2
                                                                   ; Host Command Pending
  M_HF0 EQU $3
                                                                     ; Host Flag 0
  M_HF1 EQU $4
                                                                     ; Host Flag 1
                      HPCR bits definition

      M_HGEN EQU $0
      ; Host Port GPIO Enable

      M_HASEN EQU $1
      ; Host Address 8 Enable

      M_HA9EN EQU $2
      ; Host Address 9 Enable

      M_HCSEN EQU $3
      ; Host Chip Select Enable

      M_HREN EQU $4
      ; Host Request Enable

M_HCSEN EQU $3

M_HREN EQU $4

M_HREN EQU $5

M_HAEN EQU $5

M_HEN EQU $5

M_HEN EQU $6

M_HOD EQU $8

M_HOSP EQU $9

M_HASP EQU $4

M_HASP EQU $4

M_HASP EQU $4

M_HASP EQU $4

M_HOSP EQU $4

M_HOST BED

M_HOST B
  M_HAP EQU $F
                                                                     ; Host Acknowledge Polarity
```



:\_\_\_\_\_ EQUATES for Serial Communications Interface (SCI) ; ; Register Addresses M\_STXH EQU \$FFFF97; SCI Transmit Data Register (high)M\_STXM EQU \$FFFF96; SCI Transmit Data Register (middle)M\_STXL EQU \$FFFF95; SCI Transmit Data Register (low)M\_SRXH EQU \$FFFF99; SCI Receive Data Register (high)M\_SRXM EQU \$FFFF99; SCI Receive Data Register (middle)M\_SRXL EQU \$FFFF98; SCI Receive Data Register (low)M\_STXA EQU \$FFFF94; SCI Receive Data Register (low)M\_STXA EQU \$FFFF95; SCI Transmit Address RegisterM\_SCR EQU \$FFFF96; SCI Control RegisterM\_SSR EQU \$FFFF93; SCI Status RegisterM\_SCCR EQU \$FFFF9B; SCI Clock Control Register SCI Control Register Bit Flags M\_WDS EQU \$7 ; Word Select Mask (WDS0-WDS3) M\_WDS0 EQU 0 ; Word Select 0 M\_WDS1 EQU 1 ; Word Select 1 M\_WDS2 EQU 2 ; Word Select 2 M\_SSFTD EQU 3 ; SCI Shift Direction M\_SBK EQU 4 ; Send Break M\_WAKE EQU 5 ; Receiver Wakeup Enable M\_WOMS EQU 7 ; Wired-OR Mode Select M\_SCTE EQU 8 ; SCI Receiver Enable M\_ILLE EQU 10 ; SCI Transmitter Enable M\_SCTIE EQU 11 ; SCI Receive Interrupt Enable M\_SCTIE EQU 12 ; SCI Transmit Interrupt Enable M\_SCTIE EQU 13 ; Timer Interrupt Rate M\_SCKP EQU 15 ; SCI Clock Polarity M WDS EOU \$7 ; Word Select Mask (WDS0-WDS3) M\_SCKP EQU 15 ; SCI Clock Polarity M\_REIE EQU 16 ; SCI Error Interrupt Enable (REIE) SCI Status Register Bit Flags M\_TRNE EQU 0 ; Transmitter Empty ; Transmit Data Register Empty ; Receive Data Register Full M\_TDRE EQU 1 M\_RDRF EQU 2 M\_IDLE EQU 3 ; Idle Line Flag M\_OR EQU 4 ; Overrun Error Flag M\_PE EQU 5 ; Parity Error ; Framing Error Flag M FE EOU 6 M R8 EOU 7 ; Received Bit 8 (R8) Address SCI Clock Control Register ; M\_CD EQU \$FFF ; Clock Divider Mask (CD0-CD11) M\_COD EQU 12 M\_SCP EQU 13 ; Clock Out Divider ; Clock Prescaler ; Receive Clock Mode Source Bit M\_RCM EQU 14 M TCM EOU 15 ; Transmit Clock Source Bit ;------EQUATES for Synchronous Serial Interface (SSI) ;-----Register Addresses Of SSI0 M\_TX00 EQU \$FFFFBC ; SSI0 Transmit Data Register 0 M\_TX01 EQU \$FFFFBB ; SSI0 Transmit Data Register 1 M\_TX02 EQU \$FFFFBA ; SSI0 Transmit Data Register 2 M\_TSR0 EQU \$FFFFB9 ; SSI0 Time Slot Register M\_RX0 EQU \$FFFFB8 ; SSI0 Receive Data Register M\_RXD EQU \$FFFFB8; SSID Receive Data RegisterM\_SSISR0 EQU \$FFFFB7; SSID Receive Data RegisterM\_CRB0 EQU \$FFFFB6; SSID Control Register BM\_CRA0 EQU \$FFFFB5; SSID Control Register AM\_TSMA0 EQU \$FFFFB4; SSID Transmit Slot Mask Register BM\_RSMA0 EQU \$FFFFB2; SSID Receive Slot Mask Register AM\_RSMB0 EQU \$FFFFB1; SSID Receive Slot Mask Register B



Register Addresses Of SSI1 M\_TX10 EQU \$FFFFAC; SSI1 Transmit Data Register 0M\_TX11 EQU \$FFFFAB; SSI1 Transmit Data Register 1 M\_TX12 EQU \$FFFFAA; SSI1 Transmit Data Register 2M\_TSR1 EQU \$FFFFA9; SSI1 Time Slot RegisterM\_RX1 EQU \$FFFFA8; SSI1 Receive Data Register M\_SSISR1 EQU \$FFFFA7 ; SSI1 Status Register M\_CRB1 EQU \$FFFFA6 ; SSI1 Control Register B M\_CRA1 EQU \$FFFFA5 ; SSI1 Control Register A ; SSI1 Transmit Slot Mask Register A ; SSI1 Transmit Slot Mask Register A M\_TSMA1 EQU \$FFFFA4 M\_TSMB1 EQU \$FFFFA3 ; SSI1 Transmit Slot Mask Register B M\_RSMA1 EQU \$FFFFA2 ; SSI1 Receive Slot Mask Register A M\_RSMB1 EQU \$FFFFA1 ; SSI1 Receive Slot Mask Register B SSI Control Register A Bit Flags ; M\_PM EQU \$FF ; Prescale Modulus Select Mask (PM0-PM7) M PSR EOU 11 ; Prescaler Range ; Frame Rate Divider Control Mask (DC0-DC7) M\_DC EQŨ \$1F000 M\_ALC EQU 18 ; Alignment Control (ALC) M\_WL EQU \$380000 ; Word Length Control Mask (WL0-WL7) M SSC1 EOU 22 ; Select SC1 as TR #0 drive enable (SSC1) ; SSI Control Register B Bit Flags M OF EOU \$3 ; Serial Output Flag Mask M\_OF0 EQU 0 ; Serial Output Flag 0 ; Serial Output Flag 1 ; Serial Control Direction Mask M\_OF1 EQU 1 M\_SCD EQU \$1C M\_SCD0 EQU 2 ; Serial Control 0 Direction M\_SCD1 EQU 3 ; Serial Control 1 Direction ; Serial Control 2 Direction ; Clock Source Direction ; Shift Direction M\_SCD2 EQU 4 M\_SCKD EQU 5 M\_SHFD EQU 6 ; Frame Sync Length Mask (FSL0-FSL1) ; Frame Sync Length 0 ; Frame Sync Length 1 M\_FSL EQU \$180 M\_FSL0 EQU 7 M\_FSL1 EQU 8 ; Frame Sync Length 1 M\_FSR EQU 9 ; Frame Sync Relative Timing ; Frame Sync Polarity ; Clock Polarity ; Sync/Async Control M\_FSP EQU 10 M\_CKP EQU 11 M\_SYN EQU 12 ; SSI Mode Select M\_MOD EQU 13 M\_SSTE EQU \$1C000 ; SSI Transmit enable Mask M\_SSTE2 EQU 14 ; SSI Transmit #2 Enable ; SSI Transmit #2 Enable ; SSI Transmit #2 Enable M\_SSTE2 EQU 14 M\_SSTE1 EQU 15 ; SSI Transmit #1 Enable / SSI Transmit #0 Enable
; SSI Transmit #0 Enable
; SSI Receive Enable
; SSI Transmit Interrupt Enable M\_SSTE0 EQU 16 M\_SSRE EQU 17 M\_SSTIE EQU 18 M\_SSRIE EQU 19 M\_STLIE EQU 20 ; SSI Receive Interrupt Enable ; SSI Transmit Last Slot Interrupt Enable M\_SRLIE EQU 21 M\_STEIE EQU 22 ; SSI Receive Last Slot Interrupt Enable ; SSI Transmit Error Interrupt Enable ; SI Receive Error Interrupt Enable M SREIE EOU 23 SSI Status Register Bit Flags ; M\_IF EQU \$3 M\_IF0 EQU 0 ; Serial Input Flag Mask ; Serial Input Flag 0 M\_IF1 EQU 1 ; Serial Input Flag 1 M\_TFS EQU 2 ; Transmit Frame Sync Flag ; Receive Frame Sync Flag M\_RFS EQU 3 M\_TUE EQU 4 ; Transmitter Underrun Error FLag M\_ROE EQU 5 ; Receiver Overrun Error Flag M\_TDE EQU 6 ; Transmit Data Register Empty ; Receive Data Register Full M RDF EOU 7 SSI Transmit Slot Mask Register A M\_SSTSA EQU \$FFFF ; SSI Transmit Slot Bits Mask A (TS0-TS15) SSI Transmit Slot Mask Register B M\_SSTSB EQU \$FFFF ; SSI Transmit Slot Bits Mask B (TS16-TS31) SSI Receive Slot Mask Register A ; M SSRSA EOU SFFFF ; SSI Receive Slot Bits Mask A (RS0-RS15) SSI Receive Slot Mask Register B ; M\_SSRSB EQU \$FFFF ; SSI Receive Slot Bits Mask B (RS16-RS31)



| ;;                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ; EQUATES for Exc<br>;                     | ception Processing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ;                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Register Addres                            | sses                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4_IPRC EQU \$FFFFFF<br>4_IPRP EQU \$FFFFFE | ; Interrupt Priority Register Core<br>; Interrupt Priority Register Peripheral                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                            | rity Register Core (IPRC)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1_IAL EQU \$7                              | <pre>; IRQA Mode Mask<br/>; IRQA Mode Interrupt Priority Level (low)<br/>; IRQA Mode Interrupt Priority Level (high<br/>; IRQA Mode Trigger Mode<br/>; IRQB Mode Interrupt Priority Level (low)<br/>; IRQB Mode Interrupt Priority Level (high<br/>; IRQB Mode Trigger Mode<br/>; IRQC Mode Trigger Mode<br/>; IRQC Mode Interrupt Priority Level (low)<br/>; IRQC Mode Interrupt Priority Level (low)</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1_IALO EQU O<br>1 IAL1 EOU 1               | ; IRQA Mode Interrupt Priority Level (low)<br>; IROA Mode Interrupt Priority Level (high                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1_IAL2 EQU 2                               | ; IRQA Mode Trigger Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1_IBL EQU \$38                             | ; IRQB Mode Mask<br>: IRQB Mode Interrupt Priority Level (low)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| I IBL1 EOU 4                               | ; IROB Mode Interrupt Priority Level (high                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| IBL2 EQU 5                                 | ; IRQB Mode Trigger Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1_ICL EQU ŞICU<br>1 ICLO FOU 6             | ; IRQC Mode Mask<br>: IRQC Mode Interrupt Priority Level (low)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 4_ICL1 EQU 7                               | ; IRQC Mode Interrupt Priority Level (high                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1_ICL2 EQU 8                               | ; IRQC Mode Trigger Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1_IDL EQU ŞEUU<br>1 IDL0 EOU 9             | ; IRQD Mode Mask<br>; IROD Mode Interrupt Priority Level (low)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1_IDL1 EQU 10                              | ; IRQD Mode Interrupt Priority Level (high)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1_IDL2 EQU 11                              | ; IRQD Mode Trigger Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1_DOL EQU \$3000<br>1 DOLO EQU 12          | ; DMAO Interrupt Priority Level Mask<br>; DMAO Interrupt Priority Level (low)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| _DOL1 EQU 13                               | ; DMA0 Interrupt Priority Level (high)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1_D1L EQU \$C000                           | ; DMA1 Interrupt Priority Level Mask<br>; DMA1 Interrupt Priority Level (low)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1_D1L1 EQU 15                              | ; DMA1 Interrupt Priority Level (high)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4_D2L EQU \$30000                          | ; DMA2 Interrupt priority Level Mask                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4_D2LU EQU 16<br>4 D211 EOU 17             | ; DMA2 Interrupt Priority Level (low)<br>; DMA2 Interrupt Priority Level (high)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 4_D3L EQU \$C0000                          | ; DMA3 Interrupt Priority Level Mask                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4_D3L0 EQU 18                              | ; DMA3 Interrupt Priority Level (low)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4_D3L1 EQU 19<br>4 D4L EOU \$300000        | ; DMA3 Interrupt Priority Level (nign)<br>; DMA4 Interrupt priority Level Mask                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 4_D4L0 EQU 20                              | ; DMA4 Interrupt Priority Level (low)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| M_D4L1 EQU 21                              | ; DMA4 Interrupt Priority Level (high)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4_D5L0 EQU 22                              | ; DMAS Interrupt Priority Level (low)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1_D5L1 EQU 23                              | <pre>; IRQB Mode Trigger Mode<br/>; IRQC Mode Interrupt Priority Level (low)<br/>; IRQC Mode Interrupt Priority Level (high<br/>; IRQC Mode Interrupt Priority Level (high)<br/>; IRQD Mode Interrupt Priority Level (low)<br/>; IRQD Mode Interrupt Priority Level (high)<br/>; IRQD Mode Interrupt Priority Level (high)<br/>; IRQD Mode Interrupt Priority Level (low)<br/>; DMA0 Interrupt Priority Level (low)<br/>; DMA0 Interrupt Priority Level (high)<br/>; DMA1 Interrupt Priority Level (high)<br/>; DMA1 Interrupt Priority Level (low)<br/>; DMA1 Interrupt Priority Level (low)<br/>; DMA1 Interrupt Priority Level (high)<br/>; DMA2 Interrupt Priority Level (low)<br/>; DMA2 Interrupt Priority Level (high)<br/>; DMA2 Interrupt Priority Level (high)<br/>; DMA3 Interrupt Priority Level (high)<br/>; DMA3 Interrupt Priority Level (high)<br/>; DMA4 Interrupt Priority Level (high)<br/>; DMA4 Interrupt Priority Level (high)<br/>; DMA4 Interrupt Priority Level (high)<br/>; DMA5 Interrupt Priority Level (high)<br/>; DMA5 Interrupt Priority Level (high)<br/>; DMA5 Interrupt Priority Level (high)</pre> |
|                                            | rity Register Peripheral (IPRP)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1_HPL EQU \$3                              | ; Host Interrupt Priority Level Mask                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1_HPLO EQU O                               | ; Host Interrupt Priority Level (low)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4_HPL1 EQU 1<br>4_S0L EQU \$C              | ; Host Interrupt Priority Level (high)<br>; SSI0 Interrupt Priority Level Mask                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1_SOLO EQU 2                               | ; SSIO Interrupt Priority Level (low)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1_SOL1 EQU 3                               | ; SSIO Interrupt Priority Level (high)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1_S1L EQU \$30<br>1_S1L0 EQU 4             | ; SSI1 Interrupt Priority Level Mask<br>; SSI1 Interrupt Priority Level (low)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| S1L1 EQU 5                                 | ; SSI1 Interrupt Priority Level (high)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1_SCL EQU \$C0<br>1_SCL0 EQU 6             | ; SCI Interrupt Priority Level Mask<br>; SCI Interrupt Priority Level (low)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| I_SCLU EQU 7                               | ; SCI Interrupt Priority Level (high)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1_T0L EQU \$300                            | ; TIMER Interrupt Priority Level Mask                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4_TOLO EQU 8<br>4_TOL1 EQU 9               | ; TIMER Interrupt Priority Level (low)<br>; TIMER Interrupt Priority Level (high)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| ;                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| EQUATES for TIN                            | MER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Register Addres                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1_TCSR0 EQU \$FFFF8F                       | ; Timer 0 Control/Status Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



Power Consumption Benchmark

M\_TLR0 EQU\$FFFF8E; TIMER0 Load RegM\_TCPR0 EQU\$FFFF8D; TIMER0 Compare RegisterM\_TCR0 EQU\$FFFF8C; TIMER0 Count Register Register Addresses Of TIMER1 M\_TCSR1 EQU \$FFFF8B ; TIMER1 Control/Status Register
M\_TLR1 EQU \$FFFF8A ; TIMER1 Load Reg
M\_TCPR1 EQU \$FFFF89 ; TIMER1 Compare Register M\_TCPR1 EQU \$FFFF89 ; TIMER1 Compare Register ; TIMER1 Count Register M\_TCR1 EQU \$FFFF88 Register Addresses Of TIMER2 ; M\_TCSR2 EQU \$FFFF87 ; TIMER2 Control/Status Register ; TIMER2 Load Reg ; TIMER2 Compare Register ; TIMER2 Count Register ; TIMER2 Prescaler Load Register ; TIMER Prescalar Count Register M\_TLR2 EQU \$FFFF86 M\_TCPR2 EQU \$FFFF85 M\_TCR2 EQU \$FFFF84 M\_TPLR EQU \$FFFF83 M TPCR EOU \$FFFF82 ; Timer Control/Status Register Bit Flags M\_TE EQU 0 ; Timer Enable ; Timer Enable
; Timer Overflow Interrupt Enable
; Timer Compare Interrupt Enable
; Timer Control Mask (TCO-TC3)
; Inverter Bit
; Timer Restart Mode
; Direction Bit
; Data Input
; Data Output
; Prescaled Clock Enable M\_TOIE EQU 1 M\_TCIE EQU 2 M\_TC EQU<sup>\$F0</sup> M\_INV EQU 8 M\_TRM EQU 9 M\_DIR EQU 11 M\_DI EQU 12 M\_DO EQU 13 M\_PCE EQU 15 M\_TOF EQU 20 ; Prescaled Clock Enable ; Timer Overflow Flag M\_TCF EQU 21 ; Timer Compare Flag Timer Prescaler Register Bit Flags ; M\_PS EQU \$600000 ; Prescaler Source Mask M\_PS0 EQU 21 M\_PS1 EQU 22 Timer Control Bits M\_TCO EQU 4 ; Timer Control 0 M\_TC1 EQU 5 ; Timer Control 1 M\_TC2 EQU 6 ; Timer Control 2 ; Timer Control 3 M TC3 EOU 7 EQUATES for Direct Memory Access (DMA) ; Register Addresses Of DMA M\_DSTR EQU FFFFF4 ; DMA Status Register M\_DOR0 EQU \$FFFFF3 ; DMA Offset Register 0 M\_DOR1 EQU \$FFFFF2 ; DMA Offset Register 1  $\rm M\_DOR2~EQU~\$FFFFF1$  ; DMA Offset Register 2 M\_DOR3 EQU \$FFFFF0 ; DMA Offset Register 3 ; Register Addresses Of DMA0 M\_DSR0 EQU \$FFFFEF ; DMA0 Source Address Register M\_DDR0 EQU \$FFFFEE ; DMA0 Destination Address Register M\_DCO0 EQU \$FFFFED ; DMA0 Counter M\_DCR0 EQU \$FFFFEC ; DMA0 Control Register Register Addresses Of DMA1 ; M\_DSR1 EQU \$FFFFEB ; DMA1 Source Address Register M\_DDR1 EQU \$FFFFEA ; DMA1 Destination Address Register M\_DCO1 EQU \$FFFFE9 ; DMA1 Counter M\_DCR1 EQU \$FFFFE8 ; DMA1 Control Register Register Addresses Of DMA2 M\_DSR2 EQU \$FFFFE7 ; DMA2 Source Address Register



M\_DDR2 EQU \$FFFFE6 ; DMA2 Destination Address Register M\_DCO2 EQU \$FFFFE5 ; DMA2 Counter M\_DCR2 EQU \$FFFFE4 ; DMA2 Control Register Register Addresses Of DMA4 M\_DSR3 EQU \$FFFFE3 ; DMA3 Source Address Register M\_DDR3 EQU \$FFFFE2 ; DMA3 Destination Address Register M\_DCO3 EQU \$FFFFE1 ; DMA3 Counter M\_DCR3 EQU \$FFFFE0 ; DMA3 Control Register ; Register Addresses Of DMA4 M\_DSR4 EQU \$FFFFDF ; DMA4 Source Address Register M\_DDR4 EQU \$FFFFDE ; DMA4 Destination Address Register M\_DCO4 EQU \$FFFFDD ; DMA4 Counter M\_DCR4 EQU \$FFFFDC ; DMA4 Control Register Register Addresses Of DMA5 ; M DSR5 EOU \$FFFFDB ; DMA5 Source Address Register M\_DDR5 EQU \$FFFFDA ; DMA5 Destination Address Register M\_DCO5 EQU \$FFFFD9 ; DMA5 Counter M\_DCR5 EQU \$FFFFD8 ; DMA5 Control Register DMA Control Register M\_DSS EQU \$3 ; DMA Source Space Mask (DSS0-Dss1) M\_DSS0 EQU 0 ; DMA Source Memory space 0 M\_DSS1 EQU 1 ; DMA Source Memory space 1 M\_DDS EQU \$C ; DMA Destination Space Mask (DDS-DDS1) M\_DDS0 EQU 2 ; DMA Destination Memory Space 0 M\_DDS1 EQU 3 ; DMA Destination Memory Space 1 M\_DAM EQU \$3f0 ; DMA Address Mode Mask (DAM5-DAM0) M\_DAM EQU \$310 ; DMA Address Mode Mask (DAMS M\_DAMO EQU 4 ; DMA Address Mode 0 M\_DAM1 EQU 5 ; DMA Address Mode 1 M\_DAM2 EQU 6 ; DMA Address Mode 2 M\_DAM3 EQU 7 ; DMA Address Mode 3 M\_DAM4 EQU 8 ; DMA Address Mode 4 M\_DAM5 EQU 9 ; DMA Address Mode 5 M\_D3D EQU 10 ; DMA Three Dimensional Mode M\_DRS FOU \$F800: DMA Request Source Mask (DB M\_DRS EQU \$F800; DMA Request Source Mask (DRS0-DRS4) M\_DCON EQU 16 ; DMA Continuous Mode M\_DPR EQU \$60000; DMA Channel Priority M\_DPR0 EQU 17 ; DMA Channel Priority Level (low) M\_DPR1 EQU 18 ; DMA Channel Priority Level (high) M\_DTM EQU \$380000; DMA Transfer Mode Mask (DTM2-DTM0) M\_DTM0 EQU 19 ; DMA Transfer Mode 0 M\_DTM1 EQU 20 ; DMA Transfer Mode 1 M\_DTM2 EQU 21 ; DMA Transfer Mode 2 M\_DIE EQU 22 ; DMA Interrupt Enable bit M\_DE EQU 23 ; DMA Channel Enable bit DMA Status Register M\_DTD EQU \$3F ; Channel Transfer Done Status MASK (DTD0-DTD5) M\_DTD0 EQU 0 ; DMA Channel Transfer Done Status 0 M\_DTD1 EQU 1 ; DMA Channel Transfer Done Status 1 M\_DTD2 EQU 2 ; DMA Channel Transfer Done Status 2 M\_DTD3 EQU 3 ; DMA Channel Transfer Done Status 3 M\_DTD4 EQU 4 ; DMA Channel Transfer Done Status 4 M\_DTD5 EQU 5 ; DMA Channel Transfer Done Status 5 M\_DACT EQU 8 ; DMA Active State M\_DCH EQU 8 ; DMA Active State M\_DCH EQU \$E00; DMA Active Channel Mask (DCH0-DCH2) M\_DCH0 EQU 9 ; DMA Active Channel 0 M\_DCH1 EQU 10 ; DMA Active Channel 1 M\_DCH2 EQU 11 ; DMA Active Channel 2 \_\_\_\_\_ EQUATES for Enhanced Filter Co-Processor (EFCOP) M\_FDIR EQU \$FFFFB0 ; EFCOP Data Input Register ; EFCOP Data Output Register M FDOR \$FFFFB1 EOU ; EFCOP K-Constant Register M FKIR SFFFFB2 EOU ; EFCOP Filter Counter M FCNT EQU SFFFFB3 M FCSR EOU SFFFFB4 ; EFCOP Control Status Register ; EFCOP ALU Control Register M FACR SFFFFB5 EOU

> For More Information On This Product, Go to: www.freescale.com



; EFCOP Data Base Address ; EFCOP Coefficient Base Address ; EFCOP Decimation/Channel Register M FDBA EQU SFFFFB6 M\_FCBA EQU \$FFFFB7 M FDCH EOU SFFFFB8 EQUATES for Phase Locked Loop (PLL) ;-----; Register Addresses Of PLL M\_PCTL EQU \$FFFFFD ; PLL Control Register PLL Control Register ; M\_MF EQU \$FFF : Multiplication Factor Bits Mask (MF0-MF11) M\_DF EQU \$7000 ; Division Factor Bits Mask (DF0-DF2) M\_XTLR EQU 15 ; XTAL Range select bit M\_XTLD EQU 16 ; XTAL Disable Bit M\_PSTP EQU 17 ; STOP Processing State Bit M\_PEN EQU 18 ; PLL Enable Bit M\_PCOD EQU 19 ; PLL Clock Output Disable Bit M\_PD EQU \$F00000; PreDivider Factor Bits Mask (PD0-PD3) ;-----EQUATES for BIU ; ;-------; Register Addresses Of BIU M\_BCR EQU \$FFFFFB; Bus Control Register M\_DCR EQU \$FFFFFA; DRAM Control Register M\_AAR0 EQU \$FFFFF9; Address Attribute Register 0 M\_AAR1 EQU \$FFFFF8; Address Attribute Register 1 M\_AAR2 EQU \$FFFFF7; Address Attribute Register 2 M\_AAR3 EQU \$FFFFF6; Address Attribute Register 3 M\_IDR EQU \$FFFFF5 ; ID Register Bus Control Register M\_BA0W EQU \$1F ; Area 0 Wait Control Mask (BA0W0-BA0W4) M\_BA1W EQU \$3E0; Area 1 Wait Control Mask (BA1W0-BA14) M\_BA2W EQU \$1C00; Area 2 Wait Control Mask (BA2W0-BA2W2) M\_BA3W EQU \$E000; Area 3 Wait Control Mask (BA3W0-BA3W3) M\_BDFW EQU \$1F0000 ; Default Area Wait Control Mask (BDFW0-BDFW4) M\_BBS EQU 21 ; Bus State M\_BLH EQU 22 ; Bus Lock Hold M BRH EOU 23 ; Bus Request Hold DRAM Control Register ; M\_BCW EQU \$3 ; In Page Wait States Bits Mask (BCW0-BCW1) M\_BRW EQU \$C ; Out Of Page Wait States Bits Mask (BRW0-BRW1) M\_BPS EQU \$300 ; DRAM Page Size Bits Mask (BPS0-BPS1) M\_BPLE EQU 11 ; Page Logic Enable M\_BME EQU 12 ; Mastership Enable M\_BRE EQU 13 ; Refresh Enable M\_BSTR EQU 14 ; Software Triggered Refresh M\_BRF EQU \$7F8000; Refresh Rate Bits Mask (BRF0-BRF7) M\_BRP EQU 23 ; Refresh prescaler Address Attribute Registers ; M\_BAT EQU \$3 ; Ext. Access Type and Pin Def. Bits Mask (BAT0-BAT1) ; Address Attribute Pin Polarity M\_BAAP EQU 2 ; Program Space Enable ; X Data Space Enable ; Y Data Space Enable M\_BPEN EQU 3 M\_BXEN EQU 4 M\_BYEN EQU 5 ; Address Muxing ; Packing Enable M\_BAM EQU 6 M BPAC EOU 7 M\_BNC EQU \$F00 ; Number of Address Bits to Compare Mask (BNC0-BNC3) M\_BAC EQU \$FFF000; Address to Compare Bits Mask (BAC0-BAC11)

# Freescale Semiconductor, Inc



# Freescale Semiconductor, Inc.

| ; control                                                                                                                                                                                                                                  | l and status bits in SR                                                                                                                                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| M_CA EQU 0<br>M_V EQU 1<br>M_Z EQU 2<br>M_N EQU 3<br>M_U EQU 4<br>M_E EQU 5<br>M_L EQU 6<br>M_S EQU 7<br>M_I0 EQU 8<br>M_I1 EQU 9<br>M_S0 EQU 10<br>M_S1 EQU 11<br>M_SC EQU 13<br>M_DM EQU 14<br>M_LF EQU 15<br>M_FV EQU 16<br>M SA EOU 17 | <pre>; Scaling Mode Bit 1<br/>; Sixteen_Bit Compatibility<br/>; Double Precision Multiply<br/>; DO-Loop Flag<br/>; DO-Forever Flag<br/>; Sixteen-Bit Arithmetic</pre>                                   |
| M_CE EQU 19<br>M_SM EQU 20                                                                                                                                                                                                                 | <pre>; Instruction Cache Enable ; Arithmetic Saturation</pre>                                                                                                                                           |
| M_RM EQU 21                                                                                                                                                                                                                                | ; Rounding Mode<br>; bit 0 of priority bits in SR                                                                                                                                                       |
|                                                                                                                                                                                                                                            | ; bit 1 of priority bits in SR                                                                                                                                                                          |
| M_CDP EQU \$300<br>M_MA equ0<br>M_MB equ1<br>M_MC equ2                                                                                                                                                                                     | <pre>l and status bits in OMR ; mask for CORE-DMA priority bits in OMR ; Operating Mode A ; Operating Mode B ; Operating Mode C ; Operating Mode D ; External Bus Disable bit in OMR ; Stop Delay</pre> |
| M_MS EQU 7<br>M_CDP0 EQU 8                                                                                                                                                                                                                 | ; Memory Switch bit in OMR<br>; bit 0 of priority bits in OMR                                                                                                                                           |
| M_CDP1 EQU 9                                                                                                                                                                                                                               | ; bit 1 of priority bits in OMR<br>; Burst Enable                                                                                                                                                       |
| M_TAS EQU 11<br>M_BRT EQU 12                                                                                                                                                                                                               | ; TA Synchronize Select<br>; Bus Release Timing                                                                                                                                                         |
| M_ATE EQU 15<br>M_XYS EQU 16                                                                                                                                                                                                               | <pre>; Address Tracing Enable bit in OMR.<br/>; Stack Extension space select bit in OMR.<br/>; Extensed stack UNderflow flag in OMR.</pre>                                                              |
| M_EOV EQU 18<br>M WED FOU 19                                                                                                                                                                                                               | ; Extended stack Overflow flag in OMR.<br>; Extended WRAP flag in OMR.                                                                                                                                  |
| M_SEN EQU 20                                                                                                                                                                                                                               | ; Stack Extension Enable bit in OMR.                                                                                                                                                                    |

```
EQUATES for DSP56321 interrupts
  Last update: June 11 1995
;
;
page
      132,55,0,0,0
   opt
      mex
intequ ident
      1,0
   if
      @DEF(I_VEC)
   ;leave user definition as is.
   else
I_VEC EQU $0
   endif
;------
; Non-Maskable interrupts
        _____
```

#### For More Information On This Product, Go to: www.freescale.com



Power Consumption Benchmark

```
I_TRAP EQU I_VEC+$08 ; Trap
I_NMI EQU I_VEC+$0A ; Non Maskable Interrupt
; Interrupt Request Pins
,
I_IRQA EQU I_VEC+$10 ; IRQA
I_IRQB EQU I_VEC+$12 ; IRQB
I_IRQC EQU I_VEC+$14 ; IRQC
I_IRQD EQU I_VEC+$16 ; IRQD
;------
; DMA Interrupts
I_DMA0 EQU I_VEC+$18 ; DMA Channel 0
I_DMAG EQU I_VEC+$1A ; DMA Channel 1
I_DMA2 EQU I_VEC+$1A ; DMA Channel 2
I_DMA2 EQU I_VEC+$1C ; DMA Channel 2
I_DMA3 EQU I_VEC+$1E ; DMA Channel 3
I_DMA4 EQU I_VEC+$20 ; DMA Channel 4
I_DMA5 EQU I_VEC+$22 ; DMA Channel 5
; Timer Interrupts
                        _____
I_TIMOC EQU I_VEC+$24 ; TIMER 0 compare
I_TIMOOF EQU I_VEC+$26 ; TIMER 0 overflow
I_TIM1C EQU I_VEC+$28 ; TIMER 1 compare
I_TIM1OF EQU I_VEC+$2A; TIMER 1 overflow
I_TIM2C EQU I_VEC+$2C; TIMER 2 compare
I_TIM2OF EQU I_VEC+$2E; TIMER 2 overflow
;------
; ESSI Interrupts
I_SIORD EQU I_VEC+$30 ; ESSIO Receive Data
I_SIORDE EQU I_VEC+$32; ESSIO Receive Data w/ exception Status
I_SIORLS EQU I_VEC+$34; ESSIO Receive last slot
I_SIOTD EQU I_VEC+$36 ; ESSIO Transmit data
__SIOTDE EQU I_VEC+$38; ESSIO Transmit Data w/ exception Status I_SIOTLS EQU I_VEC+$3A; ESSIO Transmit last slot
I_SI1RD EQU I_VEC+$40 ; ESSI1 Receive Data
I_SIIRDE EQU I_VEC+$42; ESSI1 Receive Data w/ exception Status
I_SIIRLS EQU I_VEC+$44 ; ESSI1 Receive last slot
I_SIITD EQU I_VEC+$46 ; ESSI1 Transmit data
I_SIITDE EQU I_VEC+$48; ESSII Transmit Data w/ exception Status
I_SIITLS EQU I_VEC+$4A; ESSII Transmit last slot
; SCI Interrupts
                           _____
.

I_SCIRD EQU I_VEC+$50 ; SCI Receive Data

I_SCIRDE EQU I_VEC+$52 ; SCI Receive Data With Exception Status

I_SCITD EQU I_VEC+$54 ; SCI Transmit Data

I_SCIIL EQU I_VEC+$56 ; SCI Idle Line

I_SCITM EQU I_VEC+$58 ; SCI Timer
; HOST Interrupts
                   _____
: _ _ _ _
                                                    _____
,
I_HRDF EQU I_VEC+$60 ; Host Receive Data Full
I_HTDE EQU I_VEC+$62 ; Host Transmit Data Empty
I HC EOU I_VEC+$64 ; Default Host Command
                   54 ; Default Host Command
I_HC EQU I_VEC+$64
; EFCOP Filter Interrupts
; - - -
                             _____
I_FDIIE EQU I_VEC+$68 ; EFilter input buffer empty
                   I_VEC+$6A ; EFilter output buffer full
I FDOIE EOU
       _____
; INTERRUPT ENDING ADDRESS
                            _____
I_INTEND EQU I_VEC+$FF ; last address of interrupt vector space
```



## Α

ac electrical characteristics 2-4 address bus 1-1 applications iv

# В

benchmark test algorithm A-1 block diagram i bootstrap ROM iii Boundary Scan (JTAG Port) timing diagram 2-31 bus address 1-2 control 1-1 data 1-2 external address 1-4 external data 1-4 multiplexed 1-2 non-multiplexed 1-2

# С

clock 1-1, 1-3 external 2-4 operation 2-5 clocks internal 2-4 crystal oscillator circuits 2-4

# D

data bus 1-1 data memory expansion iv Data Strobe (DS) 1-2 dc electrical characteristics 2-3 DE signal 1-17 Debug Event signal (DE signal) 1-17 Debug mode entering 1-17 external indication 1-17 Debug support iii design considerations electrical 4-2, 4-3 PLL 4-4 power consumption 4-3 thermal 4-1 Digital Phase Lock Loop (DPLL) 2-6 documentation list v Double Data Strobe 1-2 DSP56300 Family Manual v DSP56321 block diagram i

Technical Data v User's Manual v

# Ε

EFCOP interrupts A-12 electrical design considerations 4-2, 4-3 Enhanced Synchronous Serial Interface (ESSI) iii, 1-1, 1-2, 1-12, 1-13 receiver timing 2-27 transmitter timing 2-26 external address bus 1-4 external bus control 1-4, 1-5, 1-6 external clock operation 2-4 external data bus 1-4 external interrupt timing (negative edge-triggered) 2-10 external level-sensitive fast interrupt timing 2-10 external memory access (DMA Source) timing 2-11 External Memory Expansion Port 2-12 external memory expansion port 1-4

## F

functional groups 1-2 functional signal groups 1-1

# G

General-Purpose Input/Output (GPIO) iii, 1-2 ground 1-1, 1-3

# Η

Host Interface (HI08) iii, 1-1, 1-2, 1-8, 1-9, 1-10, 1-11 Host Port Control Register (HPCR) 1-9, 1-11 host port configuration 1-8 usage considerations 1-8 Host Port Control Register (HPCR) 1-9, 1-11 Host Request Double 1-2 Single 1-2 Host Request (HR) 1-2

# 

information sources v instruction cache iii internal clocks 2-4



interrupt and mode control 1-1, 1-7 interrupt control 1-7 interrupt timing 2-7 external level-sensitive fast 2-10 external negative edge-triggered 2-10 interrupts EFCOP A-12

## J

Joint Test Action Group (JTAG) interface 1-17 JTAG iii JTAG Port reset timing diagram 2-31 timing 2-31 JTAG/OnCE Interface signals Debug Event signal (DE signal) 1-17 JTAG/OnCE port 1-1, 1-2

# Κ

keeper circuit design considerations 4-3

## Μ

MAP-BGA ball grid drawing (bottom) 3-3 ball grid drawing (top) 3-2 mechanical drawing 3-10 maximum ratings 2-1, 2-2 memory expansion port iii mode control 1-7 Mode select timing 2-7 multiplexed bus 1-2 multiplexed bus timings read 2-20 write 2-21

## Ν

non-multiplexed bus 1-2 non-multiplexed bus timings read 2-18 write 2-19

# 0

off-chip memory iii OnCE module iii Debug request 2-32 On-Chip Emulation (OnCE) module interface 1-17 On-Chip Emulation module iii on-chip memory iii operating mode select timing 2-11 ordering information Back Cover

# Ρ

package MAP-BGA description 3-2, 3-3, 3-10 Phase-Lock Loop (PLL) 1-1 design considerations 4-4 performance issues 4-4 PLL 1-3 Port A 1-1, 1-4, 2-12 Port B 1-1, 1-2, 1-10 Port C 1-1, 1-2, 1-12 Port D 1-1, 1-2, 1-13 Port E 1-1 power 1-1, 1-2, 1-3 power consumption design considerations 4-3 power consumption benchmark test A-1 power management iv program memory expansion iv program RAM iii

# R

recovery from Stop state using IRQA 2-11 reset clock signals 1-3 interrupt signals 1-7 JTAG signals 1-17 mode control 1-7 OnCE signals 1-17 Reset timing 2-7, 2-9 ROM, bootstrap iii

# S

Serial Communication Interface (SCI) iii, 1-1, 1-2, 1-15 Asynchronous mode timing 2-23 Synchronous mode timing 2-23 signal groupings 1-1 signals 1-1 functional grouping 1-2 Single Data Strobe 1-2 SRAM read access 2-13 support iv write access 2-14 Stop mode iv Stop state recovery from 2-11

#### For More Information On This Product, Go to: www.freescale.com



Index

Stop timing 2-7 supply voltage 2-2 Switch mode iii

# Т

target applications iv Test Access Port (TAP) iii timing diagram 2-31 Test Clock (TCLK) input timing diagram 2-30 thermal design considerations 4-1 Timer event input restrictions 2-28 Timers 1-1, 1-2, 1-16 interrupt generation 2-28 timing interrupt 2-7 mode select 2-7 Reset 2-7 Stop 2-7

# W

Wait mode iv World Wide Web v

# Χ

X-data RAM iii

# Υ

Y-data RAM iii

Semiconductor, Inc.

Freescale







# **Ordering Information**

Consult a Motorola Semiconductor sales office or authorized distributor to determine product availability and place an order.

| Part      | Supply<br>Voltage       | Package Type                                | Pin Count | Core<br>Frequency<br>(MHz) | Order Number   |
|-----------|-------------------------|---------------------------------------------|-----------|----------------------------|----------------|
| DSP56321T | 1.6 V core<br>3.3 V I/O | Flip-Chip Plastic Ball Grid Array (FC-PBGA) | 196       | 220                        | DSP56321TFC220 |
|           | 0.0 1 1/0               |                                             |           | 240                        | DSP56321TFC240 |

#### HOW TO REACH US:

#### USA/EUROPE/LOCATIONS NOT LISTED:

Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217 1-303-675-2140 or 1-800-441-2447

#### JAPAN:

Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1, Minami-Azabu Minato-ku, Tokyo 106-8573 Japan 81-3-3440-3569

#### ASIA/PACIFIC:

Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334

#### **TECHNICAL INFORMATION CENTER:**

1-800-521-6274

#### HOME PAGE:

http://www.motorola.com/semiconductors

Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.



Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. OnCE and digital dna are trademarks of Motorola, Inc. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. © Motorola, Inc. 2001, 2002

DSP56321T/D For More Information On This Product, Go to: www.freescale.com