

Addendum

HC908JL8AD/D Rev. 0, 5/2002

Addendum to MC68HC908JL8 Technical Data



This addendum provides update and additional information to the MC68HC908JL8 Technical Data, Rev. 2 (Motorola document number MC68HC908JL8/D)

### MC68HC08JL8 MC68HC08JK8

The MC68HC08JL8 is the ROM part equivalent to the MC68HC908JL8. The entire MC68HC908JL8 data book apply to this ROM device, with exceptions outlined in this addendum.

Table 1. Summary of MC68HC08JL8 and MC68HC908JL8 Differences

|                                                  | MC68HC08JL8                                                                                                        | MC68HC908JL8                                                                                                         |
|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Memory (\$DC00-\$FBFF)                           | 8,192 bytes ROM                                                                                                    | 8,192 bytes FLASH                                                                                                    |
| User vectors (\$FFDC-\$FFFF)                     | 36 bytes ROM                                                                                                       | 36 bytes FLASH                                                                                                       |
| Registers at \$FE08 and \$FFCF                   | Not used; locations are reserved.                                                                                  | FLASH related registers.<br>\$FE08 — FLCR<br>\$FFCF — FLBPR                                                          |
| Mask option register (\$FFD0)                    | Defined by mask; read only.                                                                                        | Read/write FLASH register.                                                                                           |
| Monitor ROM<br>(\$FC00-\$FDFF and \$FE10-\$FFCE) | \$FC00–\$FDFF: Not used.<br>\$FE10–\$FFCE: Used for<br>testing purposes only.                                      | Used for testing and FLASH programming/erasing.                                                                      |
| Available Packages                               | 20-pin PDIP (MC68HC08JK8)<br>20-pin SOIC (MC68HC08JK8)<br>28-pin PDIP<br>28-pin SOIC<br>32-pin SDIP<br>32-pin LQFP | 20-pin PDIP (MC68HC908JK8)<br>20-pin SOIC (MC68HC908JK8)<br>28-pin PDIP<br>28-pin SOIC<br>32-pin SDIP<br>32-pin LQFP |

Semiconductor, Inc.

## Freescale Semiconductor, Inc.

#### HC908JL8AD/D

**MCU Block Diagram** Figure 1 shows the block diagram of the MC68HC08JL8.

**Memory Map** 

The MC68HC08JL8 has 8,192 bytes of user ROM from \$DC00 to \$FBFF, and 36 bytes of user ROM vectors from \$FFDC to \$FFFF. On the MC68HC908JL8, these memory locations are FLASH memory.

Figure 2 shows the memory map of the MC68HC08JL8.



Figure 1. MC68HC08JL8 Block Diagram

Addendum to MC68HC908JL8 Technical Data



HC908JL8AD/D MC68HC08JL8 MC68HC08JK8

| \$0000             | I/O REGISTERS                              |
|--------------------|--------------------------------------------|
| ↓<br>\$003F        | 64 BYTES                                   |
| \$0040             |                                            |
| ↓<br>↓             | RESERVED<br>32 BYTES                       |
| \$005F             | 02 B1120                                   |
| \$0060<br>↓        | RAM                                        |
| \$015F             | 256 BYTES                                  |
| \$0160             | UNIMPLEMENTED                              |
| ↓<br>\$DBFF        | 55,968 BYTES                               |
| \$DC00             | ROM                                        |
| ↓<br>\$FBFF        | 8,192 BYTES                                |
| \$FC00             |                                            |
| ψι <b>σοσ</b><br>↓ | UNIMPLEMENTED<br>512 BYTES                 |
| \$FDFF             | 312 31 123                                 |
| \$FE00             | BREAK STATUS REGISTER (BSR)                |
| \$FE01             | RESET STATUS REGISTER (RSR)                |
| \$FE02             | RESERVED                                   |
| \$FE03             | BREAK FLAG CONTROL REGISTER (BFCR)         |
| \$FE04             | INTERRUPT STATUS REGISTER 1 (INT1)         |
| \$FE05             | INTERRUPT STATUS REGISTER 2 (INT2)         |
| \$FE06             | INTERRUPT STATUS REGISTER 3 (INT3)         |
| \$FE07             | RESERVED                                   |
| \$FE08             | RESERVED                                   |
| \$FE09             |                                            |
| ↓<br>\$FF0B        | RESERVED                                   |
| \$FE0C             | BREAK ADDRESS HIGH REGISTER (BRKH)         |
| \$FE0D             | BREAK ADDRESS LOW REGISTER (BRKL)          |
| \$FE0E             | BREAK STATUS AND CONTROL REGISTER (BRKSCR) |
| \$FE0F             | RESERVED                                   |
| \$FE10             | MONITOR ROM                                |
| ↓<br>\$FFCE        | MONITOR ROM<br>447 BYTES                   |
| \$FFCF             | RESERVED                                   |
| \$FFD0             | MASK OPTION REGISTER (MOR) — READ ONLY     |
| \$FFD1             | , , , , , , , , , , , , , , , , , , ,      |
| <b>\</b>           | RESERVED<br>11 BYTES                       |
| \$FFDB             | -                                          |
| \$FFDC<br>↓        | USER ROM VECTORS                           |
| \$FFFF             | 36 BYTES                                   |

Figure 2. MC68HC08JL8 Memory Map



### HC908JL8AD/D

**Reserved Registers** The two registers at \$FE08 and \$FFCF are reserved locations on the

MC68HC08JL8.

On the MC68HC908JL8, these two locations are the FLASH control register

and the FLASH block protect register respectively.

Mask Option Register The mask option register at \$FFD0 is read only. The value is defined by mask

option (hard-wired connections) specified at the time as the ROM code

submission.

On the MC68HC908JL8, the MOR is implemented as a FLASH, which can be

programmed, erased, and read.

Monitor ROM The monitor program (monitor ROM: \$FE10-\$FFCE) on the MC68HC08JL8 is

for device testing only. \$FC00-\$FDFF are unused.

**Electrical** Electrical specifications for the MC68HC908JL8 apply to the MC68HC08JL8, **Specifications** except for the parameters indicated below.

DC Electrical Characteristics

Table 2. DC Electrical Characteristics (5V)

| Characteristic <sup>(1)</sup>                                                  | Symbol             | Min                                                                  | Typ <sup>(2)</sup> | Max         | Unit |
|--------------------------------------------------------------------------------|--------------------|----------------------------------------------------------------------|--------------------|-------------|------|
| V <sub>DD</sub> supply current, f <sub>OP</sub> = 8MHz<br>RC oscillator option | I <sub>DD</sub>    | Values same as, and characterized from MC68HC908JL8, but not tested. |                    |             |      |
| Low-voltage inhibit, trip falling voltage                                      | V <sub>TRIPF</sub> | 3.55 (3.60) <sup>(3)</sup>                                           | 4.02 (4.25)        | 4.48 (4.48) | V    |
| Low-voltage inhibit, trip rising voltage                                       | V <sub>TRIPR</sub> | 3.66 (3.75)                                                          | 4.13 (4.40)        | 4.59 (4.63) | V    |

- 1.  $V_{DD}$  = 4.5 to 5.5 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , unless otherwise noted.
- 2. Typical values reflect average measurements at midpoint of voltage range, 25  $^{\circ}\text{C}$  only.
- 3. The numbers in parenthesis are MC68HC908JL8 values.

Table 3. DC Electrical Characteristics (3V)

| Characteristic <sup>(1)</sup>                                                  | Symbol            | Min                                                                  | Typ <sup>(2)</sup> | Max         | Unit |
|--------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------|--------------------|-------------|------|
| V <sub>DD</sub> supply current, f <sub>OP</sub> = 4MHz<br>RC oscillator option | I <sub>DD</sub>   | Values same as, and characterized from MC68HC908JL8, but not tested. |                    |             |      |
| Low-voltage inhibit, trip voltage (No hysteresis implemented for 3V LVI)       | V <sub>LVI3</sub> | 2.1 (2.18) <sup>(3)</sup>                                            | 2.4 (2.49)         | 2.69 (2.68) | V    |

- 1.  $V_{DD}$  = 2.7 to 3.3 Vdc,  $V_{SS}$  = 0 Vdc,  $T_A$  =  $T_L$  to  $T_H$ , unless otherwise noted.
- 2. Typical values reflect average measurements at midpoint of voltage range, 25  $^{\circ}\text{C}$  only.
- 3. The numbers in parenthesis are MC68HC908JL8 values.



Figure 3. RC vs. Frequency (5V @25°C)



Figure 4. RC vs. Frequency (3V @25°C)

Memory Characteristics

**Table 4. Memory Characteristics** 

| Characteristic             | Symbol    | Min | Max | Unit |
|----------------------------|-----------|-----|-----|------|
| RAM data retention voltage | $V_{RDR}$ | 1.3 |     | ٧    |

Notes:

Since MC68HC08JL8 is a ROM device, FLASH memory electrical characteristics do not apply.



MC68HC08JL8 Order Numbers

HC908JL8AD/D

These part numbers are generic numbers only. To place an order, ROM code must be submitted to the ROM Processing Center (RPC).

Table 5. MC68HC08JL8 Order Numbers

| MC Order Number | Operating<br>Temperature Range | Package       |  |
|-----------------|--------------------------------|---------------|--|
| MC68HC08JK8CP   | −40 °C to +85 °C               | 20-pin PDIP   |  |
| MC68HC08JK8MP   | -40 °C to +125 °C              | 20-μπ ΕΔΙΕ    |  |
| MC68HC08JK8CDW  | −40 °C to +85 °C               | 20-pin SOIC   |  |
| MC68HC08JK8MDW  | −40 °C to +125 °C              | 20-piii 3010  |  |
| MC68HC08JL8CP   | −40 °C to +85 °C               | - 28-pin PDIP |  |
| MC68HC08JL8MP   | −40 °C to +125 °C              |               |  |
| MC68HC08JL8CDW  | −40 °C to +85 °C               | 00 =:= 0010   |  |
| MC68HC08JL8MDW  | -40 °C to +125 °C              | - 28-pin SOIC |  |
| MC68HC08JL8CSP  | −40 °C to +85 °C               | - 32-pin SDIP |  |
| MC68HC08JL8MSP  | -40 °C to +125 °C              |               |  |
| MC68HC08JL8CFA  | −40 °C to +85 °C               | 22 nin LOED   |  |
| MC68HC08JL8MFA  | −40 °C to +125 °C              | 32-pin LQFP   |  |

NOTE: Temperature grade "M" is available for  $V_{DD} = 5V$  only.



HC908JL8AD/D AMENDMENTS TO MC68HC908JL8/D, REV. 2

### AMENDMENTS TO MC68HC908JL8/D, REV. 2

#### **Keyboard Interrupt**

Page 243, *Figure 15-2. Keyboard Interrupt Block Diagram* — Replace with the following block diagram:



# Computer Operating Properly (COP)

Page 254, *16.8.2 Stop Mode* — Replace the two paragraphs:

From:

Stop mode turns off the ICLK input to the COP if the STOP\_ICLKDIS bit is set in configuration register 2 (CONFIG2). Service the COP immediately before entering or after exiting stop mode to ensure a full COP timeout period after entering or exiting stop mode.

After reset, the STOP\_ICLKDIS bit is clear by default and ICLK is enabled during stop mode.

To: Stop mode turns off the ICLK input to the COP and clears the COP prescaler. Service the COP immediately before entering or after exiting stop mode to ensure a full COP timeout period after entering or exiting stop mode.

To prevent inadvertently turning off the COP with a STOP instruction, a configuration option is available that disables the STOP instruction. When the STOP bit in the configuration register has the STOP instruction is disabled, execution of a STOP instruction results in an illegal opcode reset.



Home Page:

www.freescale.com

email:

support@freescale.com

**USA/Europe or Locations Not Listed:** 

Freescale Semiconductor Technical Information Center, CH370

1300 N. Alma School Road

Chandler, Arizona 85224 (800) 521-6274

480-768-2130

support@freescale.com

**Europe, Middle East, and Africa:** 

Freescale Halbleiter Deutschland GmbH

**Technical Information Center** 

Schatzbogen 7

81829 Muenchen, Germany

+44 1296 380 456 (English)

+46 8 52200080 (English)

+49 89 92103 559 (German)

+33 1 69 35 48 48 (French)

support@freescale.com

Japan:

Freescale Semiconductor Japan Ltd.

Headquarters

ARCO Tower 15F

1-8-1, Shimo-Meguro, Meguro-ku

Tokyo 153-0064, Japan

0120 191014

+81 2666 8080

support.japan@freescale.com

Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd.

Technical Information Center

2 Dai King Street

Tai Po Industrial Estate,

Tai Po, N.T., Hong Kong

+800 2666 8080

support.asia@freescale.com

For Literature Requests Only:

Freescale Semiconductor

Literature Distribution Center

P.O. Box 5405

Denver, Colorado 80217

(800) 441-2447

303-675-2140

Fax: 303-675-2150

LDCForFreescaleSemiconductor

@hibbertgroup.com

RoHS-compliant and/or Pb- free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb- free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale.s Environmental Products program, go to http://www.freescale.com/epp.

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

