# Product Preview V.21/V.23 Telemeter Modem

The MC145745 is a selectable modem chip compatible with ITU V.21 (300 baud full duplex asynchronous) and V.23 mode 2 (1200 baud half duplex asynchronous). The built–in differential line driver has the capability of driving 0 dBm into a 600  $\Omega$  load with a 5 V single power supply. This device also includes a DTMF generator, DTMF receiver, call–progress tone detector, answer tone generator, and a receive timing control circuit.

Besides having a clock generator with a crystal oscillator connected to it, the device has a divider circuit to which input of a double frequency clock is possible from external sources, such as from a microcontroller unit (MCU). The serial control port (SCP) permits the MCU to access internal registers for exercising the built—in features.

A low consumption device, the MC145745 integrates various functions in a small package. This modem IC is best suited for telemeter and other applications of this type.

- Conforms to ITU V.21 and V.23 Recommendations
- · DTMF Generator and Receiver for all 16 Standard Digits
- Capable of Driving 0 dBm into a 600 Ω Load (V<sub>CC</sub> = 5 V)
- · Automatic Gain Control (AGC) Amplifier for the DTMF Receiver
- Call-Progress Tone Detector
- Four-Wire Serial Data Interface (SCP)
- Programmable Transmission and Carrier Detection Levels
- FSK/DTMF Analog Loopback Self–Test Function
- Crystal Oscillator (3.579545 MHz) and Half Divider Circuit (7.159090 MHz) for External Inputs
- Operates in the Voltage Range of 3.3 5.5 V
- Power Down Mode (I $_{CC}$  < 1  $\mu$ A)

# MC145745





This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.





#### **BLOCK DIAGRAM**





# **PIN DESCRIPTIONS**

| Pin<br>Location | Symbol            | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------------|-------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 14           | GND               | _    | Ground — These are the ground pins of the digital and the analog circuits. The 0 V potential of the device is determined by the input voltage at these pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 2               | V <sub>ref</sub>  | _    | Reference Analog Ground — This pin provides the analog ground voltage $V_{CC}/2$ , which is regulated internally. This pin should be decoupled to GND with 0.1 $\mu$ F and 100 $\mu$ F capacitors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3               | CDA               | _    | Carrier Detect Level Adjustment — The detection level for FSK/call–progress tone is determined according to the voltage at this pin. When $V_{CC}=5$ V and the carrier detection level bit (BR3:b1) of the SCP register is 0, or when $V_{CC}=3.6$ V and (BR3:b1) is 1, the CDA voltage is set to 1.25 V by the internal divider. This voltage sets the detection levels at ON to OFF: – 44 dBm (typ) and OFF to ON: – 47 dBm (typ). This high impedance pin should be decoupled to GND with a 0.1 $\mu$ F capacitor. The carrier detection level is proportional to the terminal voltage at this pin. An external voltage may be applied to this pin to adjust the carrier detect threshold. The following equations may be used to find the CDA voltage requirements for a given threshold voltage. $V_{CDA}=256\times V_{OR} V_{CDA}=362\times V_{Off}$ |
| 4               | TLA               | _    | Transmit Level Adjustment — This pin is used to adjust the transmit carrier level which is determined by the resistor (RTLA) connected between this pin and GND. The maximum level is obtained when this pin is shorted to GND (RTLA = 0).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5, 24           | TEST 1,<br>TEST 2 | I/O  | Test Pins 1 and 2 — These test pins are for manufacturer's use only. These pins should be left open in normal operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 6               | RxD               | 0    | Receive Data Output — This pin is the receive data output. When the device is in the FSK mode, logic high on this pin indicates that the mark carrier frequency has been received from RxA, and the logic low indicates that the space carrier frequency has been received.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 7               | TxD               | ı    | Transmit Data Input — This pin is the transmit data input. When the device is in the FSK mode, logic high on this pin generates the mark frequency at TxA1 and TxA2 output, and logic low generates the space frequency.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 8               | CD                | 0    | Carrier Detect Output — This pin outputs at low level if a valid FSK, DTMF, or CPTD signal is received. If the pin is at high level, the receive data output pin (RxD) is internally clamped at high level to avoid erroneous output of received data caused by line noise.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 9               | CLKO              | 0    | Clock Output — This pin provides a buffered 3.58 MHz clock output that can drive one CMOS device such as the MC74HC04.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 10              | X1                | 0    | Crystal Oscillator Circuit Output — A 3.579545 MHz $\pm$ 0.1% crystal oscillator is tied to this pin with the other end connected to X2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 11              | X2                | I    | Crystal Oscillator Circuit Input — A 3.579545 MHz $\pm$ 0.1% crystal oscillator is tied to this pin with the other end connected to X1. X2 may be driven directly from an appropriate external clock source.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 12              | ECLK              | I    | External Clock Input — ECLK is the input of double frequency, 7.159090 MHz $\pm$ 0.1%, of the reference clock. This pin must be connected to GND when not in use.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 13              | PB0               | 0    | DTMF Receive Data Parallel Output 0 (LSB) — Pins 13, 16, 17, and 18 are the DTMF receive data parallel output occurring together with the CD (Pin 8) data valid output. The outputs of these pins are valid as long as the CD pin is low. In power down modes 1 and 2, the DTMF receiver is disabled and these pins are in high impedance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 15, 28          | Vcc               | _    | Positive Power Supply — These are the power supply pins for the digital and the analog circuits. These pins should be decoupled to GND with 0.1 $\mu$ F and 100 $\mu$ F capacitors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 16, 17, 18      | PB1, PB2,<br>PB3  | 0    | DTMF Receive Data Parallel Outputs 1, 2, and 3 (MSB) — These pins are the DTMF receiver data parallel outputs. See pin 13 for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 19              | RESET             | I    | Reset — A high to low trigger pulse applied to this pin sets all the registers in the default state. It should remain at high during normal operations.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 20              | SCP Tx            | 0    | SCP Output Transmit — Refer to <b>Serial Control Port (SCP Interface)</b> for additional information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 21              | SCP Rx            | I    | SCP Receive Input — Refer to <b>Serial Control Port (SCP Interface)</b> for additional information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 22              | SCPCLK            | I    | SCP Clock — Refer to Serial Control Port (SCP Interface) for additional information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                 | 1                 |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



# **PIN DESCRIPTIONS (continued)**

| Pin<br>Location | Symbol | Туре | Description                                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------------|--------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25              | TxA2   | 0    | Transmit Buffer Output 2 (Inverting) — This pin is the inverting output of the line driver. When $V_{CC} = 5 \text{ V}$ , + 7 dBm (typ), differential output voltage ( $V_{TxA1} - V_{TxA2}$ ), can be obtained with a load of 1.2 k $\Omega$ between pins TxA1 and TxA2. In typical applications, the output level on the telephone line will be half of the differential output (refer to <b>Application Circuit</b> ). |
| 26              | TxA1   | 0    | Transmit Buffer Output 1 (Non–Inverting) — This pin is the non–inverting output of the line driver. Refer to TxA2.                                                                                                                                                                                                                                                                                                        |
| 27              | RxA    | I    | Receive Signal Input — This pin is the analog signal input which has 500 k $\Omega$ input resistance (typ).                                                                                                                                                                                                                                                                                                               |

#### **ABSOLUTE MAXIMUM RATINGS**

| Rating                    | Symbol           | Value                         | Unit |
|---------------------------|------------------|-------------------------------|------|
| DC Supply Voltage         | Vcc              | - 0.5 to + 7.0                | V    |
| DC Input Voltage          | V <sub>in</sub>  | -0.5 to V <sub>CC</sub> + 0.5 | V    |
| DC Output Voltage         | V <sub>out</sub> | -0.5 to V <sub>CC</sub> + 0.5 | V    |
| DC Input Current          | l <sub>in</sub>  | ± 20                          | mA   |
| DC Output Current         | l <sub>out</sub> | ± 25                          | mA   |
| Power Dissipation         | PD               | 500                           | mW   |
| Storage Temperature Range | T <sub>stg</sub> | - 65 to + 150                 | °C   |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields. However, it is advised that normal precautions be taken to avoid applications of any voltage higher than maximum rated voltages to this high impedance circuit. For proper operation, it is recommended that  $V_{\mbox{in}}$  and  $V_{\mbox{out}}$  be constrained to the range GND  $\leq$  ( $V_{\mbox{in}}$  or  $V_{\mbox{out}})$   $\leq$   $V_{\mbox{CC}}$ . Reliability of operation is enhanced if unused

Reliability of operation is enhanced if unused logic inputs are tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ).

#### **RECOMMENDED OPERATIONAL CONDITIONS**

| Parameter                       | Symbol           | Min  | Тур      | Max  | Unit |
|---------------------------------|------------------|------|----------|------|------|
| DC Supply Voltage               | Vcc              | 3.3  | 5.0      | 5.5  | V    |
| DC Input Voltage                | V <sub>in</sub>  | 0    | _        | Vcc  | V    |
| DC Output Voltage               | V <sub>out</sub> | 0    | _        | Vcc  | V    |
| Crystal Oscillation Frequency   | fosc             | _    | 3.579545 | _    | MHz  |
| External Input Frequency (ECLK) |                  | _    | 7.15909  | _    |      |
| Operating Temperature Range     | TA               | - 30 | 25       | + 85 | °C   |

# DC ELECTRICAL CHARACTERISTICS ( $V_{CC}$ = + 3.3 to + 5.5 V, $T_A$ = - 30 to + 85°C)

| Characterist                                                                       | ic                        | Symbol          | Conditions                                                                                                                 | Min                   | Тур                    | Max        | Unit |
|------------------------------------------------------------------------------------|---------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------|------------|------|
| Input Voltage<br>(TxD, ECLK, RESET,                                                | High Level                | VIH             |                                                                                                                            | 0.7 x V <sub>CC</sub> | _                      | _          | V    |
| SCP Rx, SCPCLK,<br>SCPEN)                                                          | Low Level                 | VIL             |                                                                                                                            | _                     | _                      | 1.1        |      |
| Output Voltage                                                                     | High Level                | Vон             | $V_{in} = V_{IH}$ or $V_{IL}$ , $I_{out} = 20 \mu A$                                                                       | V <sub>CC</sub> – 0.1 | V <sub>CC</sub> - 0.01 | _          |      |
| (RxD, CD, CLKO,<br>PB0-3, SCP Tx)                                                  | Low Level                 | VOL             | $V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}}$ $I_{\text{out}} = 20 \mu\text{A}$ $I_{\text{out}} = 2 \text{mA}$ | _                     | 0.01<br>—              | 0.1<br>0.4 |      |
| Input Leakag <u>e Curre</u> nt<br>(TxD, ECL <u>K, RES</u> ET, SC<br>SCPCLK, SCPEN) | P Rx,                     | l <sub>in</sub> | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                   | _                     | ± 1.0                  | ± 10.0     | μΑ   |
| Quiescent Supply<br>Current                                                        | V <sub>CC</sub> = 5 V     | Icc             | FSK Mode, RTLA = 0<br>TxA1 and TxA2 open                                                                                   | _                     | 7                      | _          | mA   |
|                                                                                    |                           |                 | DTMF Receive Mode, no input                                                                                                | _                     | 9                      | _          |      |
|                                                                                    | V <sub>CC</sub> = 3.6 V   | Icc             | FSK Mode, RTLA = 0<br>TxA1 and TxA2 open                                                                                   | _                     | 6                      | _          |      |
|                                                                                    |                           |                 | DTMF Receive Mode, no input                                                                                                | _                     | 8                      | _          |      |
| Power–Down Supply Cur                                                              | Power–Down Supply Current |                 | Power–Down Mode 1                                                                                                          | _                     | _                      | 500        | μА   |
|                                                                                    |                           |                 | Power–Down Mode 2                                                                                                          | _                     | _                      | 1.0        | μΑ   |



# **AC ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = +3.6 \text{ V} \pm 0.3 \text{ V}, T_{A} = -30 \text{ to } +85^{\circ}\text{C})$ 

#### TRANSMIT CARRIER CHARACTERISTICS

| Characteristic                        | Characteristic |                  | Conditions                                                 | Min  | Тур             | Max  | Unit |
|---------------------------------------|----------------|------------------|------------------------------------------------------------|------|-----------------|------|------|
| V.21 Carrier Frequency                | Mark "1"       | f <sub>1</sub> M | Oscillation Frequency:                                     | 974  | 980             | 986  | Hz   |
| Originate Mode                        | Space "0"      | f <sub>1S</sub>  | 3.579545 MHz (X2)<br>or 7.159090 MHz (ECLK)                | 1174 | 1180            | 1186 | 1    |
| V.21 Carrier Frequency<br>Answer Mode | Mark "1"       | f <sub>2</sub> M | ] ` ′                                                      | 1644 | 1650            | 1656 | 1    |
|                                       | Space "0"      | f <sub>2</sub> S | 1                                                          | 1844 | 1850            | 1856 |      |
| V.23 Carrier Frequency                | Mark "1"       | f <sub>1</sub> M | 1                                                          | 1294 | 1300            | 1306 |      |
|                                       | Space "0"      | f <sub>1S</sub>  | 1                                                          | 2094 | 2100            | 2106 |      |
| Transmit Carrier Level                | •              | VO               | Transmit Attenuator = 0 dB                                 | _    | 4               | _    | dBm  |
| Secondary Harmonic Level              |                | V <sub>2h</sub>  | RTLA = 0, R <sub>L</sub> = 1.2 k $\Omega$<br>VTxA1 - VTxA2 | _    | - 40            | _    | dB   |
| Out-of-Band Level                     |                | VOE              | 1 17/11                                                    | 200  | Refer to Figure |      | dBm  |

# TRANSMIT ATTENUATOR CHARACTERISTICS

| Characteristic                                   | Symbol | Conditions | Min                   | Тур | Max           | Unit |
|--------------------------------------------------|--------|------------|-----------------------|-----|---------------|------|
| Attenuation Range                                |        | E          | 0                     | _   | 15            | dB   |
| Attenuator Accuracy 1 – 5 dB 6 – 9 dB 10 – 15 dB |        | OEESCAL.   | - 0.5<br>- 1<br>- 1.7 | 111 | 0.5<br>1<br>1 | dB   |

# RECEIVER CHARACTERISTICS (Includes Hybrid, Demodulator, and Carrier Detector)

| Characteristi                                  | ic        | Symbol             | Conditions                                | Min  | Тур         | Max  | Unit |
|------------------------------------------------|-----------|--------------------|-------------------------------------------|------|-------------|------|------|
| Input Resistance                               | - HIV     | R <sub>IRX</sub>   |                                           | 50   | 500         | _    | kΩ   |
| Receive Carrier Amplitude                      | RO        | VIRX               |                                           | - 48 | _           | - 12 | dBm  |
| Carrier Detection<br>Threshold                 | OFF to ON | VCDON              | CDA = 1.25 V                              | _    | - 44        | _    | dBm  |
|                                                | ON to OFF | VCDOFF             | f <sub>in</sub> = 1.0 kHz<br>BR3 (b1) = 1 | _    | <b>- 47</b> | _    | 1    |
| Hysteresis (V <sub>CDON</sub> – V <sub>C</sub> | DOFF)     | HYS                |                                           | 2    | _           | _    | dB   |
| Carrier Detection Timing                       | OFF to ON | TCDON              | CD1 = 0, CD0 = 0, CD Pin                  | _    | 450         | _    | ms   |
|                                                |           |                    | CD1 = 0, CD0 = 1, CD Pin                  | _    | 15          | _    |      |
|                                                |           |                    | CD1 = 1, CD0 = 0, CD Pin                  | _    | 15          | _    | 1    |
|                                                |           |                    | CD1 = 1, CD0 = 1, CD Pin                  | _    | 75          | _    | 1    |
|                                                | ON to OFF | T <sub>CDOFF</sub> | CD1 = 0, CD0 = 0, CD Pin                  | _    | 30          | _    | 1    |
|                                                |           |                    | CD1 = 0, CD0 = 1, CD Pin                  | _    | 30          | _    |      |
|                                                |           |                    | CD1 = 1, CD0 = 0, CD Pin                  | _    | 15          | _    |      |
|                                                |           |                    | CD1 = 1, CD0 = 1, CD Pin                  | _    | 10          | _    |      |

#### **CPTD CHARACTERISTICS**

| Characteristic                        |         | Symbol         | Conditions                               | Min | Тур         | Max | Unit |
|---------------------------------------|---------|----------------|------------------------------------------|-----|-------------|-----|------|
| BPF Center Frequency                  |         | f <sub>C</sub> |                                          | _   | 400         | _   | Hz   |
| BPF Pass–Band Lower Cut–Off Frequency |         | fi             | – 3 dB                                   | _   | 330         | _   | Hz   |
| BPF Pass–Band Upper Cut–Off Frequency |         | fh             | - 3 dB                                   | _   | 470         | _   | Hz   |
| CPT Detection Level                   | VTD ON  | VTDON          | CDA = 1.25 V                             | _   | - 44        | _   | dBm  |
|                                       | VTD OFF | VTDOFF         | f <sub>in</sub> = 400 Hz<br>BR3 (b1) = 1 | _   | <b>- 47</b> | _   | 1    |
| CPT Detection Timing                  | TTD ON  | TTDON          |                                          | _   | 10          | _   | ms   |
|                                       | TTD OFF | TTDOFF         |                                          | _   | 25          | _   |      |



# **DTMF TRANSMIT CHARACTERISTICS**

| Characteristic          |                                  | Symbol          | Conditions                                           | Min        | Тур             | Max | Unit |
|-------------------------|----------------------------------|-----------------|------------------------------------------------------|------------|-----------------|-----|------|
| Tone Output Level       | Low Group                        | V <sub>fl</sub> | **                                                   | _          | 0               | _   | dBm  |
|                         | High Group                       | V <sub>fh</sub> | RTLA = $0 \Omega$<br>$f_{OSC} = 3.579545 MHz$        | _          | 1               | _   | dBm  |
| High Group Pre–Emphasis |                                  | PE              | Single Tone Mode                                     | 0          | _               | 3   | dB   |
| DTMF Distortion         | DTMF Distortion                  |                 | $R_L = 1.2 \text{ k}\Omega$<br>$V_{TxA1} - V_{TxA2}$ | _          | 5               | _   | %    |
| DTMF Frequency Devia    | tion                             | Δfγ             | 1200                                                 | <b>–</b> 1 | _               | 1   | %    |
| Out-of-Band Level VOE   |                                  | VOE             | ]                                                    | F          | Refer to Figure | 1   | dB   |
| Setup Time              | etup Time t <sub>OSC</sub> — 4 — |                 | _                                                    | ms         |                 |     |      |

# **DTMF RECEIVER CHARACTERISTICS**

| DTMF RECEIVER CHAI                        | ER CHARACTERISTICS |        |                    |                            | "MC.   |        |      |  |
|-------------------------------------------|--------------------|--------|--------------------|----------------------------|--------|--------|------|--|
| Characteristic                            | ;                  | Symbol | Conditions         | Min                        | Тур    | Max    | Unit |  |
| Input Resistance                          |                    |        |                    | 50                         | 500    | _      | kΩ   |  |
| Detection Signal Level (Ea                | ch Tone)           |        | BR3 = (0, 0, 1, 0) | - 48                       | _      | 0      | dBm  |  |
| Twist (High/Low Group)                    |                    |        | .0                 | <b>–</b> 10                | _      | 10     | dB   |  |
| Frequency Detection Band Width (Figure 3) |                    |        | SEMI               | 1.5% + 2 Hz<br>-1.5% - 2Hz | _<br>_ | _<br>_ |      |  |
| Frequency Non–Detection (Figure 3)        | Band Width         |        | GGALE              | _                          | _      | ± 3.5% |      |  |
| DTMF Detection Timing                     | OFF to ON          | TDVON  | CD1 = 0 , CD0 = 0  | _                          | 30     | _      | ms   |  |
| (Figure 2)                                | Delay              | 4      | CD1 = 0 , CD0 = 1  | _                          | 35     | _      |      |  |
|                                           |                    | B      | CD1 = 1 , CD0 = 0  | _                          | 45     | _      | 1    |  |
|                                           | ON to OFF          | TDVOFF | CD1 = 0 , CD0 = 0  | _                          | 25     | _      | 1    |  |
|                                           | Delay              |        | CD1 = 0 , CD0 = 1  | _                          | 35     | _      | 1    |  |
| P                                         |                    |        | CD1 = 1 , CD0 = 0  | _                          | 25     | _      | 1    |  |

# **DEMODULATOR CHARACTERISTICS**

| Characteristic      | Symbol | Conditions                                                 | Min | Тур     | Max | Unit |
|---------------------|--------|------------------------------------------------------------|-----|---------|-----|------|
| V.21 Bit Bias       |        | Receive Level = - 24 dBm<br>S/N = 4 dB                     | _   | 5       | _   | %    |
| V.23 Bit Bias       |        | Receive Level = - 24 dBm<br>S/N = 14 dB                    | _   | 10      | _   | %    |
| V.21 Bit Error Rate |        | Receive Level = – 24 dBm<br>S/N = 4 dB<br>511–Bit Pattern  | _   | 0.00001 | _   |      |
| V.23 Bit Error Rate |        | Receive Level = - 24 dBm<br>S/N = 14 dB<br>511-Bit Pattern | _   | 0.00001 | _   |      |





Figure 1. Out-of-Band Level



Figure 2. FSK, DTMF, and CPT Carrier Detection Timing



Figure 3. DTMF Frequency Detection Bandwidth



# **SCP TIMING CHARACTERISTICS**

| Ref.<br>No. | Characteristic                               | Min | Max | Unit |
|-------------|----------------------------------------------|-----|-----|------|
| 1           | SCPEN Active Before Rising Edge of SCPCLK    | 50  | _   | ns   |
| 2           | SCPCLK Rising Edge Before SCPEN Active       | 50  | _   | ns   |
| 3           | SCP Rx Setup Time Before SCPCLK Rising Edge  | 35  | _   | ns   |
| 4           | SCP Rx Hold Time After SCPCLK Rising Edge    | 20  | _   | ns   |
| 5           | SCPCLK Period                                | 250 | _   | ns   |
| 6           | SCPCLK Pulse Width (Low)                     | 50  | _   | ns   |
| 7           | SCPCLK Pulse Width (High)                    | 50  | _   | ns   |
| 8           | SCP Tx Active Delay Time                     | 0   | 50  | ns   |
| 9           | SCPCLK Falling Edge to SCP Tx High Impedance | R+  | 30  | ns   |
| 10          | SCPEN Inactive Before SCPCLK Rising Edge     | 50  | _   | ns   |
| 11          | SCPCLK Rising Edge Before SCPEN Inactive     | 50  | _   | ns   |
| 12          | SCPCLK Falling Edge to SCP Tx Valid Data     | 0   | 50  | ns   |



Figure 4. Serial Control Port Timing



#### **DEVICE DESCRIPTION**

The MC145745 is a selectable modem chip compatible with V.21 (300 baud full duplex asynchronous) and V.23 mode 2 (1200 baud half duplex asynchronous). This device includes a DTMF generator, DTMF receiver, call–progress tone detector, answer tone generator, and a receive timing control circuit. The built–in differential line driver has the capability of driving 0 dBm into a 600  $\Omega$  load with a 5.0 V single power supply. The MC145745 also includes a serial control port (SCP) that permits an MCU to exercise the built–in features.

The MC145745 provides an SCP interface to access an internal byte register which controls the device operations; such as function mode, carrier detect timing, transmit/receive gain, and transmit tones.

The transmit and receive amplifiers' gain is programmable by SCP register setting (BR4). The TLA pin is also available to adjust the transmit level that is determined by the resistor (RTLA) value connected between the pin and GND. The DTMF receiver amplifier includes a built–in AGC amplifier which automatically adjusts the input amplifier gain corresponding to the amplitude of the DTMF tone input signal. The AGC dynamic range can be selected in four options. The highest received sensitivity obtained is approximately – 50 dBm when the dynamic range of the AGC amplifier is maximized.

The tone generator, which can generate 16 DTMF tones, is used at the terminal for transmission of the call and control tones. In addition, a single tone can be generated for tests and other uses.

Power down is amenable to software control by setting the byte register BR2. While the device is in the power down state, SCP still operates independently. There are two power down options available: power down 1 (the system clock operates alone) and power down 2 (the system clock stops).

The clock generator constitutes an oscillation circuit with a 3.58 MHz crystal connected between the X1 and X2 pins. This device also has a 7.15909 MHz external clock input (ECLK), which has a clock divider circuit for providing a 3.58 MHz clock to the internal circuits. If the ECLK pin is used, the X2 pin should be held low. If the oscillation circuit (X1 and X2) is used, the ECLK pin should be held low. This device also has a clock buffer output (CLKO), which can be used for providing a 3.58 MHz clock to the external device. Table 1 shows the clock input and output relations in the different modes.

**Table 1. Clock Selection Truth Table** 

|               | Inp              | Output         |                 |
|---------------|------------------|----------------|-----------------|
| Function Mode | ECLK<br>(Pin 12) | X2<br>(Pin 11) | CLKO<br>(Pin 9) |
|               | 0                | fxtal          | fxtal           |
| Power Down 1  | fext             | 0              | fext/2          |
|               | 0                | Х              | 0               |
| Power Down 2  | fext             | 0              | 0               |
|               | 0                | fxtal          | fxtal           |
| Other Mode    | fext             | 0              | fext/2          |

#### SERIAL CONTROL PORT (SCP INTERFACE)

The MC145745 is equipped with an SCP. The SCP is a full-duplex four-wire interface with control and status information passed to and from the internal register. The SCP is compatible with the Serial Peripheral Interface (SPI) of single chip MCUs used in other standard Motorola devices.

<u>The SCP</u> consists of SCP Tx, SCP Rx, SCPCLK, and SCPEN for transmitting control data, status data, and DTMF receive data between the MCU and the MC145745. The SCPCLK dete<u>rmines</u> the transmission and reception data rates, and the SCPEN governs when the data transaction is to take place.

The operation/configuration of the MC145745 is programmed by setting the state of the internal register bit. The control, status, and data information resides in 4-bit wide registers which are accessed via the 8-bit SCP bus transaction

The first four bits of the 8-bit bus transaction are the read/ write direction and the register address. The next four bits are the data written to or read from the internal registers.

The SCP interface is independent of the 3.58 MHz master clock. It runs by using SCPCLK as the synchronizing signal.

#### **SCP TRANSACTION**

The SCP interface includes both read and write capabilities, which together comprise the SCP transaction. These SCP transaction functionalities are described below.

#### **SCP Read**

The SCP read action transaction is shown in Figure 5. During the SCP read action, the SCPEN pin must be in the low position. After SCPEN high goes low, then at the first four SCPCLK rising edges, Read/Write (R/W) bit and three address bits (A0 – A2) are shifted into the intermediate buffer register. If the read action is to be performed, the R/W bit must be at 1. And then, at the following four SCPCLK falling edges, the 4-bit chosen register data is shifted out on SCP Tx. SCPEN must be restored to high after this transaction, before another falling edge of SCPCLK is encountered. While SCP Tx is in output mode, SCP Rx is disregarded. Also, whenever SCP Tx is not transmitting data, a high impedance condition is maintained.

#### **SCP Write**

The SCP write action transaction is shown in Figure 6. During the SCP write action, the SCPEN pin must be in the low position. After SCPEN\_high goes low, then at the first four SCPCLK rising edges, R/W and three address bits (A0-A2) are shifted into the intermediate buffer register. If the write action is to be performed, the R/W bit must be at 0. And then, at the following four SCPCLK rising edges, the 4-bit data is shifted in from SCP Rx and written into the chosen register. During the write operation, SCP Tx is in high impedance. If the chosen register and/or the chosen bit are "read only," the write action to it has no effect.





Figure 5. Serial Control Port Read Operation



Figure 6. Serial Control Port Write Operation

#### **DESCRIPTION OF THE SCP TERMINAL**

The SCP bus is made up of the following four pins.

# SCP Tx (Pin 20)

The SCP Tx pin outputs the control, status, and data information from the 4-bit wide register. During the read action transaction, a R/W bit and the three address bits are shifted in from SCP Rx at four SCPCLK rising edges, subsequent to SCPEN going low. After this, if a read operation is selected, SCP Tx comes out of the high impedance state at the first falling edge of SCPCLK, and outputs the first bit (MSB) of the chosen register. The remaining three bits of the chosen register are shifted out from SCP Tx at the following three SCPCLK falling edges. After the last bit (LSB) is shifted out, SCPEN must return to high. Then SCP Tx returns to the high impedance condition.

#### SCP Rx (Pin 21)

The SCP Rx pin is used to input control and data information into the 4-bit wide register. Data is shifted in from SCP Rx at SCPCLK rising edge, while SCPEN is low. The first bit is the R/W bit (1 = read, 0 = write), and the next three

bits address one of seven byte–registers. The address bits are shifted in MSB first. If the write action is chosen, the 4–bit data is shifted in from SCP Rx at the next four SCPCLK rising edges. If the read action is chosen, 4–bit data in the selected register is shifted out on SCP Tx. SCP Rx is ignored while SCPEN is high.

# SCPCLK (Pin 22)

The SCPCLK pin is an input of standard clock for handshaking between SCP and MCU. After SCPEN comes low and the SCP transaction occurs, data is shifted from SCP Rx into the device at the rising edge of SCPCLK, and is shifted out on SCP Tx at the falling edge of SCPCLK. When SCPEN is high, SCPCLK is ignored (i.e., it may be continuous or it can operate in the burst mode).

#### SCPEN (Pin 23)

When the SCPEN pin is held low, the SCP transaction is enabled <u>and control</u>, status, and data information is transferred. If SCPEN is returned to high, the SCP action in progress is aborted, and the SCP Tx pin enters a high impedance condition.



#### **SCP REGISTER MAP**

The MC145745 register map is shown in Table 2. Seven of the 4–bit wide byte registers (BR) are provided in the register block. According to these published specifications, BR signifies each register and the address of SCP data. R/W is the read/write register, and RO is read only. If there is a high to low pulse on the RESET pin or the power supply turns off, this register returns to the default state.

The default condition that occurs after a power reset is as follows.

| BR0 | V.23 Receive, Transmit Enable                                                 |
|-----|-------------------------------------------------------------------------------|
| BR1 | DTMF CDON = 30 ms, DTMF CDOFF = 25 ms<br>FSK CDON = 450 ms, FSK CDOFF = 30 ms |
| BR2 | FSK Mode                                                                      |
| BR3 | AGC Range = Maximum,<br>Carrier Detect Level: High                            |
| BR4 | Transmission Gain = Maximum                                                   |

DTMF Transmission: 941 Hz + 1633 Hz

BR6 DTMF Reception: Unknown

### Table 2. SCP Register Map

BR5

| Register                |    | b3 (Bit 3: MSB)                                                                                | b2 (Bit 2)                                                                                     | b1 (Bit1)                                                                           | b0 (Bit 0: LSB)                                                                      |
|-------------------------|----|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| BR0 (R/W)               |    | Modem Choice                                                                                   | FSK Channel                                                                                    | Transmission Enable                                                                 |                                                                                      |
|                         | 0  | V.23                                                                                           | V.21: Answer<br>V.23: Receive                                                                  | Enable                                                                              |                                                                                      |
|                         | 1  | V.21                                                                                           | V.21: Originate<br>V.23: Transmit                                                              | Disable                                                                             |                                                                                      |
| BR1 (R/W)               |    | FSK CDT2                                                                                       | FSK CDT1                                                                                       | DTMF CDT2                                                                           | DTMF CDT1                                                                            |
|                         |    | TCDON<br>b3=0, b2=0 : 450 ms<br>b3=0, b2=1 : 15 ms<br>b3=1, b2=0 : 15 ms<br>b3=1, b2=1 : 75 ms | TCDOFF<br>b3=0, b2=0 : 30 ms<br>b3=0, b2=1 : 30 ms<br>b3=1, b2=0 : 15 ms<br>b3=1, b2=1 : 10 ms | T <sub>CDON</sub><br>b1=0, b0=0 : 30 ms<br>b1=0, b0=1 : 35 ms<br>b1=1, b0=0 : 45 ms | T <sub>CDOFF</sub><br>b1=0, b0=0 : 25 ms<br>b1=0, b0=1 : 35 ms<br>b1=1, b0=0 : 25 ms |
| BR2 (R/W) (see Table    | 3) | Function Mode 4                                                                                | Function Mode 3                                                                                | Function Mode 2                                                                     | Function Mode 1                                                                      |
| BR3 (R/W)               |    | AGC Range 2                                                                                    | AGC Range 1                                                                                    | Carrier Detect Level 1                                                              | Test                                                                                 |
|                         | 0  | B3=0, b2=0 : - 5 to + 20 d<br>B3=0, b2=1 : - 5 to + 15 d                                       |                                                                                                | High Level<br>(Set when V <sub>CC</sub> = 5 V)                                      | Normal                                                                               |
|                         | 1  | b3=1, b2=0 : - 5 to + 10 d<br>b3=1, b2=1 : - 5 to + 5 dB                                       |                                                                                                | Low Level<br>(Set when V <sub>CC</sub> = 3.6 V)                                     | Test Mode                                                                            |
| BR4 (R/W) (see Table 4) |    | Transmission Gain 4                                                                            | Transmission Gain 3                                                                            | Transmission Gain 2                                                                 | Transmission Gain 1                                                                  |
| BR5 (R/W) (see Table 5) |    | Tone Transmission 4                                                                            | Tone Transmission 3                                                                            | Tone Transmission 2                                                                 | Tone Transmission 1                                                                  |
| BR6 (RO) (see Table 5)  |    | DTMF Reception 4                                                                               | DTMF Reception 3                                                                               | DTMF Reception 2                                                                    | DTMF Reception 1                                                                     |

# NOTES:

- 1. BR0 (b0) is a non-working bit.
- 2. DTMF Loopback data is entered into BR5 and output from the parallel port.



**Table 3. Function Mode Setup** 

| Register                         | b3 | b2 | b1 | b0 | Comments                                                                                                                                                     |  |
|----------------------------------|----|----|----|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| FSK Mode                         | 0  | 0  | 0  | 0  | The device works as one of two FSK modes, V.21/V.23.                                                                                                         |  |
| FSK Loopback                     | 0  | 0  | 0  | 1  | The FSK modulator is internally connected to the FSK demodulator.                                                                                            |  |
| CPT Detect Mode                  | 0  | 0  | 1  | 0  | The device works as the 400 Hz tone detector.                                                                                                                |  |
| Answer Tone<br>Transmission Mode | 0  | 0  | 1  | 1  | The device works as the 2100 Hz answer tone generator.                                                                                                       |  |
| DTMF Transmission<br>Mode        | 0  | 1  | 0  | 0  | The device works as the DTMF generator. The receiver is disabled.                                                                                            |  |
| Single Tone<br>Transmission Mode | 0  | 1  | 0  | 1  | The device outputs one of the eight tones used for DTMF.                                                                                                     |  |
| Power Down 1                     | 0  | 1  | 1  | 0  | Whole circuits except for the SCP and the oscillator circuit are disabled.                                                                                   |  |
| Power Down 2                     | 0  | 1  | 1  | 1  | Whole circuits except for the SCP are disabled.                                                                                                              |  |
| DTMF Reception Mode              | 1  | 0  | 0  | 0  | The device works as the DTMF receiver. The received DTMF tone is demodulated to the 4-bit code, then output from the SCP interface and/or the parallel port. |  |
| DTMF Loopback                    | 1  | 0  | 0  | 1  | The DTMF generator is internally connected to the DTMF receiver, then the DTMF code written in BR5 is loopbacked to the parallel port (PB0 – PB3).           |  |

**Table 4. Transmission Attenuator Range** 

| Transmission<br>Attenuator Range | b3 | b2 | b1 | b0 |
|----------------------------------|----|----|----|----|
| 0 dB                             | 0  | 0  | 0  | 0  |
| – 1 dB                           | 0  | 0  | 0  | 1  |
| – 2 dB                           | 0  | 0  | 1  | 0  |
| – 3 dB                           | 0  | 0  | 1  | 1  |
| – 4 dB                           | 0  | 1  | 0  | 0  |
| – 5 dB                           | 0  | 1  | 0  | 1  |
| – 6 dB                           | 0  | 1  | 1  | 0  |
| – 7 dB                           | 0  | 1  | 1  | 1  |
| – 8 dB                           | 1  | 0  | 0  | 0  |
| – 9 dB                           | 1  | 0  | 0  | 1  |
| – 10 dB                          | 1  | 0  | 1  | 0  |
| – 11 dB                          | 1  | 0  | 1  | 1  |
| – 12 dB                          | 1  | 1  | 0  | 0  |
| – 13 dB                          | 1  | 1  | 0  | 1  |
| – 14 dB                          | 1  | 1  | 1  | 0  |
| – 15 dB                          | 1  | 1  | 1  | 1  |



Table 5. Tone Generator/Receiver Data

|              | Tone Generator              |                              |                     | BR5/BR6<br>Setting or Data Output |    |    |    |  |
|--------------|-----------------------------|------------------------------|---------------------|-----------------------------------|----|----|----|--|
|              | Tone R                      | eceiver                      |                     |                                   |    |    |    |  |
| Key<br>Input | Low Group<br>Frequency (Hz) | High Group<br>Frequency (Hz) | Single Tone<br>(Hz) | b3                                | b2 | b1 | b0 |  |
| D            | 941                         | 1633                         | 941                 | 0                                 | 0  | 0  | 0  |  |
| 1            | 697                         | 1209                         | 697                 | 0                                 | 0  | 0  | 1  |  |
| 2            | 697                         | 1336                         | 697                 | 0                                 | 0  | 1  | 0  |  |
| 3            | 697                         | 1477                         | 697                 | 0                                 | 0  | 1  | 1  |  |
| 4            | 770                         | 1209                         | 770                 | 0                                 | 1  | 0  | 0  |  |
| 5            | 770                         | 1336                         | 770                 | 0                                 | 10 | 0  | 1  |  |
| 6            | 770                         | 1477                         | 770                 | 0                                 | 1  | 1  | 0  |  |
| 7            | 852                         | 1209                         | 852                 | 0                                 | 1  | 1  | 1  |  |
| 8            | 852                         | 1336                         | 1336                | 1                                 | 0  | 0  | 0  |  |
| 9            | 852                         | 1477                         | 1477                | 1                                 | 0  | 0  | 1  |  |
| 0            | 941                         | 1336                         | 1336                | 1                                 | 0  | 1  | 0  |  |
| *            | 941                         | 1209                         | 1209                | 1                                 | 0  | 1  | 1  |  |
| #            | 941                         | 1477                         | 1477                | 1                                 | 1  | 0  | 0  |  |
| Α            | 697                         | 1633                         | 1633                | 1                                 | 1  | 0  | 1  |  |
| В            | 770                         | 1633                         | 1633                | 1                                 | 1  | 1  | 0  |  |
| С            | 852                         | 1633                         | 1633                | 1                                 | 1  | 1  | 1  |  |





Figure 7. Application Circuit



# **PACKAGE DIMENSIONS**

#### **FW SUFFIX** SOIC CASE 751M-01



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  4. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.65 (0.026) (0.026).

|     | MILLIN | METERS | INCHES    |       |  |  |
|-----|--------|--------|-----------|-------|--|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |  |
| Α   | 17.80  | 18.03  | 0.701     | 0.710 |  |  |
| В   | 7.40   | 7.62   | 0.291     | 0.300 |  |  |
| С   |        | 2.65   |           | 0.104 |  |  |
| C1  | 2.25   | 2.45   | 0.090     | 0.096 |  |  |
| D   | 0.35   | 0.51   | 0.014     | 0.020 |  |  |
| Е   | 10.00  | 10.60  | 0.394     | 0.414 |  |  |
| F   | 0.40   | 0.70   | 0.016     | 0.028 |  |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |  |
| J   | 0.10   | 0.25   | 0.004     | 0.010 |  |  |
| L   | 0.635  | BSC    | 0.025     | BSC   |  |  |
| θ   |        | 8°     |           | 8°    |  |  |
| ٧   | 0.25   | 0.75   | 0.010     | 0.030 |  |  |
| W   | 0.05   | 0.20   | 0.002     | 0.008 |  |  |
| Х   | 1.40   | REF    | 0.055     | REF   |  |  |





**VIEW AB** 



# ARCHIVED BY FREESCALE SEMICONDUCTOR, INC.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### How to reach us:

**USA/EUROPE/Locations Not Listed**: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1–800–441–2447 or 602–303–5454

ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, I Ting Kok Road, Tai Po, N.T., Hong Kong. 852–26629298

**JAPAN**: Nippon Motorola Ltd.; Tatsumi–SPD–JLDC, 6F Seibu–Butsuryu–Center, 3–14–2 Tatsumi Koto–Ku, Tokyo 135, Japan. 81–3–3521–8315



MC 14574970