MC68HC908AP64A
MC68HC908AP32A
MC68HC908AP16A
MC68HC908AP8A

Data Sheet
MC68HC908AP64A
MC68HC908AP32A
MC68HC908AP16A
MC68HC908AP8A
Data Sheet

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

http://www.freescale.com

The following revision history table summarizes changes contained in this document. For your convenience, the page number designators have been linked to the appropriate location.
## Revision History

<table>
<thead>
<tr>
<th>Date</th>
<th>Revision Level</th>
<th>Description</th>
<th>Page Number(s)</th>
</tr>
</thead>
<tbody>
<tr>
<td>October 2007</td>
<td>3</td>
<td>Clarified or updated information in Chapter 7 System Integration Module (SIM). In Chapter 8 Monitor Mode (MON), corrected and updated monitor mode entry details. In Chapter 9 Timer Interface Module (TIM), updated functional details. In 15.7 I/O Registers, corrected COCO bit description. In 16.1 Introduction, added unused pin information. In Chapter 21 Break Module (BRK), updated functional details. In 22.5 5V DC Electrical Characteristics, updated stop IDD values.</td>
<td>—</td>
</tr>
<tr>
<td>January 2007</td>
<td>2</td>
<td>15.7.2 ADC Clock Control Register — Changed “The ADC clock should be set to between 500 kHz and 2 MHz” to “The ADC clock should be set to between 500 kHz and 1 MHz”</td>
<td>250</td>
</tr>
<tr>
<td>Mar 2005</td>
<td>1</td>
<td>First general release.</td>
<td>—</td>
</tr>
</tbody>
</table>
List of Chapters

Chapter 1 General Description ................................................................. 19
Chapter 2 Memory .................................................................................. 29
Chapter 3 Configuration & Mask Option Registers (CONFIG & MOR) ............ 49
Chapter 4 Central Processor Unit (CPU) ..................................................... 55
Chapter 5 Oscillator (OSC) ..................................................................... 71
Chapter 6 Clock Generator Module (CGM) .............................................. 79
Chapter 7 System Integration Module (SIM) ............................................. 97
Chapter 8 Monitor Mode (MON) .............................................................. 115
Chapter 9 Timer Interface Module (TIM) ................................................. 131
Chapter 10 Timebase Module (TBM) ...................................................... 147
Chapter 11 Serial Communications Interface Module (SCI) ....................... 151
Chapter 12 Infrared Serial Communications Interface Module (IRSCI) ........ 177
Chapter 13 Serial Peripheral Interface Module (SPI) ............................... 207
Chapter 14 Multi-Master IIC Interface (MMIIC) ....................................... 227
Chapter 15 Analog-to-Digital Converter (ADC) ....................................... 245
Chapter 16 Input/Output (I/O) Ports ....................................................... 257
Chapter 17 External Interrupt (IRQ) ....................................................... 269
Chapter 18 Keyboard Interrupt Module (KBI) ......................................... 275
Chapter 19 Computer Operating Properly (COP) ..................................... 281
Chapter 20 Low-Voltage Inhibit (LVI) .................................................... 285
Chapter 21 Break Module (BRK) ............................................................. 289
Chapter 22 Electrical Specifications ....................................................... 295
Chapter 23 Mechanical Specifications ................................................... 309
Chapter 24 Ordering Information ........................................................... 313
## Table of Contents

### Chapter 1
**General Description**

1.1 Introduction ................................................................. 19  
1.2 Features ................................................................. 19  
1.3 MCU Block Diagram ...................................................... 20  
1.4 Pin Assignment ............................................................ 22  
1.5 Pin Functions ............................................................... 25  
1.6 Power Supply Bypassing (V\text{DD}, V\text{DDA}, V\text{SS}, V\text{SSA}) ............................................................... 26  
1.7 Regulator Power Supply Configuration (V\text{REG}) ..................... 27  

### Chapter 2
**Memory**

2.1 Introduction ................................................................. 29  
2.2 Input/Output (I/O) Section ................................................ 29  
2.3 Monitor ROM ................................................................. 29  
2.4 Random-Access Memory (RAM) .......................................... 41  
2.5 FLASH Memory .............................................................. 42  
2.5.1 Functional Description .................................................. 42  
2.5.2 FLASH Control Register ................................................ 43  
2.5.3 FLASH Page Erase Operation .......................................... 43  
2.5.4 FLASH Mass Erase Operation .......................................... 44  
2.5.5 FLASH Program Operation ............................................ 44  
2.5.6 FLASH Protection ....................................................... 45  
2.5.7 FLASH Block Protect Register ....................................... 47  

### Chapter 3
**Configuration & Mask Option Registers (CONFIG & MOR)**

3.1 Introduction ................................................................. 49  
3.2 Functional Description .................................................... 50  
3.3 Configuration Register 1 (CONFIG1) .................................... 50  
3.4 Configuration Register 2 (CONFIG2) .................................... 52  
3.5 Mask Option Register (MOR) ............................................. 53  

### Chapter 4
**Central Processor Unit (CPU)**

4.1 Introduction ................................................................. 55  
4.2 Features ................................................................. 55  
4.3 CPU Registers .............................................................. 56  
4.3.1 Accumulator ............................................................. 56
Chapter 7
System Integration Module (SIM)

7.1 Introduction .......................................................... 97
7.2 SIM Bus Clock Control and Generation ............................ 99
  7.2.1 Bus Timing ...................................................... 99
  7.2.2 Clock Start-up from POR or LVI Reset ..................... 100
  7.2.3 Clocks in Stop Mode and Wait Mode ....................... 100
7.3 Reset and System Initialization .................................... 100
  7.3.1 External Pin Reset ........................................... 100
  7.3.2 Active Resets from Internal Sources ....................... 101
    7.3.2.1 Power-On Reset ....................................... 101
    7.3.2.2 Computer Operating Properly (COP) Reset ............ 102
    7.3.2.3 Illegal Opcode Reset .................................. 102
    7.3.2.4 Illegal Address Reset .................................. 103
    7.3.2.5 Low-Voltage Inhibit (LVI) Reset ..................... 103
    7.3.2.6 Monitor Mode Entry Module Reset ..................... 103
  7.3.4 SIM Counter .................................................. 103
    7.4.1 SIM Counter During Power-On Reset ....................... 103
    7.4.2 SIM Counter During Stop Mode Recovery .................. 103
    7.4.3 SIM Counter and Reset States ............................ 104
  7.5 Exception Control ................................................ 104
# Table of Contents

7.5.1 Interrupts .................................................. 104
  7.5.1.1 Hardware Interrupts .................................. 105
  7.5.1.2 SWI Instruction ...................................... 106
7.5.2 Interrupt Status Registers .................................. 106
  7.5.2.1 Interrupt Status Register 1 ........................... 107
  7.5.2.2 Interrupt Status Register 2 ........................... 107
  7.5.2.3 Interrupt Status Register 3 ........................... 107
7.5.3 Reset ...................................................... 109
7.5.4 Break Interrupts .......................................... 109
7.5.5 Status Flag Protection in Break Mode ........................ 109
7.6 Low-Power Modes ............................................ 109
  7.6.1 Wait Mode ............................................... 109
  7.6.2 Stop Mode ............................................... 110
7.7 SIM Registers .................................................. 111
  7.7.1 SIM Break Status Register ............................... 112
  7.7.2 SIM Reset Status Register ............................... 113
  7.7.3 SIM Break Flag Control Register ......................... 114
7.7.3 SIM Break Flag Control Register ........................ 114

## Chapter 8
Monitor Mode (MON)

8.1 Introduction .................................................. 115
8.2 Features ....................................................... 115
8.3 Functional Description ....................................... 115
  8.3.1 Entering Monitor Mode .................................. 117
  8.3.2 Data Format .............................................. 119
  8.3.3 Break Signal ............................................. 120
  8.3.4 Baud Rate ............................................... 120
  8.3.5 Commands ................................................ 120
8.4 Security ....................................................... 124
8.5 ROM-Resident Routines ....................................... 126
  8.5.1 PRGRNGE ............................................... 127
  8.5.2 ERARNGE ............................................... 128
  8.5.3 LDRNGE ................................................ 129
  8.5.4 MON_PRGRNGE .......................................... 130
  8.5.5 MON_ERARNGE .......................................... 130

## Chapter 9
Timer Interface Module (TIM)

9.1 Introduction .................................................. 131
9.2 Features ....................................................... 131
9.3 Pin Name Conventions ....................................... 131
9.4 Functional Description ....................................... 132
  9.4.1 TIM Counter Prescaler .................................. 134
  9.4.2 Input Capture ........................................... 134
  9.4.3 Output Compare .......................................... 134
    9.4.3.1 Unbuffered Output Compare ....................... 134
    9.4.3.2 Buffered Output Compare ....................... 135

---

MC68HC908AP A-Family Data Sheet, Rev. 3

Freescale Semiconductor
Chapter 12
Infrared Serial Communications Interface Module (IRSCI)

12.1 Introduction ......................................................... 177
12.2 Pin Name Conventions ............................................. 178
12.3 IRSCI Module Overview ........................................... 179
12.4 Infrared Functional Description ................................... 179
12.4.1 Infrared Transmit Encoder ..................................... 180
12.4.2 Infrared Receive Decoder ...................................... 180
12.5 SCI Functional Description ........................................ 181
12.5.1 Data Format ....................................................... 182
12.5.2 Transmitter ....................................................... 182
12.5.2.1 Character Length ............................................. 182
12.5.2.2 Character Transmission ....................................... 183
12.5.2.3 Break Characters ............................................... 184
12.5.2.4 Idle Characters ................................................ 184
12.5.2.5 Transmitter Interrupts ....................................... 184
12.5.3 Receiver .......................................................... 185
12.5.3.1 Character Length ............................................. 186
12.5.3.2 Character Reception .......................................... 187
12.5.3.3 Data Sampling .................................................. 187
12.5.3.4 Framing Errors ............................................... 189
12.5.3.5 Baud Rate Tolerance ......................................... 189
12.5.3.6 Receiver Wakeup ............................................... 191
12.5.3.7 Receiver Interrupts .......................................... 191
12.5.3.8 Error Interrupts .............................................. 191
12.6 Low-Power Modes .................................................. 192
Chapter 13
Serial Peripheral Interface Module (SPI)

13.1 Introduction ................................. 207
13.2 Features .................................. 207
13.3 Pin Name Conventions and I/O Register Addresses ..................... 207
13.4 Functional Description .................................. 208
13.4.1 Master Mode .................................. 208
13.4.2 Slave Mode .................................. 210
13.5 Transmission Formats .................................. 210
13.5.1 Clock Phase and Polarity Controls .................................. 210
13.5.2 Transmission Format When CPHA = 0 .................................. 211
13.5.3 Transmission Format When CPHA = 1 .................................. 212
13.5.4 Transmission Initiation Latency .................................. 212
13.6 Queuing Transmission Data .................................. 213
13.7 Error Conditions .................................. 214
13.7.1 Overflow Error .................................. 215
13.7.2 Mode Fault Error .................................. 216
13.8 Interrupts .................................. 217
13.9 Resetting the SPI .................................. 218
13.10 Low-Power Modes .................................. 219
13.10.1 Wait Mode .................................. 219
13.10.2 Stop Mode .................................. 219
13.11 SPI During Break Interrupts .................................. 219
13.12 I/O Signals .................................. 220
13.12.1 MISO (Master In/Slave Out) .................................. 220
13.12.2 MOSI (Master Out/Slave In) .................................. 220
13.12.3 SPSCK (Serial Clock) .................................. 220
13.12.4 SS (Slave Select) .................................. 221
13.12.5 CGND (Clock Ground) .................................. 222
13.13 I/O Registers .................................. 222
Chapter 14
Multi-Master IIC Interface (MMIIC)

14.1 Introduction .......................................................... 227
14.2 Features ............................................................... 227
14.3 I/O Pins ................................................................. 228
14.4 Multi-Master IIC System Configuration .................................. 228
14.5 Multi-Master IIC Bus Protocol ........................................... 229
  14.5.1 START Signal ...................................................... 229
  14.5.2 Slave Address Transmission ..................................... 229
  14.5.3 Data Transfer ................................................... 230
  14.5.4 Repeated START Signal ......................................... 230
  14.5.5 STOP Signal ..................................................... 230
  14.5.6 Arbitration Procedure .......................................... 230
  14.5.7 Clock Synchronization ......................................... 230
  14.5.8 Handshaking ................................................... 231
  14.5.9 Packet Error Code ............................................. 231
14.6 MMIIC I/O Registers .................................................. 231
  14.6.1 MMIIC Address Register (MMADR) ................................. 232
  14.6.2 MMIIC Control Register 1 (MMCR1) ................................. 233
  14.6.3 MMIIC Control Register 2 (MMCR2) ................................. 234
  14.6.4 MMIIC Status Register (MMSR) .................................. 235
  14.6.5 MMIIC Data Transmit Register (MMDTR) ......................... 236
  14.6.6 MMIIC Data Receive Register (MMDRR) ......................... 237
  14.6.7 MMIIC CRC Data Register (MMCRCDR) ......................... 238
  14.6.8 MMIIC Frequency Divider Register (MMFDR) .................. 238
14.7 Program Algorithm ................................................... 239
  14.7.1 Data Sequence .................................................. 240
14.8 SMBus Protocols with PEC and without PEC ......................... 241
  14.8.1 Quick Command .................................................. 241
  14.8.2 Send Byte ...................................................... 241
  14.8.3 Receive Byte .................................................. 241
  14.8.4 Write Byte/Word ............................................... 242
  14.8.5 Read Byte/Word ............................................... 242
  14.8.6 Process Call ................................................... 243
  14.8.7 Block Read/Write ............................................... 243
14.9 SMBus Protocol Implementation ..................................... 244

Chapter 15
Analog-to-Digital Converter (ADC)

15.1 Introduction .......................................................... 245
15.2 Features ............................................................... 245
15.3 Functional Description ............................................... 246
  15.3.1 ADC Port I/O Pins .............................................. 246

MC68HC908AP A-Family Data Sheet, Rev. 3
15.3.2 Voltage Conversion ......................................................... 246
15.3.3 Conversion Time .......................................................... 247
15.3.4 Continuous Conversion .................................................. 248
15.3.5 Auto-Scan Mode ........................................................ 248
15.3.6 Result Justification ...................................................... 249
15.3.7 Data Register Interlocking .......................................... 249
15.3.8 Monotonicity .............................................................. 249
15.4 Interrupts ................................................................. 249
15.5 Low-Power Modes ......................................................... 249
15.5.1 Wait Mode ............................................................... 250
15.5.2 Stop Mode ............................................................... 250
15.6 I/O Signals ................................................................. 250
15.6.1 ADC Voltage In (V_ADIN) ............................................. 250
15.6.2 ADC Analog Power Pin (V_DDA) .................................. 250
15.6.3 ADC Analog Ground Pin (V_SSA) ................................. 250
15.6.4 ADC Voltage Reference High Pin (V_REFH) ...................... 250
15.6.5 ADC Voltage Reference Low Pin (V_REFL) ....................... 250
15.7 I/O Registers .............................................................. 251
15.7.1 ADC Status and Control Register ................................. 251
15.7.2 ADC Clock Control Register ........................................ 252
15.7.3 ADC Data Register 0 (ADR0 and ADRL0) ....................... 253
15.7.4 ADC Auto-Scan Mode Data Registers (ADRL1–ADRL3) ........ 255
15.7.5 ADC Auto-Scan Control Register (ADASCR) ................... 255

Chapter 16
Input/Output (I/O) Ports

16.1 Introduction ............................................................... 257
16.2 Port A ................................................................. 260
16.2.1 Port A Data Register (PTA) ....................................... 260
16.2.2 Data Direction Register (DDRA) ............................... 260
16.2.3 Port-A LED Control Register (LEDA) ......................... 262
16.3 Port B ................................................................. 262
16.3.1 Port B Data Register (PTB) ....................................... 262
16.3.2 Data Direction Register B (DDRB) ............................ 263
16.4 Port C ................................................................. 264
16.4.1 Port C Data Register (PTC) ....................................... 264
16.4.2 Data Direction Register C (DDRC) ............................ 265
16.5 Port D ................................................................. 266
16.5.1 Port D Data Register (PTD) ....................................... 266
16.5.2 Data Direction Register D (DDRD) ............................ 267

Chapter 17
External Interrupt (IRQ)

17.1 Introduction ........................................................... 269
17.2 Features ............................................................... 269
17.3 Functional Description ............................................... 269
17.4 IRQ1 and IRQ2 Pins .................................................. 271
Table of Contents

17.5 IRQ Module During Break Interrupts .................................................. 272
17.6 IRQ Registers .................................................................................. 272
  17.6.1 IRQ1 Status and Control Register ..................................................... 272
  17.6.2 IRQ2 Status and Control Register ..................................................... 273

Chapter 18
Keyboard Interrupt Module (KBI)

18.1 Introduction ....................................................................................... 275
18.2 Features ............................................................................................ 275
18.3 I/O Pins .............................................................................................. 275
18.4 Functional Description ...................................................................... 276
  18.4.1 Keyboard Initialization ................................................................. 277
18.5 Keyboard Interrupt Registers ............................................................. 277
  18.5.1 Keyboard Status and Control Register ............................................. 277
  18.5.2 Keyboard Interrupt Enable Register .............................................. 278
18.6 Low-Power Modes .......................................................................... 279
  18.6.1 Wait Mode ..................................................................................... 279
  18.6.2 Stop Mode ..................................................................................... 279
18.7 Keyboard Module During Break Interrupts .......................................... 279

Chapter 19
Computer Operating Properly (COP)

19.1 Introduction ....................................................................................... 281
19.2 Functional Description ...................................................................... 281
19.3 I/O Signals ........................................................................................ 282
  19.3.1 ICLK ............................................................................................ 282
  19.3.2 STOP Instruction ......................................................................... 282
  19.3.3 COPCTL Write ........................................................................... 282
  19.3.4 Power-On Reset .......................................................................... 282
  19.3.5 Internal Reset .............................................................................. 282
  19.3.6 Reset Vector Fetch ....................................................................... 282
  19.3.7 COPD (COP Disable) .................................................................. 282
  19.3.8 COPRS (COP Rate Select) ............................................................. 283
19.4 COP Control Register ....................................................................... 283
19.5 Interrupts ............................................................................................ 283
19.6 Monitor Mode .................................................................................... 283
19.7 Low-Power Modes .......................................................................... 283
  19.7.1 Wait Mode .................................................................................... 284
  19.7.2 Stop Mode .................................................................................... 284
19.8 COP Module During Break Mode ....................................................... 284

Chapter 20
Low-Voltage Inhibit (LVI)

20.1 Introduction ....................................................................................... 285
20.2 Features ............................................................................................. 285
20.3 Functional Description ..................................................................... 285

MC68HC908AP A-Family Data Sheet, Rev. 3
Chapter 21
Break Module (BRK)

21.1 Introduction ......................................................... 289
21.2 Features ............................................................. 289
21.3 Functional Description ........................................... 289
21.3.1 Flag Protection During Break Interrupts ....................... 290
21.3.2 CPU During Break Interrupts .................................. 290
21.3.3 TIM1 and TIM2 During Break Interrupts ....................... 291
21.3.4 COP During Break Interrupts .................................. 291
21.4 Low-Power Modes .................................................. 291
21.4.1 Wait Mode ...................................................... 291
21.5 Break Module Registers ........................................... 291
21.5.1 Break Status and Control Register ............................ 291
21.5.2 Break Address Registers ...................................... 292
21.5.3 SIM Break Status Register .................................... 292
21.5.4 SIM Break Flag Control Register ............................. 293

Chapter 22
Electrical Specifications

22.1 Introduction .......................................................... 295
22.2 Absolute Maximum Ratings ....................................... 295
22.3 Functional Operating Range ....................................... 296
22.4 Thermal Characteristics ............................................ 296
22.5 5V DC Electrical Characteristics .................................. 297
22.6 5V Control Timing .................................................. 298
22.7 5V Oscillator Characteristics ...................................... 299
22.8 5V ADC Electrical Characteristics ................................. 300
22.9 MMIIC Electrical Characteristics .................................. 301
22.10 CGM Electrical Specification ....................................... 303
22.11 5V SPI Characteristics ............................................. 304
22.12 Memory Characteristics ............................................ 307
# Table of Contents

## Chapter 23
**Mechanical Specifications**

- **23.1 Introduction** ................................................................. 309
- **23.2 48-Pin Low-Profile Quad Flat Pack (LQFP)** ......................... 310
- **23.3 44-Pin Quad Flat Pack (QFP)** ........................................... 311
- **23.4 42-Pin Shrink Dual In-Line Package (SDIP)** ......................... 312

## Chapter 24
**Ordering Information**

- **24.1 Introduction** ................................................................. 313
- **24.2 MC Order Numbers** ....................................................... 313
Chapter 1
General Description

1.1 Introduction

The MC68HC908AP64A is a member of the low-cost, high-performance M68HC08 Family of 8-bit microcontroller units (MCUs). All MCUs in the family use the enhanced M68HC08 central processor unit (CPU08) and are available with a variety of modules, memory sizes and types, and package types.

1.2 Features

Features of the MC68HC908AP64A include the following:
- High-performance M68HC08 architecture
- Fully upward-compatible object code with M6805, M146805, and M68HC05 Families
- Maximum internal bus frequency:
  - 8-MHz at 5V operating voltage
- Clock input options:
  - RC-oscillator
  - 1- to 8-MHz crystal-oscillator with 32MHz internal PLL
- User program FLASH memory with security\(^1\) feature
  - 62,368 bytes for MC68HC908AP64A
  - 32,768 bytes for MC68HC908AP32A
  - 16,384 bytes for MC68HC908AP16A
  - 8,192 bytes for MC68HC908AP8A
- On-chip RAM
  - 2,048 bytes for MC68HC908AP64A and MC68HC908AP32A
  - 1,024 bytes for MC68HC908AP16A and MC68HC908AP8A
- Two 16-bit, 2-channel timer interface modules (TIM1 and TIM2) with selectable input capture, output compare, and PWM capability on each channel

Table 1-1. Summary of Device Variations

<table>
<thead>
<tr>
<th>Device</th>
<th>RAM Size (bytes)</th>
<th>FLASH Memory Size (bytes)</th>
</tr>
</thead>
<tbody>
<tr>
<td>MC68HC908AP64A</td>
<td>2,048</td>
<td>62,368</td>
</tr>
<tr>
<td>MC68HC908AP32A</td>
<td>2,048</td>
<td>32,768</td>
</tr>
<tr>
<td>MC68HC908AP16A</td>
<td>1,024</td>
<td>16,384</td>
</tr>
<tr>
<td>MC68HC908AP8A</td>
<td>1,024</td>
<td>8,192</td>
</tr>
</tbody>
</table>

1. No security feature is absolutely secure. However, Freescale’s strategy is to make reading or copying the FLASH difficult for unauthorized users.
General Description

- Timebase module
- Serial communications interface module 1 (SCI)
- Serial communications interface module 2 (SCI) with infrared (IR) encoder/decoder
- Serial peripheral interface module (SPI)
- System management bus (SMBus), version 1.0/1.1 (multi-master IIC bus)
- 8-channel, 10-bit analog-to-digital converter (ADC)
- IRQ1 external interrupt pin with integrated pullup
- IRQ2 external interrupt pin with programmable pullup
- 8-bit keyboard wakeup port with integrated pullup
- 32 general-purpose input/output (I/O) pins:
  - 31 shared-function I/O pins
  - 8 LED drivers (sink)
  - 6 × 25mA open-drain I/O with pullup
- Low-power design (fully static with stop and wait modes)
- Master reset pin (with integrated pullup) and power-on reset
- System protection features
  - Optional computer operating properly (COP) reset, driven by internal RC oscillator
  - Low-voltage detection with optional reset or interrupt
  - Illegal opcode detection with reset
  - Illegal address detection with reset
- 48-pin low quad flat pack (LQFP), 44-pin quad flat pack (QFP), and 42-pin shrink dual-in-line package (SDIP)
- Specific features of the MC68HC908AP64A in 42-pin SDIP are:
  - 30 general-purpose I/Os only
  - External interrupt on IRQ1 only

Features of the CPU08 include the following:
- Enhanced HC05 programming model
- Extensive loop control functions
- 16 addressing modes (eight more than the HC05)
- 16-bit Index register and stack pointer
- Memory-to-memory data transfers
- Fast 8 × 8 multiply instruction
- Fast 16/8 divide instruction
- Binary-coded decimal (BCD) instructions
- Optimization for controller applications
- Efficient C language support

1.3 MCU Block Diagram

Figure 1-1 shows the structure of the MC68HC908AP64A.
Figure 1-1. MC68HC908AP64A Block Diagram
1.4 Pin Assignment

Figure 1-2. 48-Pin LQFP Pin Assignments

NC: No connection
Figure 1-3. 44-Pin QFP Pin Assignments
Figure 1-4. 42-Pin SDIP Pin Assignment

<table>
<thead>
<tr>
<th>Pins not available on 42-pin package</th>
<th>Internal connection</th>
</tr>
</thead>
<tbody>
<tr>
<td>PTC0/IRQ2</td>
<td>Unconnected</td>
</tr>
<tr>
<td>PTC1</td>
<td>Unconnected</td>
</tr>
</tbody>
</table>
1.5 Pin Functions

Description of the pin functions are provided in Table 1-2.

<table>
<thead>
<tr>
<th>PIN NAME</th>
<th>PIN DESCRIPTION</th>
<th>IN/OUT</th>
<th>VOLTAGE LEVEL</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_DD</td>
<td>Power supply.</td>
<td>In</td>
<td>4.5 to 5.5</td>
</tr>
<tr>
<td>V_SS</td>
<td>Power supply ground.</td>
<td>Out</td>
<td>0 V</td>
</tr>
<tr>
<td>V_DDA</td>
<td>Power supply for analog circuits.</td>
<td>In</td>
<td>V_DD</td>
</tr>
<tr>
<td>V_SSA</td>
<td>Power supply ground for analog circuits.</td>
<td>Out</td>
<td>V_SS</td>
</tr>
<tr>
<td>V_REFH</td>
<td>ADC input reference high.</td>
<td>In</td>
<td>V_DDA</td>
</tr>
<tr>
<td>V_REFL</td>
<td>ADC input reference low.</td>
<td>Out</td>
<td>V_SSA</td>
</tr>
<tr>
<td>V_REG</td>
<td>Internal (2.5V) regulator output.</td>
<td>Out</td>
<td>2.5V(1)</td>
</tr>
<tr>
<td></td>
<td>Require external capacitors for decoupling.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RST</td>
<td>Reset input, active low; with internal pullup and schmitt trigger input.</td>
<td>In</td>
<td>V_DD</td>
</tr>
<tr>
<td>IRQ1</td>
<td>External IRQ1 pin; with internal pullup and schmitt trigger input.</td>
<td>In</td>
<td>V_DD</td>
</tr>
<tr>
<td></td>
<td>Used for mode entry selection.</td>
<td>In</td>
<td>V_DD to V_TST</td>
</tr>
<tr>
<td>OSC1</td>
<td>Crystal or RC oscillator input.</td>
<td>In</td>
<td>V_REG</td>
</tr>
<tr>
<td>OSC2</td>
<td>Crystal OSC option: crystal oscillator output; inverted OSC1.</td>
<td>Out</td>
<td>V_REG</td>
</tr>
<tr>
<td></td>
<td>RC OSC option: bus clock output.</td>
<td>Out</td>
<td>V_REG</td>
</tr>
<tr>
<td></td>
<td>Internal OSC option: bus clock output.</td>
<td>Out</td>
<td>V_REG</td>
</tr>
<tr>
<td>CGMXFC</td>
<td>CGM external filter capacitor connection.</td>
<td>In/Out</td>
<td>Analog</td>
</tr>
<tr>
<td>PTA0/ADC0 : PTA7/ADC7</td>
<td>8-bit general purpose I/O port.</td>
<td>In/Out</td>
<td>V_DD</td>
</tr>
<tr>
<td></td>
<td>Pins as ADC inputs, ADC0–ADC7.</td>
<td>In</td>
<td>V_REFH</td>
</tr>
<tr>
<td></td>
<td>Each pin has high current sink for LED.</td>
<td>Out</td>
<td>V_DD</td>
</tr>
</tbody>
</table>
1.6 Power Supply Bypassing (VDD, VDDA, VSS, VSSA)

V_{DD} and V_{SS} are the power supply and ground pins, the MCU operates from a single power supply together with an on chip voltage regulator.

Fast signal transitions on MCU pins place high, short-duration current demands on the power supply. To prevent noise problems, take special care to provide power supply bypassing at the MCU as Figure 1-5 shows. Place the bypass capacitors as close to the MCU power pins as possible. Use high-frequency-response ceramic capacitor for C_{BYPASS}, C_{BULK} are optional bulk current bypass capacitors for use in applications that require the port pins to source high current level.

Table 1-2. Pin Functions

<table>
<thead>
<tr>
<th>PIN NAME</th>
<th>PIN DESCRIPTION</th>
<th>IN/OUT</th>
<th>VOLTAGE LEVEL</th>
</tr>
</thead>
<tbody>
<tr>
<td>PTB0/SDA</td>
<td>8-bit general purpose I/O port; PTB0–PTB3 are open drain when configured as output. PTB4–PTB7 have schmitt trigger inputs.</td>
<td>In/Out</td>
<td>V_{DD}</td>
</tr>
<tr>
<td>PTB1/SCL</td>
<td>DT0 as SDA of MMIIC.</td>
<td>In/Out</td>
<td>V_{DD}</td>
</tr>
<tr>
<td>PTB2/TxD</td>
<td>DT1 as SCL of MMIIC.</td>
<td>In/Out</td>
<td>V_{DD}</td>
</tr>
<tr>
<td>PTB3/RxD</td>
<td>DT2 as TxD of SCI; open drain output.</td>
<td>Out</td>
<td>V_{DD}</td>
</tr>
<tr>
<td>PTB4/T1CH0</td>
<td>DT3 as RxD of SCI.</td>
<td>In</td>
<td>V_{DD}</td>
</tr>
<tr>
<td>PTB5/T1CH1</td>
<td>DT4 as T1CH0 of TIM1.</td>
<td>In/Out</td>
<td>V_{DD}</td>
</tr>
<tr>
<td>PTB6/T2CH0</td>
<td>DT5 as T1CH1 of TIM1.</td>
<td>In/Out</td>
<td>V_{DD}</td>
</tr>
<tr>
<td>PTB7/T2CH1</td>
<td>DT6 as T2CH0 of TIM2.</td>
<td>In/Out</td>
<td>V_{DD}</td>
</tr>
<tr>
<td>PTB7/T2CH1</td>
<td>DT7 as T2CH1 of TIM2.</td>
<td>In/Out</td>
<td>V_{DD}</td>
</tr>
<tr>
<td>PTC0/IRQ2</td>
<td>8-bit general purpose I/O port; PTC6 and PTC7 are open drain when configured as output.</td>
<td>In/Out</td>
<td>V_{DD}</td>
</tr>
<tr>
<td>PTC1</td>
<td>PTC0 is shared with IRQ2 and has schmitt trigger input.</td>
<td>In</td>
<td>V_{DD}</td>
</tr>
<tr>
<td>PTC2/MISO</td>
<td>PTC2 as MISO of SPI.</td>
<td>In</td>
<td>V_{DD}</td>
</tr>
<tr>
<td>PTC3/MOSI</td>
<td>PTC3 as MOSI of SPI.</td>
<td>Out</td>
<td>V_{DD}</td>
</tr>
<tr>
<td>PTC4/SS</td>
<td>PTC4 as SS of SPI.</td>
<td>In</td>
<td>V_{DD}</td>
</tr>
<tr>
<td>PTC5/SPSCK</td>
<td>PTC5 as SPSCK of SPI.</td>
<td>In/Out</td>
<td>V_{DD}</td>
</tr>
<tr>
<td>PTC6/SCTxD</td>
<td>PTC6 as SCTxD of IRSCI; open drain output.</td>
<td>Out</td>
<td>V_{DD}</td>
</tr>
<tr>
<td>PTC7/SCRxD</td>
<td>PTC7 as SCRxD of IRSCI.</td>
<td>In</td>
<td>V_{DD}</td>
</tr>
<tr>
<td>PTD0/KBI0</td>
<td>8-bit general purpose I/O port with schmitt trigger inputs.</td>
<td>In/Out</td>
<td>V_{DD}</td>
</tr>
<tr>
<td>PTD7/KBI7</td>
<td>Pins as keyboard interrupts (with pullup), KBI0–KBI7.</td>
<td>In</td>
<td>V_{DD}</td>
</tr>
</tbody>
</table>

1. See Chapter 22 Electrical Specifications for V_{REG} tolerance.
V\textsubscript{DDA} and V\textsubscript{SSA} are the power supply and ground pins for the analog circuits of the MCU. These pins should be decoupled as per the digital power supply pins.

\begin{figure}
\centering
\includegraphics[width=\textwidth]{power_supply_bypassing}
\caption{Power Supply Bypassing}
\end{figure}

**1.7 Regulator Power Supply Configuration (VREG)**

V\textsubscript{REG} is the output from the on-chip regulator. All internal logics, except for the I/O pads, are powered by V\textsubscript{REG} output. V\textsubscript{REG} requires an external ceramic bypass capacitor of 100 nF as Figure 1-6 shows. Place the bypass capacitor as close to the V\textsubscript{REG} pin as possible.

\begin{figure}
\centering
\includegraphics[width=\textwidth]{regulator_power_supply}
\caption{Regulator Power Supply Bypassing}
\end{figure}
Chapter 2
Memory

2.1 Introduction

The CPU08 can address 64k-bytes of memory space. The memory map, shown in Figure 2-1, includes:

- 62,368 bytes of user FLASH — MC68HC908AP64A
- 32,768 bytes of user FLASH — MC68HC908AP32A
- 16,384 bytes of user FLASH — MC68HC908AP16A
- 8,192 bytes of user FLASH — MC68HC908AP8A
- 2,048 bytes of RAM — MC68HC908AP64A and MC68HC908AP32A
- 1,024 bytes of RAM — MC68HC908AP16A and MC68HC908AP8A
- 48 bytes of user-defined vectors
- 959 bytes of monitor ROM

2.2 Input/Output (I/O) Section

Most of the control, status, and data registers are in the zero page area of $0000–$005F. Additional I/O registers have these addresses:

- $FE00; SIM break status register, SBSR
- $FE01; SIM reset status register, SRSR
- $FE02; Reserved
- $FE03; SIM break flag control register, SBFCR
- $FE04; interrupt status register 1, INT1
- $FE05; interrupt status register 2, INT2
- $FE06; interrupt status register 3, INT3
- $FE07; Reserved
- $FE08; FLASH control register, FLCR
- $FE09; FLASH block protect register, FLBPR
- $FE0A; Reserved
- $FE0B; Reserved
- $FE0C; Break address register high, BRKH
- $FE0D; Break address register low, BRKL
- $FE0E; Break status and control register, BRKSCR
- $FE0F; LVI Status register, LVISR
- $FF0C; Mask option register, MOR (FLASH register)
- $FFFF; COP control register, COPCTL

2.3 Monitor ROM

The 959 bytes at addresses $FC00–$FDFF and $FE10–$FFCE are reserved ROM addresses that contain the instructions for the monitor functions. (See Chapter 8 Monitor Mode (MON).)
Figure 2-1. Memory Map
### Control and Data Registers

<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Read:</th>
<th>Write:</th>
<th>Reset:</th>
</tr>
</thead>
<tbody>
<tr>
<td>$0000</td>
<td>Port A Data Register (PTA)</td>
<td>PTA7 PTA6 PTA5</td>
<td>PTA4 PTA3 PTA2 PTA1 PTA0</td>
<td>Unaffected by reset</td>
</tr>
<tr>
<td>$0001</td>
<td>Port B Data Register (PTB)</td>
<td>PTB7 PTB6 PTB5</td>
<td>PTB4 PTB3 PTB2 PTB1 PTB0</td>
<td>Unaffected by reset</td>
</tr>
<tr>
<td>$0002</td>
<td>Port C Data Register (PTC)</td>
<td>PTC7 PTC6 PTC5</td>
<td>PTC4 PTC3 PTC2 PTC1 PTC0</td>
<td>Unaffected by reset</td>
</tr>
<tr>
<td>$0003</td>
<td>Port D Data Register (PTD)</td>
<td>PTD7 PTD6 PTD5</td>
<td>PTD4 PTD3 PTD2 PTD1 PTD0</td>
<td>Unaffected by reset</td>
</tr>
<tr>
<td>$0004</td>
<td>Data Direction Register A (DDRA)</td>
<td>DDRA7 DDRA6 DDRA5 DDRA4 DDRA3 DDRA2 DDRA1 DDRA0</td>
<td></td>
<td>0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>$0005</td>
<td>Data Direction Register B (DDRB)</td>
<td>DDRB7 DDRB6 DDRB5 DDRB4 DDRB3 DDRB2 DDRB1 DDRB0</td>
<td></td>
<td>0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>$0006</td>
<td>Data Direction Register C (DDRC)</td>
<td>DDRC7 DDRC6 DDRC5 DDRC4 DDRC3 DDRC2 DDRC1 DDRC0</td>
<td></td>
<td>0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>$0007</td>
<td>Data Direction Register D (DDRD)</td>
<td>DDRD7 DDRD6 DDRD5 DDRD4 DDRD3 DDRD2 DDRD1 DDRD0</td>
<td></td>
<td>0 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>$0008</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0009</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$000A</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$000B</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$000C</td>
<td>Port-A LED Control Register (LEDA)</td>
<td>LEDA7 LEDA6 LEDA5 LEDA4 LEDA3 LEDA2 LEDA1 LEDA0</td>
<td></td>
<td>0 0 0 0 0 0 0 0 0</td>
</tr>
</tbody>
</table>

**U = Unaffected**

**X = Indeterminate**

**= Unimplemented**

**R = Reserved**

---

**Figure 2-2. Control, Status, and Data Registers (Sheet 1 of 9)**

---

MC68HC908AP A-Family Data Sheet, Rev. 3

Freescale Semiconductor
Figure 2-2. Control, Status, and Data Registers (Sheet 2 of 9)
### Figure 2-2. Control, Status, and Data Registers (Sheet 3 of 9)

<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>$001A</td>
<td>Keyboard Status and Control Register</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>KEYF</td>
<td>0</td>
<td>IMASK</td>
<td>MODE</td>
</tr>
<tr>
<td></td>
<td>(KBSCR)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>ACK</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$001B</td>
<td>Keyboard Interrupt Enable Register</td>
<td>KBI7</td>
<td>KBI6</td>
<td>KBI5</td>
<td>KBI4</td>
<td>KBI3</td>
<td>KBI2</td>
<td>KBI1</td>
<td>KBI0</td>
</tr>
<tr>
<td></td>
<td>(KBIER)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$001C</td>
<td>IRQ2 Status and Control Register</td>
<td>0</td>
<td>PUC0ENB</td>
<td>0</td>
<td>0</td>
<td>IRQ2F</td>
<td>0</td>
<td>IMASK2</td>
<td>MODE2</td>
</tr>
<tr>
<td></td>
<td>(INTSCR2)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$001D</td>
<td>Configuration Register 2</td>
<td>STOP_</td>
<td>STOP_</td>
<td>STOP_</td>
<td>OSCCLK1</td>
<td>OSCCLK0</td>
<td>0</td>
<td>0</td>
<td>SCIBDSRC</td>
</tr>
<tr>
<td></td>
<td>(CONFIG2)†</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$001E</td>
<td>IRQ1 Status and Control Register</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>IRQ1F</td>
<td>0</td>
<td>IMASK1</td>
<td>MODE1</td>
</tr>
<tr>
<td></td>
<td>(INTSCR1)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$001F</td>
<td>Configuration Register 1</td>
<td>COPRS</td>
<td>LVISTOP</td>
<td>LVIRSTD</td>
<td>LVIPWRD</td>
<td>LVIREGD</td>
<td>SSREC</td>
<td>STOP</td>
<td>COPD</td>
</tr>
<tr>
<td></td>
<td>(CONFIG1)†</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0020</td>
<td>Timer 1 Status and Control Register</td>
<td>TOF</td>
<td>TOIE</td>
<td>TSTOP</td>
<td>TRST</td>
<td>0</td>
<td>PS2</td>
<td>PS1</td>
<td>PS0</td>
</tr>
<tr>
<td></td>
<td>(T1SC)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0021</td>
<td>Timer 1 Counter Register High</td>
<td>Bit 15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>Bit 8</td>
</tr>
<tr>
<td></td>
<td>(T1CNTH)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0022</td>
<td>Timer 1 Counter Register Low</td>
<td>Bit 7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>Bit 0</td>
</tr>
<tr>
<td></td>
<td>(T1CNTL)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0023</td>
<td>Timer 1 Counter Modulo Register High</td>
<td>Bit 15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>Bit 8</td>
</tr>
<tr>
<td></td>
<td>(T1MODH)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0024</td>
<td>Timer 1 Counter Modulo Register Low</td>
<td>Bit 7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>Bit 0</td>
</tr>
<tr>
<td></td>
<td>(T1MODL)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0025</td>
<td>Timer 1 Channel 0 Status and Control</td>
<td>0</td>
<td>CH0F</td>
<td>MS0B</td>
<td>MS0A</td>
<td>ELS0B</td>
<td>ELS0A</td>
<td>TOV0</td>
<td>CH0MAX</td>
</tr>
<tr>
<td></td>
<td>Register (T1SC0)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

- U = Unaffected
- X = Indeterminate
- = Unimplemented
- R = Reserved

---

MC68HC908AP A-Family Data Sheet, Rev. 3

Freescale Semiconductor

33
<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>$0026</td>
<td>Timer 1 Channel 0 Register High (T1CH0H)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Read: CH1F</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Write: CH1E</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset: Indeterminate after reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0027</td>
<td>Timer 1 Channel 0 Register Low (T1CH0L)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Read: Bit 7</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Write: Indeterminate after reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0028</td>
<td>Timer 1 Channel 1 Status and Control Register (T1SC1)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Read: Bit 15</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Write: Indeterminate after reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0029</td>
<td>Timer 1 Channel 1 Register High (T1CH1H)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Read: Bit 15</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Write: Indeterminate after reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$002A</td>
<td>Timer 1 Channel 1 Register Low (T1CH1L)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Read: Bit 7</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Write: Indeterminate after reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$002B</td>
<td>Timer 2 Status and Control Register (T2SC)</td>
<td>TOF</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Read: TOF</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Write: TOIE</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$002C</td>
<td>Timer 2 Counter Register High (T2CNTH)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Read: Bit 15</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Write: Indeterminate after reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$002D</td>
<td>Timer 2 Counter Register Low (T2CNTL)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Read: Bit 7</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Write: Indeterminate after reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$002E</td>
<td>Timer 2 Counter Modulo Register High (T2MODH)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Read: Bit 15</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Write: Indeterminate after reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$002F</td>
<td>Timer 2 Counter Modulo Register Low (T2MODL)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Read: Bit 7</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Write: Indeterminate after reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0030</td>
<td>Timer 2 Channel 0 Status and Control Register (T2SC0)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Read: Bit 15</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Write: Indeterminate after reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0031</td>
<td>Timer 2 Channel 0 Register High (T2CH0H)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Read: Bit 15</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Write: Indeterminate after reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0032</td>
<td>Timer 2 Channel 0 Register Low (T2CH0L)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Read: Bit 7</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Write: Indeterminate after reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

U = Unaffected
X = Indeterminate
\[\text{Unimplemented}\]
\[\text{Reserved}\]

Figure 2-2. Control, Status, and Data Registers (Sheet 4 of 9)
### Timer 2 Channel 1 Status and Control Register (T2SC1)

<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>$0033</td>
<td>Timer 2 Channel 1 Status and Control Register (T2SC1)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>CH1F</td>
<td>CH1IE</td>
<td>MS1A</td>
<td>ELS1B</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td></td>
<td>0</td>
<td></td>
</tr>
</tbody>
</table>

### Timer 2 Channel 1 Register High (T2CH1H)

<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>$0034</td>
<td>Timer 2 Channel 1 Register High (T2CH1H)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Bit 15</td>
<td>14</td>
<td>13</td>
<td>12</td>
</tr>
</tbody>
</table>

### Timer 2 Channel 1 Register Low (T2CH1L)

<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>$0035</td>
<td>Timer 2 Channel 1 Register Low (T2CH1L)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Bit 7</td>
<td>6</td>
<td>5</td>
<td>4</td>
</tr>
</tbody>
</table>

### PLL Control Register (PCTL)

<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>$0036</td>
<td>PLL Control Register (PCTL)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>PLLIE</td>
<td>PLLF</td>
<td>PLLON</td>
<td>BCS</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

### PLL Bandwidth Control Register (PBWC)

<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>$0037</td>
<td>PLL Bandwidth Control Register (PBWC)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>AUTO</td>
<td>LOCK</td>
<td>ACQ</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

### PLL Multiplier Select Register High (PMSH)

<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>$0038</td>
<td>PLL Multiplier Select Register High (PMSH)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>MUL11</td>
<td>MUL10</td>
<td>MUL9</td>
<td>MUL8</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

### PLL Multiplier Select Register Low (PMSL)

<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>$0039</td>
<td>PLL Multiplier Select Register Low (PMSL)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>MUL7</td>
<td>MUL6</td>
<td>MUL5</td>
<td>MUL4</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

### PLL VCO Range Select Register (PMRS)

<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>$003A</td>
<td>PLL VCO Range Select Register (PMRS)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>VRS7</td>
<td>VRS6</td>
<td>VRS5</td>
<td>VRS4</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

### PLL Reference Divider Select Register (PMDS)

<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>$003B</td>
<td>PLL Reference Divider Select Register (PMDS)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>RDS3</td>
<td>RDS2</td>
<td>RDS1</td>
<td>RDS0</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

### Unimplemented

<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Read</th>
<th>Write</th>
<th>Reset</th>
</tr>
</thead>
<tbody>
<tr>
<td>$003C</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$003D</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$003E</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$003F</td>
<td>Unimplemented</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

U = Unaffected
X = Indeterminate
= Unimplemented
R = Reserved

Figure 2-2. Control, Status, and Data Registers (Sheet 5 of 9)
Memory

<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>$0040</td>
<td>IRSCI Control Register 1 (IRSCC1)</td>
<td>Read:</td>
<td>LOOPS</td>
<td>ENSCI</td>
<td>0</td>
<td>M</td>
<td>WAKE</td>
<td>ILTY</td>
<td>PEN</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$0041</td>
<td>IRSCI Control Register 2 (IRSCC2)</td>
<td>Read:</td>
<td>SCTIE</td>
<td>TCIE</td>
<td>SCRIE</td>
<td>ILIE</td>
<td>TE</td>
<td>RE</td>
<td>RWU</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$0042</td>
<td>IRSCI Control Register 3 (IRSCC3)</td>
<td>Read:</td>
<td>R8</td>
<td>T8</td>
<td>DMARE</td>
<td>DMATE</td>
<td>ORIE</td>
<td>NEIE</td>
<td>FEIE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td>U</td>
<td>U</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$0043</td>
<td>IRSCI Status Register 1 (IRSCS1)</td>
<td>Read:</td>
<td>SCTE</td>
<td>TC</td>
<td>SCRF</td>
<td>IDLE</td>
<td>OR</td>
<td>NF</td>
<td>FE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$0044</td>
<td>IRSCI Status Register 2 (IRSCS2)</td>
<td>Read:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$0045</td>
<td>IRSCI Data Register (IRSCDR)</td>
<td>Read:</td>
<td>R7</td>
<td>R6</td>
<td>R5</td>
<td>R4</td>
<td>R3</td>
<td>R2</td>
<td>R1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td>T7</td>
<td>T6</td>
<td>T5</td>
<td>T4</td>
<td>T3</td>
<td>T2</td>
<td>T1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td>Unaffected by reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0046</td>
<td>IRSCI Baud Rate Register (IRSCBR)</td>
<td>Read:</td>
<td>CKS</td>
<td>0</td>
<td>SCP1</td>
<td>SCP0</td>
<td>R</td>
<td>SCR2</td>
<td>SCR1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$0047</td>
<td>IRSCI Infrared Control Register (IRSCIRCR)</td>
<td>Read:</td>
<td>R</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>R</td>
<td>TNP1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$0048</td>
<td>MMIIIC Address Register (MMADDR)</td>
<td>Read:</td>
<td>MMAD7</td>
<td>MMAD6</td>
<td>MMAD5</td>
<td>MMAD4</td>
<td>MMAD3</td>
<td>MMAD2</td>
<td>MMAD1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$0049</td>
<td>MMIIIC Control Register 1 (MMCR1)</td>
<td>Read:</td>
<td>MMEN</td>
<td>MMIEN</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>MMTXAK</td>
<td>REPSEN</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$004A</td>
<td>MMIIIC Control Register 2 (MMCR2)</td>
<td>Read:</td>
<td>MMALIF</td>
<td>MMNAXIF</td>
<td>MBBB</td>
<td>MAST</td>
<td>MMRW</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$004B</td>
<td>MMIIIC Status Register (MMISR)</td>
<td>Read:</td>
<td>MMRXIF</td>
<td>MMXTIF</td>
<td>MMATCH</td>
<td>MMSRW</td>
<td>MMRXAK</td>
<td>MMCRCBF</td>
<td>MMTXBEB</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$004C</td>
<td>MMIIIC Data Transmit Register (MMDTR)</td>
<td>Read:</td>
<td>MMTD7</td>
<td>MMTD6</td>
<td>MMTD5</td>
<td>MMTD4</td>
<td>MMTD3</td>
<td>MMTD2</td>
<td>MMTD1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

Figure 2-2. Control, Status, and Data Registers (Sheet 6 of 9)
Figure 2-2. Control, Status, and Data Registers (Sheet 7 of 9)
Figure 2-2. Control, Status, and Data Registers (Sheet 8 of 9)
<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>$FE06</td>
<td>Interrupt Status Register 3 (INT3)</td>
<td>0</td>
<td>IF21</td>
<td>IF20</td>
<td>IF19</td>
<td>IF18</td>
<td>IF17</td>
<td>IF16</td>
<td>IF15</td>
</tr>
<tr>
<td></td>
<td>Read:</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td></td>
<td>Write:</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$FE07</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Read:</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td></td>
<td>Write:</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td>$FE08</td>
<td>FLASH Control Register (FLCR)</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>Read:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>Write:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$FE09</td>
<td>FLASH Block Protect Register (FLBPR)</td>
<td>BPR7</td>
<td>BPR6</td>
<td>BPR5</td>
<td>BPR4</td>
<td>BPR3</td>
<td>BPR2</td>
<td>BPR1</td>
<td>BPR0</td>
</tr>
<tr>
<td></td>
<td>Read:</td>
<td>BPR7</td>
<td>BPR6</td>
<td>BPR5</td>
<td>BPR4</td>
<td>BPR3</td>
<td>BPR2</td>
<td>BPR1</td>
<td>BPR0</td>
</tr>
<tr>
<td></td>
<td>Write:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$FE0A</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Read:</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td></td>
<td>Write:</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td>$FE0B</td>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Read:</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td></td>
<td>Write:</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td>$FE0C</td>
<td>Break Address Register High (BRKH)</td>
<td>Bit 15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>Bit 8</td>
</tr>
<tr>
<td></td>
<td>Read:</td>
<td>Bit 15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>Bit 8</td>
</tr>
<tr>
<td></td>
<td>Write:</td>
<td>Bit 15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
<td>Bit 8</td>
</tr>
<tr>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$FE0D</td>
<td>Break Address Register Low (BRKL)</td>
<td>Bit 7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>Bit 0</td>
</tr>
<tr>
<td></td>
<td>Read:</td>
<td>Bit 7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>Bit 0</td>
</tr>
<tr>
<td></td>
<td>Write:</td>
<td>Bit 7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>Bit 0</td>
</tr>
<tr>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$FE0E</td>
<td>Break Status and Control Register (BRKSCR)</td>
<td>BRKE</td>
<td>BRKA</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Read:</td>
<td>BRKE</td>
<td>BRKA</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Write:</td>
<td>BRKE</td>
<td>BRKA</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$FE0F</td>
<td>LVI Status Register (LVISR)</td>
<td>LVIOUT</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>Read:</td>
<td>LVIOUT</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>Write:</td>
<td>LVIOUT</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$FFCF</td>
<td>Mask Option Register (MOR)#</td>
<td>OSCSEL1</td>
<td>OSCSEL0</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td></td>
<td>Read:</td>
<td>OSCSEL1</td>
<td>OSCSEL0</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td></td>
<td>Write:</td>
<td>OSCSEL1</td>
<td>OSCSEL0</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td></td>
<td>Erased:</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>Reset:</td>
<td>U</td>
<td>U</td>
<td>U</td>
<td>U</td>
<td>U</td>
<td>U</td>
<td>U</td>
<td>U</td>
</tr>
<tr>
<td>$FFFF</td>
<td>COP Control Register (COPCTL)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Read:</td>
<td>Low byte of reset vector</td>
<td>Writing clears COP counter (any value)</td>
<td>Unaffected by reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

*MOR is a non-volatile FLASH register; write by programming.

U = Unaffected  X = Indeterminate  = Unimplemented  R = Reserved

Figure 2-2. Control, Status, and Data Registers (Sheet 9 of 9)
<table>
<thead>
<tr>
<th>Priority</th>
<th>INT Flag</th>
<th>Address</th>
<th>Vector</th>
</tr>
</thead>
<tbody>
<tr>
<td>Lowest</td>
<td>—</td>
<td>$FFD0</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$FFD1</td>
<td>Reserved</td>
</tr>
<tr>
<td>IF21</td>
<td></td>
<td>$FFD2</td>
<td>TBM Vector (High)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$FFD3</td>
<td>TBM Vector (Low)</td>
</tr>
<tr>
<td>IF20</td>
<td></td>
<td>$FFD4</td>
<td>SCI2 (IRSCI) Transmit Vector (High)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$FFD5</td>
<td>SCI2 (IRSCI) Transmit Vector (Low)</td>
</tr>
<tr>
<td>IF19</td>
<td></td>
<td>$FFD6</td>
<td>SCI2 (IRSCI) Receive Vector (High)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$FFD7</td>
<td>SCI2 (IRSCI) Receive Vector (Low)</td>
</tr>
<tr>
<td>IF18</td>
<td></td>
<td>$FFD8</td>
<td>SCI2 (IRSCI) Error Vector (High)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$FFD9</td>
<td>SCI2 (IRSCI) Error Vector (Low)</td>
</tr>
<tr>
<td>IF17</td>
<td></td>
<td>$FFDA</td>
<td>SPI Transmit Vector (High)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$FFDB</td>
<td>SPI Transmit Vector (Low)</td>
</tr>
<tr>
<td>IF16</td>
<td></td>
<td>$FFDC</td>
<td>SPI Receive Vector (High)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$FFDD</td>
<td>SPI Receive Vector (Low)</td>
</tr>
<tr>
<td>IF15</td>
<td></td>
<td>$FFDE</td>
<td>ADC Conversion Complete Vector (High)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$FFDF</td>
<td>ADC Conversion Complete Vector (Low)</td>
</tr>
<tr>
<td>IF14</td>
<td></td>
<td>$FFE0</td>
<td>Keyboard Vector (High)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$FFE1</td>
<td>Keyboard Vector (Low)</td>
</tr>
<tr>
<td>IF13</td>
<td></td>
<td>$FFE2</td>
<td>SCI Transmit Vector (High)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$FFE3</td>
<td>SCI Transmit Vector (Low)</td>
</tr>
<tr>
<td>IF12</td>
<td></td>
<td>$FFE4</td>
<td>SCI Receive Vector (High)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$FFE5</td>
<td>SCI Receive Vector (Low)</td>
</tr>
<tr>
<td>IF11</td>
<td></td>
<td>$FFE6</td>
<td>SCI Error Vector (High)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$FFE7</td>
<td>SCI Error Vector (Low)</td>
</tr>
<tr>
<td>IF10</td>
<td></td>
<td>$FFE8</td>
<td>MMIIC Interrupt Vector (High)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$FFE9</td>
<td>MMIIC Interrupt Vector (Low)</td>
</tr>
<tr>
<td>IF9</td>
<td></td>
<td>$FFEA</td>
<td>TIM2 Overflow Vector (High)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$FFEB</td>
<td>TIM2 Overflow Vector (Low)</td>
</tr>
</tbody>
</table>

Table 2-1. Vector Addresses
### 2.4 Random-Access Memory (RAM)

Addresses $0060$ through $085F$ (or $045F$) are RAM locations. The location of the stack RAM is programmable. The 16-bit stack pointer allows the stack to be anywhere in the 64k-byte memory space.

**NOTE**

*For correct operation, the stack pointer must point only to RAM locations.*

Within page zero are 160 bytes of RAM. Because the location of the stack RAM is programmable, all page zero RAM locations can be used for I/O control and user data or code. When the stack pointer is moved from its reset location at $00FF$, direct addressing mode instructions can access efficiently all page zero RAM locations. Page zero RAM, therefore, provides ideal locations for frequently accessed global variables.
Before processing an interrupt, the CPU uses five bytes of the stack to save the contents of the CPU registers.

**NOTE**

*For M6805 compatibility, the H register is not stacked.*

During a subroutine call, the CPU uses two bytes of the stack to store the return address. The stack pointer decrements during pushes and increments during pulls.

**NOTE**

*Be careful when using nested subroutines. The CPU may overwrite data in the RAM during a subroutine or during the interrupt stacking operation.*

### 2.5 FLASH Memory

This sub-section describes the operation of the embedded FLASH memory. This memory can be read, programmed, and erased from a single external supply. The program and erase operations are enabled through the use of an internal charge pump.

<table>
<thead>
<tr>
<th>Device</th>
<th>FLASH Memory Size (Bytes)</th>
<th>Memory Address Range</th>
</tr>
</thead>
<tbody>
<tr>
<td>MC68HC908AP64A</td>
<td>62,368</td>
<td>$0860–$FBFF</td>
</tr>
<tr>
<td>MC68HC908AP32A</td>
<td>32,768</td>
<td>$0860–$885F</td>
</tr>
<tr>
<td>MC68HC908AP16A</td>
<td>16,384</td>
<td>$0860–$485F</td>
</tr>
<tr>
<td>MC68HC908AP8A</td>
<td>8,192</td>
<td>$0860–$285F</td>
</tr>
</tbody>
</table>

#### 2.5.1 Functional Description

The FLASH memory consists of an array of 62,368 bytes for user memory plus a block of 48 bytes for user interrupt vectors and one byte for the mask option register. *An erased bit reads as logic 1 and a programmed bit reads as a logic 0.* The FLASH memory page size is defined as 512 bytes, and is the minimum size that can be erased in a page erase operation. Program and erase operations are facilitated through control bits in FLASH control register (FLCR). The address ranges for the FLASH memory are:

- $0860–$FBFF; user memory, 62,368 bytes
- $FFD0–$FFFF; user interrupt vectors, 48 bytes
- $FFCF; mask option register

Programming tools are available from Freescale. Contact your local Freescale representative for more information.

**NOTE**

*A security feature prevents viewing of the FLASH contents.*

---

1. No security feature is absolutely secure. However, Freescale’s strategy is to make reading or copying the FLASH difficult for unauthorized users.
2.5.2 FLASH Control Register

The FLASH control register (FLCR) controls FLASH program and erase operation.

<table>
<thead>
<tr>
<th>Address: $FE08</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 7 6 5 4 3 2 1 0</td>
</tr>
<tr>
<td>Read: 0 0 0 0 HVEN MASS ERASE PGM</td>
</tr>
<tr>
<td>Write: 0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>Reset: 0 0 0 0 0 0 0 0</td>
</tr>
</tbody>
</table>

**Figure 2-3. FLASH Control Register (FLCR)**

**HVEN — High Voltage Enable Bit**

This read/write bit enables the charge pump to drive high voltages for program and erase operations in the array. HVEN can only be set if either PGM = 1 or ERASE = 1 and the proper sequence for program or erase is followed.

- 1 = High voltage enabled to array and charge pump on
- 0 = High voltage disabled to array and charge pump off

**MASS — Mass Erase Control Bit**

This read/write bit configures the memory for mass erase operation or page erase operation when the ERASE bit is set.

- 1 = Mass erase operation selected
- 0 = Page erase operation selected

**ERASE — Erase Control Bit**

This read/write bit configures the memory for erase operation. ERASE is interlocked with the PGM bit such that both bits cannot be equal to 1 or set to 1 at the same time.

- 1 = Erase operation selected
- 0 = Erase operation not selected

**PGM — Program Control Bit**

This read/write bit configures the memory for program operation. PGM is interlocked with the ERASE bit such that both bits cannot be equal to 1 or set to 1 at the same time.

- 1 = Program operation selected
- 0 = Program operation not selected

2.5.3 FLASH Page Erase Operation

Use the following procedure to erase a page of FLASH memory. A page consists of 512 consecutive bytes starting from addresses $X000, $X200, $X400, $X600, $X800, $XA00, $XC00, or $XE00. The 48-byte user interrupt vectors cannot be erased by the page erase operation because of security reasons. *Mass erase is required to erase this page.*

1. Set the ERASE bit and clear the MASS bit in the FLASH control register.
2. Write any data to any FLASH location within the page address range desired.
3. Wait for a time, $t_{nvs}$ (5 µs).
4. Set the HVEN bit.
5. Wait for a time $t_{erase}$ (20 ms).
6. Clear the ERASE bit.
7. Wait for a time, $t_{nvh}$ (5 µs).
8. Clear the HVEN bit.
9. After time, $t_{rcv}$ (1 µs), the memory can be accessed in read mode again.

**NOTE**

*Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps.*

### 2.5.4 FLASH Mass Erase Operation

Use the following procedure to erase the entire FLASH memory:

1. Set both the ERASE bit and the MASS bit in the FLASH control register.
2. Write any data to any FLASH location within the FLASH memory address range.
3. Wait for a time, $t_{nvs}$ (5 µs).
4. Set the HVEN bit.
5. Wait for a time $t_{me}$ (200 ms). (See **NOTE** below.)
6. Clear the ERASE bit.
7. Wait for a time, $t_{nvh1}$ (100 µs).
8. Clear the HVEN bit.
9. After time, $t_{rcv}$ (1 µs), the memory can be accessed in read mode again.

**NOTE**

*Due to the relatively long mass erase time, user should take care in the code to prevent a COP reset from happening while the HVEN bit is set.*

*Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order as shown, but other unrelated operations may occur between the steps.*

### 2.5.5 FLASH Program Operation

Programming of the FLASH memory is done on a row basis. A row consists of 64 consecutive bytes starting from addresses $XX00$, $XX40$, $XX80$ or $XXC0$. Use the following procedure to program a row of FLASH memory. (**Figure 2-4** shows a flowchart of the programming algorithm.)

1. Set the PGM bit. This configures the memory for program operation and enables the latching of address and data for programming.
2. Write any data to any FLASH location within the address range of the row to be programmed.
3. Wait for a time, $t_{nvs}$ (5 µs).
4. Set the HVEN bit.
5. Wait for a time, $t_{pgs}$ (10 µs).
6. Write data to the FLASH location to be programmed.
7. Wait for time, $t_{prog}$ (20 µs to 40 µs).
8. Repeat steps 6 and 7 until all bytes within the row are programmed.
9. Clear the PGM bit.
10. Wait for time, $t_{nvh}$ (5 µs).
11. Clear the HVEN bit.
12. After time, $t_{rcv}$ (1 $\mu$s), the memory can be accessed in read mode again. This program sequence is repeated throughout the memory until all data is programmed.

**NOTE**

The time between each FLASH address change (step 6 to step 6), or the time between the last FLASH addressed programmed to clearing the PGM bit (step 6 to step 9), must not exceed the maximum programming time, $t_{prog \ max}$.

**NOTE**

Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order shown, other unrelated operations may occur between the steps.

### 2.5.6 FLASH Protection

Due to the ability of the on-board charge pump to erase and program the FLASH memory in the target application, provision is made to protect pages of memory from unintentional erase or program operations due to system malfunction. This protection is done by use of a FLASH block protect register (FLBPR). The FLBPR determines the range of the FLASH memory which is to be protected. The range of the protected area starts from a location defined by FLBPR and ends to the bottom of the FLASH memory ($FFFF$). When the memory is protected, the HVEN bit cannot be set in either erase or program operations.

**NOTE**

The mask option register ($FFCF$) and the 48 bytes of user interrupt vectors ($FFD0$–$FFFF$) are always protected, regardless of the value in the FLASH block protect register. A mass erase is required to erase these locations.
Algorithm for programming a row (64 bytes) of FLASH memory

1. Set PGM bit
2. Write any data to any FLASH address within the row address range desired
3. Wait for a time, \( t_{w} \)
4. Set HVEN bit
5. Wait for a time, \( t_{pgs} \)
6. Write data to the FLASH address to be programmed
7. Wait for a time, \( t_{prog} \)

Completed programming this row?

Y

N

9. Clear PGM bit
10. Wait for a time, \( t_{vh} \)
11. Clear HVEN bit
12. Wait for a time, \( t_{rv} \)
End of Programming

NOTE:
The time between each FLASH address change (step 6 to step 6), or the time between the last FLASH address programmed to clearing PGM bit (step 6 to step 9) must not exceed the maximum programming time, \( t_{PROG \ max} \).

This row program algorithm assumes the row/s to be programmed are initially erased.

Figure 2-4. FLASH Programming Flowchart
2.5.7 FLASH Block Protect Register

The FLASH block protect register is implemented as an 8-bit I/O register. The value in this register determines the starting address of the protected range within the FLASH memory.

<table>
<thead>
<tr>
<th>Address:</th>
<th>$FE09</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read:</td>
<td>Bit 7</td>
</tr>
<tr>
<td>Write:</td>
<td>0 0 0 0 0 0 0 0</td>
</tr>
<tr>
<td>Reset:</td>
<td>0 0 0 0 0 0 0 0</td>
</tr>
</tbody>
</table>

Figure 2-5. FLASH Block Protect Register (FLBPR)

**BPR[7:0] — FLASH Block Protect Bits**


<table>
<thead>
<tr>
<th>16-bit memory address</th>
</tr>
</thead>
<tbody>
<tr>
<td>1111 1111 0000 1010</td>
</tr>
</tbody>
</table>

BPR0 is used only for BPR[7:0] = $FF, for no block protection.

The resultant 16-bit address is used for specifying the start address of the FLASH memory for block protection. The FLASH is protected from this start address to the end of FLASH memory, at $FFFF. With this mechanism, the protect start address can be X000, X200, X400, X0600, X800, XA00, XC00, or XE00 (at page boundaries — 512 bytes) within the FLASH memory.

Examples of protect start address:

- Address: $FE09

**Table 2-2 FLASH Block Protect Range**

<table>
<thead>
<tr>
<th>BPR[7:0]</th>
<th>Protected Range</th>
</tr>
</thead>
<tbody>
<tr>
<td>$00 to $09</td>
<td>The entire FLASH memory is protected.</td>
</tr>
<tr>
<td>$0A or $0B (0000 101x)</td>
<td>$0A00 to $FFFF</td>
</tr>
<tr>
<td>$0C or $0D (0000 110x)</td>
<td>$0C00 to $FFFF</td>
</tr>
<tr>
<td>and so on...</td>
<td></td>
</tr>
<tr>
<td>$FA or $FB (1111 1101x)</td>
<td>$FA00 to $FFFF</td>
</tr>
<tr>
<td>$FC or $FD or $FE</td>
<td>$FFCF to $FFFF</td>
</tr>
<tr>
<td>$FF</td>
<td>The entire FLASH memory is NOT protected.(1)</td>
</tr>
</tbody>
</table>

1. Except for the mask option register ($FFCF) and the 48-byte user vectors ($FFD0–$FFFF). These FLASH locations are always protected.
Chapter 3
Configuration & Mask Option Registers (CONFIG & MOR)

3.1 Introduction

This section describes the configuration registers, CONFIG1 and CONFIG2; and the mask option register, MOR.

The configuration registers enable or disable these options:
- Computer operating properly module (COP)
- COP timeout period (262,128 or 8176 ICLK cycles)
- Low-voltage inhibit (LVI) on VDD
- LVI on VREG
- LVI module reset
- LVI module in stop mode
- STOP instruction
- Stop mode recovery time (32 ICLK or 4096 ICLK cycles)
- Oscillator (internal, RC, and crystal) during stop mode
- Serial communications interface clock source (CGMXCLK or fBUS)

The mask option register selects one of the following oscillator options:
- Internal oscillator
- RC oscillator
- Crystal oscillator

<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>$001D</td>
<td>Configuration Register 2</td>
<td>STOP_</td>
<td>STOP_</td>
<td>STOP_</td>
<td>OSCCLK1</td>
<td>OSCCLK0</td>
<td>0</td>
<td>0</td>
<td>SCIBDSRC</td>
</tr>
<tr>
<td></td>
<td>(CONFIG2)†</td>
<td>ICLKDIS</td>
<td>RCLKEN</td>
<td>XCLKEN</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$001F</td>
<td>Configuration Register 1</td>
<td>COPRS</td>
<td>LVISTOP</td>
<td>LVIRSTD</td>
<td>LVIPWRD</td>
<td>LVIREGD</td>
<td>SSREC</td>
<td>STOP</td>
<td>COPD</td>
</tr>
<tr>
<td></td>
<td>(CONFIG1)†</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$FFCF</td>
<td>Mask-Option-Register (MOR)#</td>
<td>OSCSEL1</td>
<td>OSCSEL0</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td></td>
<td>Erased:</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

† One-time writable register after each reset.
# MOR is a non-volatile FLASH register; write by programming.

Figure 3-1. CONFIG and MOR Registers Summary
3.2 Functional Description

The configuration registers and the mask option register are used in the initialization of various options. These two types of registers are configured differently:

- Configuration registers — Write-once registers after reset
- Mask option register — FLASH register (write by programming)

The configuration registers can be written once after each reset. All of the configuration register bits are cleared during reset. Since the various options affect the operation of the MCU, it is recommended that these registers be written immediately after reset. The configuration registers are located at $001D$ and $001F$. The configuration registers may be read at anytime.

NOTE

The CONFIG registers are not in the FLASH memory but are special registers containing one-time writable latches after each reset. Upon a reset, the CONFIG registers default to predetermined settings as shown in Figure 3-2 and Figure 3-3.

The mask option register (MOR) is used for selecting one of the three clock options for the MCU. The MOR is a byte located in FLASH memory, and is written to by a FLASH programming routine.

3.3 Configuration Register 1 (CONFIG1)

Address: $001F

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>COPRS</td>
<td>LVISTOP</td>
<td>LVIRSTD</td>
<td>LVIPWRD</td>
<td>LVIREGD</td>
<td>SSREC</td>
<td>STOP</td>
<td>COPD</td>
</tr>
</tbody>
</table>

Figure 3-2. Configuration Register 1 (CONFIG1)

COPRS — COP Rate Select Bit
COPRS selects the COP time out period. Reset clears COPRS. (See Chapter 19 Computer Operating Properly (COP).)

- 1 = COP time out period = 8176 ICLK cycles
- 0 = COP time out period = 262,128 ICLK cycles

LVISTOP — LVI Enable in Stop Mode Bit
When the LVIPWRD or LVIREGD bit is clear, setting the LVISTOP bit enables the LVI to operate during stop mode. Reset clears LVISTOP. (See Chapter 20 Low-Voltage Inhibit (LVI).)

- 1 = LVI enabled during stop mode
- 0 = LVI disabled during stop mode

NOTE
If LVISTOP=0, set LVIRSTD=1 before entering stop mode.

LVIRSTD — LVI Reset Disable Bit
LVIRSTD disables the reset signal from the LVI module. (See Chapter 20 Low-Voltage Inhibit (LVI).)

- 1 = LVI module resets disabled
- 0 = LVI module resets enabled
LVIPWRD — $V_{DD}$ LVI Circuit Disable Bit
LVIPWRD disables the $V_{DD}$ LVI circuit. (See Chapter 20 Low-Voltage Inhibit (LVI).)

1 = $V_{DD}$ LVI circuit disabled
0 = $V_{DD}$ LVI circuit enabled

LVIREGD — $V_{REG}$ LVI Circuit Disable Bit
LVIREGD disables the $V_{REG}$ LVI circuit. (See Chapter 20 Low-Voltage Inhibit (LVI).)

1 = $V_{REG}$ LVI circuit disabled
0 = $V_{REG}$ LVI circuit enabled

**NOTE**
If LVIPWRD=1 and LVIREGD=1, set LVIRSTD=1 before entering stop mode.

SSREC — Short Stop Recovery Bit
SSREC enables the CPU to exit stop mode with a delay of 32 ICLK cycles instead of a 4096 ICLK cycle delay.

1 = Stop mode recovery after 32 ICLK cycles
0 = Stop mode recovery after 4096 ICLK cycles

**NOTE**
Exiting stop mode by pulling reset will result in the long stop recovery.

If using an external crystal oscillator, do not set the SSREC bit.

When the LVI is disabled in stop mode (LVISTOP=0), the system stabilization time for long stop recovery (4096 ICLK cycles) gives a delay longer than the LVI’s turn-on time. There is no period where the MCU is not protected from a low power condition. However, when using the short stop recovery configuration option, the 32 ICLK delay is less than the LVI’s turn-on time and there exists a period in start-up where the LVI is not protecting the MCU.

STOP — STOP Instruction Enable Bit
STOP enables the STOP instruction.

1 = STOP instruction enabled
0 = STOP instruction treated as illegal opcode

COPD — COP Disable Bit
COPD disables the COP module. (See Chapter 19 Computer Operating Properly (COP).)

1 = COP module disabled
0 = COP module enabled
3.4 Configuration Register 2 (CONFIG2)

Address: $001D

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>SCIBD-SCRC</th>
</tr>
</thead>
<tbody>
<tr>
<td>STOP_ICLKDIS</td>
<td>STOP_RCLKEN</td>
<td>STOP_XCLKEN</td>
<td>OSCCLK1</td>
<td>OSCCLK0</td>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Figure 3-3. Configuration Register 2 (CONFIG2)

STOP_ICLKDIS — Internal Oscillator Stop Mode Disable

STOP_ICLKDIS disables the internal oscillator during stop mode. Setting the STOP_ICLKDIS bit disables the oscillator during stop mode. (See Chapter 5 Oscillator (OSC).) Reset clears this bit.

- 1 = Internal oscillator disabled during stop mode
- 0 = Internal oscillator enabled to operate during stop mode

STOP_RCLKEN — RC Oscillator Stop Mode Enable Bit

STOP_RCLKEN enables the RC oscillator to continue operating during stop mode. Setting the STOP_RCLKEN bit allows the oscillator to operate continuously even during stop mode. This is useful for driving the timebase module to allow it to generate periodic wake up while in stop mode. (See Chapter 5 Oscillator (OSC).) Reset clears this bit.

- 1 = RC oscillator enabled to operate during stop mode
- 0 = RC oscillator disabled during stop mode

STOP_XCLKEN — X-tal Oscillator Stop Mode Enable Bit

STOP_XCLKEN enables the crystal (x-tal) oscillator to continue operating during stop mode. Setting the STOP_XCLKEN bit allows the x-tal oscillator to operate continuously even during stop mode. This is useful for driving the timebase module to allow it to generate periodic wake up while in stop mode. (See Chapter 5 Oscillator (OSC).) Reset clears this bit.

- 1 = X-tal oscillator enabled to operate during stop mode
- 0 = X-tal oscillator disabled during stop mode

OSCCLK1, OSCCLK0 — Oscillator Output Control Bits

OSCCLK1 and OSCCLK0 select which oscillator output to be driven out as OSCCLK to the timebase module (TBM). Reset clears these two bits.

<table>
<thead>
<tr>
<th>OSCCLK1</th>
<th>OSCCLK0</th>
<th>Timebase Clock Source</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>Internal oscillator (ICLK)</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>RC oscillator (RCCLK)</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>X-tal oscillator (XTAL)</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>Not used</td>
</tr>
</tbody>
</table>

MC68HC908AP A-Family Data Sheet, Rev. 3
SCIBDSRC — SCI Baud Rate Clock Source
SCIBDSRC selects the clock source used for the standard SCI module (non-infrared SCI). The setting of this bit affects the frequency at which the SCI operates.
  1 = Internal data bus clock, \( f_{BUS} \), is used as clock source for SCI
  0 = Oscillator clock, CGMXCLK, is used as clock source for SCI

3.5 Mask Option Register (MOR)
The mask option register (MOR) is used for selecting one of the three clock options for the MCU. The MOR is a byte located in FLASH memory, and is written to by a FLASH programming routine.

Address: $FFCF

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>OSCSEL1</td>
<td>OSCSEL0</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
</tbody>
</table>

Reset: Unaffected by reset

Erased: 1 1 1 1 1 1 1 1

NOTE
The internal oscillator is a free running oscillator and is available after each POR or reset. It is turned-off in stop mode by setting the STOP_ICLKDIS bit in CONFIG2.

Table 3-1. CGMXCLK Clock Selection

<table>
<thead>
<tr>
<th>OSCSEL1</th>
<th>OSCSEL0</th>
<th>CGMXCLK</th>
<th>OSC2 pin</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td></td>
<td></td>
<td>Not used</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>ICLK</td>
<td>( f_{BUS} )</td>
<td>Internal oscillator generates the CGMXCLK.</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>RCCLK</td>
<td>( f_{BUS} )</td>
<td>RC oscillator generates the CGMXCLK. Internal oscillator is available after each POR or reset.</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>X-TAL</td>
<td>Inverting output of XTAL</td>
<td>X-tal oscillator generates the CGMXCLK. Internal oscillator is available after each POR or reset.</td>
</tr>
</tbody>
</table>
Chapter 4
Central Processor Unit (CPU)

4.1 Introduction

The M68HC08 CPU (central processor unit) is an enhanced and fully object-code-compatible version of the M68HC05 CPU. The CPU08 Reference Manual (Freescale document order number CPU08RM/AD) contains a description of the CPU instruction set, addressing modes, and architecture.

4.2 Features

- Object code fully upward-compatible with M68HC05 Family
- 16-bit stack pointer with stack manipulation instructions
- 16-Bit index register with x-register manipulation instructions
- 8-MHz CPU internal bus frequency
- 64-Kbyte program/data memory space
- 16 addressing modes
- Memory-to-memory data moves without using accumulator
- Fast 8-bit by 8-bit multiply and 16-bit by 8-bit divide instructions
- Enhanced binary-coded decimal (BCD) data handling
- Modular architecture with expandable internal bus definition for extension of addressing range beyond 64 Kbytes
- Low-power stop and wait modes
4.3 CPU Registers

Figure 4-1 shows the five CPU registers. CPU registers are not part of the memory map.

4.3.1 Accumulator

The accumulator is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and the results of arithmetic/logic operations.

4.3.2 Index Register

The 16-bit index register allows indexed addressing of a 64-Kbyte memory space. H is the upper byte of the index register, and X is the lower byte. H:X is the concatenated 16-bit index register.

In the indexed addressing modes, the CPU uses the contents of the index register to determine the conditional address of the operand.

The index register can serve also as a temporary data storage location.
4.3.3 Stack Pointer

The stack pointer is a 16-bit register that contains the address of the next location on the stack. During a reset, the stack pointer is preset to $00FF. The reset stack pointer (RSP) instruction sets the least significant byte to $FF and does not affect the most significant byte. The stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack.

In the stack pointer 8-bit offset and 16-bit offset addressing modes, the stack pointer can function as an index register to access data on the stack. The CPU uses the contents of the stack pointer to determine the conditional address of the operand.

4.3.4 Program Counter

The program counter is a 16-bit register that contains the address of the next instruction or operand to be fetched.

Normally, the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location.

During reset, the program counter is loaded with the reset vector address located at $FFFE and $FFFF. The vector address is the address of the first instruction to be executed after exiting the reset state.
4.3.5 Condition Code Register

The 8-bit condition code register contains the interrupt mask and five flags that indicate the results of the instruction just executed. Bits 6 and 5 are set permanently to logic 1. The following paragraphs describe the functions of the condition code register.

V — Overflow Flag
The CPU sets the overflow flag when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow flag.

1 = Overflow
0 = No overflow

H — Half-Carry Flag
The CPU sets the half-carry flag when a carry occurs between accumulator bits 3 and 4 during an add-without-carry (ADD) or add-with-carry (ADC) operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. The DAA instruction uses the states of the H and C flags to determine the appropriate correction factor.

1 = Carry between bits 3 and 4
0 = No carry between bits 3 and 4

I — Interrupt Mask
When the interrupt mask is set, all maskable CPU interrupts are disabled. CPU interrupts are enabled when the interrupt mask is cleared. When a CPU interrupt occurs, the interrupt mask is set automatically after the CPU registers are saved on the stack, but before the interrupt vector is fetched.

1 = Interrupts disabled
0 = Interrupts enabled

NOTE
To maintain M6805 Family compatibility, the upper byte of the index register (H) is not stacked automatically. If the interrupt service routine modifies H, then the user must stack and unstack H using the PSHH and PULH instructions.
After the I bit is cleared, the highest-priority interrupt request is serviced first. A return-from-interrupt (RTI) instruction pulls the CPU registers from the stack and restores the interrupt mask from the stack. After any reset, the interrupt mask is set and can be cleared only by the clear interrupt mask software instruction (CLI).

**N — Negative flag**

The CPU sets the negative flag when an arithmetic operation, logic operation, or data manipulation produces a negative result, setting bit 7 of the result.

- 1 = Negative result
- 0 = Non-negative result

**Z — Zero flag**

The CPU sets the zero flag when an arithmetic operation, logic operation, or data manipulation produces a result of $00$.

- 1 = Zero result
- 0 = Non-zero result

**C — Carry/Borrow Flag**

The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some instructions — such as bit test and branch, shift, and rotate — also clear or set the carry/borrow flag.

- 1 = Carry out of bit 7
- 0 = No carry out of bit 7

### 4.4 Arithmetic/Logic Unit (ALU)

The ALU performs the arithmetic and logic operations defined by the instruction set. Refer to the *CPU08 Reference Manual* (Freescale document order number CPU08RM/AD) for a description of the instructions and addressing modes and more detail about the architecture of the CPU.

### 4.5 Low-Power Modes

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

#### 4.5.1 Wait Mode

The WAIT instruction:

- Clears the interrupt mask (I bit) in the condition code register, enabling interrupts. After exit from wait mode by interrupt, the I bit remains clear. After exit by reset, the I bit is set.
- Disables the CPU clock

#### 4.5.2 Stop Mode

The STOP instruction:

- Clears the interrupt mask (I bit) in the condition code register, enabling external interrupts. After exit from stop mode by external interrupt, the I bit remains clear. After exit by reset, the I bit is set.
- Disables the CPU clock

After exiting stop mode, the CPU clock begins running after the oscillator stabilization delay.
4.6 CPU During Break Interrupts

If a break module is present on the MCU, the CPU starts a break interrupt by:
- Loading the instruction register with the SWI instruction
- Loading the program counter with $FFFC:$FFFD or with $FEFC:$FEFD in monitor mode

The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately.

A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation if the break interrupt has been deasserted.

4.7 Instruction Set Summary

Table 4-1 provides a summary of the M68HC08 instruction set.

4.8 Opcode Map

The opcode map is provided in Table 4-2.

<table>
<thead>
<tr>
<th>Source Form</th>
<th>Operation</th>
<th>Description</th>
<th>Effect on CCR</th>
<th>Address Mode</th>
<th>Opcode</th>
<th>Operand</th>
<th>Cycles</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC #opr</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC opr</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC opr</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC opr.X</td>
<td>Add with Carry</td>
<td>A ← (A) + (M) + (C)</td>
<td>IMM</td>
<td>A9</td>
<td>A7</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>ADC opr.X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC opr.SP</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADC opr.SP</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADD #opr</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADD opr</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADD opr</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADD opr.X</td>
<td>Add without Carry</td>
<td>A ← (A) + (M)</td>
<td>IMM</td>
<td>B9</td>
<td>BB</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>ADD opr.X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADD X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADD opr.SP</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADD opr.SP</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AIS #opr</td>
<td>Add Immediate Value (Signed) to SP</td>
<td>SP ← (SP) + (16 « M)</td>
<td>IMM</td>
<td>C9</td>
<td>ABE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>AIS #opr</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>AIX #opr</td>
<td>Add Immediate Value (Signed) to H:X</td>
<td>H:X ← (H:X) + (16 « M)</td>
<td>IMM</td>
<td>D9</td>
<td>AF</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>AIX #opr</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table 4-1. Instruction Set Summary

<table>
<thead>
<tr>
<th>Source Form</th>
<th>Operation</th>
<th>Description</th>
<th>Effect on CCR</th>
<th>Address Mode</th>
<th>Opcode</th>
<th>Operand</th>
<th>Cycles</th>
</tr>
</thead>
<tbody>
<tr>
<td>AND #opr</td>
<td>Logical AND</td>
<td>A ← (A) &amp; (M)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>A4</td>
<td>ii</td>
<td>2</td>
</tr>
<tr>
<td>AND opr</td>
<td></td>
<td></td>
<td></td>
<td>DIR</td>
<td>B4</td>
<td>dd</td>
<td>3</td>
</tr>
<tr>
<td>AND opr</td>
<td></td>
<td></td>
<td></td>
<td>EXT</td>
<td>C4</td>
<td>hh</td>
<td>4</td>
</tr>
<tr>
<td>AND opr</td>
<td></td>
<td></td>
<td></td>
<td>IX2</td>
<td>D4</td>
<td>ll</td>
<td>4</td>
</tr>
<tr>
<td>AND opr</td>
<td></td>
<td></td>
<td></td>
<td>IX1</td>
<td>E4</td>
<td>ee</td>
<td>3</td>
</tr>
<tr>
<td>AND opr</td>
<td></td>
<td></td>
<td></td>
<td>IX</td>
<td>F4</td>
<td>ff</td>
<td>2</td>
</tr>
<tr>
<td>AND opr</td>
<td></td>
<td></td>
<td></td>
<td>SP1</td>
<td>9EE4</td>
<td>ff</td>
<td>4</td>
</tr>
<tr>
<td>AND opr</td>
<td></td>
<td></td>
<td></td>
<td>SP2</td>
<td>9ED4</td>
<td>ee</td>
<td>5</td>
</tr>
<tr>
<td>ASL opr</td>
<td>Arithmetic Shift Left</td>
<td>b0 ← b7</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>38</td>
<td>dd</td>
<td>4</td>
</tr>
<tr>
<td>ASLA</td>
<td></td>
<td></td>
<td></td>
<td>DIR</td>
<td>48</td>
<td>dd</td>
<td>1</td>
</tr>
<tr>
<td>ASLX</td>
<td></td>
<td></td>
<td></td>
<td>INH</td>
<td>58</td>
<td>ff</td>
<td>1</td>
</tr>
<tr>
<td>ASL opr</td>
<td></td>
<td></td>
<td></td>
<td>INH</td>
<td>68</td>
<td>ff</td>
<td>4</td>
</tr>
<tr>
<td>ASL opr</td>
<td></td>
<td></td>
<td></td>
<td>IX1</td>
<td>78</td>
<td>ff</td>
<td>3</td>
</tr>
<tr>
<td>ASL opr</td>
<td></td>
<td></td>
<td></td>
<td>IX</td>
<td>9E68</td>
<td>ff</td>
<td>5</td>
</tr>
<tr>
<td>BCC rel</td>
<td>Branch if Carry Bit Clear</td>
<td>PC ← (PC) + 2 + rel ? (C) = 0</td>
<td>V H I N Z C</td>
<td>REL</td>
<td>24</td>
<td>rr</td>
<td>3</td>
</tr>
<tr>
<td>BCLR n, opr</td>
<td>Clear Bit n in M</td>
<td>Mn ← 0</td>
<td>V H I N Z C</td>
<td>REL</td>
<td>25</td>
<td>rr</td>
<td>3</td>
</tr>
<tr>
<td>BCS rel</td>
<td>Branch if Carry Bit Set (Same as BLO)</td>
<td>PC ← (PC) + 2 + rel ? (C) = 1</td>
<td>V H I N Z C</td>
<td>REL</td>
<td>27</td>
<td>rr</td>
<td>3</td>
</tr>
<tr>
<td>BEQ rel</td>
<td>Branch if Equal</td>
<td>PC ← (PC) + 2 + rel ? (Z) = 1</td>
<td>V H I N Z C</td>
<td>REL</td>
<td>90</td>
<td>rr</td>
<td>3</td>
</tr>
<tr>
<td>BGE opr</td>
<td>Branch if Greater Than or Equal To (Signed Operands)</td>
<td>PC ← (PC) + 2 + rel ? (N ⊕ V) = 0</td>
<td>V H I N Z C</td>
<td>REL</td>
<td>29</td>
<td>rr</td>
<td>3</td>
</tr>
<tr>
<td>BGT opr</td>
<td>Branch if Greater Than (Signed Operands)</td>
<td>PC ← (PC) + 2 + rel ? (Z)</td>
<td>V H I N Z C</td>
<td>REL</td>
<td>22</td>
<td>rr</td>
<td>3</td>
</tr>
<tr>
<td>BHCC rel</td>
<td>Branch if Half Carry Bit Clear</td>
<td>PC ← (PC) + 2 + rel ? (H) = 0</td>
<td>V H I N Z C</td>
<td>REL</td>
<td>28</td>
<td>rr</td>
<td>3</td>
</tr>
<tr>
<td>BHCS rel</td>
<td>Branch if Half Carry Bit Set</td>
<td>PC ← (PC) + 2 + rel ? (H) = 1</td>
<td>V H I N Z C</td>
<td>REL</td>
<td>29</td>
<td>rr</td>
<td>3</td>
</tr>
<tr>
<td>BHI rel</td>
<td>Branch if Higher</td>
<td>PC ← (PC) + 2 + rel ? (C)</td>
<td>V H I N Z C</td>
<td>REL</td>
<td>22</td>
<td>rr</td>
<td>3</td>
</tr>
<tr>
<td>BHS rel</td>
<td>Branch if Higher or Same (Same as BCC)</td>
<td>PC ← (PC) + 2 + rel ? (C) = 0</td>
<td>V H I N Z C</td>
<td>REL</td>
<td>24</td>
<td>rr</td>
<td>3</td>
</tr>
<tr>
<td>BIH rel</td>
<td>Branch if IRQ Pin High</td>
<td>PC ← (PC) + 2 + rel ? IRQ = 1</td>
<td>V H I N Z C</td>
<td>REL</td>
<td>2F</td>
<td>rr</td>
<td>3</td>
</tr>
<tr>
<td>BIL rel</td>
<td>Branch if IRQ Pin Low</td>
<td>PC ← (PC) + 2 + rel ? IRQ = 0</td>
<td>V H I N Z C</td>
<td>REL</td>
<td>2E</td>
<td>rr</td>
<td>3</td>
</tr>
</tbody>
</table>
## Table 4-1. Instruction Set Summary

<table>
<thead>
<tr>
<th>Source Form</th>
<th>Operation</th>
<th>Description</th>
<th>Effect on CCR</th>
<th>Address Mode</th>
<th>Opcode</th>
<th>Operand</th>
<th>Cycles</th>
</tr>
</thead>
<tbody>
<tr>
<td>BIT #opr</td>
<td>Bit Test</td>
<td>(A) &amp; (M)</td>
<td>0 – – – – – –</td>
<td>IMM</td>
<td>A5</td>
<td>ii</td>
<td>2</td>
</tr>
<tr>
<td>BIT opr</td>
<td></td>
<td></td>
<td></td>
<td>DIR</td>
<td>B5</td>
<td>dd</td>
<td>3</td>
</tr>
<tr>
<td>BIT opr</td>
<td></td>
<td></td>
<td></td>
<td>EXT</td>
<td>C5</td>
<td>hh</td>
<td>4</td>
</tr>
<tr>
<td>BIT opr,X</td>
<td></td>
<td></td>
<td></td>
<td>IX2</td>
<td>D5</td>
<td>ll</td>
<td>4</td>
</tr>
<tr>
<td>BIT opr,X</td>
<td></td>
<td></td>
<td></td>
<td>IX1</td>
<td>E5</td>
<td>ee</td>
<td>3</td>
</tr>
<tr>
<td>BIT ,X</td>
<td></td>
<td></td>
<td></td>
<td>IX</td>
<td>F5</td>
<td>ff</td>
<td>2</td>
</tr>
<tr>
<td>BIT opr,SP</td>
<td></td>
<td></td>
<td></td>
<td>SP1</td>
<td>9EE5</td>
<td>ff</td>
<td>4</td>
</tr>
<tr>
<td>BIT opr,SP</td>
<td></td>
<td></td>
<td></td>
<td>SP2</td>
<td>9ED5</td>
<td>ee</td>
<td>5</td>
</tr>
<tr>
<td>BLE opr</td>
<td>Branch if Less Than or Equal To (Signed Operands) PC ← (PC) + 2 + rel ? (Z)</td>
<td>– – – – – –</td>
<td>REL</td>
<td>93</td>
<td>rr</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>BLO rel</td>
<td>Branch if Lower (Same as BCS) PC ← (PC) + 2 + rel ? (C)</td>
<td>– – – – – –</td>
<td>REL</td>
<td>25</td>
<td>rr</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>BLS rel</td>
<td>Branch if Lower or Same PC ← (PC) + 2 + rel ? (C)</td>
<td>– – – – – –</td>
<td>REL</td>
<td>23</td>
<td>rr</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>BLT opr</td>
<td>Branch if Less Than (Signed Operands) PC ← (PC) + 2 + rel ? (N ⊕ V)</td>
<td>– – – – – –</td>
<td>REL</td>
<td>91</td>
<td>rr</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>BMC rel</td>
<td>Branch if Interrupt Mask Clear PC ← (PC) + 2 + rel ? (I)</td>
<td>– – – – – –</td>
<td>REL</td>
<td>2C</td>
<td>rr</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>BMI rel</td>
<td>Branch if Minus PC ← (PC) + 2 + rel ? (N)</td>
<td>– – – – – –</td>
<td>REL</td>
<td>2B</td>
<td>rr</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>BMS rel</td>
<td>Branch if Interrupt Mask Set PC ← (PC) + 2 + rel ? (I)</td>
<td>– – – – – –</td>
<td>REL</td>
<td>2D</td>
<td>rr</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>BNE rel</td>
<td>Branch if Not Equal PC ← (PC) + 2 + rel ? (Z)</td>
<td>– – – – – –</td>
<td>REL</td>
<td>26</td>
<td>rr</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>BPL rel</td>
<td>Branch if Plus PC ← (PC) + 2 + rel ? (N)</td>
<td>– – – – – –</td>
<td>REL</td>
<td>2A</td>
<td>rr</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>BRA rel</td>
<td>Branch Always PC ← (PC) + 2 + rel</td>
<td>– – – – – –</td>
<td>REL</td>
<td>20</td>
<td>rr</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>BRCLR n,opr,rel</td>
<td>Branch if Bit n in M Clear PC ← (PC) + 3 + rel ? (Mn)</td>
<td>– – – – – –</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BRN rel</td>
<td>Branch Never PC ← (PC) + 2</td>
<td>– – – – – –</td>
<td>REL</td>
<td>21</td>
<td>rr</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>BRSET n,opr,rel</td>
<td>Branch if Bit n in M Set PC ← (PC) + 3 + rel ? (Mn)</td>
<td>– – – – – –</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>BSET n,opr</td>
<td>Set Bit n in M Mn ← 1</td>
<td>– – – – – –</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

MC68HC908AP A-Family Data Sheet, Rev. 3

62
Freescale Semiconductor
Table 4-1. Instruction Set Summary

<table>
<thead>
<tr>
<th>Source Form</th>
<th>Operation</th>
<th>Description</th>
<th>Effect on CCR</th>
<th>Address Mode</th>
<th>Opcode</th>
<th>Operand</th>
<th>Cycles</th>
</tr>
</thead>
<tbody>
<tr>
<td>BSR rel</td>
<td>Branch to Subroutine</td>
<td>PC ← (PC) + 2; push (PCL) SP ← (SP) – 1; push (PCH) SP ← (SP) – 1</td>
<td>–</td>
<td>REL</td>
<td>AD</td>
<td>rr</td>
<td>4</td>
</tr>
<tr>
<td>CBEQ opr,rel</td>
<td>Compare and Branch if Equal</td>
<td>PC ← (PC) + 3 + rel ? (A) – (M) = $00</td>
<td>–</td>
<td>IMM</td>
<td>31</td>
<td>dd rr</td>
<td>5</td>
</tr>
<tr>
<td>CBEQA #opr,rel</td>
<td></td>
<td>PC ← (PC) + 3 + rel ? (A) – (M) = $00</td>
<td>–</td>
<td>IMM</td>
<td>41</td>
<td>ii rr</td>
<td>4</td>
</tr>
<tr>
<td>CBEQX #opr,rel</td>
<td></td>
<td>PC ← (PC) + 3 + rel ? (X) – (M) = $00</td>
<td>–</td>
<td>IMM</td>
<td>51</td>
<td>ii rr</td>
<td>4</td>
</tr>
<tr>
<td>CBEQ opr,X+,rel</td>
<td></td>
<td>PC ← (PC) + 3 + rel ? (A) – (M) = $00</td>
<td>–</td>
<td>IXX1+</td>
<td>61</td>
<td>ff rr</td>
<td>5</td>
</tr>
<tr>
<td>CBEQ X+,rel</td>
<td></td>
<td>PC ← (PC) + 2 + rel ? (A) – (M) = $00</td>
<td>–</td>
<td>IXX</td>
<td>71</td>
<td>rr</td>
<td>4</td>
</tr>
<tr>
<td>CBEQ opr,SP,rel</td>
<td></td>
<td>PC ← (PC) + 4 + rel ? (A) – (M) = $00</td>
<td>–</td>
<td>SP1</td>
<td>9E61</td>
<td>ff rr</td>
<td>6</td>
</tr>
<tr>
<td>CLC</td>
<td>Clear Carry Bit</td>
<td>C ← 0</td>
<td>–</td>
<td>INH</td>
<td>98</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>CLI</td>
<td>Clear Interrupt Mask</td>
<td>I ← 0</td>
<td>–</td>
<td>INH</td>
<td>9A</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>CLR opr</td>
<td>Clear</td>
<td>M ← $00</td>
<td>0</td>
<td>IMM</td>
<td>3F</td>
<td>dd</td>
<td>3</td>
</tr>
<tr>
<td>CLRA</td>
<td>Clear</td>
<td>A ← $00</td>
<td>0</td>
<td>IMM</td>
<td>4F</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>CLRX</td>
<td>Clear</td>
<td>X ← $00</td>
<td>0</td>
<td>IMM</td>
<td>5F</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>CLRH</td>
<td>Clear</td>
<td>H ← $00</td>
<td>0</td>
<td>IMM</td>
<td>8C</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>CLR opr,X</td>
<td>Compare A with M</td>
<td>(A) – (M)</td>
<td>–</td>
<td>IMM</td>
<td>A1</td>
<td>i</td>
<td>2</td>
</tr>
<tr>
<td>CLR ,X</td>
<td>Clear</td>
<td>M ← $00</td>
<td>0</td>
<td>IMM</td>
<td>B1</td>
<td>dd</td>
<td>3</td>
</tr>
<tr>
<td>CLR opr,SP</td>
<td>Clear</td>
<td>M ← $00</td>
<td>0</td>
<td>IMM</td>
<td>C1</td>
<td>hh</td>
<td>4</td>
</tr>
<tr>
<td>CMP #opr</td>
<td>Compare A with M</td>
<td>(A) – (M)</td>
<td>–</td>
<td>IMM</td>
<td>E1</td>
<td>ee ff</td>
<td>4</td>
</tr>
<tr>
<td>CMP opr</td>
<td>Compare A with M</td>
<td>(A) – (M)</td>
<td>–</td>
<td>IMM</td>
<td>F1</td>
<td>ff</td>
<td>3</td>
</tr>
<tr>
<td>CMPX</td>
<td>Compare X with M</td>
<td>(X) – (M)</td>
<td>–</td>
<td>IMM</td>
<td>6E61</td>
<td>ee ff</td>
<td>5</td>
</tr>
<tr>
<td>COM opr</td>
<td>Complement (One's Complement)</td>
<td>M ← ($M) = $FF – (M)</td>
<td>–</td>
<td>IMM</td>
<td>33</td>
<td>dd</td>
<td>4</td>
</tr>
<tr>
<td>COMA</td>
<td>Complement (One's Complement)</td>
<td>A ← ($A) = $FF – (M)</td>
<td>0</td>
<td>IMM</td>
<td>43</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>COMX</td>
<td>Complement (One's Complement)</td>
<td>X ← ($X) = $FF – (M)</td>
<td>0</td>
<td>IMM</td>
<td>53</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>COM opr,X</td>
<td>Complement (One's Complement)</td>
<td>M ← ($M) = $FF – (M)</td>
<td>–</td>
<td>IMM</td>
<td>63</td>
<td>ff</td>
<td>4</td>
</tr>
<tr>
<td>COM ,X</td>
<td>Complement (One's Complement)</td>
<td>M ← ($M) = $FF – (M)</td>
<td>–</td>
<td>IMM</td>
<td>73</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>COM opr,SP</td>
<td>Complement (One's Complement)</td>
<td>M ← ($M) = $FF – (M)</td>
<td>–</td>
<td>IMM</td>
<td>9E63</td>
<td>ff</td>
<td>5</td>
</tr>
<tr>
<td>CPHX #opr</td>
<td>Compare H:X with M</td>
<td>(H:X) – (M:M + 1)</td>
<td>–</td>
<td>IMM</td>
<td>65</td>
<td>ii i+1</td>
<td>3</td>
</tr>
<tr>
<td>CPHX opr</td>
<td>Compare H:X with M</td>
<td>(H:X) – (M:M + 1)</td>
<td>–</td>
<td>IMM</td>
<td>75</td>
<td>dd</td>
<td>4</td>
</tr>
<tr>
<td>CPX #opr</td>
<td>Compare X with M</td>
<td>(X) – (M)</td>
<td>–</td>
<td>IMM</td>
<td>A3</td>
<td>i</td>
<td>2</td>
</tr>
<tr>
<td>CPX opr</td>
<td>Compare X with M</td>
<td>(X) – (M)</td>
<td>–</td>
<td>IMM</td>
<td>B3</td>
<td>dd</td>
<td>3</td>
</tr>
<tr>
<td>CPX ,X</td>
<td>Compare X with M</td>
<td>(X) – (M)</td>
<td>–</td>
<td>IMM</td>
<td>C3</td>
<td>hh</td>
<td>4</td>
</tr>
<tr>
<td>CPX opr,X</td>
<td>Compare X with M</td>
<td>(X) – (M)</td>
<td>–</td>
<td>IMM</td>
<td>D3</td>
<td>ee ff</td>
<td>4</td>
</tr>
<tr>
<td>CPX opr,SP</td>
<td>Compare X with M</td>
<td>(X) – (M)</td>
<td>–</td>
<td>IMM</td>
<td>E3</td>
<td>ff</td>
<td>3</td>
</tr>
<tr>
<td>DAA</td>
<td>Decimal Adjust A</td>
<td>(A)_{10}</td>
<td>–</td>
<td>INH</td>
<td>72</td>
<td>2</td>
<td></td>
</tr>
</tbody>
</table>
### Table 4-1. Instruction Set Summary

<table>
<thead>
<tr>
<th>Source Form</th>
<th>Operation</th>
<th>Description</th>
<th>Effect on CCR</th>
<th>Address Mode</th>
<th>Opcode</th>
<th>Operand</th>
<th>Cycles</th>
</tr>
</thead>
<tbody>
<tr>
<td>DBNZ opr,rel</td>
<td>Decrement and Branch if Not Zero</td>
<td>A ← (A–1) or M ← (M–1) or X ← (X–1)</td>
<td>– – – – – –</td>
<td>DIR</td>
<td>3B</td>
<td>dd rr</td>
<td>5</td>
</tr>
<tr>
<td>DBNZZA rel</td>
<td>PC ← (PC) + 3 + rel? (result) ≠ 0</td>
<td></td>
<td>INH</td>
<td>4B</td>
<td>rr</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>DBNZX rel</td>
<td>PC ← (PC) + 2 + rel? (result) ≠ 0</td>
<td></td>
<td>INH</td>
<td>5B</td>
<td>ff</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>DBNZ opr,X,rel</td>
<td>PC ← (PC) + 3 + rel? (result) ≠ 0</td>
<td></td>
<td>IX1</td>
<td>6B</td>
<td>ff</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>DBNZ X,rel</td>
<td>PC ← (PC) + 4 + rel? (result) ≠ 0</td>
<td></td>
<td>IX</td>
<td>7B</td>
<td>rr</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>DBNZ opr,SP,rel</td>
<td>PC ← (PC) + 5 + rel? (result) ≠ 0</td>
<td></td>
<td>SP1</td>
<td>9E6B</td>
<td>ff</td>
<td>5</td>
<td></td>
</tr>
<tr>
<td>DEC opr</td>
<td>Decrement</td>
<td>M ← (M) – 1</td>
<td>– – – – – –</td>
<td>DIR</td>
<td>3A</td>
<td>dd</td>
<td>4</td>
</tr>
<tr>
<td>DECA</td>
<td>A ← (A) – 1</td>
<td></td>
<td>INH</td>
<td>4A</td>
<td>ii</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>DECX</td>
<td>X ← (X) – 1</td>
<td></td>
<td>INH</td>
<td>5A</td>
<td>ee ff</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>DEC opr,X</td>
<td>M ← (M) – 1</td>
<td></td>
<td>IX1</td>
<td>6A</td>
<td>ff</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>DEC X</td>
<td>M ← (M) – 1</td>
<td></td>
<td>IX</td>
<td>7A</td>
<td>ff</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>DEC opr,SP</td>
<td>M ← (M) – 1</td>
<td></td>
<td>SP1</td>
<td>9E68</td>
<td>ff</td>
<td>5</td>
<td></td>
</tr>
<tr>
<td>DIV</td>
<td>Divide</td>
<td>A ← (H:A)/(X)</td>
<td>– – – – – –</td>
<td>IMM</td>
<td>A8</td>
<td></td>
<td>2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>H ← Remainder</td>
<td></td>
<td>DIR</td>
<td>B8</td>
<td>dd</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>EXT</td>
<td>C8</td>
<td>hh ll</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>IX2</td>
<td>D8</td>
<td>ee ff</td>
<td>4</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>IX1</td>
<td>E8</td>
<td>ff</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>IX</td>
<td>F8</td>
<td>ff</td>
<td>4</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SP1</td>
<td>9E68</td>
<td>ff</td>
<td>5</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SP2</td>
<td>9ED8</td>
<td>ff</td>
<td>5</td>
</tr>
<tr>
<td>EOR #opr</td>
<td>Exclusive OR M with A</td>
<td>A ← (A ⊕ M)</td>
<td>0 – – – – – –</td>
<td>IMM</td>
<td>A8</td>
<td>ii</td>
<td>2</td>
</tr>
<tr>
<td>EOR opr</td>
<td></td>
<td></td>
<td></td>
<td>DIR</td>
<td>B8</td>
<td>dd</td>
<td>3</td>
</tr>
<tr>
<td>EOR opr</td>
<td></td>
<td></td>
<td></td>
<td>EXT</td>
<td>C8</td>
<td>hh ll</td>
<td>3</td>
</tr>
<tr>
<td>EOR opr,X</td>
<td></td>
<td></td>
<td></td>
<td>IX2</td>
<td>D8</td>
<td>ee ff</td>
<td>4</td>
</tr>
<tr>
<td>EOR opr,X</td>
<td></td>
<td></td>
<td></td>
<td>IX1</td>
<td>E8</td>
<td>ff</td>
<td>4</td>
</tr>
<tr>
<td>EOR opr,IX</td>
<td></td>
<td></td>
<td></td>
<td>IX</td>
<td>F8</td>
<td>ff</td>
<td>5</td>
</tr>
<tr>
<td>EOR opr,IX</td>
<td></td>
<td></td>
<td></td>
<td>SP1</td>
<td>9E68</td>
<td>ff</td>
<td>5</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SP2</td>
<td>9ED8</td>
<td>ff</td>
<td>5</td>
</tr>
<tr>
<td>INC opr</td>
<td>Increment</td>
<td>M ← (M) + 1</td>
<td>– – – – – –</td>
<td>DIR</td>
<td>3C</td>
<td>dd</td>
<td>4</td>
</tr>
<tr>
<td>INCA</td>
<td>A ← (A) + 1</td>
<td></td>
<td>INH</td>
<td>4C</td>
<td>ii</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>INCX</td>
<td>X ← (X) + 1</td>
<td></td>
<td>INH</td>
<td>5C</td>
<td>ee ff</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>INC opr,X</td>
<td>M ← (M) + 1</td>
<td></td>
<td>IX1</td>
<td>6C</td>
<td>ff</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>INC X</td>
<td>M ← (M) + 1</td>
<td></td>
<td>IX</td>
<td>7C</td>
<td>ff</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>INC opr,SP</td>
<td>M ← (M) + 1</td>
<td></td>
<td>SP1</td>
<td>9E6C</td>
<td>ff</td>
<td>5</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SP2</td>
<td>9EDC</td>
<td>ff</td>
<td>5</td>
</tr>
<tr>
<td>JMP opr</td>
<td>Jump</td>
<td>PC ← Jump Address</td>
<td>– – – – – –</td>
<td>DIR</td>
<td>BC</td>
<td>dd</td>
<td>2</td>
</tr>
<tr>
<td>JMP opr</td>
<td></td>
<td></td>
<td></td>
<td>EXT</td>
<td>CC</td>
<td>hh ll</td>
<td>3</td>
</tr>
<tr>
<td>JMP opr,X</td>
<td></td>
<td></td>
<td></td>
<td>IX2</td>
<td>DC</td>
<td>ee ff</td>
<td>4</td>
</tr>
<tr>
<td>JMP opr,X</td>
<td></td>
<td></td>
<td></td>
<td>IX1</td>
<td>EC</td>
<td>ff</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>IX</td>
<td>FC</td>
<td>ff</td>
<td>3</td>
</tr>
<tr>
<td>JSR opr</td>
<td>Jump to Subroutine</td>
<td>PC ← (PC) + n (n = 1, 2, or 3)</td>
<td>– – – – – –</td>
<td>DIR</td>
<td>BD</td>
<td>dd</td>
<td>4</td>
</tr>
<tr>
<td>JSR opr</td>
<td></td>
<td></td>
<td></td>
<td>EXT</td>
<td>CE</td>
<td>hh ll</td>
<td>3</td>
</tr>
<tr>
<td>JSR opr,X</td>
<td></td>
<td></td>
<td></td>
<td>IX2</td>
<td>DC</td>
<td>ee ff</td>
<td>4</td>
</tr>
<tr>
<td>JSR opr,X</td>
<td></td>
<td></td>
<td></td>
<td>IX1</td>
<td>EC</td>
<td>ff</td>
<td>4</td>
</tr>
<tr>
<td>JSR opr,IX</td>
<td></td>
<td></td>
<td></td>
<td>IX</td>
<td>FC</td>
<td>ff</td>
<td>5</td>
</tr>
<tr>
<td>JSR X</td>
<td></td>
<td></td>
<td></td>
<td>SP1</td>
<td>9E66</td>
<td>ff</td>
<td>5</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SP2</td>
<td>9ED6</td>
<td>ff</td>
<td>5</td>
</tr>
<tr>
<td>LDA #opr</td>
<td>Load A from M</td>
<td>A ← (M)</td>
<td>0 – – – – – –</td>
<td>IMM</td>
<td>A6</td>
<td>ii</td>
<td>2</td>
</tr>
<tr>
<td>LDA opr</td>
<td></td>
<td></td>
<td></td>
<td>DIR</td>
<td>B6</td>
<td>dd</td>
<td>3</td>
</tr>
<tr>
<td>LDA opr</td>
<td></td>
<td></td>
<td></td>
<td>EXT</td>
<td>C6</td>
<td>hh ll</td>
<td>4</td>
</tr>
<tr>
<td>LDA opr</td>
<td></td>
<td></td>
<td></td>
<td>IX2</td>
<td>D6</td>
<td>ee ff</td>
<td>4</td>
</tr>
<tr>
<td>LDA opr</td>
<td></td>
<td></td>
<td></td>
<td>IX1</td>
<td>E6</td>
<td>ff</td>
<td>2</td>
</tr>
<tr>
<td>LDA opr</td>
<td></td>
<td></td>
<td></td>
<td>IX</td>
<td>F6</td>
<td>ff</td>
<td>2</td>
</tr>
<tr>
<td>LDA opr,X</td>
<td></td>
<td></td>
<td></td>
<td>SP1</td>
<td>9E66</td>
<td>ee ff</td>
<td>4</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>SP2</td>
<td>9ED6</td>
<td>ee ff</td>
<td>5</td>
</tr>
<tr>
<td>LDA X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>LDHX #opr</td>
<td>Load H:X from M</td>
<td>H:X ← (M:M + 1)</td>
<td>0 – – – – – –</td>
<td>IMM</td>
<td>45</td>
<td>ii jj</td>
<td>3</td>
</tr>
<tr>
<td>LDHX opr</td>
<td></td>
<td></td>
<td></td>
<td>DIR</td>
<td>55</td>
<td>dd</td>
<td>4</td>
</tr>
</tbody>
</table>

**MC68HC908AP A-Family Data Sheet, Rev. 3**
## Opcode Map

**MC68HC908AP A-Family Data Sheet, Rev. 3**

### Table 4-1. Instruction Set Summary

<table>
<thead>
<tr>
<th>Source Form</th>
<th>Operation</th>
<th>Description</th>
<th>Effect on CCR</th>
<th>Address Mode</th>
<th>Opcode</th>
<th>Operand</th>
<th>Cycles</th>
</tr>
</thead>
<tbody>
<tr>
<td>LDX #opr</td>
<td>Load X from M</td>
<td>X ← (M)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>LDX opr</td>
<td>Logical Shift Left</td>
<td>X ← (M)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>LDX opr,X</td>
<td>Logical Shift Right</td>
<td>X ← (M)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>LDX ,X</td>
<td>Logical Shift Left</td>
<td>X ← (M)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>LDX opr,SP</td>
<td>Logical Shift Right</td>
<td>X ← (M)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>LSL opr</td>
<td>Logical Shift Left</td>
<td>X ← (M)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>LSLA</td>
<td>Logical Shift Right</td>
<td>X ← (M)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>LSLX</td>
<td>Logical Shift Left</td>
<td>X ← (M)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>LSL ,X</td>
<td>Logical Shift Right</td>
<td>X ← (M)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>LSR opr</td>
<td>Logical Shift Left</td>
<td>X ← (M)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>LSRX</td>
<td>Logical Shift Right</td>
<td>X ← (M)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>LSR opr,X</td>
<td>Logical Shift Left</td>
<td>X ← (M)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>LSR ,X</td>
<td>Logical Shift Right</td>
<td>X ← (M)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>LSR opr,SP</td>
<td>Logical Shift Left</td>
<td>X ← (M)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>LSRX,SP</td>
<td>Logical Shift Right</td>
<td>X ← (M)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>MOV opr,opr</td>
<td>Move</td>
<td>(M)Destination ← (M)Source</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>MOV opr,X+</td>
<td>Move</td>
<td>(M)Destination ← (M)Source</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>MOV opr,opr</td>
<td>Move</td>
<td>(M)Destination ← (M)Source</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>MOV X+,opr</td>
<td>Move</td>
<td>(M)Destination ← (M)Source</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>MUL</td>
<td>Unsigned multiply</td>
<td>X:A ← (X) × (A)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>NEG opr</td>
<td>Negate (Two's Complement)</td>
<td>M ← −(M) = $00 − (M)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>NEGA</td>
<td>Negate (Two's Complement)</td>
<td>A ← −(A) = $00 − (A)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>NEGX</td>
<td>Negate (Two's Complement)</td>
<td>X ← −(X) = $00 − (X)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>NEGX</td>
<td>Negate (Two's Complement)</td>
<td>M ← −(M) = $00 − (M)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>NEG opr,SP</td>
<td>Negate (Two's Complement)</td>
<td>M ← −(M) = $00 − (M)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>NOP</td>
<td>No Operation</td>
<td>None</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>ORA #opr</td>
<td>Inclusive OR A and M</td>
<td>A ← (A)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>ORA opr</td>
<td>Inclusive OR A and M</td>
<td>A ← (A)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>ORA opr,X</td>
<td>Inclusive OR A and M</td>
<td>A ← (A)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>ORA opr,X+</td>
<td>Inclusive OR A and M</td>
<td>A ← (A)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>ORA ,X</td>
<td>Inclusive OR A and M</td>
<td>A ← (A)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>ORA opr,SP</td>
<td>Inclusive OR A and M</td>
<td>A ← (A)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>ORA opr,SP</td>
<td>Inclusive OR A and M</td>
<td>A ← (A)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>PSHA</td>
<td>Push A onto Stack</td>
<td>Push (A); SP ← (SP) − 1</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>PSHH</td>
<td>Push H onto Stack</td>
<td>Push (H); SP ← (SP) − 1</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>PSHX</td>
<td>Push X onto Stack</td>
<td>Push (X); SP ← (SP) − 1</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>PULA</td>
<td>Pull A from Stack</td>
<td>SP ← (SP + 1); Pull (A)</td>
<td>V H I N Z C</td>
<td>IMM</td>
<td>AE</td>
<td>2</td>
<td></td>
</tr>
</tbody>
</table>
Table 4-1. Instruction Set Summary

<table>
<thead>
<tr>
<th>Source Form</th>
<th>Operation</th>
<th>Description</th>
<th>Effect on CCR</th>
<th>Address Mode</th>
<th>Opcode</th>
<th>Operand</th>
<th>Cycles</th>
</tr>
</thead>
<tbody>
<tr>
<td>PULH</td>
<td>Pull H from Stack</td>
<td>SP ← (SP + 1); Pull (H)</td>
<td>– – – – – –</td>
<td>INH</td>
<td>8A</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>PULX</td>
<td>Pull X from Stack</td>
<td>SP ← (SP + 1); Pull (X)</td>
<td>– – – – – –</td>
<td>INH</td>
<td>88</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>ROL opr</td>
<td>Rotate Left through Carry</td>
<td></td>
<td>DIR</td>
<td>39</td>
<td>dd</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>ROLX</td>
<td></td>
<td></td>
<td>INH</td>
<td>49</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ROLX opr, X</td>
<td></td>
<td></td>
<td>INH</td>
<td>59</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ROLX opr, SP</td>
<td></td>
<td></td>
<td>IX1</td>
<td>69</td>
<td>ff</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>ROLX opr, SP</td>
<td></td>
<td></td>
<td>IX1</td>
<td>79</td>
<td>ff</td>
<td>5</td>
<td></td>
</tr>
<tr>
<td>ROR opr</td>
<td>Rotate Right through Carry</td>
<td></td>
<td>DIR</td>
<td>36</td>
<td>dd</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>RORX</td>
<td></td>
<td></td>
<td>INH</td>
<td>46</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RORX opr, X</td>
<td></td>
<td></td>
<td>INH</td>
<td>56</td>
<td>1</td>
<td></td>
<td></td>
</tr>
<tr>
<td>RORX opr, SP</td>
<td></td>
<td></td>
<td>IX1</td>
<td>66</td>
<td>ff</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>RORX opr, SP</td>
<td></td>
<td></td>
<td>IX1</td>
<td>76</td>
<td>ff</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>RORX opr, SP</td>
<td></td>
<td></td>
<td>SP1</td>
<td>9E66</td>
<td>ff</td>
<td>5</td>
<td></td>
</tr>
<tr>
<td>RSP</td>
<td>Reset Stack Pointer</td>
<td>SP ← $FF</td>
<td>– – – – – –</td>
<td>INH</td>
<td>9C</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>RTI</td>
<td>Return from Interrupt</td>
<td>SP ← (SP + 1); Pull (CCR)</td>
<td>– – – – – –</td>
<td>INH</td>
<td>80</td>
<td>7</td>
<td></td>
</tr>
<tr>
<td>RTS</td>
<td>Return from Subroutine</td>
<td>SP ← SP + 1; Pull (PCH)</td>
<td>– – – – – –</td>
<td>INH</td>
<td>81</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>SBC #opr</td>
<td>Subtract with Carry</td>
<td>A ← (A) – (M) – (C)</td>
<td>IMM</td>
<td>A2</td>
<td>ii</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>SBC opr</td>
<td></td>
<td></td>
<td>B2</td>
<td>dd</td>
<td>3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SBC opr</td>
<td></td>
<td></td>
<td>C2</td>
<td>ee</td>
<td>4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SBC opr, X</td>
<td></td>
<td></td>
<td>D2</td>
<td>ee</td>
<td>2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SBC opr, X</td>
<td></td>
<td></td>
<td>E2</td>
<td>ff</td>
<td>5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SBC opr, SP</td>
<td></td>
<td></td>
<td>F2</td>
<td>ff</td>
<td>3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>SBC opr, SP</td>
<td></td>
<td></td>
<td>SP1</td>
<td>9EE2</td>
<td>ee</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>SBC opr, SP</td>
<td></td>
<td></td>
<td>SP2</td>
<td>9ED2</td>
<td>ff</td>
<td>5</td>
<td></td>
</tr>
<tr>
<td>SEC</td>
<td>Set Carry Bit</td>
<td>C ← 1</td>
<td>– – – – – 1</td>
<td>INH</td>
<td>99</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>SEI</td>
<td>Set Interrupt Mask</td>
<td>I ← 1</td>
<td>– 1 – – –</td>
<td>INH</td>
<td>9B</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>STA opr</td>
<td>Store A in M</td>
<td>M ← (A)</td>
<td>0 – – – – – –</td>
<td>DIR</td>
<td>B7</td>
<td>3</td>
<td></td>
</tr>
<tr>
<td>STA opr</td>
<td></td>
<td></td>
<td>C7</td>
<td>dd</td>
<td>4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>STA opr, X</td>
<td></td>
<td></td>
<td>D7</td>
<td>ee</td>
<td>4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>STA opr, X</td>
<td></td>
<td></td>
<td>E7</td>
<td>ee</td>
<td>2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>STA opr, SP</td>
<td></td>
<td></td>
<td>F7</td>
<td>ff</td>
<td>5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>STA opr, SP</td>
<td></td>
<td></td>
<td>SP1</td>
<td>9EE7</td>
<td>ee</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>STA opr, SP</td>
<td></td>
<td></td>
<td>SP2</td>
<td>9ED7</td>
<td>ff</td>
<td>5</td>
<td></td>
</tr>
<tr>
<td>STHX opr</td>
<td>Store H:X in M</td>
<td>(M:M + 1) ← (H:X)</td>
<td>0 – – – – – –</td>
<td>DIR</td>
<td>35</td>
<td>dd</td>
<td>4</td>
</tr>
<tr>
<td>STOP</td>
<td>Enable Interrupts, Stop Processing</td>
<td>I ← 0; Stop Processing</td>
<td>– – 0 – – –</td>
<td>INH</td>
<td>8E</td>
<td>1</td>
<td></td>
</tr>
</tbody>
</table>

MC68HC908AP A-Family Data Sheet, Rev. 3

Freescale Semiconductor
Table 4-1. Instruction Set Summary

<table>
<thead>
<tr>
<th>Source Form</th>
<th>Operation</th>
<th>Description</th>
<th>Effect on CCR</th>
<th>Address Mode</th>
<th>Opcode</th>
<th>Operand</th>
<th>Cycles</th>
</tr>
</thead>
<tbody>
<tr>
<td>STX opr</td>
<td>Store X in M</td>
<td>M ← (X)</td>
<td>V H I N Z C</td>
<td>DIR EXT IX2 IX1 IX SP1 SP2</td>
<td>BF CF DF EF FF 9EEF 9EDF</td>
<td>dd hh ll ee ff ff ff 4 4 3 3 5 5</td>
<td></td>
</tr>
<tr>
<td>SUB #opr</td>
<td>Subtract</td>
<td>A ← (A) − (M)</td>
<td>0 − − − − −</td>
<td>IMM DIR EXT IX2 IX1 IX SP1 SP2</td>
<td>A0 B0 C0 D0 E0 F0 9EE0 9ED0</td>
<td>li dd hh ll ee ff ff ff 2 3 4 4 5</td>
<td></td>
</tr>
<tr>
<td>SWI</td>
<td>Software Interrupt</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>INH 83</td>
<td>9</td>
</tr>
<tr>
<td>TAP</td>
<td>Transfer A to CCR</td>
<td>CCR ← (A)</td>
<td>V H I N Z C</td>
<td>INH</td>
<td>84</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>TAX</td>
<td>Transfer A to X</td>
<td>X ← (A)</td>
<td>− − − − − −</td>
<td></td>
<td></td>
<td>97</td>
<td>1</td>
</tr>
<tr>
<td>TPA</td>
<td>Transfer CCR to A</td>
<td>A ← (CCR)</td>
<td>− − − − − −</td>
<td></td>
<td></td>
<td>85</td>
<td>1</td>
</tr>
<tr>
<td>TST opr</td>
<td>Test for Negative or Zero</td>
<td>(A) − $00 or (X) − $00 or (M) − $00</td>
<td>0 − − − − −</td>
<td></td>
<td></td>
<td>3D 4D 5D 6D 7D 9E8D</td>
<td>dd dd dd dd dd dd 3 3 2 3 3 3</td>
</tr>
<tr>
<td>TSX</td>
<td>Transfer SP to H:X</td>
<td>H:X ← (SP) + 1</td>
<td>− − − − − −</td>
<td></td>
<td></td>
<td>95</td>
<td>2</td>
</tr>
<tr>
<td>TXA</td>
<td>Transfer X to A</td>
<td>A ← (X)</td>
<td>− − − − − −</td>
<td></td>
<td></td>
<td>9F</td>
<td>1</td>
</tr>
<tr>
<td>TSS</td>
<td>Transfer H:X to SP</td>
<td>(SP) ← (H:X) − 1</td>
<td>− − − − − −</td>
<td></td>
<td></td>
<td>94</td>
<td>2</td>
</tr>
<tr>
<td>WAIT</td>
<td>Enable Interrupts; Wait for Interrupt</td>
<td>I ← 0; Inhibit CPU clocking until interrupted</td>
<td>− − 0 − − −</td>
<td></td>
<td></td>
<td>8F</td>
<td>1</td>
</tr>
</tbody>
</table>
Table 4-1. Instruction Set Summary

<table>
<thead>
<tr>
<th>Source Form</th>
<th>Operation</th>
<th>Description</th>
<th>Effect on CCR</th>
<th>Address Mode</th>
<th>Opcode</th>
<th>Operand</th>
<th>Cycles</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>Accumulator</td>
<td>n Any bit</td>
<td>n</td>
<td>Any bit</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>C</td>
<td>Carry/borrow bit</td>
<td>opr Operand (one or two bytes)</td>
<td>opr</td>
<td>Operand (one or two bytes)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>CCR</td>
<td>Condition code register</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>dd</td>
<td>Direct address of operand</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>dd rr</td>
<td>Direct address of operand and relative offset of branch instruction</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DD</td>
<td>Direct to direct addressing mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DIR</td>
<td>Direct addressing mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>DIX+</td>
<td>Direct to indexed with post increment addressing mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ee ff</td>
<td>High and low bytes of offset in indexed, 16-bit offset addressing</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>EXT</td>
<td>Extended addressing mode</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ff</td>
<td>Offset byte in indexed, 8-bit offset addressing</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>H</td>
<td>Half-carry bit</td>
<td>V Overflow bit</td>
<td>V</td>
<td>Overflow bit</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Hh ll</td>
<td>High and low bytes of operand address in extended addressing</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>i</td>
<td>Interrupt mask</td>
<td>X Index register low byte</td>
<td>X</td>
<td>Index register low byte</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>ii</td>
<td>Immediate operand byte</td>
<td>Z Zero bit</td>
<td>Z</td>
<td>Zero bit</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IMD</td>
<td>Immediate source to direct destination addressing mode</td>
<td>&amp; Logical AND</td>
<td>&amp;</td>
<td>Logical AND</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IMM</td>
<td>Immediate addressing mode</td>
<td>⊕ Logical EXCLUSIVE OR</td>
<td>⊕</td>
<td>Logical EXCLUSIVE OR</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>INH</td>
<td>Inherent addressing mode</td>
<td>( ) Contents of</td>
<td>( )</td>
<td>Contents of</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IX</td>
<td>Indexed, no offset addressing mode</td>
<td>−( ) Negation (two’s complement)</td>
<td>−( )</td>
<td>Negation (two’s complement)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IX+</td>
<td>Indexed, no offset, post increment addressing mode</td>
<td># Immediate value</td>
<td>#</td>
<td>Immediate value</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IX+D</td>
<td>Indexed with post increment to direct addressing mode</td>
<td>« Sign extend</td>
<td>«</td>
<td>Sign extend</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IX1</td>
<td>Indexed, 8-bit offset addressing mode</td>
<td>← Loaded with</td>
<td>←</td>
<td>Loaded with</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IX1+</td>
<td>Indexed, 8-bit offset, post increment addressing mode</td>
<td>? If</td>
<td>?</td>
<td>If</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>IX2</td>
<td>Indexed, 16-bit offset addressing mode</td>
<td>: Concatenated with</td>
<td>:</td>
<td>Concatenated with</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>M</td>
<td>Memory location</td>
<td>; Set or cleared</td>
<td>;</td>
<td>Set or cleared</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>N</td>
<td>Negative bit</td>
<td>— Not affected</td>
<td>—</td>
<td>Not affected</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### Table 4-2: Opcode Map

<table>
<thead>
<tr>
<th>Bit Manipulation</th>
<th>Branch</th>
<th>Read-Modify-Write</th>
<th>Control</th>
<th>Register/Memory</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>MSB</strong></td>
<td><strong>REL</strong></td>
<td><strong>DIR</strong></td>
<td><strong>DIR</strong></td>
<td><strong>INH</strong></td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>2</td>
<td>3</td>
<td>4</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>2</td>
<td>3</td>
</tr>
<tr>
<td>1</td>
<td>5</td>
<td>BRSET0</td>
<td>3</td>
<td>DIR</td>
</tr>
<tr>
<td>2</td>
<td>5</td>
<td>BRCLR0</td>
<td>3</td>
<td>DIR</td>
</tr>
<tr>
<td>3</td>
<td>5</td>
<td>BRCLR1</td>
<td>3</td>
<td>DIR</td>
</tr>
<tr>
<td>4</td>
<td>5</td>
<td>BRCLR2</td>
<td>3</td>
<td>DIR</td>
</tr>
<tr>
<td>5</td>
<td>5</td>
<td>BRCLR3</td>
<td>3</td>
<td>DIR</td>
</tr>
<tr>
<td>6</td>
<td>5</td>
<td>BRCLR4</td>
<td>3</td>
<td>DIR</td>
</tr>
<tr>
<td>7</td>
<td>5</td>
<td>BRCLR5</td>
<td>3</td>
<td>DIR</td>
</tr>
<tr>
<td>8</td>
<td>5</td>
<td>BRCLR6</td>
<td>3</td>
<td>DIR</td>
</tr>
<tr>
<td>9</td>
<td>5</td>
<td>BRCLR7</td>
<td>3</td>
<td>DIR</td>
</tr>
</tbody>
</table>
Chapter 5
Oscillator (OSC)

5.1 Introduction

The oscillator module consist of three types of oscillator circuits:

- Internal oscillator
- RC oscillator
- 1MHz to 8MHz crystal (x-tal) oscillator

The reference clock for the CGM and other MCU sub-systems is selected by programming the mask option register located at $FFCF.

The reference clock for the timebase module (TBM) is selected by the two bits, OSCCLK1 and OSCCLK0, in the CONFIG2 register.

The internal oscillator runs continuously after a POR or reset, and is always available. The RC and crystal oscillator cannot run concurrently; one is disabled while the other is selected; because the RC and x-tal circuits share the same OSC1 pin.

NOTE
The oscillator circuits are powered by the on-chip $V_{REG}$ regulator, therefore, the output swing on OSC1 and OSC2 is from $V_{SS}$ to $V_{REG}$.

Figure 5-1. shows the block diagram of the oscillator module.

5.2 Clock Selection

Reference clocks are selectable for the following sub-systems:

- CGMXCLK and CGMRCLK — Reference clock for clock generator module (CGM) and other MCU sub-systems other than TBM and COP. This is the main reference clock for the MCU.
- OSCCLK — Reference clock for timebase module (TBM).
5.2.1 CGM Reference Clock Selection

The clock generator module (CGM) reference clock (CGMXCLK) is the reference clock input to the MCU. It is selected by programming two bits in a FLASH memory location; the mask option register (MOR), at $FFCF. See 3.5 Mask Option Register (MOR).

Address: $FFCF

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Write:</td>
<td>OSCSEL1</td>
<td>OSCSEL0</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td>Read:</td>
<td>Unaffected by reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset:</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>Erased:</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

= Reserved
Clock Selection

Table 5-1. CGMXCLK Clock Selection

<table>
<thead>
<tr>
<th>OSCSEL1</th>
<th>OSCSEL0</th>
<th>CGMXCLK</th>
<th>OSC2 Pin</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>—</td>
<td>—</td>
<td>Not used</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>ICLK</td>
<td>fBUS</td>
<td>Internal oscillator generates the CGMXCLK.</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>RCCLK</td>
<td>fBUS</td>
<td>RC oscillator generates the CGMXCLK. Internal oscillator is available after each POR or reset.</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>XCLK</td>
<td></td>
<td>Inverting output of X-TAL X-tal oscillator generates the CGMXCLK. Internal oscillator is available after each POR or reset.</td>
</tr>
</tbody>
</table>

NOTE
The internal oscillator is a free running oscillator and is available after each POR or reset. It is turned-off in stop mode by setting the STOP_ICLKDIS bit in CONFIG2.

5.2.2 TBM Reference Clock Selection

The timebase module reference clock (OSCCLK) is selected by configuring two bits in the CONFIG2 register, at $001D. See Chapter 3 Configuration & Mask Option Registers (CONFIG & MOR).

Table 5-2. Timebase Module Reference Clock Selection

<table>
<thead>
<tr>
<th>OSCCLK1</th>
<th>OSCCLK0</th>
<th>Timebase Clock Source</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>Internal oscillator (ICLK)</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>RC oscillator (RCCLK)</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>X-tal oscillator (XCLK)</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>Not used</td>
</tr>
</tbody>
</table>

NOTE
The RCCLK or XCLK is only available if that clock is selected as the CGM reference clock, whereas the ICLK is always available.
5.3 Internal Oscillator

The internal oscillator clock (ICLK), with a frequency of $f_{ICLK}$, is a free running clock that requires no external components. It can be selected as the CGMXCLK for the CGM and MCU sub-systems; and the OSCCLK clock for the TBM. The ICLK is also the reference clock input to the computer operating properly (COP) module.

Due to the simplicity of the internal oscillator, it does not have the accuracy and stability of the RC oscillator or the x-tal oscillator. Therefore, the ICLK is not suitable where an accurate bus clock is required and it should not be used as the CGMRCLK to the CGM PLL.

The internal oscillator by default is always available and is free running after POR or reset. It can be turned-off in stop mode by setting the STOP_ICLKDIS bit before executing the STOP instruction. Figure 5-4 shows the logical representation of components of the internal oscillator circuitry.

![Figure 5-4. Internal Oscillator](image-url)
5.4 RC Oscillator

The RC oscillator circuit is designed for use with an external resistor and a capacitor. In its typical configuration, the RC oscillator requires two external components, one R and one C. Component values should have a tolerance of 1% or less, to obtain a clock source with less than 10% tolerance. The oscillator configuration uses two components:

- \( C_{EXT} \)
- \( R_{EXT} \)

See Chapter 22 for component value requirements.

5.5 X-tal Oscillator

The crystal (x-tal) oscillator circuit is designed for use with an external 1–8MHz crystal to provide an accurate clock source.

In its typical configuration, the x-tal oscillator is connected in a Pierce oscillator configuration, as shown in Figure 5-6. This figure shows only the logical representation of the internal components and may not represent actual circuitry. The oscillator configuration uses five components:

- Crystal, \( X_1 \)
- Fixed capacitor, \( C_1 \)
- Tuning capacitor, \( C_2 \) (can also be a fixed capacitor)
- Feedback resistor, \( R_B \)
- Series resistor, \( R_S \) (optional)
5.6 I/O Signals

The following paragraphs describe the oscillator I/O signals.

5.6.1 Crystal Amplifier Input Pin (OSC1)

OSC1 pin is an input to the crystal oscillator amplifier or the input to the RC oscillator circuit.

5.6.2 Crystal Amplifier Output Pin (OSC2)

When the x-tal oscillator is selected, OSC2 pin is the output of the crystal oscillator inverting amplifier. When the RC oscillator or internal oscillator is selected, OSC2 pin is the output of the internal bus clock.

5.6.3 Oscillator Enable Signal (SIMOSCEN)

The SIMOSCEN signal from the system integration module (SIM) enables/disables the x-tal oscillator, the RC-oscillator, or the internal oscillator circuit.
5.6.4 CGM Oscillator Clock (CGMXCLK)
The CGMXCLK clock is output from the x-tal oscillator, RC oscillator or the internal oscillator. This clock
drives to CGM and other MCU sub-systems.

5.6.5 CGM Reference Clock (CGMRCLK)
This is buffered signal of CGMXCLK, it is used by the CGM as the phase-locked-loop (PLL) reference
clock.

5.6.6 Oscillator Clock to Time Base Module (OSCCLK)
The OSCCLK is the reference clock that drives the timebase module. See Chapter 10 Timebase Module
(TBM).

5.7 Low Power Modes
The WAIT and STOP instructions put the MCU in low-power consumption standby modes.

5.7.1 Wait Mode
The WAIT instruction has no effect on the oscillator module. CGMXCLK continues to drive to the clock
generator module, and OSCCLK continues to drive the timebase module.

5.7.2 Stop Mode
The STOP instruction disables the x-tal or the RC oscillator circuit, and hence the CGMXCLK clock stops
running. For continuous x-tal or RC oscillator operation in stop mode, set the STOP_XCLKEN (for x-tal)
or STOP_RCLKEN (for RC) bit to logic 1 before entering stop mode.

The internal oscillator clock continues operation in stop mode. It can be disabled by setting the
STOP_ICLKDIS bit to logic 1 before entering stop mode.

5.8 Oscillator During Break Mode
The oscillator continues to drive CGMXCLK when the device enters the break state.
Chapter 6
Clock Generator Module (CGM)

6.1 Introduction

This section describes the clock generator module (CGM). The CGM generates the base clock signal, CGMOUT, which is based on either the oscillator clock divided by two or the divided phase-locked loop (PLL) clock, CGMPCLK, divided by two. CGMOUT is the clock from which the SIM derives the system clocks, including the bus clock, which is at a frequency of CGMOUT/2.

The PLL is a frequency generator designed for use with a crystal (1 to 8 MHz) to generate a base frequency and dividing to a maximum bus frequency of 8 MHz.

6.2 Features

Features of the CGM include:

- Phase-locked loop with output frequency in integer multiples of an integer dividend of the crystal reference
- Low-frequency crystal operation with low-power operation and high-output frequency resolution
- Programmable prescaler for power-of-two increases in frequency
- Programmable hardware voltage-controlled oscillator (VCO) for low-jitter operation
- Automatic bandwidth control mode for low-jitter operation
- Automatic frequency lock detector
- CPU interrupt on entry or exit from locked condition
- Configuration register bit to allow oscillator operation during stop mode

6.3 Functional Description

The CGM consists of three major sub-modules:

- Oscillator module — The oscillator module generates the constant reference frequency clock, CGMRCLK (buffered CGMXCLK).
- Phase-locked loop (PLL) — The PLL generates the programmable VCO frequency clock, CGMVCLK, and the divided VCO clock, CGMPCLK.
- Base clock selector circuit — This software-controlled circuit selects either CGMXCLK divided by two or the divided VCO clock, CGMPCLK, divided by two as the base clock, CGMOUT. The SIM derives the system clocks from either CGMOUT or CGMXCLK.

Figure 6-1 shows the structure of the CGM.

Figure 6-2 is a summary of the CGM registers.
Figure 6-1. CGM Block Diagram
3.1 Oscillator Module

The oscillator module provides two clock outputs CGMXCLK and CGMRCLK to the CGM module. CGMXCLK, when selected, is driven to SIM module to generate the system bus clock. CGMRCLK is used by the phase-lock-loop to provide a higher frequency system bus clock. The oscillator module also provides the reference clock for the timebase module (TBM). See Chapter 5 Oscillator (OSC) for detailed oscillator circuit description. See Chapter 10 Timebase Module (TBM) for detailed description on TBM.

3.2 Phase-Locked Loop Circuit (PLL)

The PLL is a frequency generator that can operate in either acquisition mode or tracking mode, depending on the accuracy of the output frequency. The PLL can change between acquisition and tracking modes either automatically or manually.

3.3 PLL Circuits

The PLL consists of these circuits:
- Voltage-controlled oscillator (VCO)
- Reference divider
- Frequency pre-scaler
- Modulo VCO frequency divider
Clock Generator Module (CGM)

- Phase detector
- Loop filter
- Lock detector

The operating range of the VCO is programmable for a wide range of frequencies and for maximum immunity to external noise, including supply and CGMXFC noise. The VCO frequency is bound to a range from roughly one-half to twice the center-of-range frequency, \( f_{VRS} \). Modulating the voltage on the CGMXFC pin changes the frequency within this range. By design, \( f_{VRS} \) is equal to the nominal center-of-range frequency, \( f_{NOM} \), (125 kHz) times a linear factor, \( L \), and a power-of-two factor, \( E \), or \( (L \times 2^E) f_{NOM} \).

CGMRCLK is the PLL reference clock, a buffered version of CGMXCLK. CGMRCLK runs at a frequency, \( f_{RCLK} \), and is fed to the PLL through a programmable modulo reference divider, which divides \( f_{RCLK} \) by a factor, \( R \). The divider’s output is the final reference clock, CGMRDV, running at a frequency, \( f_{RDV} = f_{RCLK}/R \). With an external crystal (1MHz–8MHz), always set \( R = 1 \) for specified performance. With an external high-frequency clock source, use \( R \) to divide the external frequency to between 1MHz and 8MHz.

The VCO’s output clock, CGMVCLK, running at a frequency, \( f_{VCLK} \), is fed back through a programmable pre-scaler divider and a programmable modulo divider. The pre-scaler divides the VCO clock by a power-of-two factor \( P \) (the CGMPCLK) and the modulo divider reduces the VCO clock by a factor, \( N \). The dividers’ output is the VCO feedback clock, CGMVDV, running at a frequency, \( f_{VDV} = f_{VCLK}/(N \times 2^P) \). (See 6.3.6 Programming the PLL for more information.)

The phase detector then compares the VCO feedback clock, CGMVDV, with the final reference clock, CGMRDV. A correction pulse is generated based on the phase difference between the two signals. The loop filter then slightly alters the DC voltage on the external capacitor connected to CGMXFC based on the width and direction of the correction pulse. The filter can make fast or slow corrections depending on its mode, described in 6.3.4 Acquisition and Tracking Modes. The value of the external capacitor and the reference frequency determines the speed of the corrections and the stability of the PLL.

The lock detector compares the frequencies of the VCO feedback clock, CGMVDV, and the final reference clock, CGMRDV. Therefore, the speed of the lock detector is directly proportional to the final reference frequency, \( f_{RDV} \). The circuit determines the mode of the PLL and the lock condition based on this comparison.

### 6.3.4 Acquisition and Tracking Modes

The PLL filter is manually or automatically configurable into one of two operating modes:

- **Acquisition mode** — In acquisition mode, the filter can make large frequency corrections to the VCO. This mode is used at PLL start up or when the PLL has suffered a severe noise hit and the VCO frequency is far off the desired frequency. When in acquisition mode, the \( \text{ACQ} \) bit is clear in the PLL bandwidth control register. (See 6.5.2 PLL Bandwidth Control Register.)

- **Tracking mode** — In tracking mode, the filter makes only small corrections to the frequency of the VCO. PLL jitter is much lower in tracking mode, but the response to noise is also slower. The PLL enters tracking mode when the VCO frequency is nearly correct, such as when the PLL is selected as the base clock source. (See 6.3.8 Base Clock Selector Circuit.) The PLL is automatically in tracking mode when not in acquisition mode or when the \( \text{ACQ} \) bit is set.
6.3.5 Manual and Automatic PLL Bandwidth Modes

The PLL can change the bandwidth or operational mode of the loop filter manually or automatically. Automatic mode is recommended for most users.

In automatic bandwidth control mode (AUTO = 1), the lock detector automatically switches between acquisition and tracking modes. Automatic bandwidth control mode also is used to determine when the VCO clock, CGMVCLK, is safe to use as the source for the base clock, CGMOUT. (See 6.5.2 PLL Bandwidth Control Register.) If PLL interrupts are enabled, the software can wait for a PLL interrupt request and then check the LOCK bit. If interrupts are disabled, software can poll the LOCK bit continuously (during PLL start-up, usually) or at periodic intervals. In either case, when the LOCK bit is set, the VCO clock is safe to use as the source for the base clock. (See 6.3.8 Base Clock Selector Circuit.) If the VCO is selected as the source for the base clock and the LOCK bit is clear, the PLL has suffered a severe noise hit and the software must take appropriate action, depending on the application. (See 6.6 Interrupts for information and precautions on using interrupts.)

The following conditions apply when the PLL is in automatic bandwidth control mode:

- The ACQ bit (See 6.5.2 PLL Bandwidth Control Register.) is a read-only indicator of the mode of the filter. (See 6.3.4 Acquisition and Tracking Modes.)
- The ACQ bit is set when the VCO frequency is within a certain tolerance and is cleared when the VCO frequency is out of a certain tolerance. (See 6.8 Acquisition/Lock Time Specifications for more information.)
- The LOCK bit is a read-only indicator of the locked state of the PLL.
- The LOCK bit is set when the VCO frequency is within a certain tolerance and is cleared when the VCO frequency is out of a certain tolerance. (See 6.8 Acquisition/Lock Time Specifications for more information.)
- CPU interrupts can occur if enabled (PLLIE = 1) when the PLL’s lock condition changes, toggling the LOCK bit. (See 6.5.1 PLL Control Register.)

The PLL also may operate in manual mode (AUTO = 0). Manual mode is used by systems that do not require an indicator of the lock condition for proper operation. Such systems typically operate well below fBUSMAX.

The following conditions apply when in manual mode:

- ACQ is a writable control bit that controls the mode of the filter. Before turning on the PLL in manual mode, the ACQ bit must be clear.
- Before entering tracking mode (ACQ = 1), software must wait a given time, tACQ (See 6.8 Acquisition/Lock Time Specifications.), after turning on the PLL by setting PLLON in the PLL control register (PCTL).
- Software must wait a given time, tAL, after entering tracking mode before selecting the PLL as the clock source to CGMOUT (BCS = 1).
- The LOCK bit is disabled.
- CPU interrupts from the CGM are disabled.

6.3.6 Programming the PLL

The following procedure shows how to program the PLL.

NOTE

The round function in the following equations means that the real number should be rounded to the nearest integer number.
Clock Generator Module (CGM)

1. Choose the desired bus frequency, \( f_{\text{BUSDES}} \), or the desired VCO frequency, \( f_{\text{VCLKDES}} \), and then solve for the other.

The relationship between \( f_{\text{BUS}} \) and \( f_{\text{VCLK}} \) is governed by the equation:

\[
f_{\text{VCLK}} = 2^P \times f_{\text{CGMCLK}} = 2^P \times 4 \times f_{\text{BUS}}
\]

where \( P \) is the power of two multiplier, and can be 0, 1, 2, or 3

2. Choose a practical PLL reference frequency, \( f_{\text{RCLK}} \), and the reference clock divider, \( R \). Typically, the reference is 4MHz and \( R = 1 \).

Frequency errors to the PLL are corrected at a rate of \( f_{\text{RCLK}}/R \). For stability and lock time reduction, this rate must be as fast as possible. The VCO frequency must be an integer multiple of this rate. The relationship between the VCO frequency, \( f_{\text{VCLK}} \), and the reference frequency, \( f_{\text{RCLK}} \), is

\[
f_{\text{VCLK}} = \frac{2^P \cdot N \cdot f_{\text{RCLK}}}{R}
\]

where \( N \) is the integer range multiplier, between 1 and 4095.

In cases where desired bus frequency has some tolerance, choose \( f_{\text{RCLK}} \) to a value determined either by other module requirements (such as modules which are clocked by CGMXCLK), cost requirements, or ideally, as high as the specified range allows. See Chapter 22 Electrical Specifications.

Choose the reference divider, \( R = 1 \).

When the tolerance on the bus frequency is tight, choose \( f_{\text{RCLK}} \) to an integer divisor of \( f_{\text{BUSDES}} \), and \( R = 1 \). If \( f_{\text{RCLK}} \) cannot meet this requirement, use the following equation to solve for \( R \) with practical choices of \( f_{\text{RCLK}} \), and choose the \( f_{\text{RCLK}} \) that gives the lowest \( R \).

\[
R = \text{round}(R_{\text{MAX}} \times \left[ \frac{\left\lfloor \frac{f_{\text{VCLKDES}}}{f_{\text{RCLK}}} \right\rfloor}{\text{integer}\left(\frac{f_{\text{VCLKDES}}}{f_{\text{RCLK}}}\right)} \right])
\]

3. Calculate \( N \):

\[
N = \text{round}\left(\frac{R \times f_{\text{VCLKDES}}}{f_{\text{RCLK}} \times 2^P}\right)
\]

4. Calculate and verify the adequacy of the VCO and bus frequencies \( f_{\text{VCLK}} \) and \( f_{\text{BUS}} \).

\[
f_{\text{VCLK}} = \frac{2^P \cdot N \cdot f_{\text{RCLK}}}{R}
\]

\[
f_{\text{BUS}} = \frac{f_{\text{VCLK}}}{2^P \times 4}
\]
5. Select the VCO’s power-of-two range multiplier E, according to this table:

<table>
<thead>
<tr>
<th>Frequency Range</th>
<th>E</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 &lt; f_{VCLK} &lt; 9,830,400</td>
<td>0</td>
</tr>
<tr>
<td>9,830,400 ≤ f_{VCLK} &lt; 19,660,800</td>
<td>1</td>
</tr>
<tr>
<td>19,660,800 ≤ f_{VCLK} &lt; 39,321,600</td>
<td>2</td>
</tr>
</tbody>
</table>

NOTE: Do not program E to a value of 3.

6. Select a VCO linear range multiplier, L, where f_{NOM} = 125kHz

\[
L = \text{round}\left(\frac{f_{VCLK}}{2^E \times f_{NOM}}\right)
\]

7. Calculate and verify the adequacy of the VCO programmed center-of-range frequency, f_{VRS}. The center-of-range frequency is the midpoint between the minimum and maximum frequencies attainable by the PLL.

\[
f_{VRS} = (L \times 2^E)f_{NOM}
\]

For proper operation,

\[
|f_{VRS} - f_{VCLK}| \leq \frac{f_{NOM} \times 2^E}{2}
\]

8. Verify the choice of P, R, N, E, and L by comparing f_{VCLK} to f_{VRS} and f_{VCLKDES}. For proper operation, f_{VCLK} must be within the application’s tolerance of f_{VCLKDES}, and f_{VRS} must be as close as possible to f_{VCLK}.

**NOTE**

*Exceeding the recommended maximum bus frequency or VCO frequency can crash the MCU.*

9. Program the PLL registers accordingly:
   a. In the PRE bits of the PLL control register (PCTL), program the binary equivalent of P.
   b. In the VPR bits of the PLL control register (PCTL), program the binary equivalent of E.
   c. In the PLL multiplier select register low (PMSL) and the PLL multiplier select register high (PMSH), program the binary equivalent of N.
   d. In the PLL VCO range select register (PMRS), program the binary coded equivalent of L.
   e. In the PLL reference divider select register (PMDS), program the binary coded equivalent of R.

**NOTE**

*The values for P, E, N, L, and R can only be programmed when the PLL is off (PLLON = 0).*

Table 6-1 provides numeric examples (numbers are in hexadecimal notation):
6.3.7 Special Programming Exceptions

The programming method described in 6.3.6 Programming the PLL does not account for three possible exceptions. A value of 0 for R, N, or L is meaningless when used in the equations given. To account for these exceptions:

- A 0 value for R or N is interpreted exactly the same as a value of 1.
- A 0 value for L disables the PLL and prevents its selection as the source for the base clock.

(See 6.3.8 Base Clock Selector Circuit.)

6.3.8 Base Clock Selector Circuit

This circuit is used to select either the oscillator clock, CGMXCLK, or the divided VCO clock, CGMPCLK, as the source of the base clock, CGMOUT. The two input clocks go through a transition control circuit that waits up to three CGMXCLK cycles and three CGMPCLK cycles to change from one clock source to the other. During this time, CGMOUT is held in stasis. The output of the transition control circuit is then divided by two to correct the duty cycle. Therefore, the bus clock frequency, which is one-half of the base clock frequency, is one-fourth the frequency of the selected clock (CGMXCLK or CGMPCLK).

The BCS bit in the PLL control register (PCTL) selects which clock drives CGMOUT. The divided VCO clock cannot be selected as the base clock source if the PLL is not turned on. The PLL cannot be turned off if the divided VCO clock is selected. The PLL cannot be turned on or off simultaneously with the selection or deselection of the divided VCO clock. The divided VCO clock also cannot be selected as the base clock source if the factor L is programmed to a 0. This value would set up a condition inconsistent with the operation of the PLL, so that the PLL would be disabled and the oscillator clock would be forced as the source of the base clock.

6.3.9 CGM External Connections

In its typical configuration, the CGM requires up to four external components.

Figure 6-3 shows the external components for the PLL:

- Bypass capacitor, C_{BYP}
- Filter network

<table>
<thead>
<tr>
<th>CGMVCLK</th>
<th>CGMPCLK</th>
<th>f_{BUS}</th>
<th>f_{RCLK}</th>
<th>R</th>
<th>N</th>
<th>P</th>
<th>E</th>
<th>L</th>
</tr>
</thead>
<tbody>
<tr>
<td>32 MHz</td>
<td>32 MHz</td>
<td>8.0 MHz</td>
<td>2 MHz</td>
<td>1</td>
<td>10</td>
<td>0</td>
<td>2</td>
<td>40</td>
</tr>
<tr>
<td>16 MHz</td>
<td>16 MHz</td>
<td>4.0 MHz</td>
<td>2 MHz</td>
<td>1</td>
<td>8</td>
<td>0</td>
<td>1</td>
<td>40</td>
</tr>
<tr>
<td>32 MHz</td>
<td>32 MHz</td>
<td>8.0 MHz</td>
<td>4 MHz</td>
<td>1</td>
<td>8</td>
<td>0</td>
<td>2</td>
<td>40</td>
</tr>
<tr>
<td>16 MHz</td>
<td>16 MHz</td>
<td>4.0 MHz</td>
<td>4 MHz</td>
<td>1</td>
<td>4</td>
<td>0</td>
<td>1</td>
<td>40</td>
</tr>
<tr>
<td>32 MHz</td>
<td>32 MHz</td>
<td>8.0 MHz</td>
<td>8 MHz</td>
<td>1</td>
<td>4</td>
<td>0</td>
<td>2</td>
<td>40</td>
</tr>
<tr>
<td>16 MHz</td>
<td>16 MHz</td>
<td>4.0 MHz</td>
<td>8 MHz</td>
<td>1</td>
<td>2</td>
<td>0</td>
<td>1</td>
<td>40</td>
</tr>
<tr>
<td>29.4912 MHz</td>
<td>29.4912 MHz</td>
<td>7.3728 MHz</td>
<td>4.9152 MHz</td>
<td>1</td>
<td>6</td>
<td>0</td>
<td>2</td>
<td>3C</td>
</tr>
<tr>
<td>19.6608 MHz</td>
<td>19.6608 MHz</td>
<td>4.9152 MHz</td>
<td>4.9152 MHz</td>
<td>1</td>
<td>4</td>
<td>0</td>
<td>2</td>
<td>27</td>
</tr>
</tbody>
</table>
Care should be taken with PCB routing in order to minimize signal cross talk and noise. (See 6.8 Acquisition/Lock Time Specifications for routing information, filter network and its effects on PLL performance.)

![Diagram](image)

Note: Filter network in box can be replaced with a 0.47\( \mu \)F capacitor, but will degrade stability.

**Figure 6-3. CGM External Connections**

### 6.4 I/O Signals

The following paragraphs describe the CGM I/O signals.

#### 6.4.1 External Filter Capacitor Pin (CGMXFC)

The CGMXFC pin is required by the loop filter to filter out phase corrections. An external filter network is connected to this pin. (See Figure 6-3.)

**NOTE**

To prevent noise problems, the filter network should be placed as close to the CGMXFC pin as possible, with minimum routing distances and no routing of other signals across the network.

#### 6.4.2 PLL Analog Power Pin (V\textsubscript{DDA})

V\textsubscript{DDA} is a power pin used by the analog portions of the PLL. Connect the V\textsubscript{DDA} pin to the same voltage potential as the V\textsubscript{DD} pin.

**NOTE**

Route V\textsubscript{DDA} carefully for maximum noise immunity and place bypass capacitors as close as possible to the package.

#### 6.4.3 PLL Analog Ground Pin (V\textsubscript{SSA})

V\textsubscript{SSA} is a ground pin used by the analog portions of the PLL. Connect the V\textsubscript{SSA} pin to the same voltage potential as the V\textsubscript{SS} pin.
NOTE

Route $V_{SSA}$ carefully for maximum noise immunity and place bypass capacitors as close as possible to the package.

6.4.4 Oscillator Output Frequency Signal (CGMXCLK)

CGMXCLK is the oscillator output signal. It runs at the full speed of the oscillator, and is generated directly from the crystal oscillator circuit, the RC oscillator circuit, or the internal oscillator circuit.

6.4.5 CGM Reference Clock (CGMRCLK)

CGMRCLK is a buffered version of CGMXCLK, this clock is the reference clock for the phase-locked-loop circuit.

6.4.6 CGM VCO Clock Output (CGMVCLK)

CGMVCLK is the clock output from the VCO.

6.4.7 CGM Base Clock Output (CGMOUT)

CGMOUT is the clock output of the CGM. This signal goes to the SIM, which generates the MCU clocks. CGMOUT is a 50 percent duty cycle clock running at twice the bus frequency. CGMOUT is software programmable to be either the oscillator output, CGMXCLK, divided by two or the divided VCO clock, CGMPCLK, divided by two.

6.4.8 CGM CPU Interrupt (CGMINT)

CGMINT is the interrupt signal generated by the PLL lock detector.

6.5 CGM Registers

The following registers control and monitor operation of the CGM:

- PLL control register (PCTL)
  (See 6.5.1 PLL Control Register.)
- PLL bandwidth control register (PBWC)
  (See 6.5.2 PLL Bandwidth Control Register.)
- PLL multiplier select registers (PMSH and PMSL)
  (See 6.5.3 PLL Multiplier Select Registers.)
- PLL VCO range select register (PMRS)
  (See 6.5.4 PLL VCO Range Select Register.)
- PLL reference divider select register (PMDS)
  (See 6.5.5 PLL Reference Divider Select Register.)
6.5.1 PLL Control Register

The PLL control register (PCTL) contains the interrupt enable and flag bits, the on/off switch, the base clock selector bit, the prescaler bits, and the VCO power-of-two range selector bits.

PLLIE — PLL Interrupt Enable Bit
This read/write bit enables the PLL to generate an interrupt request when the LOCK bit toggles, setting the PLL flag, PLLF. When the AUTO bit in the PLL bandwidth control register (PBWC) is clear, PLLIE cannot be written and reads as logic 0. Reset clears the PLLIE bit.

- 1 = PLL interrupts enabled
- 0 = PLL interrupts disabled

PLLF — PLL Interrupt Flag Bit
This read-only bit is set whenever the LOCK bit toggles. PLLF generates an interrupt request if the PLLIE bit also is set. PLLF always reads as logic 0 when the AUTO bit in the PLL bandwidth control register (PBWC) is clear. Clear the PLLF bit by reading the PLL control register. Reset clears the PLLF bit.

- 1 = Change in lock condition
- 0 = No change in lock condition

**NOTE**
*Do not inadvertently clear the PLLF bit. Any read or read-modify-write operation on the PLL control register clears the PLLF bit.*

PLLON — PLL On Bit
This read/write bit activates the PLL and enables the VCO clock, CGMVCLK. PLLON cannot be cleared if the VCO clock is driving the base clock, CGMOUT (BCS = 1). (See 6.3.8 Base Clock Selector Circuit.) Reset sets this bit so that the loop can stabilize as the MCU is powering up.

- 1 = PLL on
- 0 = PLL off

BCS — Base Clock Select Bit
This read/write bit selects either the oscillator output, CGMXCLK, or the divided VCO clock, CGMCLK, as the source of the CGM output, CGMOUT. CGMOUT frequency is one-half the frequency of the selected clock. BCS cannot be set while the PLLON bit is clear. After toggling BCS, it may take up to three CGMXCLK and three CGMCLK cycles to complete the transition from one source clock to the other. During the transition, CGMOUT is held in stasis. (See 6.3.8 Base Clock Selector Circuit.) Reset clears the BCS bit.

- 1 = CGMCLK divided by two drives CGMOUT
- 0 = CGMXCLK divided by two drives CGMOUT

---

**Figure 6-4. PLL Control Register (PCTL)**
NOTE
PLLON and BCS have built-in protection that prevents the base clock selector circuit from selecting the VCO clock as the source of the base clock if the PLL is off. Therefore, PLLON cannot be cleared when BCS is set, and BCS cannot be set when PLLON is clear. If the PLL is off (PLLON = 0), selecting CGMPCLK requires two writes to the PLL control register. (See 6.3.8 Base Clock Selector Circuit.)

PRE1 and PRE0 — Prescaler Program Bits
These read/write bits control a prescaler that selects the prescaler power-of-two multiplier, P. (See 6.3.3 PLL Circuits and 6.3.6 Programming the PLL.) PRE1 and PRE0 cannot be written when the PLLON bit is set. Reset clears these bits. These prescaler bits affect the relationship between the VCO clock and the final system bus clock.

Table 6-2. PRE1 and PRE0 Programming

<table>
<thead>
<tr>
<th>PRE1 and PRE0</th>
<th>P</th>
<th>Prescaler Multiplier</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>01</td>
<td>1</td>
<td>2</td>
</tr>
<tr>
<td>10</td>
<td>2</td>
<td>4</td>
</tr>
<tr>
<td>11</td>
<td>3</td>
<td>8</td>
</tr>
</tbody>
</table>

VPR1 and VPR0 — VCO Power-of-Two Range Select Bits
These read/write bits control the VCO's hardware power-of-two range multiplier E that, in conjunction with L (See 6.3.3 PLL Circuits, 6.3.6 Programming the PLL, and 6.5.4 PLL VCO Range Select Register,) controls the hardware center-of-range frequency, \(f_{VRS}\). VPR1:VPR0 cannot be written when the PLLON bit is set. Reset clears these bits.

Table 6-3. VPR1 and VPR0 Programming

<table>
<thead>
<tr>
<th>VPR1 and VPR0</th>
<th>E</th>
<th>VCO Power-of-Two Range Multiplier</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>01</td>
<td>1</td>
<td>2</td>
</tr>
<tr>
<td>10</td>
<td>2</td>
<td>4</td>
</tr>
</tbody>
</table>

NOTE: Do not program E to a value of 3.
6.5.2 PLL Bandwidth Control Register

The PLL bandwidth control register (PBWC):

- Selects automatic or manual (software-controlled) bandwidth control mode
- Indicates when the PLL is locked
- In automatic bandwidth control mode, indicates when the PLL is in acquisition or tracking mode
- In manual operation, forces the PLL into acquisition or tracking mode

**AUTO — Automatic Bandwidth Control Bit**

This read/write bit selects automatic or manual bandwidth control. When initializing the PLL for manual operation (AUTO = 0), clear the ACQ bit before turning on the PLL. Reset clears the AUTO bit.

- 1 = Automatic bandwidth control
- 0 = Manual bandwidth control

**LOCK — Lock Indicator Bit**

When the AUTO bit is set, LOCK is a read-only bit that becomes set when the VCO clock, CGMVCLK, is locked (running at the programmed frequency). When the AUTO bit is clear, LOCK reads as logic 0 and has no meaning. The write one function of this bit is reserved for test, so this bit must always be written a 0. Reset clears the LOCK bit.

- 1 = VCO frequency correct or locked
- 0 = VCO frequency incorrect or unlocked

**ACQ — Acquisition Mode Bit**

When the AUTO bit is set, ACQ is a read-only bit that indicates whether the PLL is in acquisition mode or tracking mode. When the AUTO bit is clear, ACQ is a read/write bit that controls whether the PLL is in acquisition or tracking mode.

In automatic bandwidth control mode (AUTO = 1), the last-written value from manual operation is stored in a temporary location and is recovered when manual operation resumes. Reset clears this bit, enabling acquisition mode.

- 1 = Tracking mode
- 0 = Acquisition mode

*Figure 6-5. PLL Bandwidth Control Register (PBWCR)*
6.5.3 PLL Multiplier Select Registers

The PLL multiplier select registers (PMSH and PMSL) contain the programming information for the modulo feedback divider.

MUL[11:0] — Multiplier Select Bits

These read/write bits control the modulo feedback divider that selects the VCO frequency multiplier N. (See 6.3.3 PLL Circuits and 6.3.6 Programming the PLL.) A value of $0000 in the multiplier select registers configure the modulo feedback divider the same as a value of $0001. Reset initializes the registers to $0040 for a default multiply value of 64.

NOTE

The multiplier select bits have built-in protection such that they cannot be written when the PLL is on (PLLON = 1).

6.5.4 PLL VCO Range Select Register

The PLL VCO range select register (PMRS) contains the programming information required for the hardware configuration of the VCO.

VRS[7:0] — VCO Range Select Bits

These read/write bits control the hardware center-of-range linear multiplier L which, in conjunction with E (See 6.3.3 PLL Circuits, 6.3.6 Programming the PLL, and 6.5.1 PLL Control Register.), controls the hardware center-of-range frequency, \( f_{VRS} \). VRS[7:0] cannot be written when the PLLON bit in the PCTL is set. (See 6.3.7 Special Programming Exceptions.) A value of $00 in the VCO range select
Interrupts

register disables the PLL and clears the BCS bit in the PLL control register (PCTL). (See 6.3.8 Base Clock Selector Circuit and 6.3.7 Special Programming Exceptions.). Reset initializes the register to $40 for a default range multiply value of 64.

NOTE
The VCO range select bits have built-in protection such that they cannot be written when the PLL is on (PLLON = 1) and such that the VCO clock cannot be selected as the source of the base clock (BCS = 1) if the VCO range select bits are all clear.

The PLL VCO range select register must be programmed correctly. Incorrect programming can result in failure of the PLL to achieve lock.

6.5.5 PLL Reference Divider Select Register

The PLL reference divider select register (PMDS) contains the programming information for the modulo reference divider.

Address: $003B

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>RDS3</td>
<td>RDS2</td>
<td>RDS1</td>
</tr>
<tr>
<td>Write</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Reset</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

Figure 6-9. PLL Reference Divider Select Register (PMDS)

RDS[3:0] — Reference Divider Select Bits
These read/write bits control the modulo reference divider that selects the reference division factor, R. (See 6.3.3 PLL Circuits and 6.3.6 Programming the PLL.) RDS[3:0] cannot be written when the PLLON bit in the PCTL is set. A value of $00 in the reference divider select register configures the reference divider the same as a value of $01. (See 6.3.7 Special Programming Exceptions.) Reset initializes the register to $01 for a default divide value of 1.

NOTE
The reference divider select bits have built-in protection such that they cannot be written when the PLL is on (PLLON = 1).

NOTE
The default divide value of 1 is recommended for all applications.

6.6 Interrupts

When the AUTO bit is set in the PLL bandwidth control register (PBWC), the PLL can generate a CPU interrupt request every time the LOCK bit changes state. The PLLIE bit in the PLL control register (PCTL) enables CPU interrupts from the PLL. PLLF, the interrupt flag in the PCTL, becomes set whether interrupts are enabled or not. When the AUTO bit is clear, CPU interrupts from the PLL are disabled and PLLF reads as logic 0.

Software should read the LOCK bit after a PLL interrupt request to see if the request was due to an entry into lock or an exit from lock. When the PLL enters lock, the divided VCO clock, CGMPCLK, divided by two can be selected as the CGMOUT source by setting BCS in the PCTL. When the PLL exits lock, the
VCO clock frequency is corrupt, and appropriate precautions should be taken. If the application is not frequency sensitive, interrupts should be disabled to prevent PLL interrupt service routines from impeding software performance or from exceeding stack limitations.

**NOTE**

Software can select the CGMPCLK divided by two as the CGMOUT source even if the PLL is not locked (LOCK = 0). Therefore, software should make sure the PLL is locked before setting the BCS bit.

### 6.7 Special Modes

The WAIT instruction puts the MCU in low power-consumption standby modes.

#### 6.7.1 Wait Mode

The WAIT instruction does not affect the CGM. Before entering wait mode, software can disengage and turn off the PLL by clearing the BCS and PLLON bits in the PLL control register (PCTL) to save power. Less power-sensitive applications can disengage the PLL without turning it off, so that the PLL clock is immediately available at WAIT exit. This would be the case also when the PLL is to wake the MCU from wait mode, such as when the PLL is first enabled and waiting for LOCK or LOCK is lost.

#### 6.7.2 Stop Mode

The STOP instruction disables the PLL analog circuits and no clock will be driven out of the VCO. When entering stop mode with the VCO clock (CGMPCLK) selected, before executing the STOP instruction:

1. Set the oscillator stop mode enable bit (STOP_XCLKEN in CONFIG2) if continuous clock is required in stop mode.
2. Clear the BCS bit to select CGMXCLK as CGMOUT.

On exit from stop mode:

1. Set the PLLON bit if cleared before entering stop mode.
2. Wait for PLL to lock by checking the LOCK bit.
3. Set BCS bit to select CGMPCLK as CGMOUT.

#### 6.7.3 CGM During Break Interrupts

The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. (See [7.7.3 SIM Break Flag Control Register](#).)

To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect the PLLF bit during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write the PLL control register during the break state without affecting the PLLF bit.
6.8 Acquisition/Lock Time Specifications

The acquisition and lock times of the PLL are, in many applications, the most critical PLL design parameters. Proper design and use of the PLL ensures the highest stability and lowest acquisition/lock times.

6.8.1 Acquisition/Lock Time Definitions

Typical control systems refer to the acquisition time or lock time as the reaction time, within specified tolerances, of the system to a step input. In a PLL, the step input occurs when the PLL is turned on or when it suffers a noise hit. The tolerance is usually specified as a percent of the step input or when the output settles to the desired value plus or minus a percent of the frequency change. Therefore, the reaction time is constant in this definition, regardless of the size of the step input. For example, consider a system with a 5 percent acquisition time tolerance. If a command instructs the system to change from 0Hz to 1MHz, the acquisition time is the time taken for the frequency to reach 1MHz ±50kHz. 50kHz = 5% of the 1MHz step input. If the system is operating at 1MHz and suffers a –100kHz noise hit, the acquisition time is the time taken to return from 900kHz to 1MHz ±5kHz. 5kHz = 5% of the 100kHz step input.

Other systems refer to acquisition and lock times as the time the system takes to reduce the error between the actual output and the desired output to within specified tolerances. Therefore, the acquisition or lock time varies according to the original error in the output. Minor errors may not even be registered. Typical PLL applications prefer to use this definition because the system requires the output frequency to be within a certain tolerance of the desired frequency regardless of the size of the initial error.

6.8.2 Parametric Influences on Reaction Time

Acquisition and lock times are designed to be as short as possible while still providing the highest possible stability. These reaction times are not constant, however. Many factors directly and indirectly affect the acquisition time.

The most critical parameter which affects the reaction times of the PLL is the reference frequency, \( f_{RDV} \). This frequency is the input to the phase detector and controls how often the PLL makes corrections. For stability, the corrections must be small compared to the desired frequency, so several corrections are required to reduce the frequency error. Therefore, the slower the reference the longer it takes to make these corrections. This parameter is under user control via the choice of crystal frequency \( f_{XCLK} \) and the \( R \) value programmed in the reference divider. (See 6.3.3 PLL Circuits, 6.3.6 Programming the PLL, and 6.5.5 PLL Reference Divider Select Register.)

Another critical parameter is the external filter network. The PLL modifies the voltage on the VCO by adding or subtracting charge from capacitors in this network. Therefore, the rate at which the voltage changes for a given frequency error (thus change in charge) is proportional to the capacitance. The size of the capacitor also is related to the stability of the PLL. If the capacitor is too small, the PLL cannot make small enough adjustments to the voltage and the system cannot lock. If the capacitor is too large, the PLL may not be able to adjust the voltage in a reasonable time. (See 6.8.3 Choosing a Filter.)

Also important is the operating voltage potential applied to \( V_{DDA} \). The power supply potential alters the characteristics of the PLL. A fixed value is best. Variable supplies, such as batteries, are acceptable if they vary within a known range at very slow speeds. Noise on the power supply is not acceptable, because it causes small frequency errors which continually change the acquisition time of the PLL.
Temperature and processing also can affect acquisition time because the electrical characteristics of the PLL change. The part operates as specified as long as these influences stay within the specified limits. External factors, however, can cause drastic changes in the operation of the PLL. These factors include noise injected into the PLL through the filter capacitor, filter capacitor leakage, stray impedances on the circuit board, and even humidity or circuit board contamination.

### 6.8.3 Choosing a Filter

As described in 6.8.2 Parametric Influences on Reaction Time, the external filter network is critical to the stability and reaction time of the PLL. The PLL is also dependent on reference frequency and supply voltage.

Either of the filter networks in Figure 6-10 is recommended when using a 4MHz reference clock (CGMRCLK). Figure 6-10 (a) is used for applications requiring better stability. Figure 6-10 (b) is used in low-cost applications where stability is not critical.

![Figure 6-10. PLL Filter](image-url)
Chapter 7
System Integration Module (SIM)

7.1 Introduction

This section describes the system integration module (SIM). Together with the CPU, the SIM controls all MCU activities. A block diagram of the SIM is shown in Figure 7-1. Figure 7-2 is a summary of the SIM input/output (I/O) registers. The SIM is a system state controller that coordinates CPU and exception timing. The SIM is responsible for:

- Bus clock generation and control for CPU and peripherals:
  - Stop/wait/reset/break entry and recovery
  - Internal clock control
- Master reset control, including power-on reset (POR) and COP timeout
- Interrupt control:
  - Acknowledge timing
  - Arbitration control timing
  - Vector address generation
- CPU enable/disable timing

Table 7-1 shows the internal signal names used in this section.

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ICLK</td>
<td>Internal oscillator clock</td>
</tr>
<tr>
<td>CGMXCLK</td>
<td>Selected oscillator clock from oscillator module</td>
</tr>
<tr>
<td>CGMVCLK, CGMPCLK</td>
<td>PLL output and the divided PLL output</td>
</tr>
<tr>
<td>CGMOUT</td>
<td>CGMPCLK-based or oscillator-based clock output from CGM module (Bus clock = CGMOUT ÷ 2)</td>
</tr>
<tr>
<td>IAB</td>
<td>Internal address bus</td>
</tr>
<tr>
<td>IDB</td>
<td>Internal data bus</td>
</tr>
<tr>
<td>PORRST</td>
<td>Signal from the power-on reset module to the SIM</td>
</tr>
<tr>
<td>IRST</td>
<td>Internal reset signal</td>
</tr>
<tr>
<td>R/W</td>
<td>Read/write signal</td>
</tr>
</tbody>
</table>
Figure 7-1. SIM Block Diagram

Figure 7-2. SIM I/O Register Summary

Addr. | Register Name | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0
--- | --- | --- | --- | --- | --- | --- | --- | --- | --- | --- | ---
$FE00 | SIM Break Status Register (SBSR) | R | R | R | R | R | R | SBSW | NOTE | R | Reset: 0 0 0 0 0 0 0 0 0

Note: Writing a logic 0 clears SBSW.

$FE01 | SIM Reset Status Register (SRSR) | Read: POR | PIN | COP | ILOP | ILAD | MODRST | LVI | Write: 1 0 0 0 0 0 0 0 0

$FE03 | SIM Break Flag Control Register (SBFCR) | Read: BCFE | Write: 0 0 0 0 0 0 0 0 0

$FE04 | Interrupt Status Register 1 (INT1) | Read: IF6 | IF5 | IF4 | IF3 | IF2 | IF1 | 0 0 Write: R | R | R | R | R | R | R | R | R | R | Reset: 0 0 0 0 0 0 0 0 0

MC68HC908AP A-Family Data Sheet, Rev. 3

Freescale Semiconductor
7.2 SIM Bus Clock Control and Generation

The bus clock generator provides system clock signals for the CPU and peripherals on the MCU. The system clocks are generated from an incoming clock, CGMOUT, as shown in Figure 7-3. This clock can come from either an external oscillator or from the on-chip PLL. (See Chapter 6 Clock Generator Module (CGM).)

![Figure 7-3. CGM Clock Signals](image)

7.2.1 Bus Timing

In user mode, the internal bus frequency is either the oscillator output (CGMXCLK) divided by four or the divided PLL output (CGMPCLK) divided by four.
7.2.2 Clock Start-up from POR or LVI Reset

When the power-on reset module or the low-voltage inhibit module generates a reset, the clocks to the CPU and peripherals are inactive and held in an inactive phase until after the 4096 ICLK cycle POR timeout has completed. The RST pin is driven low by the SIM during this entire period. The IBUS clocks start upon completion of the timeout.

7.2.3 Clocks in Stop Mode and Wait Mode

Upon exit from stop mode by an interrupt, break, or reset, the SIM allows ICLK to clock the SIM counter. The CPU and peripheral clocks do not become active until after the stop delay timeout. This timeout is selectable as 4096 or 32 ICLK cycles. (See 7.6.2 Stop Mode.)

In wait mode, the CPU clocks are inactive. The SIM also produces two sets of clocks for other modules. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode.

7.3 Reset and System Initialization

The MCU has these reset sources:

- Power-on reset module (POR)
- External reset pin (RST)
- Computer operating properly module (COP)
- Low-voltage inhibit module (LVI)
- Illegal opcode
- Illegal address

All of these resets produce the vector $FFFF:FFFF ($FEFE:$FEFF in monitor mode) and assert the internal reset signal (IRST). IRST causes all registers to be returned to their default values and all modules to be returned to their reset states.

An internal reset clears the SIM counter (see 7.4 SIM Counter), but an external reset does not. Each of the resets sets a corresponding bit in the SIM reset status register (SRSR). (See 7.7 SIM Registers.)

7.3.1 External Pin Reset

The RST pin circuit includes an internal pull-up device. Pulling the asynchronous RST pin low halts all processing. The PIN bit of the SIM reset status register (SRSR) is set as long as RST is held low for at least the minimum t\text{RL} time and no other reset sources are present. See Table 7-2 for details. Figure 7-4 shows the relative timing.

### Table 7-2. Reset Recovery

<table>
<thead>
<tr>
<th>Reset Recovery Type</th>
<th>Actual Number of Cycles</th>
</tr>
</thead>
<tbody>
<tr>
<td>POR/LVI</td>
<td>4163 (4096 + 64 + 3)</td>
</tr>
<tr>
<td>All others</td>
<td>67 (64 + 3)</td>
</tr>
</tbody>
</table>
7.3.2 Active Resets from Internal Sources

All internal reset sources actively pull the RST pin low for 32 ICLK cycles to allow resetting of external peripherals. The internal reset signal IRST continues to be asserted for an additional 32 cycles (see Figure 7-5). An internal reset can be caused by an illegal address, illegal opcode, COP timeout, LVI, or POR (see Figure 7-6).

**NOTE**

For LVI or POR resets, the SIM cycles through 4096 + 32 ICLK cycles during which the SIM forces the RST pin low. The internal reset signal then follows the sequence from the falling edge of RST shown in Figure 7-5.

7.3.2.1 Power-On Reset

When power is first applied to the MCU, the power-on reset module (POR) generates a pulse to indicate that power-on has occurred. The external reset pin (RST) is held low while the SIM counter counts out 4096 + 32 ICLK cycles. Thirty-two ICLK cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur.
At power-on, these events occur:

- A POR pulse is generated.
- The internal reset signal is asserted.
- The SIM enables CGMOUT.
- Internal clocks to the CPU and modules are held inactive for 4096 ICLK cycles to allow stabilization of the oscillator.
- The pin is driven low during the oscillator stabilization time.
- The POR bit of the SIM reset status register (SRSR) is set and all other bits in the register are cleared.

![Figure 7-7. POR Recovery](image)

**7.3.2.2 Computer Operating Properly (COP) Reset**

An input to the SIM is reserved for the COP reset signal. The overflow of the COP counter causes an internal reset and sets the COP bit in the SIM reset status register (SRSR). The SIM actively pulls down the RST pin for all internal reset sources.

To prevent a COP module timeout, write any value to location $FFFF. Writing to location $FFFFF clears the COP counter and bits 12 through 5 of the SIM counter. The SIM counter output, which occurs at least every $2^{13} - 2^4$ ICLK cycles, drives the COP counter. The COP should be serviced as soon as possible out of reset to guarantee the maximum amount of time before the first timeout.

The COP module is disabled if the RST pin or the IRQ1 pin is held at $V_{TST}$ while the MCU is in monitor mode. The COP module can be disabled only through combinational logic conditioned with the high voltage signal on the RST or the IRQ1 pin. This prevents the COP from becoming disabled as a result of external noise. During a break state, $V_{TST}$ on the RST pin disables the COP module.

**7.3.2.3 Illegal Opcode Reset**

The SIM decodes signals from the CPU to detect illegal instructions. An illegal instruction sets the ILOP bit in the SIM reset status register (SRSR) and causes a reset.
If the stop enable bit, STOP, in the mask option register is logic 0, the SIM treats the STOP instruction as an illegal opcode and causes an illegal opcode reset. The SIM actively pulls down the RST\textsuperscript{T} pin for all internal reset sources.

**7.3.2.4 Illegal Address Reset**

An opcode fetch from an unmapped address generates an illegal address reset. The SIM verifies that the CPU is fetching an opcode prior to asserting the ILAD bit in the SIM reset status register (SRSR) and resetting the MCU. A data fetch from an unmapped address does not generate a reset. The SIM actively pulls down the RST\textsuperscript{T} pin for all internal reset sources.

**7.3.2.5 Low-Voltage Inhibit (LVI) Reset**

The low-voltage inhibit module (LVI) asserts its output to the SIM when the V\textsubscript{DD} voltage falls to the LVI\textsubscript{TRIPF} voltage. The LVI bit in the SIM reset status register (SRSR) is set, and the external reset pin (RST) is held low while the SIM counter counts out 4096 + 32 ICLK cycles. Thirty-two ICLK cycles later, the CPU is released from reset to allow the reset vector sequence to occur. The SIM actively pulls down the RST\textsuperscript{T} pin for all internal reset sources.

**7.3.2.6 Monitor Mode Entry Module Reset**

The monitor mode entry module reset asserts its output to the SIM when monitor mode is entered in the condition where the reset vectors are blank ($\text{FF}$). (See Chapter 8 Monitor Mode (MON).) When MODRST gets asserted, an internal reset occurs. The SIM actively pulls down the RST\textsuperscript{T} pin for all internal reset sources.

**7.4 SIM Counter**

The SIM counter is used by the power-on reset module (POR) and in stop mode recovery to allow the oscillator time to stabilize before enabling the internal bus (IBUS) clocks. The SIM counter also serves as a prescaler for the computer operating properly module (COP). The SIM counter overflow supplies the clock for the COP module. The SIM counter is 12 bits long.

**7.4.1 SIM Counter During Power-On Reset**

The power-on reset module (POR) detects power applied to the MCU. At power-on, the POR circuit asserts the signal PORRST. Once the SIM is initialized, it enables the clock generation module (CGM) to drive the bus clock state machine.

**7.4.2 SIM Counter During Stop Mode Recovery**

The SIM counter also is used for stop mode recovery. The STOP instruction clears the SIM counter. After an interrupt, break, or reset, the SIM senses the state of the short stop recovery bit, SSREC, in the mask option register. If the SSREC bit is a logic 1, then the stop recovery is reduced from the normal delay of 4096 CGMXCLK cycles down to 32 CGMXCLK cycles. This is ideal for applications using canned oscillators that do not require long start-up times from stop mode. External crystal applications should use the full stop recovery time, that is, with SSREC cleared.
7.4.3 SIM Counter and Reset States

External reset has no effect on the SIM counter. (See 7.6.2 Stop Mode for details.) The SIM counter is free-running after all reset states. (See 7.3.2 Active Resets from Internal Sources for counter control and internal reset recovery sequences.)

7.5 Exception Control

Normal, sequential program execution can be changed in three different ways:

- **Interrupts:**
  - Maskable hardware CPU interrupts
  - Non-maskable software interrupt instruction (SWI)
- **Reset**
- **Break interrupts**

7.5.1 Interrupts

At the beginning of an interrupt, the CPU saves the CPU register contents on the stack and sets the interrupt mask (I bit) to prevent additional interrupts. At the end of an interrupt, the RTI instruction recovers the CPU register contents from the stack so that normal processing can resume. Figure 7-8 shows interrupt entry timing, and Figure 7-9 shows interrupt recovery timing.

Interrupts are latched, and arbitration is performed in the SIM at the start of interrupt processing. The arbitration result is a constant that the CPU uses to determine which vector to fetch. Once an interrupt is latched by the SIM, no other interrupt can take precedence, regardless of priority, until the latched interrupt is serviced (or the I bit is cleared). (See Figure 7-10.)
7.5.1.1 Hardware Interrupts

A hardware interrupt does not stop the current instruction. Processing of a hardware interrupt begins after completion of the current instruction. When the current instruction is complete, the SIM checks all pending hardware interrupts. If interrupts are not masked (I bit clear in the condition code register) and if the corresponding interrupt enable bit is set, the SIM proceeds with interrupt processing; otherwise, the next instruction is fetched and executed.

If more than one interrupt is pending at the end of an instruction execution, the highest priority interrupt is serviced first. Figure 7-11 demonstrates what happens when two interrupts are pending. If an interrupt is pending upon exit from the original interrupt service routine, the pending interrupt is serviced before the LDA instruction is executed.
The LDA opcode is prefetched by both the INT1 and INT2 RTI instructions. However, in the case of the INT1 RTI prefetch, this is a redundant operation.

**NOTE**
To maintain compatibility with the M6805 Family, the H register is not pushed on the stack during interrupt entry. If the interrupt service routine modifies the H register or uses the indexed addressing mode, software should save the H register and then restore it prior to exiting the routine.

### 7.5.2 Interrupt Status Registers

The flags in the interrupt status registers identify maskable interrupt sources. Table 7-3 summarizes the interrupt sources and the interrupt status register flags that they set. The interrupt status registers can be useful for debugging.

---

**Figure 7-11. Interrupt Recognition Example**

The LDA opcode is prefetched by both the INT1 and INT2 RTI instructions. However, in the case of the INT1 RTI prefetch, this is a redundant operation.

**NOTE**
To maintain compatibility with the M6805 Family, the H register is not pushed on the stack during interrupt entry. If the interrupt service routine modifies the H register or uses the indexed addressing mode, software should save the H register and then restore it prior to exiting the routine.

### 7.5.1.2 SWI Instruction

The SWI instruction is a non-maskable instruction that causes an interrupt regardless of the state of the interrupt mask (I bit) in the condition code register.

**NOTE**
A software interrupt pushes PC onto the stack. A software interrupt does not push PC – 1, as a hardware interrupt does.
7.5.2.1 Interrupt Status Register 1

Address: $FE04

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read:</td>
<td>IF6</td>
<td>IF5</td>
<td>IF4</td>
<td>IF3</td>
<td>IF2</td>
<td>IF1</td>
<td>0</td>
</tr>
<tr>
<td>Write:</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

R = Reserved

Figure 7-12. Interrupt Status Register 1 (INT1)

IF6–IF1 — Interrupt Flags 6–1
These flags indicate the presence of interrupt requests from the sources shown in Table 7-3.
1 = Interrupt request present
0 = No interrupt request present

Bit 0 and Bit 1 — Always read 0

7.5.2.2 Interrupt Status Register 2

Address: $FE05

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read:</td>
<td>IF14</td>
<td>IF13</td>
<td>IF12</td>
<td>IF11</td>
<td>IF10</td>
<td>IF9</td>
<td>IF8</td>
</tr>
<tr>
<td>Write:</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

R = Reserved

Figure 7-13. Interrupt Status Register 2 (INT2)

IF14–IF7 — Interrupt Flags 14–7
These flags indicate the presence of interrupt requests from the sources shown in Table 7-3.
1 = Interrupt request present
0 = No interrupt request present

7.5.2.3 Interrupt Status Register 3

Address: $FE06

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read:</td>
<td>0</td>
<td>IF21</td>
<td>IF20</td>
<td>IF19</td>
<td>IF18</td>
<td>IF17</td>
<td>IF16</td>
</tr>
<tr>
<td>Write:</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

R = Reserved

Figure 7-14. Interrupt Status Register 3 (INT3)

IF21–IF15 — Interrupt Flags 21–15
These flags indicate the presence of an interrupt request from the source shown in Table 7-3.
1 = Interrupt request present
0 = No interrupt request present
### Table 7-3. Interrupt Sources

<table>
<thead>
<tr>
<th>Priority</th>
<th>INT Flag</th>
<th>Vector Address</th>
<th>Interrupt Source</th>
</tr>
</thead>
<tbody>
<tr>
<td>Lowest</td>
<td></td>
<td>$FFD0, $FFD1</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td>IF21</td>
<td>$FFD2, $FFD3</td>
<td>Timebase</td>
</tr>
<tr>
<td></td>
<td>IF20</td>
<td>$FFD4, $FFD5</td>
<td>Infrared SCI Transmit</td>
</tr>
<tr>
<td></td>
<td>IF19</td>
<td>$FFD6, $FFD7</td>
<td>Infrared SCI Receive</td>
</tr>
<tr>
<td></td>
<td>IF18</td>
<td>$FFD8, $FFD9</td>
<td>Infrared SCI Error</td>
</tr>
<tr>
<td></td>
<td>IF17</td>
<td>$FFDA, $FFDB</td>
<td>SPI Transmit</td>
</tr>
<tr>
<td></td>
<td>IF16</td>
<td>$FFDC, $FFDD</td>
<td>SPI Receive</td>
</tr>
<tr>
<td></td>
<td>IF15</td>
<td>$FFDE, $FFDF</td>
<td>ADC Conversion Complete</td>
</tr>
<tr>
<td></td>
<td>IF14</td>
<td>$FFE0, $FFE1</td>
<td>Keyboard</td>
</tr>
<tr>
<td></td>
<td>IF13</td>
<td>$FFE2, $FFE3</td>
<td>SCI Transmit</td>
</tr>
<tr>
<td></td>
<td>IF12</td>
<td>$FFE4, $FFE5</td>
<td>SCI Receive</td>
</tr>
<tr>
<td></td>
<td>IF11</td>
<td>$FFE6, $FFE7</td>
<td>SCI Error</td>
</tr>
<tr>
<td></td>
<td>IF10</td>
<td>$FFE8, $FFE9</td>
<td>MMIIC</td>
</tr>
<tr>
<td></td>
<td>IF9</td>
<td>$FFEA, $FFEB</td>
<td>TIM2 Overflow</td>
</tr>
<tr>
<td></td>
<td>IF8</td>
<td>$FFEC, $FFED</td>
<td>TIM2 Channel 1</td>
</tr>
<tr>
<td></td>
<td>IF7</td>
<td>$FFEE, $FFE7</td>
<td>TIM2 Channel 0</td>
</tr>
<tr>
<td></td>
<td>IF6</td>
<td>$FFF0, $FFF1</td>
<td>TIM1 Overflow</td>
</tr>
<tr>
<td></td>
<td>IF5</td>
<td>$FFF2, $FFF3</td>
<td>TIM1 Channel 1</td>
</tr>
<tr>
<td></td>
<td>IF4</td>
<td>$FFF4, $FFF5</td>
<td>TIM1 Channel 0</td>
</tr>
<tr>
<td></td>
<td>IF3</td>
<td>$FFF6, $FFF7</td>
<td>PLL</td>
</tr>
<tr>
<td></td>
<td>IF2</td>
<td>$FFF8, $FFF9</td>
<td>IRQ2</td>
</tr>
<tr>
<td></td>
<td>IF1</td>
<td>$FFFA, $FFFB</td>
<td>IRQ1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$FFFC, $FFFD</td>
<td>SWI</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$FFFF</td>
<td>Reset</td>
</tr>
</tbody>
</table>

MC68HC908AP A-Family Data Sheet, Rev. 3
7.5.3 Reset
All reset sources always have equal and highest priority and cannot be arbitrated.

7.5.4 Break Interrupts
The break module can stop normal program flow at a software-programmable break point by asserting its break interrupt output. (See Chapter 21 Break Module (BRK).) The SIM puts the CPU into the break state by forcing it to the SWI vector location. Refer to the break interrupt subsection of each module to see how each module is affected by the break state.

7.5.5 Status Flag Protection in Break Mode
The SIM controls whether status flags contained in other modules can be cleared during break mode. The user can select whether flags are protected from being cleared by properly initializing the break clear flag enable bit (BCFE) in the SIM break flag control register (SBFCR).

Protecting flags in break mode ensures that set flags will not be cleared while in break mode. This protection allows registers to be freely read and written during break mode without losing status flag information.

Setting the BCFE bit enables the clearing mechanisms. Once cleared in break mode, a flag remains cleared even when break mode is exited. Status flags with a 2-step clearing mechanism — for example, a read of one register followed by the read or write of another — are protected, even when the first step is accomplished prior to entering break mode. Upon leaving break mode, execution of the second step will clear the flag as normal.

7.6 Low-Power Modes
Executing the WAIT or STOP instruction puts the MCU in a low power-consumption mode for standby situations. The SIM holds the CPU in a non-clocked state. The operation of each of these modes is described in the following subsections. Both STOP and WAIT clear the interrupt mask (I) in the condition code register, allowing interrupts to occur.

7.6.1 Wait Mode
In wait mode, the CPU clocks are inactive while the peripheral clocks continue to run. Figure 7-15 shows the timing for wait mode entry.

A module that is active during wait mode can wake up the CPU with an interrupt if the interrupt is enabled. Stacking for the interrupt begins one cycle after the WAIT instruction during which the interrupt occurred. In wait mode, the CPU clocks are inactive. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode.

Wait mode also can be exited by a reset or break. A break interrupt during wait mode sets the SIM break stop/wait bit, SBSW, in the SIM break status register (SBSR). If the COP disable bit, COPD, in the mask option register is logic 0, then the computer operating properly module (COP) is enabled and remains active in wait mode.
7.6.2 Stop Mode

In stop mode, the SIM counter is reset and the system clocks are disabled. An interrupt request from a module can cause an exit from stop mode. Stacking for interrupts begins after the selected stop recovery time has elapsed. Reset or break also causes an exit from stop mode.

The SIM disables the clock generator module output (CGMOUT) in stop mode, stopping the CPU and peripherals. Stop recovery time is selectable using the SSREC bit in the configuration register 1 (CONFIG1). If SSREC is set, stop recovery is reduced from the normal delay of 4096 ICLK cycles down to 32. This is ideal for applications using canned oscillators that do not require long start-up times from stop mode.

**NOTE**

External crystal applications should use the full stop recovery time by clearing the SSREC bit.
The SIM counter is held in reset from the execution of the STOP instruction until the beginning of stop recovery. It is then used to time the recovery period. Figure 7-18 shows stop mode entry timing.

**NOTE**

To minimize stop current, all pins configured as inputs should be driven to a logic 1 or logic 0.

### Figure 7-18. Stop Mode Entry Timing

![Stop Mode Entry Timing Diagram](image)

### Figure 7-19. Stop Mode Recovery from Interrupt

![Stop Mode Recovery from Interrupt Diagram](image)

#### 7.7 SIM Registers

The SIM has three memory-mapped registers:

- **SIM Break Status Register (SBSR)** — $FE00
- **SIM Reset Status Register (SRSR)** — $FE01
- **SIM Break Flag Control Register (SBFCR)** — $FE03
7.7.1 SIM Break Status Register

The SIM break status register (SBSR) contains a flag to indicate that a break caused an exit from stop mode or wait mode.

Address: $FE00

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read:</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>SBSW</td>
</tr>
<tr>
<td>Write:</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>0</td>
</tr>
<tr>
<td>Reset:</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Note: Writing a logic 0 clears SBSW. 

Figure 7-20. SIM Break Status Register (SBSR)

SBSW — SIM Break Stop/Wait

SBSW can be read within the break state SWI routine. The user can modify the return address on the stack by subtracting one from it.

1 = Wait mode was exited by break interrupt.

0 = Wait mode was not exited by break interrupt.
7.7.2 SIM Reset Status Register

This register contains six flags that show the source of the last reset provided all previous reset status bits have been cleared. Clear the SIM reset status register by reading it. A power-on reset sets the POR bit and clears all other bits in the register.

The register is initialized on power up with the POR bit set and all other bits cleared. During a POR or any other internal reset, the \text{RST} pin is pulled low. After the pin is released, it will be sampled 32 CGMXCLK cycles later. If the pin is not above \text{V}_{IH} at this time, then the PIN bit may be set, in addition to whatever other bits are set.

### POR — Power-On Reset Bit

- \texttt{1} = Last reset caused by POR circuit
- \texttt{0} = Read of SRSR

### PIN — External Reset Bit

- \texttt{1} = Last reset caused by external reset pin (\text{RST})
- \texttt{0} = POR or read of SRSR

### COP — Computer Operating Properly Reset Bit

- \texttt{1} = Last reset caused by COP counter
- \texttt{0} = POR or read of SRSR

### ILOP — Illegal Opcode Reset Bit

- \texttt{1} = Last reset caused by an illegal opcode
- \texttt{0} = POR or read of SRSR

### ILAD — Illegal Address Reset Bit (opcode fetches only)

- \texttt{1} = Last reset caused by an opcode fetch from an illegal address
- \texttt{0} = POR or read of SRSR

### MODRST — Monitor Mode Entry Module Reset Bit

- \texttt{1} = Last reset caused by monitor mode entry when vector locations $\text{FFFE}$ and $\text{FFFF}$ are $\text{FF}$ after POR while \text{IRQ1} = \text{V}_{DD}
- \texttt{0} = POR or read of SRSR

### LVI — Low-Voltage Inhibit Reset Bit

- \texttt{1} = Last reset caused by the LVI circuit
- \texttt{0} = POR or read of SRSR

---

**Figure 7-21. SIM Reset Status Register (SRSR)**

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read:</td>
<td>POR</td>
<td>PIN</td>
<td>COP</td>
<td>ILOP</td>
<td>ILAD</td>
<td>MODRST</td>
<td>LVI</td>
</tr>
<tr>
<td>Write:</td>
<td>POR</td>
<td>PIN</td>
<td>COP</td>
<td>ILOP</td>
<td>ILAD</td>
<td>MODRST</td>
<td>LVI</td>
</tr>
<tr>
<td>Reset:</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>= Unimplemented</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
7.7.3 SIM Break Flag Control Register

The SIM break control register contains a bit that enables software to clear status bits while the MCU is in a break state.

Address: $FE03

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>BCFE</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
</tbody>
</table>

Read: BCFE RRRRRRR
Write: RRRRRRRR
Reset: 0

= Reserved

Figure 7-22. SIM Break Flag Control Register (SBFCR)

BCFE — Break Clear Flag Enable Bit

This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set.

1 = Status bits clearable during break
0 = Status bits not clearable during break
Chapter 8
Monitor Mode (MON)

8.1 Introduction
The monitor module allows debugging and programming of the microcontroller unit (MCU) through a single-wire interface with a host computer. Monitor mode entry can be achieved without use of the higher test voltage, $V_{TST}$, as long as vector addresses $FFFE$ and $FFFF$ are blank, thus reducing the hardware requirements for in-circuit programming.

8.2 Features
Features of the monitor ROM include:
- Normal user-mode pin functionality
- One pin dedicated to serial communication between monitor ROM and host computer
- Standard mark/space non-return-to-zero (NRZ) communication with host computer
- Execution of code in RAM or FLASH
- FLASH memory security feature\(^1\)
- 959 bytes monitor ROM code size ($FC00$–$FDFF$ and $FE10$–$FFCE$)
- Monitor mode entry without high voltage, $V_{TST}$, if reset vector is blank ($FFFE$ and $FFFF$ contain $FF$)
- Standard monitor mode entry if high voltage, $V_{TST}$, is applied to $IRQ\overline{1}$
- Resident routines for in-circuit programming

8.3 Functional Description
The monitor module receives and executes commands from a host computer. Figure 8-1 shows an example circuit used to enter monitor mode and communicate with a host computer via a standard RS-232 interface.

Simple monitor commands can access any memory address. In monitor mode, the MCU can execute code downloaded into RAM by a host computer while most MCU pins retain normal operating mode functions. All communication between the host computer and the MCU is through the $PTA0$ pin. A level-shifting and multiplexing interface is required between $PTA0$ and the host computer. $PTA0$ is used in a wired-OR configuration and requires a pullup resistor.

---

1. No security feature is absolutely secure. However, Freescale’s strategy is to make reading or copying the FLASH difficult for unauthorized users.
NOTES:
1. Monitor mode entry method:
   SW2: Position C — High voltage entry (V_{TST}); must use external OSC
   Bus clock depends on SW1 (note 2).
   SW2: Position D — Reset vector must be blank ($FFFF:$FFFF = $FF$)
   Bus clock = 1.2288MHz.
2. Affects high voltage entry to monitor mode only (SW2 at position C):
   SW1: Position A — Bus clock = OSC1 ÷ 4
   SW1: Position B — Bus clock = OSC1 ÷ 2
3. See Table 22-4 for V_{TST} voltage level requirements.

Figure 8-1. Monitor Mode Circuit
8.3.1 Entering Monitor Mode

Table 8-1 shows the pin conditions for entering monitor mode. As specified in the table, monitor mode may be entered after a POR and will allow communication at 9600 baud provided one of the following sets of conditions is met:

1. If $FFFFE and $FFFFF do not contain $FF (programmed state):
   - The external clock is 4.9152 MHz with PTB0 low or 9.8304 MHz with PTB0 high
   - \( \text{IRQ1} = \text{V}_{\text{TST}} \)

2. If $FFFFE and $FFFFF both contain $FF (erased state):
   - The external clock is 9.8304 MHz
   - \( \text{IRQ1} = \text{V}_{\text{DD}} \) (this can be implemented through the internal \( \text{IRQ1} \) pullup)

If \( \text{V}_{\text{TST}} \) is applied to \( \text{IRQ1} \) and PTB0 is low upon monitor mode entry (above condition set 1), the bus frequency is a divide-by-two of the input clock. If PTB0 is high with \( \text{V}_{\text{TST}} \) applied to \( \text{IRQ1} \) upon monitor mode entry, the bus frequency will be a divide-by-four of the input clock. Holding the PTB0 pin low when entering monitor mode causes a bypass of a divide-by-two stage at the oscillator only if \( \text{V}_{\text{TST}} \) is applied to \( \text{IRQ1} \). In this event, the CGMOUT frequency is equal to the CGMXCLK frequency, and the OSC1 input directly generates internal bus clocks. In this case, the OSC1 signal must have a 50% duty cycle at maximum bus frequency.

If entering monitor mode without high voltage on \( \text{IRQ1} \) (above condition set 2), then all port A pin requirements and conditions, including the PTB0 frequency divisor selection, are not in effect. This is to reduce circuit requirements when performing in-circuit programming.

**NOTE**

If the reset vector is blank and monitor mode is entered, the chip will see an additional reset cycle after the initial POR reset. Once the part has been programmed, the traditional method of applying a voltage, \( \text{V}_{\text{TST}} \), to \( \text{IRQ1} \) must be used to enter monitor mode.

The COP module is disabled in monitor mode based on these conditions:

- If monitor mode was entered as a result of the reset vector being blank (above condition set 2), the COP is always disabled regardless of the state of \( \text{IRQ1} \) or \( \text{RST} \).
- If monitor mode was entered with \( \text{V}_{\text{TST}} \) on \( \text{IRQ} \) (condition set 1), then the COP is disabled as long as \( \text{V}_{\text{TST}} \) is applied to either \( \text{IRQ1} \) or \( \text{RST} \).

The second condition states that as long as \( \text{V}_{\text{TST}} \) is maintained on the \( \text{IRQ1} \) pin after entering monitor mode, or if \( \text{V}_{\text{TST}} \) is applied to \( \text{RST} \) after the initial reset to get into monitor mode (when \( \text{V}_{\text{TST}} \) was applied to \( \text{IRQ1} \)), then the COP will be disabled. In the latter situation, after \( \text{V}_{\text{TST}} \) is applied to the \( \text{RST} \) pin, \( \text{V}_{\text{TST}} \) can be removed from the \( \text{IRQ1} \) pin in the interest of freeing the \( \text{IRQ1} \) for normal functionality in monitor mode.

Figure 8-2 shows a simplified diagram of the monitor mode entry when the reset vector is blank and just \( \text{V}_{\text{DD}} \) voltage is applied to the \( \text{IRQ1} \) pin. An external oscillator of 9.8304 MHz is required for a baud rate of 9600, as the internal bus frequency is automatically set to the external frequency divided by four.

Enter monitor mode with pin configuration shown in Figure 8-1 by pulling \( \text{RST} \) low and then high. The rising edge of \( \text{RST} \) latches monitor mode. Once monitor mode is latched, the values on the specified pins can change.

Once out of reset, the MCU waits for the host to send eight security bytes. (See 8.4 Security.) After the security bytes, the MCU sends a break signal (10 consecutive logic 0’s) to the host, indicating that it is ready to receive a command.
Table 8-1. Monitor Mode Signal Requirements and Options

<table>
<thead>
<tr>
<th>IRQT</th>
<th>RST</th>
<th>Address $FFFE/$FFFF</th>
<th>PTA2</th>
<th>PTA1</th>
<th>PTA0</th>
<th>PTB0</th>
<th>External Clock(1)</th>
<th>Bus Frequency</th>
<th>PLL</th>
<th>COP</th>
<th>Baud Rate</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>X</td>
<td>GND</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>0</td>
<td>X</td>
<td>Disabled</td>
<td>0</td>
<td>No operation until reset goes high</td>
</tr>
<tr>
<td>V_{TST}^{(2)}</td>
<td>V_{DD} or V_{TST}</td>
<td>X</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>4.9152 MHz</td>
<td>2.4576 MHz</td>
<td>OFF</td>
<td>Disabled</td>
<td>9600</td>
<td>PTA1 and PTA2 voltages only required if IRQT = V_{TST}; PTB0 determines frequency divider</td>
</tr>
<tr>
<td>V_{TST}^{(2)}</td>
<td>V_{DD} or V_{TST}</td>
<td>X</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>9.8304 MHz</td>
<td>2.4576 MHz</td>
<td>OFF</td>
<td>Disabled</td>
<td>9600</td>
<td>PTA1 and PTA2 voltages only required if IRQT = V_{TST}; PTB0 determines frequency divider</td>
</tr>
<tr>
<td>V_{DD}</td>
<td>V_{DD}</td>
<td>Blank &quot;$FFFF&quot;</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>X</td>
<td>4.9152 MHz</td>
<td>1.2288 MHz</td>
<td>OFF</td>
<td>Disabled</td>
<td>4800</td>
<td>External frequency always divided by 4</td>
</tr>
<tr>
<td>V_{DD}</td>
<td>V_{DD}</td>
<td>Blank &quot;$FFFF&quot;</td>
<td>X</td>
<td>X</td>
<td>1</td>
<td>X</td>
<td>9.8304 MHz</td>
<td>2.4576 MHz</td>
<td>OFF</td>
<td>Disabled</td>
<td>9600</td>
<td>External frequency always divided by 4</td>
</tr>
<tr>
<td>V_{DD} or GND</td>
<td>V_{TST}</td>
<td>Blank &quot;$FFFF&quot;</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>—</td>
<td>—</td>
<td>OFF</td>
<td>Enabled</td>
<td>—</td>
<td>Enters user mode — will encounter an illegal address reset</td>
</tr>
<tr>
<td>V_{DD} or GND</td>
<td>V_{DD} or V_{TST}</td>
<td>Not Blank</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>—</td>
<td>—</td>
<td>OFF</td>
<td>Enabled</td>
<td>—</td>
<td>Enters user mode</td>
</tr>
</tbody>
</table>

1. External clock is derived by a 4.9152MHz crystal/off-chip oscillator or a 9.8304MHz off-chip oscillator.
2. Monitor mode entry by IRQT = V_{TST}; a 4.9152/9.8304 MHz off-chip oscillator must be used. The MCU internal crystal oscillator circuit is bypassed.
In monitor mode, the MCU uses different vectors for reset, SWI (software interrupt), and break interrupt than those for user mode. The alternate vectors are in the $FE page instead of the $FF page and allow code execution from the internal monitor firmware instead of user code.

**NOTE**
Exiting monitor mode after it has been initiated by having a blank reset vector requires a power-on reset (POR). Pulling RST low will not exit monitor mode in this situation.

Table 8-2 summarizes the differences between user mode and monitor mode vectors.

<table>
<thead>
<tr>
<th>Modes</th>
<th>Functions</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Reset Vector High</td>
</tr>
<tr>
<td>User</td>
<td>$FFFE</td>
</tr>
<tr>
<td>Monitor</td>
<td>$FEFE</td>
</tr>
</tbody>
</table>

### 8.3.2 Data Format

Communication with the monitor ROM is in standard non-return-to-zero (NRZ) mark/space data format. Transmit and receive baud rates must be identical.

![Monitor Data Format](image)
Monitor Mode (MON)

8.3.3 Break Signal

A start bit (logic 0) followed by nine logic 0 bits is a break signal. When the monitor receives a break signal, it drives the PTA0 pin high for the duration of two bits and then echoes back the break signal.

![Figure 8-4. Break Transaction](image)

8.3.4 Baud Rate

The communication baud rate is controlled by the crystal frequency and the state of the PTB0 pin (when IRQT is set to V_TST) upon entry into monitor mode. When PTB0 is high, the divide by ratio is 1024. If the PTB0 pin is at logic 0 upon entry into monitor mode, the divide by ratio is 512.

If monitor mode was entered with V_DD on IRQT, then the divide by ratio is set at 1024, regardless of PTB0. This condition for monitor mode entry requires that the reset vector is blank.

Table 8-3 lists external frequencies required to achieve a standard baud rate of 9600 BPS. Other standard baud rates can be accomplished using proportionally higher or lower frequency generators. If using a crystal as the clock source, be aware of the upper frequency limit that the internal clock module can handle.

<table>
<thead>
<tr>
<th>External Frequency</th>
<th>IRQT</th>
<th>PTB0</th>
<th>Internal Frequency</th>
<th>Baud Rate (BPS)</th>
</tr>
</thead>
<tbody>
<tr>
<td>4.9152 MHz</td>
<td>V_TST</td>
<td>0</td>
<td>2.4576 MHz</td>
<td>9600</td>
</tr>
<tr>
<td>9.8304 MHz</td>
<td>V_TST</td>
<td>1</td>
<td>2.4576 MHz</td>
<td>9600</td>
</tr>
<tr>
<td>9.8304 MHz</td>
<td>V_DD</td>
<td>X</td>
<td>2.4576 MHz</td>
<td>9600</td>
</tr>
</tbody>
</table>

8.3.5 Commands

The monitor ROM firmware uses these commands:

- READ (read memory)
- WRITE (write memory)
- IREAD (indexed read)
- IWRITE (indexed write)
- READSP (read stack pointer)
- RUN (run user program)

The monitor ROM firmware echoes each received byte back to the PTA0 pin for error checking. An 11-bit delay at the end of each command allows the host to send a break character to cancel the command. A delay of two bit times occurs before each echo and before READ, IREAD, or READSP data is returned. The data returned by a read command appears after the echo of the last byte of the command.
NOTE

Wait one bit time after each echo before sending the next byte.

**Figure 8-5. Read Transaction**

A brief description of each monitor mode command is given in Table 8-4 through Table 8-9.

**Table 8-4. READ (Read Memory) Command**

<table>
<thead>
<tr>
<th>Description</th>
<th>Read byte from memory</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Operand</strong></td>
<td>2-byte address in high-byte:low-byte order</td>
</tr>
<tr>
<td><strong>Data Returned</strong></td>
<td>Returns contents of specified address</td>
</tr>
<tr>
<td><strong>Opcode</strong></td>
<td>$4A</td>
</tr>
</tbody>
</table>

**Command Sequence**

**Figure 8-6. Write Transaction**
Table 8-5. WRITE (Write Memory) Command

<table>
<thead>
<tr>
<th>Description</th>
<th>Write byte to memory</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operand</td>
<td>2-byte address in high-byte:low-byte order; low byte followed by data byte</td>
</tr>
<tr>
<td>Data Returned</td>
<td>None</td>
</tr>
<tr>
<td>Opcode</td>
<td>$49</td>
</tr>
</tbody>
</table>

Command Sequence

Table 8-6. IREAD (Indexed Read) Command

<table>
<thead>
<tr>
<th>Description</th>
<th>Read next 2 bytes in memory from last address accessed</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operand</td>
<td>None</td>
</tr>
<tr>
<td>Data Returned</td>
<td>Returns contents of next two addresses</td>
</tr>
<tr>
<td>Opcode</td>
<td>$1A</td>
</tr>
</tbody>
</table>

Command Sequence
A sequence of IREAD or IWRITE commands can access a block of memory sequentially over the full 64-Kbyte memory map.

**Table 8-7. IWRITE (Indexed Write) Command**

<table>
<thead>
<tr>
<th>Description</th>
<th>Write to last address accessed + 1</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operand</td>
<td>Single data byte</td>
</tr>
<tr>
<td>Data Returned</td>
<td>None</td>
</tr>
<tr>
<td>Opcode</td>
<td>$19</td>
</tr>
</tbody>
</table>

**Command Sequence**

![Command Sequence Diagram]

**Table 8-8. READSP (Read Stack Pointer) Command**

<table>
<thead>
<tr>
<th>Description</th>
<th>Reads stack pointer</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operand</td>
<td>None</td>
</tr>
<tr>
<td>Data Returned</td>
<td>Returns incremented stack pointer value (SP + 1) in high-byte:low-byte order</td>
</tr>
<tr>
<td>Opcode</td>
<td>$0C</td>
</tr>
</tbody>
</table>

**Command Sequence**

![Command Sequence Diagram]
The MCU executes the SWI and PSHH instructions when it enters monitor mode. The RUN command tells the MCU to execute the PULH and RTI instructions. Before sending the RUN command, the host can modify the stacked CPU registers to prepare to run the host program. The READSP command returns the incremented stack pointer value, SP + 1. The high and low bytes of the program counter are at addresses SP + 5 and SP + 6.

8.4 Security

A security feature discourages unauthorized reading of FLASH locations while in monitor mode. The host can bypass the security feature at monitor mode entry by sending eight security bytes that match the bytes at locations $FFF6–$FFFD. Locations $FFF6–$FFFD contain user-defined data.

*NOTE*

Do not leave locations $FFF6–$FFFD blank. For security reasons, program locations $FFF6–$FFFD even if they are not used for vectors.
During monitor mode entry, the MCU waits after the power-on reset for the host to send the eight security bytes on pin PTA0. If the received bytes match those at locations $FFF6–$FFFD, the host bypasses the security feature and can read all FLASH locations and execute code from FLASH. Security remains bypassed until a power-on reset occurs. If the reset was not a power-on reset, security remains bypassed and security code entry is not required. (See Figure 8-8.)

![Figure 8-8. Monitor Mode Entry Timing](image)

Upon power-on reset, if the received bytes of the security code do not match the data at locations $FFF6–$FFFD, the host fails to bypass the security feature. The MCU remains in monitor mode, but reading a FLASH location returns an invalid value and trying to execute code from FLASH causes an illegal address reset. After receiving the eight security bytes from the host, the MCU transmits a break character, signifying that it is ready to receive a command.

**NOTE**

The MCU does not transmit a break character until after the host sends the eight security bits.

To determine whether the security code entered is correct, check to see if bit 6 of RAM address $60 is set. If it is, then the correct security code has been entered and FLASH can be accessed.

If the security sequence fails, the device should be reset by a power-on reset and brought up in monitor mode to attempt another entry. After failing the security sequence, the FLASH module can also be mass erased by executing an erase routine that was downloaded into internal RAM. The mass erase operation clears the security code locations so that all eight security bytes become $FF (blank).
8.5 ROM-Resident Routines

Seven routines stored in the monitor ROM area (thus ROM-resident) are provided for FLASH memory manipulation. Five of the seven routines are intended to simplify FLASH program, erase, and load operations. The other two routines are intended to simplify the use of the FLASH memory as EEPROM. Table 8-10 shows a summary of the ROM-resident routines.

Table 8-10. Summary of ROM-Resident Routines

<table>
<thead>
<tr>
<th>Routine Name</th>
<th>Routine Description</th>
<th>Call Address</th>
<th>Stack Used (bytes)</th>
</tr>
</thead>
<tbody>
<tr>
<td>PRGRNGE</td>
<td>Program a range of locations</td>
<td>$FC34</td>
<td>15</td>
</tr>
<tr>
<td>ERARNGE</td>
<td>Erase a page or the entire array</td>
<td>$FCE4</td>
<td>9</td>
</tr>
<tr>
<td>LDRNGE</td>
<td>Loads data from a range of locations</td>
<td>$FC00</td>
<td>7</td>
</tr>
<tr>
<td>MON_PRGRNGE</td>
<td>Program a range of locations in monitor mode</td>
<td>$FF24</td>
<td>17</td>
</tr>
<tr>
<td>MON_ERARNGE</td>
<td>Erase a page or the entire array in monitor mode</td>
<td>$FF28</td>
<td>11</td>
</tr>
</tbody>
</table>

The routines are designed to be called as stand-alone subroutines in the user program or monitor mode. The parameters that are passed to a routine are in the form of a contiguous data block, stored in RAM. The index register (H:X) is loaded with the address of the first byte of the data block (acting as a pointer), and the subroutine is called (JSR). Using the start address as a pointer, multiple data blocks can be used, any area of RAM be used. A data block has the control and data bytes in a defined order, as shown in Figure 8-9.

During the software execution, it does not consume any dedicated RAM location, the run-time heap will extend the system stack, all other RAM location will not be affected.

![Figure 8-9. Data Block Format for ROM-Resident Routines](image)

The control and data bytes are described below.
• **Bus speed** — This one byte indicates the operating bus speed of the MCU. The value of this byte should be equal to 4 times the bus speed. E.g., for a 4MHz bus, the value is 16 ($10). This control byte is useful where the MCU clock source is switched between the PLL clock and the crystal clock.

• **Data size** — This one byte indicates the number of bytes in the data array that are to be manipulated. The maximum data array size is 255. ERARNGE and MON_ERARNGE routines do not manipulate a data array, thus, this data size byte has no meaning.

• **Start address** — These two bytes, high byte followed by low byte, indicate the start address of the FLASH memory to be manipulated.

• **Data array** — This data array contains data that are to be manipulated. Data in this array are programmed to FLASH memory by the programming routines, PRGRNGE and MON_PRGRNGE. For the read routine, LDRNGE, data is read from FLASH and stored in this array.

### 8.5.1 PRGRNGE

PRGRNGE is used to program a range of FLASH locations with data loaded into the data array.

<table>
<thead>
<tr>
<th>Routine Name</th>
<th>PRGRNGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Routine Description</td>
<td>Program a range of locations</td>
</tr>
<tr>
<td>Calling Address</td>
<td>$FC34</td>
</tr>
<tr>
<td>Stack Used</td>
<td>15 bytes</td>
</tr>
</tbody>
</table>

#### Data Block Format

<table>
<thead>
<tr>
<th>Bus speed (BUS_SPD)</th>
<th>Data size (DATASIZE)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Start address high (ADDRH)</td>
<td>Start address (ADDRL)</td>
</tr>
<tr>
<td>Data 1 (DATA1)</td>
<td>Data N (DATAN)</td>
</tr>
</tbody>
</table>

The start location of the FLASH to be programmed is specified by the address ADDRH:ADDRL and the number of bytes from this location is specified by DATASIZE. The maximum number of bytes that can be programmed in one routine call is 255 bytes (max. DATASIZE is 255).

ADDRH:ADDRL do not need to be at a page boundary, the routine handles any boundary misalignment during programming. A check to see that all bytes in the specified range are erased is not performed by this routine prior programming. Nor does this routine do a verification after programming, so there is no return confirmation that programming was successful. User must assure that the range specified is first erased.

The coding example below is to program 64 bytes of data starting at FLASH location $EE00, with a bus speed of 4.9152 MHz. The coding assumes the data block is already loaded in RAM, with the address pointer, FILE_PTR, pointing to the first byte of the data block.
Monitor Mode (MON)

```
: ORG RAM

FILE_PTR:
BUS_SPD DS.B 1 ; Indicates 4x bus frequency
DATASIZE DS.B 1 ; Data size to be programmed
START_ADDR DS.W 1 ; FLASH start address
DATAARRAY DS.B 64 ; Reserved data array

PRGRNGE EQU $FC34
FLASH_START EQU $EE00

ORG FLASH

INITIALISATION:
MOV #20, BUS_SPD
MOV #64, DATASIZE
LDHX #FLASH_START
STHX START_ADDR
RTS

MAIN:
BSR INITIALISATION

LDHX #FILE_PTR
JSR PRGRNGE

8.5.2 ERARNGE

ERARNGE is used to erase a range of locations in FLASH.

<table>
<thead>
<tr>
<th>Table 8-12. ERARNGE Routine</th>
</tr>
</thead>
<tbody>
<tr>
<td>Routine Name</td>
</tr>
<tr>
<td>Routine Description</td>
</tr>
<tr>
<td>Calling Address</td>
</tr>
<tr>
<td>Stack Used</td>
</tr>
<tr>
<td>Data Block Format</td>
</tr>
</tbody>
</table>

There are two sizes of erase ranges: a page or the entire array. The ERARNGE will erase the page (512 consecutive bytes) in FLASH specified by the address ADDRH:ADDRL. This address can be any address within the page. Calling ERARNGE with ADDRH:ADDRL equal to $FFFF will erase the entire FLASH array (mass erase). Therefore, care must be taken when calling this routine to prevent an accidental mass erase.

The ERARNGE routine do not use a data array. The DATASIZE byte is a dummy byte that is also not used.
The coding example below is to perform a page erase, from $EE00–$EFFF. The Initialization subroutine is the same as the coding example for PRGRNGE (see 8.5.1 PRGRNGE).

```
ERARNGE EQU $FCE4
MAIN:
    BSR INITIALISATION
    :
    :
    LDHX #FILE_PTR
    JSR ERARNGE
    :
```

### 8.5.3 LDRNGE

LDRNGE is used to load the data array in RAM with data from a range of FLASH locations.

**Table 8-13. LDRNGE Routine**

<table>
<thead>
<tr>
<th>Routine Name</th>
<th>LDRNGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Routine Description</td>
<td>Loads data from a range of locations</td>
</tr>
<tr>
<td>Calling Address</td>
<td>$FC00</td>
</tr>
<tr>
<td>Stack Used</td>
<td>7 bytes</td>
</tr>
</tbody>
</table>

**Data Block Format**

- Bus speed (BUS_SPD)
- Data size (DATASIZE)
- Starting address (ADDRH)
- Starting address (ADDRL)
- Data 1
  - Data N

The start location of FLASH from where data is retrieved is specified by the address ADDRH:ADDRL and the number of bytes from this location is specified by DATASIZE. The maximum number of bytes that can be retrieved in one routine call is 255 bytes. The data retrieved from FLASH is loaded into the data array in RAM. Previous data in the data array will be overwritten. User can use this routine to retrieve data from FLASH that was previously programmed.

The coding example below is to retrieve 64 bytes of data starting from $EE00 in FLASH. The Initialization subroutine is the same as the coding example for PRGRNGE (see 8.5.1 PRGRNGE).

```
LDRNGE EQU $FC00
MAIN:
    BSR INITIALISATION
    :
    :
    LDHX #FILE_PTR
    JSR LDRNGE
    :
```
Monitor Mode (MON)

8.5.4 MON_PRGRNGE
In monitor mode, MON_PRGRNGE is used to program a range of FLASH locations with data loaded into the data array.

<table>
<thead>
<tr>
<th>Routine Name</th>
<th>MON_PRGRNGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Routine Description</td>
<td>Program a range of locations, in monitor mode</td>
</tr>
<tr>
<td>Calling Address</td>
<td>$FF24</td>
</tr>
<tr>
<td>Stack Used</td>
<td>17 bytes</td>
</tr>
</tbody>
</table>

Data Block Format
- Bus speed
- Data size
- Starting address (high byte)
- Starting address (low byte)
- Data 1
  :
- Data N

The MON_PRGRNGE routine is designed to be used in monitor mode. It performs the same function as the PRGRNGE routine (see 8.5.1 PRGRNGE), except that MON_PRGRNGE returns to the main program via an SWI instruction. After a MON_PRGRNGE call, the SWI instruction will return the control back to the monitor code.

8.5.5 MON_ERARNGE
In monitor mode, ERARNGE is used to erase a range of locations in FLASH.

<table>
<thead>
<tr>
<th>Routine Name</th>
<th>MON_ERARNGE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Routine Description</td>
<td>Erase a page or the entire array, in monitor mode</td>
</tr>
<tr>
<td>Calling Address</td>
<td>$FF28</td>
</tr>
<tr>
<td>Stack Used</td>
<td>11 bytes</td>
</tr>
</tbody>
</table>

Data Block Format
- Bus speed
- Data size
- Starting address (high byte)
- Starting address (low byte)

The MON_ERARNGE routine is designed to be used in monitor mode. It performs the same function as the ERARNGE routine (see 8.5.2 ERARNGE), except that MON_ERARNGE returns to the main program via an SWI instruction. After a MON_ERARNGE call, the SWI instruction will return the control back to the monitor code.
Chapter 9
Timer Interface Module (TIM)

9.1 Introduction

This section describes the timer interface (TIM) module. The TIM is a two-channel timer that provides a timing reference with input capture, output compare, and pulse-width-modulation functions. Figure 9-1 is a block diagram of the TIM.

This particular MCU has two timer interface modules which are denoted as TIM1 and TIM2.

9.2 Features

Features of the TIM include:

- Two input capture/output compare channels:
  - Rising-edge, falling-edge, or any-edge input capture trigger
  - Set, clear, or toggle output compare action
- Buffered and unbuffered pulse-width-modulation (PWM) signal generation
- Programmable TIM clock input with 7-frequency internal bus clock prescaler selection
- Free-running or modulo up-count operation
- Toggle any channel pin on overflow
- TIM counter stop and reset bits

9.3 Pin Name Conventions

The text that follows describes both timers, TIM1 and TIM2. The TIM input/output (I/O) pin names are T[1,2]CH0 (timer channel 0) and T[1,2]CH1 (timer channel 1), where “1” is used to indicate TIM1 and “2” is used to indicate TIM2. The two TIMs share four I/O pins with four I/O port pins. The external clock input for TIM2 is shared with the an ADC channel pin. The full names of the TIM I/O pins are listed in Table 9-1.

The generic pin names appear in the text that follows.

<table>
<thead>
<tr>
<th>Table 9-1. Pin Name Conventions</th>
</tr>
</thead>
<tbody>
<tr>
<td>TIM Generic Pin Names:</td>
</tr>
<tr>
<td>Full TIM Pin Names:</td>
</tr>
<tr>
<td></td>
</tr>
</tbody>
</table>

NOTE

References to either timer 1 or timer 2 may be made in the following text by omitting the timer number. For example, TCH0 may refer generically to T1CH0 and T2CH0, and TCH1 may refer to T1CH1 and T2CH1.
9.4 Functional Description

Figure 9-1 shows the structure of the TIM. The central component of the TIM is the 16-bit TIM counter that can operate as a free-running counter or a modulo up-counter. The TIM counter provides the timing reference for the input capture and output compare functions. The TIM counter modulo registers, TMODH:TMODL, control the modulo value of the TIM counter. Software can read the TIM counter value at any time without affecting the counting sequence.

The two TIM channels (per timer) are programmable independently as input capture or output compare channels.

NOTE
References to either timer 1 or timer 2 may be made in the following text by omitting the timer number. For example, TSC may generically refer to both T1SC and T2SC.
<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name and Control Register (T1SC)</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>$0020</td>
<td>TIM1 Status and Control Register (T1SC)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Read:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$0021</td>
<td>TIM1 Counter Register High (T1CNTH)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Read:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0022</td>
<td>TIM1 Counter Register Low (T1CNTL)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Read:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0023</td>
<td>TIM Counter Modulo Register High (T1MODH)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Read:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0024</td>
<td>TIM Counter Modulo Register Low (T1MODL)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Read:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0025</td>
<td>TIM1 Channel 0 Status and Control Register (T1SC0)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Read:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0026</td>
<td>TIM1 Channel 0 Register High (T1CH0H)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Read:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0027</td>
<td>TIM1 Channel 0 Register Low (T1CH0L)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Read:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0028</td>
<td>TIM1 Channel 1 Status and Control Register (T1SC1)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Read:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0029</td>
<td>TIM1 Channel 1 Register High (T1CH1H)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Read:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$002A</td>
<td>TIM1 Channel 1 Register Low (T1CH1L)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Read:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$002B</td>
<td>TIM2 Status and Control Register (T2SC)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Read:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$002C</td>
<td>TIM2 Counter Register High (T2CNTH)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Read:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$002D</td>
<td>TIM2 Counter Register Low (T2CNTL)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Read:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$002E</td>
<td>TIM2 Counter Modulo Register High (T2MODH)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Read:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

*Unimplemented*

---

**Figure 9-2. TIM I/O Register Summary (Sheet 1 of 2)**
**9.4.1 TIM Counter Prescaler**

The TIM clock source can be one of the seven prescaler outputs. The prescaler generates seven clock rates from the internal bus clock. The prescaler select bits, PS[2:0], in the TIM status and control register select the TIM clock source.

**9.4.2 Input Capture**

With the input capture function, the TIM can capture the time at which an external event occurs. When an active edge occurs on the pin of an input capture channel, the TIM latches the contents of the TIM counter into the TIM channel registers, TCHxH:TCHxL. The polarity of the active edge is programmable. Input captures can generate TIM CPU interrupt requests.

**9.4.3 Output Compare**

With the output compare function, the TIM can generate a periodic pulse with a programmable polarity, duration, and frequency. When the counter reaches the value in the registers of an output compare channel, the TIM can set, clear, or toggle the channel pin. Output compares can generate TIM CPU interrupt requests.

**9.4.3.1 Unbuffered Output Compare**

Any output compare channel can generate unbuffered output compare pulses as described in 9.4.3 Output Compare. The pulses are unbuffered because changing the output compare value requires writing the new value over the old value currently in the TIM channel registers.
An unsynchronized write to the TIM channel registers to change an output compare value could cause incorrect operation for up to two counter overflow periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that counter overflow period. Also, using a TIM overflow interrupt routine to write a new, smaller output compare value may cause the compare to be missed. The TIM may pass the new value before it is written.

Use the following methods to synchronize unbuffered changes in the output compare value on channel x:

- When changing to a smaller value, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current output compare pulse. The interrupt routine has until the end of the counter overflow period to write the new value.
- When changing to a larger output compare value, enable TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current counter overflow period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same counter overflow period.

### 9.4.3.2 Buffered Output Compare

Channels 0 and 1 can be linked to form a buffered output compare channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the output.

Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The output compare value in the TIM channel 0 registers initially controls the output on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the output after the TIM overflows. At each subsequent overflow, the TIM channel registers (0 or 1) that control the output are the ones written to last. TSC0 controls and monitors the buffered output compare function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin.

**NOTE**

In buffered output compare operation, do not write new output compare values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered output compares.

### 9.4.4 Pulse Width Modulation (PWM)

By using the toggle-on-overflow feature with an output compare channel, the TIM can generate a PWM signal. The value in the TIM counter modulo registers determines the period of the PWM signal. The channel pin toggles when the counter reaches the value in the TIM counter modulo registers. The time between overflows is the period of the PWM signal.

As Figure 9-3 shows, the output compare value in the TIM channel registers determines the pulse width of the PWM signal. The time between overflow and output compare is the pulse width. Program the TIM to clear the channel pin on output compare if the polarity of the PWM pulse is 1. Program the TIM to set the pin if the polarity of the PWM pulse is 0.

The value in the TIM counter modulo registers and the selected prescaler output determines the frequency of the PWM output. The frequency of an 8-bit PWM signal is variable in 256 increments. Writing
$00FF (255) to the TIM counter modulo registers produces a PWM period of 256 times the internal bus clock period if the prescaler select value is $000. See 9.9.1 TIM Status and Control Register.

9.4.4.1 Unbuffered PWM Signal Generation

Any output compare channel can generate unbuffered PWM pulses as described in 9.4.4 Pulse Width Modulation (PWM). The pulses are unbuffered because changing the pulse width requires writing the new pulse width value over the old value currently in the TIM channel registers.

An unsynchronized write to the TIM channel registers to change a pulse width value could cause incorrect operation for up to two PWM periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that PWM period. Also, using a TIM overflow interrupt routine to write a new, smaller pulse width value may cause the compare to be missed. The TIM may pass the new value before it is written.

Use the following methods to synchronize unbuffered changes in the PWM pulse width on channel x:

- When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value.
- When changing to a longer pulse width, enable TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period.

NOTE

In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare also can cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value.
9.4.4.2 Buffered PWM Signal Generation

Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the pulse width of the output.

Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The TIM channel 0 registers initially control the pulse width on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM channel registers (0 or 1) that control the pulse width are the ones written to last. TSC0 controls and monitors the buffered PWM function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin.

NOTE
In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered PWM signals.

9.4.4.3 PWM Initialization

To ensure correct operation when generating unbuffered or buffered PWM signals, use the following initialization procedure:

1. In the TIM status and control register (TSC):
   a. Stop the TIM counter by setting the TIM stop bit, TSTOP.
   b. Reset the TIM counter and prescaler by setting the TIM reset bit, TRST.

2. In the TIM counter modulo registers (TMODH:TMODL), write the value for the required PWM period.

3. In the TIM channel x registers (TCHxH:TCHxL), write the value for the required pulse width.

4. In TIM channel x status and control register (TSCx):
   a. Write 0:1 (for unbuffered output compare or PWM signals) or 1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB:MSxA. (See Table 9-3.)
   b. Write 1 to the toggle-on-overflow bit, TOVx.
   c. Write 1:0 (to clear output on compare) or 1:1 (to set output on compare) to the edge/level select bits, ELSxB:ELSxA. The output action on compare must force the output to the complement of the pulse width level. (See Table 9-3.)

   NOTE
   In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value.

5. In the TIM status control register (TSC), clear the TIM stop bit, TSTOP.

MC68HC908AP A-Family Data Sheet, Rev. 3
Timer Interface Module (TIM)

Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIM channel 0 registers (TCH0H:TCH0L) initially control the buffered PWM output. TIM status control register 0 (TSCR0) controls and monitors the PWM signal from the linked channels.

Clearing the toggle-on-overflow bit, TOVx, inhibits output toggles on TIM overflows. Subsequent output compares try to force the output to a state it is already in and have no effect. The result is a 0% duty cycle output.

Setting the channel x maximum duty cycle bit (CHxMAX) and setting the TOVx bit generates a 100% duty cycle output. (See 9.9.4 TIM Channel Status and Control Registers.)

9.5 Interrupts

The following TIM sources can generate interrupt requests:

- TIM overflow flag (TOF) — The TOF bit is set when the TIM counter reaches the modulo value programmed in the TIM counter modulo registers. The TIM overflow interrupt enable bit, TOIE, enables TIM overflow CPU interrupt requests. TOF and TOIE are in the TIM status and control register.

- TIM channel flags (CH1F:CH0F) — The CHxF bit is set when an input capture or output compare occurs on channel x. Channel x TIM CPU interrupt requests are controlled by the channel x interrupt enable bit, CHxIE. Channel x TIM CPU interrupt requests are enabled when CHxIE = 1. CHxF and CHxIE are in the TIM channel x status and control register.

9.6 Low-Power Modes

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

9.6.1 Wait Mode

The TIM remains active after the execution of a WAIT instruction. In wait mode, the TIM registers are not accessible by the CPU. Any enabled CPU interrupt request from the TIM can bring the MCU out of wait mode.

If TIM functions are not required during wait mode, reduce power consumption by stopping the TIM before executing the WAIT instruction.

9.6.2 Stop Mode

The TIM is inactive after the execution of a STOP instruction. The STOP instruction does not affect register conditions or the state of the TIM counter. TIM operation resumes when the MCU exits stop mode after an external interrupt.

9.7 TIM During Break Interrupts

A break interrupt stops the TIM counter and inhibits input captures.

The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state. (See 21.5.4 SIM Break Flag Control Register.)
To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit.

### 9.8 I/O Signals

Port B shares four of its pins with the TIM. The four TIM channel I/O pins are T1CH0, T1CH1, T2CH0, and T2CH1 as described in 9.3 Pin Name Conventions.

Each channel I/O pin is programmable independently as an input capture pin or an output compare pin. T1CH0 and T2CH0 can be configured as buffered output compare or buffered PWM pins.

### 9.9 I/O Registers

**NOTE**

References to either timer 1 or timer 2 may be made in the following text by omitting the timer number. For example, **TSC** may generically refer to both **T1SC** AND **T2SC**.

These I/O registers control and monitor operation of the TIM:

- TIM status and control register (TSC)
- TIM counter registers (TCNTH:TCNTL)
- TIM counter modulo registers (TMODH:TMODL)
- TIM channel status and control registers (TSC0, TSC1)
- TIM channel registers (TCH0H:TCH0L, TCH1H:TCH1L)

### 9.9.1 TIM Status and Control Register

The TIM status and control register (TSC):

- Enables TIM overflow interrupts
- Flags TIM overflows
- Stops the TIM counter
- Resets the TIM counter
- Prescales the TIM counter clock

Address: T1SC, $0020 and T2SC, $002B

<table>
<thead>
<tr>
<th>Bit</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>7</td>
<td>TOF</td>
</tr>
<tr>
<td>6</td>
<td>TOIE</td>
</tr>
<tr>
<td>5</td>
<td>TSTOP</td>
</tr>
<tr>
<td>4</td>
<td>0</td>
</tr>
<tr>
<td>3</td>
<td>0</td>
</tr>
<tr>
<td>2</td>
<td>PS2</td>
</tr>
<tr>
<td>1</td>
<td>PS1</td>
</tr>
<tr>
<td>0</td>
<td>PS0</td>
</tr>
</tbody>
</table>

Reset: 00100000 = Unimplemented

Figure 9-4. TIM Status and Control Register (TSC)
Timer Interface Module (TIM)

TOF — TIM Overflow Flag Bit
This read/write flag is set when the TIM counter reaches the modulo value programmed in the TIM counter modulo registers. Clear TOF by reading the TIM status and control register when TOF is set and then writing a logic 0 to TOF. If another TIM overflow occurs before the clearing sequence is complete, then writing logic 0 to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Reset clears the TOF bit. Writing a logic 1 to TOF has no effect.

- 1 = TIM counter has reached modulo value
- 0 = TIM counter has not reached modulo value

TOIE — TIM Overflow Interrupt Enable Bit
This read/write bit enables TIM overflow interrupts when the TOF bit becomes set. Reset clears the TOIE bit.

- 1 = TIM overflow interrupts enabled
- 0 = TIM overflow interrupts disabled

TSTOP — TIM Stop Bit
This read/write bit stops the TIM counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the TIM counter until software clears the TSTOP bit.

- 1 = TIM counter stopped
- 0 = TIM counter active

NOTE
Do not set the TSTOP bit before entering wait mode if the TIM is required to exit wait mode. Also, when the TSTOP bit is set and the timer is configured for input capture operation, input captures are inhibited until the TSTOP bit is cleared.

TRST — TIM Reset Bit
Setting this write-only bit resets the TIM counter and the TIM prescaler. Setting TRST has no effect on any other registers. Counting resumes from $0000. TRST is cleared automatically after the TIM counter is reset and always reads as logic 0. Reset clears the TRST bit.

- 1 = Prescaler and TIM counter cleared
- 0 = No effect

NOTE
Setting the TSTOP and TRST bits simultaneously stops the TIM counter at a value of $0000.

PS[2:0] — Prescaler Select Bits
These read/write bits select one of the seven prescaler outputs as the input to the TIM counter as Table 9-2 shows. Reset clears the PS[2:0] bits.
### 9.9.2 TIM Counter Registers

The two read-only TIM counter registers contain the high and low bytes of the value in the TIM counter. Reading the high byte (TCNTH) latches the contents of the low byte (TCNTL) into a buffer. Subsequent reads of TCNTH do not affect the latched TCNTL value until TCNTL is read. Reset clears the TIM counter registers. Setting the TIM reset bit (TRST) also clears the TIM counter registers.

**NOTE**

If you read TCNTH during a break interrupt, be sure to unlatch TCNTL by reading TCNTL before exiting the break interrupt. Otherwise, TCNTL retains the value latched during the break.

**Address:** T1CNTH, S0021 and T2CNTH, S002C

<table>
<thead>
<tr>
<th>PS2</th>
<th>PS1</th>
<th>PS0</th>
<th>TIM Clock Source</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Internal bus clock ÷ 1</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>Internal bus clock ÷ 2</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>Internal bus clock ÷ 4</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Internal bus clock ÷ 8</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>Internal bus clock ÷ 16</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>Internal bus clock ÷ 32</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>Internal bus clock ÷ 64</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Not available</td>
</tr>
</tbody>
</table>

### 9.9.3 TIM Counter Modulo Registers

The read/write TIM modulo registers contain the modulo value for the TIM counter. When the TIM counter reaches the modulo value, the overflow flag (TOF) becomes set, and the TIM counter resumes counting from $0000$ at the next timer clock. Writing to the high byte (TMODH) inhibits the TOF bit and overflow interrupts until the low byte (TMODL) is written. Reset sets the TIM counter modulo registers.

---

**Table 9-2. Prescaler Selection**

<table>
<thead>
<tr>
<th>PS2</th>
<th>PS1</th>
<th>PS0</th>
<th>TIM Clock Source</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Internal bus clock ÷ 1</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>Internal bus clock ÷ 2</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>Internal bus clock ÷ 4</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Internal bus clock ÷ 8</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>Internal bus clock ÷ 16</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>Internal bus clock ÷ 32</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>Internal bus clock ÷ 64</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Not available</td>
</tr>
</tbody>
</table>

**Address:** T1CNTL, S0022 and T2CNTL, S002D

**Figure 9-5. TIM Counter Registers High (TCNTH)**

**Figure 9-6. TIM Counter Registers Low (TCNTL)**
NOTE

Reset the TIM counter before writing to the TIM counter modulo registers.

9.9.4 TIM Channel Status and Control Registers

Each of the TIM channel status and control registers:

- Flags input captures and output compares
- Enables input capture and output compare interrupts
- Selects input capture, output compare, or PWM operation
- Selects high, low, or toggling output on output compare
- Selects rising edge, falling edge, or any edge as the active input capture trigger
- Selects output toggling on TIM overflow
- Selects 0% and 100% PWM duty cycle
- Selects buffered or unbuffered output compare/PWM operation

CHxF — Channel x Flag Bit
When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the TIM counter registers matches the value in the TIM channel x registers.

When TIM CPU interrupt requests are enabled (CHxIE = 1), clear CHxF by reading TIM channel x status and control register with CHxF set and then writing a logic 0 to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing logic 0 to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF.

Reset clears the CHxF bit. Writing a logic 1 to CHxF has no effect.

1 = Input capture or output compare on channel x
0 = No input capture or output compare on channel x

CHxIE — Channel x Interrupt Enable Bit
This read/write bit enables TIM CPU interrupt service requests on channel x.
Reset clears the CHxIE bit.
1 = Channel x CPU interrupt requests enabled
0 = Channel x CPU interrupt requests disabled

MSxB — Mode Select Bit B
This read/write bit selects buffered output compare/PWM operation. MSxB exists only in the TIM1 channel 0 and TIM2 channel 0 status and control registers.
Setting MS0B disables the channel 1 status and control register and reverts TCH1 to general-purpose I/O.
Reset clears the MSxB bit.
1 = Buffered output compare/PWM operation enabled
0 = Buffered output compare/PWM operation disabled

MSxA — Mode Select Bit A
When ELSxB:ELSxA ≠ 0:0, this read/write bit selects either input capture operation or unbuffered output compare/PWM operation.
See Table 9-3.
1 = Unbuffered output compare/PWM operation
0 = Input capture operation
When ELSxB:ELSxA = 0:0, this read/write bit selects the initial output level of the TCHx pin. See Table 9-3. Reset clears the MSxA bit.
1 = Initial output level low
0 = Initial output level high

NOTE
Before changing a channel function by writing to the MSxB or MSxA bit, set the TSTOP and TRST bits in the TIM status and control register (TSC).

ELSxB and ELSxA — Edge/Level Select Bits
When channel x is an input capture channel, these read/write bits control the active edge-sensing logic on channel x.
When channel x is an output compare channel, ELSxB and ELSxA control the channel x output behavior when an output compare occurs.
When ELSxB and ELSxA are both clear, channel x is not connected to an I/O port, and pin TCHx is available as a general-purpose I/O pin. Table 9-3 shows how ELSxB and ELSxA work. Reset clears the ELSxB and ELSxA bits.
NOTE
After initially enabling a TIM channel register for input capture operation, and selecting the edge sensitivity, clear CHxF to ignore any erroneous detection flags.

TOVx — Toggle On Overflow Bit
When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the TIM counter overflows. When channel x is an input capture channel, TOVx has no effect.

Reset clears the TOVx bit.
1 = Channel x pin toggles on TIM counter overflow
0 = Channel x pin does not toggle on TIM counter overflow

NOTE
When TOVx is set, a TIM counter overflow takes precedence over a channel x output compare if both occur at the same time.

CHxMAX — Channel x Maximum Duty Cycle Bit
When the TOVx bit is at logic 1, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100%. As Figure 9-11 shows, the CHxMAX bit takes effect in the cycle after it is set or cleared. The output stays at the 100% duty cycle level until the cycle after CHxMAX is cleared.

**Table 9-3. Mode, Edge, and Level Selection**

<table>
<thead>
<tr>
<th>MSxB:MSxA</th>
<th>ELSxB:ELSAxA</th>
<th>Mode</th>
<th>Configuration</th>
</tr>
</thead>
<tbody>
<tr>
<td>X0</td>
<td>00</td>
<td>Output preset</td>
<td>Pin under port control; initial output level high</td>
</tr>
<tr>
<td></td>
<td>X1</td>
<td></td>
<td>Pin under port control; initial output level low</td>
</tr>
<tr>
<td>00</td>
<td>00</td>
<td>Input capture</td>
<td>Capture on rising edge only</td>
</tr>
<tr>
<td>00</td>
<td>10</td>
<td></td>
<td>Capture on falling edge only</td>
</tr>
<tr>
<td>00</td>
<td>11</td>
<td></td>
<td>Capture on rising or falling edge</td>
</tr>
<tr>
<td>01</td>
<td>00</td>
<td>Output compare or PWM</td>
<td>Software compare only</td>
</tr>
<tr>
<td>01</td>
<td>01</td>
<td></td>
<td>Toggle output on compare</td>
</tr>
<tr>
<td>01</td>
<td>10</td>
<td></td>
<td>Clear output on compare</td>
</tr>
<tr>
<td>01</td>
<td>11</td>
<td></td>
<td>Set output on compare</td>
</tr>
<tr>
<td>1X</td>
<td>01</td>
<td>Buffered output compare or buffered PWM</td>
<td>Toggle output on compare</td>
</tr>
<tr>
<td>1X</td>
<td>10</td>
<td></td>
<td>Clear output on compare</td>
</tr>
<tr>
<td>1X</td>
<td>11</td>
<td></td>
<td>Set output on compare</td>
</tr>
</tbody>
</table>
9.9.5 TIM Channel Registers

These read/write registers contain the captured TIM counter value of the input capture function or the output compare value of the output compare function. The state of the TIM channel registers after reset is unknown.

In input capture mode (MSxB:MSxA = 0:0), reading the high byte of the TIM channel x registers (TCHxH) inhibits input captures until the low byte (TCHxL) is read.

In output compare mode (MSxB:MSxA ≠ 0:0), writing to the high byte of the TIM channel x registers (TCHxH) inhibits output compares until the low byte (TCHxL) is written.

Address: T1CH0H, $0026 and T2CH0H, $0031

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read:</td>
<td>Bit 15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
</tr>
<tr>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset:</td>
<td>Indeterminate after reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Figure 9-12. TIM Channel 0 Register High (TCH0H)

Address: T1CH0L, $0027 and T2CH0L, $0032

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read:</td>
<td>Bit 7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset:</td>
<td>Indeterminate after reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Figure 9-13. TIM Channel 0 Register Low (TCH0L)

Address: T1CH1H, $0029 and T2CH1H, $0034

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read:</td>
<td>Bit 15</td>
<td>14</td>
<td>13</td>
<td>12</td>
<td>11</td>
<td>10</td>
<td>9</td>
</tr>
<tr>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset:</td>
<td>Indeterminate after reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Figure 9-14. TIM Channel 1 Register High (TCH1H)
### Timer Interface Module (TIM)

#### Address:
- T1CH1L, $002A and T2CH1L, $0035

#### Table: TIM Channel 1 Register Low (TCH1L)

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Read:</strong></td>
<td>Bit 7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td><strong>Write:</strong></td>
<td>Bit 7</td>
<td>6</td>
<td>5</td>
<td>4</td>
<td>3</td>
<td>2</td>
<td>1</td>
</tr>
<tr>
<td><strong>Reset:</strong></td>
<td>Indeterminate after reset</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Figure 9-15. TIM Channel 1 Register Low (TCH1L)**
Chapter 10
Timebase Module (TBM)

10.1 Introduction
This section describes the timebase module (TBM). The TBM will generate periodic interrupts at user selectable rates using a counter clocked by the selected OSCCLK clock from the oscillator module. This TBM version uses 18 divider stages, eight of which are user selectable.

10.2 Features
Features of the TBM module include:
- Eight user selectable periodic interrupts
- User selectable oscillator clock source enable during stop mode to allow periodic wake-up from stop

10.3 Functional Description
This module can generate a periodic interrupt by dividing the oscillator clock frequency, OSCCLK. The counter is initialized to all 0s when TBON bit is cleared. The counter, shown in Figure 10-1, starts counting when the TBON bit is set. When the counter overflows at the tap selected by TBR[2:0], the TBIF bit gets set. If the TBIE bit is set, an interrupt request is sent to the CPU. The TBIF flag is cleared by writing a 1 to the TACK bit. The first time the TBIF flag is set after enabling the timebase module, the interrupt is generated at approximately half of the overflow period. Subsequent events occur at the exact period.

The reference clock OSCCLK is derived from the oscillator module, see 5.2.2 TBM Reference Clock Selection.
10.4 Timebase Register Description

The timebase has one register, the TBCR, which is used to enable the timebase interrupts and set the rate.

![Figure 10-1. Timebase Block Diagram](image)

**Figure 10-1. Timebase Block Diagram**

**TBIF — Timebase Interrupt Flag**

This read-only flag bit is set when the timebase counter has rolled over.

- **1** = Timebase interrupt pending
- **0** = Timebase interrupt not pending

**Figure 10-2. Timebase Control Register (TBCR)**
TBR[2:0] — Timebase Rate Selection
These read/write bits are used to select the rate of timebase interrupts as shown in Table 10-1.

NOTE
Do not change TBR[2:0] bits while the timebase is enabled (TBON = 1).

Table 10-1. Timebase Rate Selection for OSCCLK = 4 MHz

<table>
<thead>
<tr>
<th>TBR2</th>
<th>TBR1</th>
<th>TBR0</th>
<th>Divider</th>
<th>Timebase Interrupt Rate(1)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Hz</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>262144</td>
<td>15.259</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>131072</td>
<td>30.518</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>65536</td>
<td>61.035</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>32768</td>
<td>122.07</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>64</td>
<td>62,500</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>32</td>
<td>125,000</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>16</td>
<td>250,000</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>8</td>
<td>500,000</td>
</tr>
</tbody>
</table>

1. If user selects one of the shaded timebase settings, ensure that the operating bus frequency is fast enough to service the periodic interrupts.

TACK — Timebase ACKnowledge
The TACK bit is a write-only bit and always reads as 0. Writing a logic 1 to this bit clears TBIF, the timebase interrupt flag bit. Writing a logic 0 to this bit has no effect.
1 = Clear timebase interrupt flag
0 = No effect

TBIE — Timebase Interrupt Enabled
This read/write bit enables the timebase interrupt when the TBIF bit becomes set. Reset clears the TBIE bit.
1 = Timebase interrupt enabled
0 = Timebase interrupt disabled

TBON — Timebase Enabled
This read/write bit enables the timebase. Timebase may be turned off to reduce power consumption when its function is not necessary. The counter can be initialized by clearing and then setting this bit. Reset clears the TBON bit.
1 = Timebase enabled
0 = Timebase disabled and the counter initialized to 0’s
10.5 Interrupts

The timebase module can interrupt the CPU on a regular basis with a rate defined by TBR[2:0]. When the timebase counter chain rolls over, the TBIF flag is set. If the TBIE bit is set, enabling the timebase interrupt, the counter chain overflow will generate a CPU interrupt request. The interrupt vector is defined in Table 2-1. Vector Addresses.

Interrupts must be acknowledged by writing a logic 1 to the TACK bit.

10.6 Low-Power Modes

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

10.6.1 Wait Mode

The timebase module remains active after execution of the WAIT instruction. In wait mode, the timebase register is not accessible by the CPU.

If the timebase functions are not required during wait mode, reduce the power consumption by stopping the timebase before enabling the WAIT instruction.

10.6.2 Stop Mode

The timebase module may remain active after execution of the STOP instruction if the oscillator has been enabled to operate during stop mode through the stop mode oscillator enable bit (STOP_ICLKD, STOP_RCLKEN, or STOP_XCLKEN) for the selected oscillator in the CONFIG2 register. The timebase module can be used in this mode to generate a periodic walk-up from stop mode.

If the oscillator has not been enabled to operate in stop mode, the timebase module will not be active during stop mode. In stop mode the timebase register is not accessible by the CPU.

If the timebase functions are not required during stop mode, reduce the power consumption by stopping the timebase before enabling the STOP instruction.
Chapter 11
Serial Communications Interface Module (SCI)

11.1 Introduction
The MC68HC908AP64A has two SCI modules:
• SCI1 is a standard SCI module, and
• SCI2 is an infrared SCI module.

This section describes SCI1, the serial communications interface (SCI) module, which allows high-speed asynchronous communications with peripheral devices and other MCUs.

NOTE
When the SCI is enabled, the TxD pin is an open-drain output and requires a pullup resistor to be connected for proper SCI operation.

11.2 Features
Features of the SCI module include the following:
• Full-duplex operation
• Standard mark/space non-return-to-zero (NRZ) format
• 32 programmable baud rates
• Programmable 8-bit or 9-bit character length
• Separately enabled transmitter and receiver
• Separate receiver and transmitter CPU interrupt requests
• Programmable transmitter output polarity
• Two receiver wakeup methods:
  – Idle line wakeup
  – Address mark wakeup
• Interrupt-driven operation with eight interrupt flags:
  – Transmitter empty
  – Transmission complete
  – Receiver full
  – Idle receiver input
  – Receiver overrun
  – Noise error
  – Framing error
  – Parity error
• Receiver framing error detection
• Hardware parity checking
• 1/16 bit-time noise detection
• Configuration register bit, SCIBDSRC, to allow selection of baud rate clock source
11.3 Pin Name Conventions

The generic names of the SCI I/O pins are:
- RxD (receive data)
- TxD (transmit data)

SCI I/O (input/output) lines are implemented by sharing parallel I/O port pins. The full name of an SCI input or output reflects the name of the shared port pin. Table 11-1 shows the full names and the generic names of the SCI I/O pins. The generic pin names appear in the text of this section.

<table>
<thead>
<tr>
<th>Table 11-1. Pin Name Conventions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Generic Pin Names:</td>
</tr>
<tr>
<td>RxD</td>
</tr>
<tr>
<td>Full Pin Names:</td>
</tr>
<tr>
<td>PTB3/RxD</td>
</tr>
</tbody>
</table>

**NOTE**
When the SCI is enabled, the TxD pin is an open-drain output and requires a pullup resistor to be connected for proper SCI operation.

```
<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>$0013</td>
<td>SCI Control Register 1 (SCC1)</td>
<td>Read:</td>
<td>LOOPS</td>
<td>ENSCI</td>
<td>TXINV</td>
<td>M</td>
<td>WAKE</td>
<td>ILTY</td>
<td>PEN</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0014</td>
<td>SCI Control Register 2 (SCC2)</td>
<td>Read:</td>
<td>SCTIE</td>
<td>TCIE</td>
<td>SCRIE</td>
<td>ILIE</td>
<td>TE</td>
<td>RE</td>
<td>RWU</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0015</td>
<td>SCI Control Register 3 (SCC3)</td>
<td>Read:</td>
<td>R8</td>
<td>T8</td>
<td>DMARE</td>
<td>DMATE</td>
<td>ORI</td>
<td>NEIE</td>
<td>FEIE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0016</td>
<td>SCI Status Register 1 (SCS1)</td>
<td>Read:</td>
<td>SCTE</td>
<td>TC</td>
<td>SCRF</td>
<td>IDLE</td>
<td>OR</td>
<td>NF</td>
<td>FE</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0017</td>
<td>SCI Status Register 2 (SCS2)</td>
<td>Read:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>BKF</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0018</td>
<td>SCI Data Register (SCDR)</td>
<td>Read:</td>
<td>R7</td>
<td>R6</td>
<td>R5</td>
<td>R4</td>
<td>R3</td>
<td>R2</td>
<td>R1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td>T7</td>
<td>T6</td>
<td>T5</td>
<td>T4</td>
<td>T3</td>
<td>T2</td>
<td>T1</td>
</tr>
<tr>
<td>$0019</td>
<td>SCI Baud Rate Register (SCBR)</td>
<td>Read:</td>
<td>0</td>
<td>0</td>
<td>SCP1</td>
<td>SCP0</td>
<td>R</td>
<td>SCR2</td>
<td>SCR1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Reset:</td>
<td>Unaffected by reset</td>
<td>Unaffected by reset</td>
<td>Reserved</td>
<td>R</td>
<td>SCR2</td>
<td>SCR1</td>
<td>SCR0</td>
</tr>
</tbody>
</table>
```

Figure 11-1. SCI I/O Register Summary
11.4 Functional Description

Figure 11-2 shows the structure of the SCI module. The SCI allows full-duplex, asynchronous, NRZ serial communication among the MCU and remote devices, including other MCUs. The transmitter and receiver of the SCI operate independently, although they use the same baud rate generator. During normal operation, the CPU monitors the status of the SCI, writes the data to be transmitted, and processes received data.

The baud rate clock source for the SCI can be selected via the configuration bit, SCIBDSRC, of the CONFIG2 register ($001D).
11.4.1 Data Format

The SCI uses the standard non-return-to-zero mark/space data format illustrated in Figure 11-3.

![Figure 11-3. SCI Data Formats](image)

11.4.2 Transmitter

Figure 11-4 shows the structure of the SCI transmitter.

The baud rate clock source for the SCI can be selected via the configuration bit, SCIBDSRC. Source selection values are shown in Figure 11-4.

![Figure 11-4. SCI Transmitter](image)
### 11.4.2.1 Character Length

The transmitter can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCC1) determines character length. When transmitting 9-bit data, bit T8 in SCI control register 3 (SCC3) is the ninth bit (bit 8).

### 11.4.2.2 Character Transmission

During an SCI transmission, the transmit shift register shifts a character out to the TxD pin. The SCI data register (SCDR) is the write-only buffer between the internal data bus and the transmit shift register. To initiate an SCI transmission:

1. Enable the SCI by writing a logic 1 to the enable SCI bit (ENSCI) in SCI control register 1 (SCC1).
2. Enable the transmitter by writing a logic 1 to the transmitter enable bit (TE) in SCI control register 2 (SCC2).
3. Clear the SCI transmitter empty bit by first reading SCI status register 1 (SCS1) and then writing to the SCDR.
4. Repeat step 3 for each subsequent transmission.

At the start of a transmission, transmitter control logic automatically loads the transmit shift register with a preamble of logic 1s. After the preamble shifts out, control logic transfers the SCDR data into the transmit shift register. A logic 0 start bit automatically goes into the least significant bit position of the transmit shift register. A logic 1 stop bit goes into the most significant bit position.

The SCI transmitter empty bit, SCTE, in SCS1 becomes set when the SCDR transfers a byte to the transmit shift register. The SCTE bit indicates that the SCDR can accept new data from the internal data bus. If the SCI transmit interrupt enable bit, SCTIE, in SCC2 is also set, the SCTE bit generates a transmitter CPU interrupt request.

When the transmit shift register is not transmitting a character, the TxD pin goes to the idle condition, logic 1. If at any time software clears the ENSCI bit in SCI control register 1 (SCC1), the transmitter and receiver relinquish control of the port pin.

### 11.4.2.3 Break Characters

Writing a logic 1 to the send break bit, SBK, in SCC2 loads the transmit shift register with a break character. A break character contains all logic 0s and has no start, stop, or parity bit. Break character length depends on the M bit in SCC1. As long as SBK is at logic 1, transmitter logic continuously loads break characters into the transmit shift register. After software clears the SBK bit, the shift register finishes transmitting the last break character and then transmits at least one logic 1. The automatic logic 1 at the end of a break character guarantees the recognition of the start bit of the next character.

The SCI recognizes a break character when a start bit is followed by eight or nine logic 0 data bits and a logic 0 where the stop bit should be.

Receiving a break character has these effects on SCI registers:
- Sets the framing error bit (FE) in SCS1
- Sets the SCI receiver full bit (SCRF) in SCS1
- Clears the SCI data register (SCDR)
- Clears the R8 bit in SCC3
- Sets the break flag bit (BKF) in SCS2
- May set the overrun (OR), noise flag (NF), parity error (PE), or reception in progress flag (RPF) bits
11.4.2.4 Idle Characters

An idle character contains all logic 1s and has no start, stop, or parity bit. Idle character length depends on the M bit in SCC1. The preamble is a synchronizing idle character that begins every transmission.

If the TE bit is cleared during a transmission, the TxD pin becomes idle after completion of the transmission in progress. Clearing and then setting the TE bit during a transmission queues an idle character to be sent after the character currently being transmitted.

**NOTE**

*When queueing an idle character, return the TE bit to logic 1 before the stop bit of the current character shifts out to the TxD pin. Setting TE after the stop bit appears on TxD causes data previously written to the SCDR to be lost.*

*Toggle the TE bit for a queued idle character when the SCTE bit becomes set and just before writing the next byte to the SCDR.*

11.4.2.5 Inversion of Transmitted Output

The transmit inversion bit (TXINV) in SCI control register 1 (SCC1) reverses the polarity of transmitted data. All transmitted values, including idle, break, start, and stop bits, are inverted when TXINV is at logic 1. (See 11.8.1 SCI Control Register 1.)

11.4.2.6 Transmitter Interrupts

These conditions can generate CPU interrupt requests from the SCI transmitter:

- SCI transmitter empty (SCTE) — The SCTE bit in SCS1 indicates that the SCDR has transferred a character to the transmit shift register. SCTE can generate a transmitter CPU interrupt request. Setting the SCI transmit interrupt enable bit, SCTIE, in SCC2 enables the SCTE bit to generate transmitter CPU interrupt requests.
- Transmission complete (TC) — The TC bit in SCS1 indicates that the transmit shift register and the SCDR are empty and that no break or idle character has been generated. The transmission complete interrupt enable bit, TCIE, in SCC2 enables the TC bit to generate transmitter CPU interrupt requests.

11.4.3 Receiver

Figure 11-5 shows the structure of the SCI receiver.

11.4.3.1 Character Length

The receiver can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCC1) determines character length. When receiving 9-bit data, bit R8 in SCI control register 2 (SCC2) is the ninth bit (bit 8). When receiving 8-bit data, bit R8 is a copy of the eighth bit (bit 7).

11.4.3.2 Character Reception

During an SCI reception, the receive shift register shifts characters in from the RxD pin. The SCI data register (SCDR) is the read-only buffer between the internal data bus and the receive shift register.

After a complete character shifts into the receive shift register, the data portion of the character transfers to the SCDR. The SCI receiver full bit, SCRF, in SCI status register 1 (SCS1) becomes set, indicating that
the received byte can be read. If the SCI receive interrupt enable bit, SCRIE, in SCC2 is also set, the SCRF bit generates a receiver CPU interrupt request.

Figure 11-5. SCI Receiver Block Diagram
11.4.3.3 Data Sampling

The receiver samples the RxD pin at the RT clock rate. The RT clock is an internal signal with a frequency 16 times the baud rate. To adjust for baud rate mismatch, the RT clock is resynchronized at the following times (see Figure 11-6):

- After every start bit
- After the receiver detects a data bit change from logic 1 to logic 0 (after the majority of data bit samples at RT8, RT9, and RT10 returns a valid logic 1 and the majority of the next RT8, RT9, and RT10 samples returns a valid logic 0)

To locate the start bit, data recovery logic does an asynchronous search for a logic 0 preceded by three logic 1s. When the falling edge of a possible start bit occurs, the RT clock begins to count to 16.

To verify the start bit and to detect noise, data recovery logic takes samples at RT3, RT5, and RT7. Table 11-2 summarizes the results of the start bit verification samples.

![Figure 11-6. Receiver Data Sampling](image)

To verify the start bit and to detect noise, data recovery logic takes samples at RT3, RT5, and RT7. Table 11-2 summarizes the results of the start bit verification samples.

<table>
<thead>
<tr>
<th>RT3, RT5, and RT7 Samples</th>
<th>Start Bit Verification</th>
<th>Noise Flag</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>Yes</td>
<td>0</td>
</tr>
<tr>
<td>001</td>
<td>Yes</td>
<td>1</td>
</tr>
<tr>
<td>010</td>
<td>Yes</td>
<td>1</td>
</tr>
<tr>
<td>011</td>
<td>No</td>
<td>0</td>
</tr>
<tr>
<td>100</td>
<td>Yes</td>
<td>1</td>
</tr>
<tr>
<td>101</td>
<td>No</td>
<td>0</td>
</tr>
<tr>
<td>110</td>
<td>No</td>
<td>0</td>
</tr>
<tr>
<td>111</td>
<td>No</td>
<td>0</td>
</tr>
</tbody>
</table>
Start bit verification is not successful if any two of the three verification samples are logic 1s. If start bit verification is not successful, the RT clock is reset and a new search for a start bit begins.

To determine the value of a data bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. Table 11-3 summarizes the results of the data bit samples.

**Table 11-3. Data Bit Recovery**

<table>
<thead>
<tr>
<th>RT8, RT9, and RT10 Samples</th>
<th>Data Bit Determination</th>
<th>Noise Flag</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>001</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>010</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>011</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>100</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>101</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>110</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>111</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

**NOTE**

The RT8, RT9, and RT10 samples do not affect start bit verification. If any or all of the RT8, RT9, and RT10 start bit samples are logic 1s following a successful start bit verification, the noise flag (NF) is set and the receiver assumes that the bit is a start bit.

To verify a stop bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. Table 11-4 summarizes the results of the stop bit samples.

**Table 11-4. Stop Bit Recovery**

<table>
<thead>
<tr>
<th>RT8, RT9, and RT10 Samples</th>
<th>Framing Error Flag</th>
<th>Noise Flag</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>001</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>010</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>011</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>100</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>101</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>110</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>111</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
11.4.3.4 Framing Errors

If the data recovery logic does not detect a logic 1 where the stop bit should be in an incoming character, it sets the framing error bit, FE, in SCS1. A break character also sets the FE bit because a break character has no stop bit. The FE bit is set at the same time that the SCRF bit is set.

11.4.3.5 Baud Rate Tolerance

A transmitting device may be operating at a baud rate below or above the receiver baud rate. Accumulated bit time misalignment can cause one of the three stop bit data samples to fall outside the actual stop bit. Then a noise error occurs. If more than one of the samples is outside the stop bit, a framing error occurs. In most applications, the baud rate tolerance is much more than the degree of misalignment that is likely to occur.

As the receiver samples an incoming character, it resynchronizes the RT clock on any valid falling edge within the character. Resynchronization within characters corrects misalignments between transmitter bit times and receiver bit times.

Slow Data Tolerance

Figure 11-7 shows how much a slow received character can be misaligned without causing a noise error or a framing error. The slow stop bit begins at RT8 instead of RT1 but arrives in time for the stop bit data samples at RT8, RT9, and RT10.

![Figure 11-7. Slow Data](image)

For an 8-bit character, data sampling of the stop bit takes the receiver

9 bit times × 16 RT cycles + 10 RT cycles = 154 RT cycles.

With the misaligned character shown in Figure 11-7, the receiver counts 154 RT cycles at the point when the count of the transmitting device is

9 bit times × 16 RT cycles + 3 RT cycles = 147 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a slow 8-bit character with no errors is

\[
\frac{154 - 147}{154} \times 100 = 4.54\%
\]

For a 9-bit character, data sampling of the stop bit takes the receiver

10 bit times × 16 RT cycles + 10 RT cycles = 170 RT cycles.

With the misaligned character shown in Figure 11-7, the receiver counts 170 RT cycles at the point when the count of the transmitting device is

10 bit times × 16 RT cycles + 3 RT cycles = 163 RT cycles.
The maximum percent difference between the receiver count and the transmitter count of a slow 9-bit character with no errors is

\[
\frac{170 - 163}{170} \times 100 = 4.12\%
\]

**Fast Data Tolerance**

*Figure 11-8* shows how much a fast received character can be misaligned without causing a noise error or a framing error. The fast stop bit ends at RT10 instead of RT16 but is still there for the stop bit data samples at RT8, RT9, and RT10.

![Figure 11-8. Fast Data](image)

For an 8-bit character, data sampling of the stop bit takes the receiver 9 bit times \(\times 16\) RT cycles + 10 RT cycles = 154 RT cycles.

With the misaligned character shown in *Figure 11-8*, the receiver counts 154 RT cycles at the point when the count of the transmitting device is 10 bit times \(\times 16\) RT cycles = 160 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a fast 8-bit character with no errors is

\[
\frac{154 - 160}{154} \times 100 = 3.90\%
\]

For a 9-bit character, data sampling of the stop bit takes the receiver 10 bit times \(\times 16\) RT cycles + 10 RT cycles = 170 RT cycles.

With the misaligned character shown in *Figure 11-8*, the receiver counts 170 RT cycles at the point when the count of the transmitting device is 11 bit times \(\times 16\) RT cycles = 176 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a fast 9-bit character with no errors is

\[
\frac{170 - 176}{170} \times 100 = 3.53\%
\]

**11.4.3.6 Receiver Wakeup**

So that the MCU can ignore transmissions intended only for other receivers in multiple-receiver systems, the receiver can be put into a standby state. Setting the receiver wakeup bit, RWU, in SCC2 puts the receiver into a standby state during which receiver interrupts are disabled.
Depending on the state of the WAKE bit in SCC1, either of two conditions on the RxD pin can bring the receiver out of the standby state:

- **Address mark** — An address mark is a logic 1 in the most significant bit position of a received character. When the WAKE bit is set, an address mark wakes the receiver from the standby state by clearing the RWU bit. The address mark also sets the SCI receiver full bit, SCRF. Software can then compare the character containing the address mark to the user-defined address of the receiver. If they are the same, the receiver remains awake and processes the characters that follow. If they are not the same, software can set the RWU bit and put the receiver back into the standby state.

- **Idle input line condition** — When the WAKE bit is clear, an idle character on the RxD pin wakes the receiver from the standby state by clearing the RWU bit. The idle character that wakes the receiver does not set the receiver idle bit, IDLE, or the SCI receiver full bit, SCRF. The idle line type bit, ILTY, determines whether the receiver begins counting logic 1s as idle character bits after the start bit or after the stop bit.

**NOTE**

*With the WAKE bit clear, setting the RWU bit after the RxD pin has been idle may cause the receiver to wake up immediately.*

### 11.4.3.7 Receiver Interrupts

The following sources can generate CPU interrupt requests from the SCI receiver:

- **SCI receiver full (SCRF)** — The SCRF bit in SCS1 indicates that the receive shift register has transferred a character to the SCDR. SCRF can generate a receiver CPU interrupt request. Setting the SCI receive interrupt enable bit, SCRIE, in SCC2 enables the SCRF bit to generate receiver CPU interrupts.

- **Idle input (IDLE)** — The IDLE bit in SCS1 indicates that 10 or 11 consecutive logic 1s shifted in from the RxD pin. The idle line interrupt enable bit, ILIE, in SCC2 enables the IDLE bit to generate CPU interrupt requests.

### 11.4.3.8 Error Interrupts

The following receiver error flags in SCS1 can generate CPU interrupt requests:

- **Receiver overrun (OR)** — The OR bit indicates that the receive shift register shifted in a new character before the previous character was read from the SCDR. The previous character remains in the SCDR, and the new character is lost. The overrun interrupt enable bit, ORIE, in SCC3 enables OR to generate SCI error CPU interrupt requests.

- **Noise flag (NF)** — The NF bit is set when the SCI detects noise on incoming data or break characters, including start, data, and stop bits. The noise error interrupt enable bit, NEIE, in SCC3 enables NF to generate SCI error CPU interrupt requests.

- **Framing error (FE)** — The FE bit in SCS1 is set when a logic 0 occurs where the receiver expects a stop bit. The framing error interrupt enable bit, FEIE, in SCC3 enables FE to generate SCI error CPU interrupt requests.

- **Parity error (PE)** — The PE bit in SCS1 is set when the SCI detects a parity error in incoming data. The parity error interrupt enable bit, PEIE, in SCC3 enables PE to generate SCI error CPU interrupt requests.
11.5 Low-Power Modes

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

11.5.1 Wait Mode

The SCI module remains active after the execution of a WAIT instruction. In wait mode, the SCI module registers are not accessible by the CPU. Any enabled CPU interrupt request from the SCI module can bring the MCU out of wait mode.

If SCI module functions are not required during wait mode, reduce power consumption by disabling the module before executing the WAIT instruction.

Refer to 7.6 Low-Power Modes for information on exiting wait mode.

11.5.2 Stop Mode

The SCI module is inactive after the execution of a STOP instruction. The STOP instruction does not affect SCI register states. SCI module operation resumes after an external interrupt.

Because the internal clock is inactive during stop mode, entering stop mode during an SCI transmission or reception results in invalid data.

Refer to 7.6 Low-Power Modes for information on exiting stop mode.

11.6 SCI During Break Module Interrupts

The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state.

To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit.

11.7 I/O Signals

Port B shares two of its pins with the SCI module.

The two SCI I/O pins are:
- PTB2/TxD — Transmit data
- PTB3/RxD — Receive data

11.7.1 TxD (Transmit Data)

When the SCI is enabled (ENSCI=1), the PTB2/TxD pin becomes the serial data output, TxD, from the SCI transmitter regardless of the state of the DDRB2 bit in data direction register B (DDRB). The TxD pin is an open-drain output and requires a pullup resistor to be connected for proper SCI operation.


NOTE

The PTB2/TxD pin is an open-drain pin when configured as an output. Therefore, when configured as a general purpose output pin (PTB2), a pullup resistor must be connected to this pin.

11.7.2 RxD (Receive Data)

When the SCI is enabled (ENSCI=1), the PTB3/RxD pin becomes the serial data input, RxD, to the SCI receiver regardless of the state of the DDRB3 bit in data direction register B (DDRB).

NOTE

The PTB3/RxD pin is an open-drain pin when configured as an output. Therefore, when configured as a general purpose output pin (PTB3), a pullup resistor must be connected to this pin.

11.8 I/O Registers

These I/O registers control and monitor SCI operation:

- SCI control register 1 (SCC1)
- SCI control register 2 (SCC2)
- SCI control register 3 (SCC3)
- SCI status register 1 (SCS1)
- SCI status register 2 (SCS2)
- SCI data register (SCDR)
- SCI baud rate register (SCBR)
11.8.1 SCI Control Register 1

SCI control register 1:
- Enables loop mode operation
- Enables the SCI
- Controls output polarity
- Controls character length
- Controls SCI wakeup method
- Controls idle character detection
- Enables parity function
- Controls parity type

LOOPS — Loop Mode Select Bit
This read/write bit enables loop mode operation. In loop mode the RxD pin is disconnected from the SCI, and the transmitter output goes into the receiver input. Both the transmitter and the receiver must be enabled to use loop mode. Reset clears the LOOPS bit.
- 1 = Loop mode enabled
- 0 = Normal operation enabled

ENSCI — Enable SCI Bit
This read/write bit enables the SCI and the SCI baud rate generator. Clearing ENSCI sets the SCTE and TC bits in SCI status register 1 and disables transmitter interrupts. Reset clears the ENSCI bit.
- 1 = SCI enabled
- 0 = SCI disabled

TXINV — Transmit Inversion Bit
This read/write bit reverses the polarity of transmitted data. Reset clears the TXINV bit.
- 1 = Transmitter output inverted
- 0 = Transmitter output not inverted

**NOTE**
Setting the TXINV bit inverts all transmitted values, including idle, break, start, and stop bits.

M — Mode (Character Length) Bit
This read/write bit determines whether SCI characters are eight or nine bits long. (See Table 11-5.) The ninth bit can serve as an extra stop bit, as a receiver wakeup signal, or as a parity bit. Reset clears the M bit.
- 1 = 9-bit SCI characters
- 0 = 8-bit SCI characters
Serial Communications Interface Module (SCI)

**WAKE — Wakeup Condition Bit**
This read/write bit determines which condition wakes up the SCI: a logic 1 (address mark) in the most significant bit position of a received character or an idle condition on the RxD pin. Reset clears the WAKE bit.
- 1 = Address mark wakeup
- 0 = Idle line wakeup

**ILTY — Idle Line Type Bit**
This read/write bit determines when the SCI starts counting logic 1s as idle character bits. The counting begins either after the start bit or after the stop bit. If the count begins after the start bit, then a string of logic 1s preceding the stop bit may cause false recognition of an idle character. Beginning the count after the stop bit avoids false idle character recognition, but requires properly synchronized transmissions. Reset clears the ILTY bit.
- 1 = Idle character bit count begins after stop bit
- 0 = Idle character bit count begins after start bit

**PEN — Parity Enable Bit**
This read/write bit enables the SCI parity function. (See Table 11-5.) When enabled, the parity function inserts a parity bit in the most significant bit position. (See Figure 11-3.) Reset clears the PEN bit.
- 1 = Parity function enabled
- 0 = Parity function disabled

**PTY — Parity Bit**
This read/write bit determines whether the SCI generates and checks for odd parity or even parity. (See Table 11-5.) Reset clears the PTY bit.
- 1 = Odd parity
- 0 = Even parity

**NOTE**
Changing the PTY bit in the middle of a transmission or reception can generate a parity error.

<table>
<thead>
<tr>
<th>Control Bits</th>
<th>Character Format</th>
</tr>
</thead>
<tbody>
<tr>
<td>M PEN:PTY</td>
<td>Start Bits</td>
</tr>
<tr>
<td>0 0X</td>
<td>1</td>
</tr>
<tr>
<td>1 0X</td>
<td>1</td>
</tr>
<tr>
<td>0 10</td>
<td>1</td>
</tr>
<tr>
<td>0 11</td>
<td>1</td>
</tr>
<tr>
<td>1 10</td>
<td>1</td>
</tr>
<tr>
<td>1 11</td>
<td>1</td>
</tr>
</tbody>
</table>
11.8.2 SCI Control Register 2

SCI control register 2:

- Enables the following CPU interrupt requests:
  - Enables the SCTE bit to generate transmitter CPU interrupt requests
  - Enables the TC bit to generate transmitter CPU interrupt requests
  - Enables the SCRF bit to generate receiver CPU interrupt requests
  - Enables the IDLE bit to generate receiver CPU interrupt requests

- Enables the transmitter
- Enables the receiver
- Enables SCI wakeup
- Transmits SCI break characters

Address: $0014

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SCTIE</td>
<td>TCIE</td>
<td>SCRIE</td>
<td>ILIE</td>
<td>TE</td>
<td>RE</td>
<td>RWU</td>
<td>SBK</td>
</tr>
</tbody>
</table>

Figure 11-10. SCI Control Register 2 (SCC2)

**SCTIE — SCI Transmit Interrupt Enable Bit**
This read/write bit enables the SCTE bit to generate SCI transmitter CPU interrupt requests. Reset clears the SCTIE bit.

- 1 = SCTE enabled to generate CPU interrupt
- 0 = SCTE not enabled to generate CPU interrupt

**TCIE — Transmission Complete Interrupt Enable Bit**
This read/write bit enables the TC bit to generate SCI transmitter CPU interrupt requests. Reset clears the TCIE bit.

- 1 = TC enabled to generate CPU interrupt requests
- 0 = TC not enabled to generate CPU interrupt requests

**SCRIE — SCI Receive Interrupt Enable Bit**
This read/write bit enables the SCRF bit to generate SCI receiver CPU interrupt requests. Reset clears the SCRIE bit.

- 1 = SCRF enabled to generate CPU interrupt
- 0 = SCRF not enabled to generate CPU interrupt

**ILIE — Idle Line Interrupt Enable Bit**
This read/write bit enables the IDLE bit to generate SCI receiver CPU interrupt requests. Reset clears the ILIE bit.

- 1 = IDLE enabled to generate CPU interrupt requests
- 0 = IDLE not enabled to generate CPU interrupt requests
Serial Communications Interface Module (SCI)

TE — Transmitter Enable Bit
Setting this read/write bit begins the transmission by sending a preamble of 10 or 11 logic 1s from the transmit shift register to the TxD pin. If software clears the TE bit, the transmitter completes any transmission in progress before the TxD returns to the idle condition (logic 1). Clearing and then setting TE during a transmission queues an idle character to be sent after the character currently being transmitted. Reset clears the TE bit.

- 1 = Transmitter enabled
- 0 = Transmitter disabled

**NOTE**
Writing to the TE bit is not allowed when the enable SCI bit (ENSCI) is clear.
ENSCI is in SCI control register 1.

RE — Receiver Enable Bit
Setting this read/write bit enables the receiver. Clearing the RE bit disables the receiver but does not affect receiver interrupt flag bits. Reset clears the RE bit.

- 1 = Receiver enabled
- 0 = Receiver disabled

**NOTE**
Writing to the RE bit is not allowed when the enable SCI bit (ENSCI) is clear. ENSCI is in SCI control register 1.

RWU — Receiver Wakeup Bit
This read/write bit puts the receiver in a standby state during which receiver interrupts are disabled. The WAKE bit in SCC1 determines whether an idle input or an address mark brings the receiver out of the standby state and clears the RWU bit. Reset clears the RWU bit.

- 1 = Standby state
- 0 = Normal operation

SBK — Send Break Bit
Setting and then clearing this read/write bit transmits a break character followed by a logic 1. The logic 1 after the break character guarantees recognition of a valid start bit. If SBK remains set, the transmitter continuously transmits break characters with no logic 1s between them. Reset clears the SBK bit.

- 1 = Transmit break characters
- 0 = No break characters being transmitted

**NOTE**
Do not toggle the SBK bit immediately after setting the SCTE bit. Toggling SBK before the preamble begins causes the SCI to send a break character instead of a preamble.
11.8.3 SCI Control Register 3

SCI control register 3:
- Stores the ninth SCI data bit received and the ninth SCI data bit to be transmitted
- Enables these interrupts:
  - Receiver overrun interrupts
  - Noise error interrupts
  - Framing error interrupts
  - Parity error interrupts

R8 — Received Bit 8
When the SCI is receiving 9-bit characters, R8 is the read-only ninth bit (bit 8) of the received character. R8 is received at the same time that the SCDR receives the other 8 bits. When the SCI is receiving 8-bit characters, R8 is a copy of the eighth bit (bit 7). Reset has no effect on the R8 bit.

T8 — Transmitted Bit 8
When the SCI is transmitting 9-bit characters, T8 is the read/write ninth bit (bit 8) of the transmitted character. T8 is loaded into the transmit shift register at the same time that the SCDR is loaded into the transmit shift register. Reset has no effect on the T8 bit.

DMARE — DMA Receive Enable Bit

CAUTION
The DMA module is not included on this MCU. Writing a logic 1 to DMARE or DMATE may adversely affect MCU performance.

1 = DMA not enabled to service SCI receiver DMA service requests generated by the SCRF bit (SCI receiver CPU interrupt requests enabled)
0 = DMA not enabled to service SCI receiver DMA service requests generated by the SCRF bit (SCI receiver CPU interrupt requests enabled)

DMATE — DMA Transfer Enable Bit

CAUTION
The DMA module is not included on this MCU. Writing a logic 1 to DMARE or DMATE may adversely affect MCU performance.

1 = SCTE DMA service requests enabled; SCTE CPU interrupt requests disabled
0 = SCTE DMA service requests disabled; SCTE CPU interrupt requests enabled

ORIE — Receiver Overrun Interrupt Enable Bit
This read/write bit enables SCI error CPU interrupt requests generated by the receiver overrun bit, OR.
1 = SCI error CPU interrupt requests from OR bit enabled
0 = SCI error CPU interrupt requests from OR bit disabled
Serial Communications Interface Module (SCI)

NEIE — Receiver Noise Error Interrupt Enable Bit
This read/write bit enables SCI error CPU interrupt requests generated by the noise error bit, NE.
Reset clears NEIE.
1 = SCI error CPU interrupt requests from NE bit enabled
0 = SCI error CPU interrupt requests from NE bit disabled

FEIE — Receiver Framing Error Interrupt Enable Bit
This read/write bit enables SCI error CPU interrupt requests generated by the framing error bit, FE.
Reset clears FEIE.
1 = SCI error CPU interrupt requests from FE bit enabled
0 = SCI error CPU interrupt requests from FE bit disabled

PEIE — Receiver Parity Error Interrupt Enable Bit
This read/write bit enables SCI error CPU interrupt requests generated by the parity error bit, PE. (See 11.8.4 SCI Status Register 1.) Reset clears PEIE.
1 = SCI error CPU interrupt requests from PE bit enabled
0 = SCI error CPU interrupt requests from PE bit disabled

11.8.4 SCI Status Register 1
SCI status register 1 (SCS1) contains flags to signal these conditions:
• Transfer of SCDR data to transmit shift register complete
• Transmission complete
• Transfer of receive shift register data to SCDR complete
• Receiver input idle
• Receiver overrun
• Noisy data
• Framing error
• Parity error

Address: $0016

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SCTE</td>
<td>TC</td>
<td>SCRF</td>
<td>IDLE</td>
<td>OR</td>
<td>NF</td>
<td>FE</td>
<td>PE</td>
</tr>
</tbody>
</table>

Read: SCTE TC SCRF IDLE OR NF FE PE
Write: = Unimplemented
Reset: 1 1 0 0 0 0 0 0

Figure 11-12. SCI Status Register 1 (SCS1)

SCTE — SCI Transmitter Empty Bit
This clearable, read-only bit is set when the SCDR transfers a character to the transmit shift register. SCTE can generate an SCI transmitter CPU interrupt request. When the SCTIE bit in SCC2 is set, SCTE generates an SCI transmitter CPU interrupt request. In normal operation, clear the SCTE bit by reading SCS1 with SCTE set and then writing to SCDR. Reset sets the SCTE bit.
1 = SCDR data transferred to transmit shift register
0 = SCDR data not transferred to transmit shift register

MC68HC908AP A-Family Data Sheet, Rev. 3
I/O Registers

TC — Transmission Complete Bit
This read-only bit is set when the SCTE bit is set, and no data, preamble, or break character is being transmitted. TC generates an SCI transmitter CPU interrupt request if the TCIE bit in SCC2 is also set. TC is automatically cleared when data, preamble or break is queued and ready to be sent. There may be up to 1.5 transmitter clocks of latency between queueing data, preamble, and break and the transmission actually starting. Reset sets the TC bit.

1 = No transmission in progress
0 = Transmission in progress

SCRF — SCI Receiver Full Bit
This clearable, read-only bit is set when the data in the receive shift register transfers to the SCI data register. SCRF can generate an SCI receiver CPU interrupt request. When the SCRIE bit in SCC2 is set, SCRF generates a CPU interrupt request. In normal operation, clear the SCRF bit by reading SCS1 with SCRF set and then reading the SCDR. Reset clears SCRF.

1 = Received data available in SCDR
0 = Data not available in SCDR

IDLE — Receiver Idle Bit
This clearable, read-only bit is set when 10 or 11 consecutive logic 1s appear on the receiver input. IDLE generates an SCI receiver CPU interrupt request if the ILIE bit in SCC2 is also set. Clear the IDLE bit by reading SCS1 with IDLE set and then reading the SCDR. After the receiver is enabled, it must receive a valid character that sets the SCRF bit before an idle condition can set the IDLE bit. Also, after the IDLE bit has been cleared, a valid character must again set the SCRF bit before an idle condition can set the IDLE bit. Reset clears the IDLE bit.

1 = Receiver input idle
0 = Receiver input active (or idle since the IDLE bit was cleared)

OR — Receiver Overrun Bit
This clearable, read-only bit is set when software fails to read the SCDR before the receive shift register receives the next character. The OR bit generates an SCI error CPU interrupt request if the ORIE bit in SCC3 is also set. The data in the shift register is lost, but the data already in the SCDR is not affected. Clear the OR bit by reading SCS1 with OR set and then reading the SCDR. Reset clears the OR bit.

1 = Receive shift register full and SCRF = 1
0 = No receiver overrun

Software latency may allow an overrun to occur between reads of SCS1 and SCDR in the flag-clearing sequence. Figure 11-13 shows the normal flag-clearing sequence and an example of an overrun caused by a delayed flag-clearing sequence. The delayed read of SCDR does not clear the OR bit because OR was not set when SCS1 was read. Byte 2 caused the overrun and is lost. The next flag-clearing sequence reads byte 3 in the SCDR instead of byte 2.

In applications that are subject to software latency or in which it is important to know which byte is lost due to an overrun, the flag-clearing routine can check the OR bit in a second read of SCS1 after reading the data register.

NF — Receiver Noise Flag Bit
This clearable, read-only bit is set when the SCI detects noise on the RxD pin. NF generates an SCI error CPU interrupt request if the NEIE bit in SCC3 is also set. Clear the NF bit by reading SCS1 and then reading the SCDR. Reset clears the NF bit.

1 = Noise detected
0 = No noise detected
FE — Receiver Framing Error Bit
This clearable, read-only bit is set when a logic 0 is accepted as the stop bit. FE generates an SCI error CPU interrupt request if the FEIE bit in SCC3 also is set. Clear the FE bit by reading SCS1 with FE set and then reading the SCDR. Reset clears the FE bit.
1 = Framing error detected
0 = No framing error detected

PE — Receiver Parity Error Bit
This clearable, read-only bit is set when the SCI detects a parity error in incoming data. PE generates an SCI error CPU interrupt request if the PEIE bit in SCC3 is also set. Clear the PE bit by reading SCS1 with PE set and then reading the SCDR. Reset clears the PE bit.
1 = Parity error detected
0 = No parity error detected
11.8.5 SCI Status Register 2

SCI status register 2 contains flags to signal the following conditions:

- Break character detected
- Incoming data

**BKF — Break Flag Bit**

This clearable, read-only bit is set when the SCI detects a break character on the RxD pin. In SCS1, the FE and SCRF bits are also set. In 9-bit character transmissions, the R8 bit in SCC3 is cleared. BKF does not generate a CPU interrupt request. Clear BKF by reading SCS2 with BKF set and then reading the SCDR. Once cleared, BKF can become set again only after logic 1s again appear on the RxD pin followed by another break character. Reset clears the BKF bit.

- **1** = Break character detected
- **0** = No break character detected

**RPF — Reception in Progress Flag Bit**

This read-only bit is set when the receiver detects a logic 0 during the RT1 time period of the start bit search. RPF does not generate an interrupt request. RPF is reset after the receiver detects false start bits (usually from noise or a baud rate mismatch) or when the receiver detects an idle character. Polling RPF before disabling the SCI module or entering stop mode can show whether a reception is in progress.

- **1** = Reception in progress
- **0** = No reception in progress

11.8.6 SCI Data Register

The SCI data register (SCDR) is the buffer between the internal data bus and the receive and transmit shift registers. Reset has no effect on data in the SCI data register.

**R7/T7–R0/T0 — Receive/Transmit Data Bits**

Reading the SCDR accesses the read-only received data bits, R7–R0. Writing to the SCDR writes the data to be transmitted, T7–T0. Reset has no effect on the SCDR.

**NOTE**

Do not use read/modify/write instructions on the SCI data register.
### 11.8.7 SCI Baud Rate Register

The baud rate register (SCBR) selects the baud rate for both the receiver and the transmitter.

The baud rate register (SCBR) selects the baud rate for both the receiver and the transmitter.

#### SCP1 and SCP0 — SCI Baud Rate Prescaler Bits

These read/write bits select the baud rate prescaler divisor as shown in Table 11-6. Reset clears SCP1 and SCP0.

#### SCR2–SCR0 — SCI Baud Rate Select Bits

These read/write bits select the SCI baud rate divisor as shown in Table 11-7. Reset clears SCR2–SCR0.

#### Table 11-6. SCI Baud Rate Prescaling

<table>
<thead>
<tr>
<th>SCP1 and SCP0</th>
<th>Prescaler Divisor (PD)</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>1</td>
</tr>
<tr>
<td>01</td>
<td>3</td>
</tr>
<tr>
<td>10</td>
<td>4</td>
</tr>
<tr>
<td>11</td>
<td>13</td>
</tr>
</tbody>
</table>

#### Table 11-7. SCI Baud Rate Selection

<table>
<thead>
<tr>
<th>SCR2, SCR1, and SCR0</th>
<th>Baud Rate Divisor (BD)</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>1</td>
</tr>
<tr>
<td>001</td>
<td>2</td>
</tr>
<tr>
<td>010</td>
<td>4</td>
</tr>
<tr>
<td>011</td>
<td>8</td>
</tr>
<tr>
<td>100</td>
<td>16</td>
</tr>
<tr>
<td>101</td>
<td>32</td>
</tr>
<tr>
<td>110</td>
<td>64</td>
</tr>
<tr>
<td>111</td>
<td>128</td>
</tr>
</tbody>
</table>

Use this formula to calculate the SCI baud rate:

\[
\text{baud rate} = \frac{\text{SCI clock source}}{64 \times \text{PD} \times \text{BD}}
\]

where:
- SCI clock source = \( f_{\text{BUS}} \) or CGMXCLK
- (selected by SCIBDSRC bit in CONFIG2 register)
- PD = prescaler divisor
- BD = baud rate divisor

---

**Figure 11-16. SCI Baud Rate Register (SCBR)**
Table 11-8 shows the SCI baud rates that can be generated with a 4.9152-MHz bus clock when f\text{BUS} is selected as SCI clock source.

**Table 11-8. SCI Baud Rate Selection Examples**

<table>
<thead>
<tr>
<th>SCP1 and SCP0</th>
<th>Prescaler Divisor (PD)</th>
<th>SCR2, SCR1, and SCR0</th>
<th>Baud Rate Divisor (BD)</th>
<th>Baud Rate (f\text{BUS} = 4.9152 MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>1</td>
<td>000</td>
<td>1</td>
<td>76,800</td>
</tr>
<tr>
<td>00</td>
<td>1</td>
<td>001</td>
<td>2</td>
<td>38,400</td>
</tr>
<tr>
<td>00</td>
<td>1</td>
<td>010</td>
<td>4</td>
<td>19,200</td>
</tr>
<tr>
<td>00</td>
<td>1</td>
<td>011</td>
<td>8</td>
<td>9600</td>
</tr>
<tr>
<td>00</td>
<td>1</td>
<td>100</td>
<td>16</td>
<td>4800</td>
</tr>
<tr>
<td>00</td>
<td>1</td>
<td>101</td>
<td>32</td>
<td>2400</td>
</tr>
<tr>
<td>00</td>
<td>1</td>
<td>110</td>
<td>64</td>
<td>1200</td>
</tr>
<tr>
<td>00</td>
<td>1</td>
<td>111</td>
<td>128</td>
<td>600</td>
</tr>
<tr>
<td>01</td>
<td>3</td>
<td>000</td>
<td>1</td>
<td>25,600</td>
</tr>
<tr>
<td>01</td>
<td>3</td>
<td>001</td>
<td>2</td>
<td>12,800</td>
</tr>
<tr>
<td>01</td>
<td>3</td>
<td>010</td>
<td>4</td>
<td>6400</td>
</tr>
<tr>
<td>01</td>
<td>3</td>
<td>011</td>
<td>8</td>
<td>3200</td>
</tr>
<tr>
<td>01</td>
<td>3</td>
<td>100</td>
<td>16</td>
<td>1600</td>
</tr>
<tr>
<td>01</td>
<td>3</td>
<td>101</td>
<td>32</td>
<td>800</td>
</tr>
<tr>
<td>01</td>
<td>3</td>
<td>110</td>
<td>64</td>
<td>400</td>
</tr>
<tr>
<td>01</td>
<td>3</td>
<td>111</td>
<td>128</td>
<td>200</td>
</tr>
<tr>
<td>10</td>
<td>4</td>
<td>000</td>
<td>1</td>
<td>19,200</td>
</tr>
<tr>
<td>10</td>
<td>4</td>
<td>001</td>
<td>2</td>
<td>9600</td>
</tr>
<tr>
<td>10</td>
<td>4</td>
<td>010</td>
<td>4</td>
<td>4800</td>
</tr>
<tr>
<td>10</td>
<td>4</td>
<td>011</td>
<td>8</td>
<td>2400</td>
</tr>
<tr>
<td>10</td>
<td>4</td>
<td>100</td>
<td>16</td>
<td>1200</td>
</tr>
<tr>
<td>10</td>
<td>4</td>
<td>101</td>
<td>32</td>
<td>600</td>
</tr>
<tr>
<td>10</td>
<td>4</td>
<td>110</td>
<td>64</td>
<td>300</td>
</tr>
<tr>
<td>10</td>
<td>4</td>
<td>111</td>
<td>128</td>
<td>150</td>
</tr>
<tr>
<td>11</td>
<td>13</td>
<td>000</td>
<td>1</td>
<td>5908</td>
</tr>
<tr>
<td>11</td>
<td>13</td>
<td>001</td>
<td>2</td>
<td>2954</td>
</tr>
<tr>
<td>11</td>
<td>13</td>
<td>010</td>
<td>4</td>
<td>1477</td>
</tr>
<tr>
<td>11</td>
<td>13</td>
<td>011</td>
<td>8</td>
<td>739</td>
</tr>
<tr>
<td>11</td>
<td>13</td>
<td>100</td>
<td>16</td>
<td>369</td>
</tr>
<tr>
<td>11</td>
<td>13</td>
<td>101</td>
<td>32</td>
<td>185</td>
</tr>
<tr>
<td>11</td>
<td>13</td>
<td>110</td>
<td>64</td>
<td>92</td>
</tr>
<tr>
<td>11</td>
<td>13</td>
<td>111</td>
<td>128</td>
<td>46</td>
</tr>
</tbody>
</table>
Chapter 12
Infrared Serial Communications Interface Module (IRSCI)

12.1 Introduction

The MC68HC908AP64A has two SCI modules:
- SCI1 is a standard SCI module, and
- SCI2 is an infrared SCI module.

This section describes SCI2, the infrared serial communications interface (IRSCI) module which allows high-speed asynchronous communications with peripheral devices and other MCUs. This IRSCI consists of an SCI module for conventional SCI functions and a software programmable infrared encoder/decoder sub-module for encoding/decoding the serial data for connection to infrared LEDs in remote control applications.

NOTE
When the IRSCI is enabled, the SCTxD pin is an open-drain output and requires a pullup resistor to be connected for proper SCI operation.

Features of the SCI module include the following:
- Full duplex operation
- Standard mark/space non-return-to-zero (NRZ) format
- Programmable 8-bit or 9-bit character length
- Separately enabled transmitter and receiver
- Separate receiver and transmitter CPU interrupt requests
- Two receiver wakeup methods:
  - Idle line wakeup
  - Address mark wakeup
- Interrupt-driven operation with eight interrupt flags:
  - Transmitter empty
  - Transmission complete
  - Receiver full
  - Idle receiver input
  - Receiver overrun
  - Noise error
  - Framing error
  - Parity error
- Receiver framing error detection
- Hardware parity checking
- 1/16 bit-time noise detection

Features of the infrared (IR) sub-module include the following:
- IR sub-module enable/disable for infrared SCI or conventional SCI on SCTxD and SCRxD pins
- Software selectable infrared modulation/demodulation (3/16, 1/16 or 1/32 width pulses)
12.2 Pin Name Conventions

The generic names of the IRSCI I/O pins are:
- RxD (receive data)
- TxD (transmit data)

IRSCI I/O (input/output) lines are implemented by sharing parallel I/O port pins. The full name of an IRSCI input or output reflects the name of the shared port pin. Table 12-1 shows the full names and the generic names of the IRSCI I/O pins. The generic pin names appear in the text of this section.

Table 12-1. Pin Name Conventions

<table>
<thead>
<tr>
<th>Generic Pin Names:</th>
<th>RxD</th>
<th>TxD</th>
</tr>
</thead>
<tbody>
<tr>
<td>Full Pin Names:</td>
<td>PTC7/SCRxD</td>
<td>PTC6/SCTxD</td>
</tr>
</tbody>
</table>

**NOTE**

When the IRSCI is enabled, the SCTxD pin is an open-drain output and requires a pullup resistor to be connected for proper SCI operation.
12.3 IRSCI Module Overview

The IRSCI consists of a serial communications interface (SCI) and an infrared interface sub-module as shown in Figure 12-2.

The SCI module provides serial data transmission and reception, with a programmable baud rate clock based on the bus clock or the CGMXCLK.

The infrared sub-module receives two clock sources from the SCI module: SCI_R16XCLK and SCI_R32XCLK. Both reference clocks are used to generate the narrow pulses during data transmission. The SCI_R16XCLK and SCI_R32XCLK are internal clocks with frequencies that are 16 and 32 times the baud rate respectively. Both SCI_R16XCLK and SCI_R32XCLK clocks are used for transmitting data. The SCI_R16XCLK clock is used only for receiving data.

**NOTE**

For proper SCI function (transmit or receive), the bus clock MUST be programmed to at least 32 times that of the selected baud rate. When the infrared sub-module is disabled, signals on the TxD and RxD pins pass through unchanged to the SCI module.

12.4 Infrared Functional Description

Figure 12-3 shows the structure of the infrared sub-module.

The infrared sub-module provides the capability of transmitting narrow pulses to an infrared LED and receiving narrow pulses and transforming them to serial bits, which are sent to the SCI module. The infrared sub-module receives two clocks from the SCI. One of these two clocks is selected as the base clock to generate the 3/16, 1/16, or 1/32 bit width narrow pulses during transmission.

The sub-module consists of two main blocks: the transmit encoder and the receive decoder. When transmitting data, the SCI data stream is encoded by the infrared sub-module. For every "0" bit, a narrow "low" pulse is transmitted; no pulse is transmitted for "1" bits. When receiving data, the infrared pulses should be detected using an infrared photo diode for conversion to CMOS voltage levels before connecting to the RxD pin for the infrared decoder. The SCI data stream is reconstructed by stretching the "0" pulses.
12.4.1 Infrared Transmit Encoder

The infrared transmit encoder converts the "0" bits in the serial data stream from the SCI module to narrow "low" pulses, to the TxD pin. The narrow pulse is sent with a duration of 1/32, 1/16, or 3/16 of a data bit width. When two consecutive zeros are sent, the two consecutive narrow pulses will be separated by a time equal to a data bit width.

12.4.2 Infrared Receive Decoder

The infrared receive decoder converts low narrow pulses from the RxD pin to standard SCI data bits. The reference clock, SCI_R16XCLK, clocks a four bit internal counter which counts from 0 to 15. An incoming pulse starts the internal counter and a "0" is sent out to the IR_RxD output. Subsequent incoming pulses are ignored when the counter count is between 0 and 7; IR_RxD remains "0". Once the counter passes 7, an incoming pulse will reset the counter; IR_RxD remains "0". When the counter reaches 15, the IR_RxD output returns to "1", the counter stops and waits for further pulses. A pulse is interpreted as jitter if it arrives shortly after the counter reaches 15; IR_RxD remains "1".
12.5 SCI Functional Description

Figure 12-5 shows the structure of the SCI.
The SCI allows full-duplex, asynchronous, NRZ serial communication between the MCU and remote devices, including other MCUs. The transmitter and receiver of the SCI operate independently, although they use the same baud rate generator. During normal operation, the CPU monitors the status of the SCI, writes the data to be transmitted, and processes received data.

**NOTE**
*For SCI operations, the IR sub-module is transparent to the SCI module. Data at going out of the SCI transmitter and data going into the SCI receiver is always in SCI format. It makes no difference to the SCI module whether the IR sub-module is enabled or disabled.*

**NOTE**
*This SCI module is a standard HC08 SCI module with the following modifications:*
- A control bit, CKS, is added to the SCI baud rate control register to select between two input clocks for baud rate clock generation
- The TXINV bit is removed from the SCI control register 1

### 12.5.1 Data Format

The SCI uses the standard non-return-to-zero mark/space data format illustrated in Figure 12-6.

![Figure 12-6. SCI Data Formats](image)

### 12.5.2 Transmitter

Figure 12-7 shows the structure of the SCI transmitter.

The baud rate clock source for the SCI can be selected by the CKS bit, in the SCI baud rate register (see 12.9.7 IRSCI Baud Rate Register).

#### 12.5.2.1 Character Length

The transmitter can accommodate either 8-bit or 9-bit data. The state of the M bit in IRSCI control register 1 (IRSCC1) determines character length. When transmitting 9-bit data, bit T8 in IRSCI control register 3 (IRSCC3) is the ninth bit (bit 8).
12.5.2.2 Character Transmission

During an SCI transmission, the transmit shift register shifts a character out to the TxD pin. The IRSCI data register (IRSCDR) is the write-only buffer between the internal data bus and the transmit shift register. To initiate an SCI transmission:

1. Enable the SCI by writing a logic 1 to the enable SCI bit (ENSCI) in IRSCI control register 1 (IRSCC1).
2. Enable the transmitter by writing a logic 1 to the transmitter enable bit (TE) in IRSCI control register 2 (IRSCC2).
3. Clear the SCI transmitter empty bit by first reading IRSCI status register 1 (IRSCS1) and then writing to the IRSCDR.
4. Repeat step 3 for each subsequent transmission.

At the start of a transmission, transmitter control logic automatically loads the transmit shift register with a preamble of logic 1s. After the preamble shifts out, control logic transfers the IRSCDR data into the transmit shift register. A logic 0 start bit automatically goes into the least significant bit position of the transmit shift register. A logic 1 stop bit goes into the most significant bit position.
The SCI transmitter empty bit, SCTE, in IRSCS1 becomes set when the IRSCDR transfers a byte to the transmit shift register. The SCTE bit indicates that the IRSCDR can accept new data from the internal data bus. If the SCI transmit interrupt enable bit, SCTIE, in IRSCC2 is also set, the SCTE bit generates a transmitter interrupt request.

When the transmit shift register is not transmitting a character, the TxD pin goes to the idle condition, logic 1. If at any time software clears the ENSCI bit in IRSCI control register 1 (IRSCC1), the transmitter and receiver relinquish control of the port pins.

12.5.2.3 Break Characters

Writing a logic 1 to the send break bit, SBK, in IRSCC2 loads the transmit shift register with a break character. A break character contains all logic 0s and has no start, stop, or parity bit. Break character length depends on the M bit in IRSCC1. As long as SBK is at logic 1, transmitter logic continuously loads break characters into the transmit shift register. After software clears the SBK bit, the shift register finishes transmitting the last break character and then transmits at least one logic 1. The automatic logic 1 at the end of a break character guarantees the recognition of the start bit of the next character.

The SCI recognizes a break character when a start bit is followed by eight or nine logic 0 data bits and a logic 0 where the stop bit should be.

Receiving a break character has the following effects on SCI registers:
- Sets the framing error bit (FE) in IRSCS1
- Sets the SCI receiver full bit (SCRF) in IRSCS1
- Clears the SCI data register (IRSCDR)
- Clears the R8 bit in IRSCC3
- Sets the break flag bit (BKF) in IRSCS2
- May set the overrun (OR), noise flag (NF), parity error (PE), or reception in progress flag (RPF) bits

12.5.2.4 Idle Characters

An idle character contains all logic 1s and has no start, stop, or parity bit. Idle character length depends on the M bit in IRSCC1. The preamble is a synchronizing idle character that begins every transmission.

If the TE bit is cleared during a transmission, the TxD pin becomes idle after completion of the transmission in progress. Clearing and then setting the TE bit during a transmission queues an idle character to be sent after the character currently being transmitted.

**NOTE**

When queueing an idle character, return the TE bit to logic 1 before the stop bit of the current character shifts out to the TxD pin. Setting TE after the stop bit appears on TxD causes data previously written to the IRSCDR to be lost.

Toggle the TE bit for a queued idle character when the SCTE bit becomes set and just before writing the next byte to the IRSCDR.

12.5.2.5 Transmitter Interrupts

The following conditions can generate CPU interrupt requests from the SCI transmitter:
• SCI transmitter empty (SCTE) — The SCTE bit in IRSCS1 indicates that the IRSCDR has transferred a character to the transmit shift register. SCTE can generate a transmitter CPU interrupt request. Setting the SCI transmit interrupt enable bit, SCTIE, in IRSCC2 enables the SCTE bit to generate transmitter CPU interrupt requests.

• Transmission complete (TC) — The TC bit in IRSCS1 indicates that the transmit shift register and the IRSCDR are empty and that no break or idle character has been generated. The transmission complete interrupt enable bit, TCIE, in IRSCC2 enables the TC bit to generate transmitter CPU interrupt requests.

12.5.3 Receiver

Figure 12-8 shows the structure of the SCI receiver.
12.5.3.1 Character Length

The receiver can accommodate either 8-bit or 9-bit data. The state of the M bit in IRSCI control register 1 (IRSCC1) determines character length. When receiving 9-bit data, bit R8 in IRSCI control register 2 (IRSCC2) is the ninth bit (bit 8). When receiving 8-bit data, bit R8 is a copy of the eighth bit (bit 7).
12.5.3.2 Character Reception

During an SCI reception, the receive shift register shifts characters in from the RxD pin. The SCI data register (IRSCDR) is the read-only buffer between the internal data bus and the receive shift register. After a complete character shifts into the receive shift register, the data portion of the character transfers to the IRSCDR. The SCI receiver full bit, SCRF, in IRSCI status register 1 (IRSCS1) becomes set, indicating that the received byte can be read. If the SCI receive interrupt enable bit, SCRIE, in IRSCC2 is also set, the SCRF bit generates a receiver CPU interrupt request.

12.5.3.3 Data Sampling

The receiver samples the RxD pin at the RT clock rate. The RT clock is an internal signal with a frequency 16 times the baud rate. To adjust for baud rate mismatch, the RT clock is resynchronized at the following times (see Figure 12-9):

- After every start bit
- After the receiver detects a data bit change from logic 1 to logic 0 (after the majority of data bit samples at RT8, RT9, and RT10 returns a valid logic 1 and the majority of the next RT8, RT9, and RT10 samples returns a valid logic 0)

![Figure 12-9. Receiver Data Sampling](image)

To locate the start bit, data recovery logic does an asynchronous search for a logic 0 preceded by three logic 1s. When the falling edge of a possible start bit occurs, the RT clock begins to count to 16.

To verify the start bit and to detect noise, data recovery logic takes samples at RT3, RT5, and RT7. Table 12-2 summarizes the results of the start bit verification samples.

<table>
<thead>
<tr>
<th>RT3, RT5, and RT7 Samples</th>
<th>Start Bit Verification</th>
<th>Noise Flag</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>Yes</td>
<td>0</td>
</tr>
<tr>
<td>001</td>
<td>Yes</td>
<td>1</td>
</tr>
<tr>
<td>010</td>
<td>Yes</td>
<td>1</td>
</tr>
</tbody>
</table>
If start bit verification is not successful, the RT clock is reset and a new search for a start bit begins.

To determine the value of a data bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. Table 12-3 summarizes the results of the data bit samples.

### Table 12-3. Data Bit Recovery

<table>
<thead>
<tr>
<th>RT8, RT9, and RT10 Samples</th>
<th>Data Bit Determination</th>
<th>Noise Flag</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>001</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>010</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>011</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>100</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>101</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>110</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>111</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

### NOTE

The RT8, RT9, and RT10 samples do not affect start bit verification. If any or all of the RT8, RT9, and RT10 start bit samples are logic 1s following a successful start bit verification, the noise flag (NF) is set and the receiver assumes that the bit is a start bit.

To verify a stop bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. Table 12-4 summarizes the results of the stop bit samples.

### Table 12-4. Stop Bit Recovery

<table>
<thead>
<tr>
<th>RT8, RT9, and RT10 Samples</th>
<th>Framing Error Flag</th>
<th>Noise Flag</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>001</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

MC68HC908AP A-Family Data Sheet, Rev. 3

Freescale Semiconductor
12.5.3.4 Framing Errors

If the data recovery logic does not detect a logic 1 where the stop bit should be in an incoming character, it sets the framing error bit, FE, in IRSCS1. The FE flag is set at the same time that the SCRF bit is set. A break character that has no stop bit also sets the FE bit.

12.5.3.5 Baud Rate Tolerance

A transmitting device may be operating at a baud rate below or above the receiver baud rate. Accumulated bit time misalignment can cause one of the three stop bit data samples to fall outside the actual stop bit. Then a noise error occurs. If more than one of the samples is outside the stop bit, a framing error occurs. In most applications, the baud rate tolerance is much more than the degree of misalignment that is likely to occur.

As the receiver samples an incoming character, it resynchronizes the RT clock on any valid falling edge within the character. Resynchronization within characters corrects misalignments between transmitter bit times and receiver bit times.

Slow Data Tolerance

Figure 12-10 shows how much a slow received character can be misaligned without causing a noise error or a framing error. The slow stop bit begins at RT8 instead of RT1 but arrives in time for the stop bit data samples at RT8, RT9, and RT10.

![Figure 12-10. Slow Data](image)

For an 8-bit character, data sampling of the stop bit takes the receiver 9 bit times × 16 RT cycles + 10 RT cycles = 154 RT cycles.

With the misaligned character shown in Figure 12-10, the receiver counts 154 RT cycles at the point when the count of the transmitting device is 9 bit times × 16 RT cycles + 3 RT cycles = 147 RT cycles.

<table>
<thead>
<tr>
<th>RT8, RT9, and RT10 Samples</th>
<th>Framing Error Flag</th>
<th>Noise Flag</th>
</tr>
</thead>
<tbody>
<tr>
<td>010</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>011</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>100</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>101</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>110</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>111</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
The maximum percent difference between the receiver count and the transmitter count of a slow 8-bit character with no errors is

\[
\frac{154 - 147}{154} \times 100 = 4.54\%
\]

For a 9-bit character, data sampling of the stop bit takes the receiver 10 bit times \(\times 16\) RT cycles + 10 RT cycles = 170 RT cycles.

With the misaligned character shown in Figure 12-10, the receiver counts 170 RT cycles at the point when the count of the transmitting device is 10 bit times \(\times 16\) RT cycles + 3 RT cycles = 163 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a slow 9-bit character with no errors is

\[
\frac{170 - 163}{170} \times 100 = 4.12\%
\]

**Fast Data Tolerance**

*Figure 12-11* shows how much a fast received character can be misaligned without causing a noise error or a framing error. The fast stop bit ends at RT10 instead of RT16 but is still there for the stop bit data samples at RT8, RT9, and RT10.

For an 8-bit character, data sampling of the stop bit takes the receiver 9 bit times \(\times 16\) RT cycles + 10 RT cycles = 154 RT cycles.

With the misaligned character shown in *Figure 12-11*, the receiver counts 154 RT cycles at the point when the count of the transmitting device is 10 bit times \(\times 16\) RT cycles = 160 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a fast 8-bit character with no errors is

\[
\frac{154 - 160}{154} \times 100 = 3.90\%
\]

For a 9-bit character, data sampling of the stop bit takes the receiver 10 bit times \(\times 16\) RT cycles + 10 RT cycles = 170 RT cycles.

With the misaligned character shown in *Figure 12-11*, the receiver counts 170 RT cycles at the point when the count of the transmitting device is 11 bit times \(\times 16\) RT cycles = 176 RT cycles.

The maximum percent difference between the receiver count and the transmitter count of a fast 9-bit character with no errors is
12.5.3.6 Receiver Wakeup

So that the MCU can ignore transmissions intended only for other receivers in multiple-receiver systems, the receiver can be put into a standby state. Setting the receiver wakeup bit, RWU, in IRSCC2 puts the receiver into a standby state during which receiver interrupts are disabled.

Depending on the state of the WAKE bit in IRSCC1, either of two conditions on the RxD pin can bring the receiver out of the standby state:

- **Address mark** — An address mark is a logic 1 in the most significant bit position of a received character. When the WAKE bit is set, an address mark wakes the receiver from the standby state by clearing the RWU bit. The address mark also sets the SCI receiver full bit, SCRF. Software can then compare the character containing the address mark to the user-defined address of the receiver. If they are the same, the receiver remains awake and processes the characters that follow. If they are not the same, software can set the RWU bit and put the receiver back into the standby state.

- **Idle input line condition** — When the WAKE bit is clear, an idle character on the RxD pin wakes the receiver from the standby state by clearing the RWU bit. The idle character that wakes the receiver does not set the receiver idle bit, IDLE, or the SCI receiver full bit, SCRF. The idle line type bit, ILTY, determines whether the receiver begins counting logic 1s as idle character bits after the start bit or after the stop bit.

**NOTE**

Clearing the WAKE bit after the RxD pin has been idle may cause the receiver to wake up immediately.

12.5.3.7 Receiver Interrupts

The following sources can generate CPU interrupt requests from the SCI receiver:

- **SCI receiver full (SCRF)** — The SCRF bit in IRSCS1 indicates that the receive shift register has transferred a character to the IRSCDR. SCRF can generate a receiver interrupt request. Setting the SCI receive interrupt enable bit, SCRIE, in IRSCC2 enables the SCRF bit to generate receiver CPU interrupts.

- **Idle input (IDLE)** — The IDLE bit in IRSCS1 indicates that 10 or 11 consecutive logic 1s shifted in from the RxD pin. The idle line interrupt enable bit, ILIE, in IRSCC2 enables the IDLE bit to generate CPU interrupt requests.

12.5.3.8 Error Interrupts

The following receiver error flags in IRSCS1 can generate CPU interrupt requests:

- **Receiver overrun (OR)** — The OR bit indicates that the receive shift register shifted in a new character before the previous character was read from the IRSCDR. The previous character remains in the IRSCDR, and the new character is lost. The overrun interrupt enable bit, ORIE, in IRSCC3 enables OR to generate SCI error CPU interrupt requests.

- **Noise flag (NF)** — The NF bit is set when the SCI detects noise on incoming data or break characters, including start, data, and stop bits. The noise error interrupt enable bit, NEIE, in IRSCC3 enables NF to generate SCI error CPU interrupt requests.
• Framing error (FE) — The FE bit in IRSCS1 is set when a logic 0 occurs where the receiver expects a stop bit. The framing error interrupt enable bit, FEIE, in IRSCC3 enables FE to generate SCI error CPU interrupt requests.

• Parity error (PE) — The PE bit in IRSCS1 is set when the SCI detects a parity error in incoming data. The parity error interrupt enable bit, PEIE, in IRSCC3 enables PE to generate SCI error CPU interrupt requests.

12.6 Low-Power Modes

The WAIT and STOP instructions put the MCU in low power consumption standby modes.

12.6.1 Wait Mode

The SCI module remains active after the execution of a WAIT instruction. In wait mode, the SCI module registers are not accessible by the CPU. Any enabled CPU interrupt request from the SCI module can bring the MCU out of wait mode.

If SCI module functions are not required during wait mode, reduce power consumption by disabling the module before executing the WAIT instruction.

Refer to 7.6 Low-Power Modes for information on exiting wait mode.

12.6.2 Stop Mode

The SCI module is inactive after the execution of a STOP instruction. The STOP instruction does not affect SCI register states. SCI module operation resumes after an external interrupt.

Because the internal clock is inactive during stop mode, entering stop mode during an SCI transmission or reception results in invalid data.

Refer to 7.6 Low-Power Modes for information on exiting stop mode.

12.7 SCI During Break Module Interrupts

The system integration module (SIM) controls whether status bits in other modules can be cleared during interrupts generated by the break module. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state.

To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a two-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit.

12.8 I/O Signals

The two IRSCI I/O pins are:

• PTC6/SCTxD — Transmit data
• PTC7/SCRxD — Receive data
12.8.1 PTC6/SCTxD (Transmit Data)

The PTC6/SCTxD pin is the serial data (standard or infrared) output from the SCI transmitter. The IRSCI shares the PTC6/SCTxD pin with port C. When the IRSCI is enabled, the PTC6/SCTxD pin is an output regardless of the state of the DDRC6 bit in data direction register C (DDRC).

NOTE

The PTC6/SCTxD pin is an open-drain pin when configured as an output. Therefore, when configured as SCTxD or a general purpose output pin (PTC6), a pullup resistor must be connected to this pin.

12.8.2 PTC7/SCRxD (Receive Data)

The PTC7/SCRxD pin is the serial data input to the IRSCI receiver. The IRSCI shares the PTC7/SCRxD pin with port C. When the IRSCI is enabled, the PTC7/SCRxD pin is an input regardless of the state of the DDRC7 bit in data direction register C (DDRC).

NOTE

The PTC7/SCRxD pin is an open-drain pin when configured as an output. Therefore, when configured as a general purpose output pin (PTC7), a pullup resistor must be connected to this pin.

Table 12-5 shows a summary of I/O pin functions when the SCI is enabled.

Table 12-5. SCI Pin Functions (Standard and Infrared)

<table>
<thead>
<tr>
<th>IRSCC1 [ENSCI]</th>
<th>IRSC1CRC [IREN]</th>
<th>IRSCC2 [TE]</th>
<th>IRSCC2 [RE]</th>
<th>TxD Pin</th>
<th>RxD Pin</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>Hi-Z(1)</td>
<td>Input ignored (terminate externally)</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>Hi-Z(1)</td>
<td>Input sampled, pin should idle high</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>Output SCI (idle high)</td>
<td>Input ignored (terminate externally)</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>Output SCI (idle high)</td>
<td>Input sampled, pin should idle high</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>Hi-Z(1)</td>
<td>Input ignored (terminate externally)</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>Hi-Z(1)</td>
<td>Input sampled, pin should idle high</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>Output IR SCI (idle high)</td>
<td>Input ignored (terminate externally)</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Output IR SCI (idle high)</td>
<td>Input sampled, pin should idle high</td>
</tr>
<tr>
<td>0</td>
<td>X</td>
<td>X</td>
<td>X</td>
<td>Pins under port control (standard I/O port)</td>
<td></td>
</tr>
</tbody>
</table>

1. After completion of transmission in progress.

12.9 I/O Registers

The following I/O registers control and monitor SCI operation:

- IRSCI control register 1 (IRSCC1)
- IRSCI control register 2 (IRSCC2)
- IRSCI control register 3 (IRSCC3)
Infrared Serial Communications Interface Module (IRSCI)

- IRSCI status register 1 (IRSCS1)
- IRSCI status register 2 (IRSCS2)
- IRSCI data register (IRSCDR)
- IRSCI baud rate register (IRSCBR)
- IRSCI infrared control register (IRSCIRC)

12.9.1 IRSCI Control Register 1

SCI control register 1:
- Enables loop mode operation
- Enables the SCI
- Controls output polarity
- Controls character length
- Controls SCI wakeup method
- Controls idle character detection
- Enables parity function
- Controls parity type

**Address:** $0040

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>LOOPS</td>
<td>ENSCI</td>
<td>0</td>
<td>M</td>
<td>WAKE</td>
<td>ILTY</td>
<td>PEN</td>
<td>PTY</td>
</tr>
</tbody>
</table>

**Figure 12-12. IRSCI Control Register 1 (IRSCC1)**

**LOOPS — Loop Mode Select Bit**

This read/write bit enables loop mode operation for the SCI only. In loop mode the RxD pin is disconnected from the SCI, and the transmitter output goes into the receiver input. Both the transmitter and the receiver must be enabled to use loop mode. The infrared encoder/decoder is not in the loop. Reset clears the LOOPS bit.

1 = Loop mode enabled
0 = Normal operation enabled

**ENSCI — Enable SCI Bit**

This read/write bit enables the SCI and the SCI baud rate generator. Clearing ENSCI sets the SCTE and TC bits in SCI status register 1 and disables transmitter interrupts. Reset clears the ENSCI bit.

1 = SCI enabled
0 = SCI disabled
I/O Registers

MC68HC908AP A-Family Data Sheet, Rev. 3

Freescale Semiconductor 195

M — Mode (Character Length) Bit
This read/write bit determines whether SCI characters are eight or nine bits long. (See Table 12-6.) The ninth bit can serve as an extra stop bit, as a receiver wakeup signal, or as a parity bit. Reset clears the M bit.

1 = 9-bit SCI characters
0 = 8-bit SCI characters

WAKE — Wakeup Condition Bit
This read/write bit determines which condition wakes up the SCI: a logic 1 (address mark) in the most significant bit position of a received character or an idle condition on the RxD pin. Reset clears the WAKE bit.

1 = Address mark wakeup
0 = Idle line wakeup

ILTY — Idle Line Type Bit
This read/write bit determines when the SCI starts counting logic 1s as idle character bits. The counting begins either after the start bit or after the stop bit. If the count begins after the start bit, then a string of logic 1s preceding the stop bit may cause false recognition of an idle character. Beginning the count after the stop bit avoids false idle character recognition, but requires properly synchronized transmissions. Reset clears the ILTY bit.

1 = Idle character bit count begins after stop bit
0 = Idle character bit count begins after start bit

PEN — Parity Enable Bit
This read/write bit enables the SCI parity function. (See Table 12-6.) When enabled, the parity function inserts a parity bit in the most significant bit position. (See Figure 12-6.) Reset clears the PEN bit.

1 = Parity function enabled
0 = Parity function disabled

PTY — Parity Bit
This read/write bit determines whether the SCI generates and checks for odd parity or even parity. (See Table 12-6.) Reset clears the PTY bit.

1 = Odd parity
0 = Even parity

NOTE
Changing the PTY bit in the middle of a transmission or reception can generate a parity error.

Table 12-6. Character Format Selection

<table>
<thead>
<tr>
<th>Control Bits</th>
<th>Character Format</th>
</tr>
</thead>
<tbody>
<tr>
<td>M</td>
<td>PEN:PTY</td>
</tr>
<tr>
<td>0</td>
<td>0X</td>
</tr>
<tr>
<td>1</td>
<td>0X</td>
</tr>
<tr>
<td>0</td>
<td>10</td>
</tr>
<tr>
<td>0</td>
<td>11</td>
</tr>
<tr>
<td>1</td>
<td>10</td>
</tr>
<tr>
<td>1</td>
<td>11</td>
</tr>
</tbody>
</table>

MC68HC908AP A-Family Data Sheet, Rev. 3

Freescale Semiconductor 195
12.9.2 IRSCI Control Register 2

IRSCI control register 2:
- Enables the following CPU interrupt requests:
  - Enables the SCTE bit to generate transmitter CPU interrupt requests
  - Enables the TC bit to generate transmitter CPU interrupt requests
  - Enables the SCRF bit to generate receiver CPU interrupt requests
  - Enables the IDLE bit to generate receiver CPU interrupt requests
- Enables the transmitter
- Enables the receiver
- Enables SCI wakeup
- Transmits SCI break characters

Address: $0041

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>SCTIE</td>
<td>TCIE</td>
<td>SCRIE</td>
<td>ILIE</td>
<td>TE</td>
<td>RE</td>
<td>RWU</td>
<td>SBK</td>
</tr>
</tbody>
</table>

Figure 12-13. IRSCI Control Register 2 (IRSCC2)

SCTIE — SCI Transmit Interrupt Enable Bit
This read/write bit enables the SCTE bit to generate SCI transmitter CPU interrupt requests. Reset clears the SCTIE bit.
- 1 = SCTE enabled to generate CPU interrupt
- 0 = SCTE not enabled to generate CPU interrupt

TCIE — Transmission Complete Interrupt Enable Bit
This read/write bit enables the TC bit to generate SCI transmitter CPU interrupt requests. Reset clears the TCIE bit.
- 1 = TC enabled to generate CPU interrupt requests
- 0 = TC not enabled to generate CPU interrupt requests

SCRIE — SCI Receive Interrupt Enable Bit
This read/write bit enables the SCRF bit to generate SCI receiver CPU interrupt requests. Reset clears the SCRIE bit.
- 1 = SCRF enabled to generate CPU interrupt
- 0 = SCRF not enabled to generate CPU interrupt

ILIE — Idle Line Interrupt Enable Bit
This read/write bit enables the IDLE bit to generate SCI receiver CPU interrupt requests. Reset clears the ILIE bit.
- 1 = IDLE enabled to generate CPU interrupt
- 0 = IDLE not enabled to generate CPU interrupt

TE — Transmitter Enable Bit
Setting this read/write bit begins the transmission by sending a preamble of 10 or 11 logic 1s from the transmit shift register to the TxD pin. If software clears the TE bit, the transmitter completes any transmission in progress before the TxD returns to the idle condition (logic 1). Clearing and then setting TE during a transmission queues an idle character to be sent after the character currently being transmitted. Reset clears the TE bit.
- 1 = Transmitter enabled
- 0 = Transmitter disabled
**NOTE**

Writing to the TE bit is not allowed when the enable SCI bit (ENSCI) is clear. ENSCI is in SCI control register 1.

**RE — Receiver Enable Bit**

Setting this read/write bit enables the receiver. Clearing the RE bit disables the receiver but does not affect receiver interrupt flag bits. Reset clears the RE bit.

1 = Receiver enabled
0 = Receiver disabled

**NOTE**

Writing to the RE bit is not allowed when the enable SCI bit (ENSCI) is clear. ENSCI is in SCI control register 1.

**RWU — Receiver Wakeup Bit**

This read/write bit puts the receiver in a standby state during which receiver interrupts are disabled. The WAKE bit in IRSCC1 determines whether an idle input or an address mark brings the receiver out of the standby state and clears the RWU bit. Reset clears the RWU bit.

1 = Standby state
0 = Normal operation

**SBK — Send Break Bit**

Setting and then clearing this read/write bit transmits a break character followed by a logic 1. The logic 1 after the break character guarantees recognition of a valid start bit. If SBK remains set, the transmitter continuously transmits break characters with no logic 1s between them. Reset clears the SBK bit.

1 = Transmit break characters
0 = No break characters being transmitted

**NOTE**

Do not toggle the SBK bit immediately after setting the SCTE bit. Toggling SBK before the preamble begins causes the SCI to send a break character instead of a preamble.

### 12.9.3 IRSCI Control Register 3

**IRSCI control register 3:**

- Stores the ninth SCI data bit received and the ninth SCI data bit to be transmitted
- Enables the following interrupts:
  - Receiver overrun interrupts
  - Noise error interrupts
  - Framing error interrupts
  - Parity error interrupts

**Address:** $0042

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read:</td>
<td>R8</td>
<td>T8</td>
<td>DMARE</td>
<td>DMATE</td>
<td>ORIE</td>
<td>NEIE</td>
<td>FEIE</td>
</tr>
<tr>
<td>Write:</td>
<td>U</td>
<td>U</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Reset:</td>
<td>U</td>
<td>U</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**Figure 12-14. IRSCI Control Register 3 (IRSCC3)**
Infrared Serial Communications Interface Module (IRSCI)

**R8 — Received Bit 8**
When the SCI is receiving 9-bit characters, R8 is the read-only ninth bit (bit 8) of the received character. R8 is received at the same time that the IRSCDR receives the other 8 bits. When the SCI is receiving 8-bit characters, R8 is a copy of the eighth bit (bit 7). Reset has no effect on the R8 bit.

**T8 — Transmitted Bit 8**
When the SCI is transmitting 9-bit characters, T8 is the read/write ninth bit (bit 8) of the transmitted character. T8 is loaded into the transmit shift register at the same time that the IRSCDR is loaded into the transmit shift register. Reset has no effect on the T8 bit.

**DMARE — DMA Receive Enable Bit**

*CAUTION*
The DMA module is not included on this MCU. Writing a logic 1 to DMARE or DMATE may adversely affect MCU performance.

- 1 = DMA not enabled to service SCI receiver DMA service requests generated by the SCRF bit (SCI receiver CPU interrupt requests enabled)
- 0 = DMA not enabled to service SCI receiver DMA service requests generated by the SCRF bit (SCI receiver CPU interrupt requests enabled)

**DMATE — DMA Transfer Enable Bit**

*CAUTION*
The DMA module is not included on this MCU. Writing a logic 1 to DMARE or DMATE may adversely affect MCU performance.

- 1 = SCTE DMA service requests enabled; SCTE CPU interrupt requests disabled
- 0 = SCTE DMA service requests disabled; SCTE CPU interrupt requests enabled

**ORIE — Receiver Overrun Interrupt Enable Bit**
This read/write bit enables SCI error CPU interrupt requests generated by the receiver overrun bit, OR. Reset clears ORIE.

- 1 = SCI error CPU interrupt requests from OR bit enabled
- 0 = SCI error CPU interrupt requests from OR bit disabled

**NEIE — Receiver Noise Error Interrupt Enable Bit**
This read/write bit enables SCI error CPU interrupt requests generated by the noise error bit, NE. Reset clears NEIE.

- 1 = SCI error CPU interrupt requests from NE bit enabled
- 0 = SCI error CPU interrupt requests from NE bit disabled

**FEIE — Receiver Framing Error Interrupt Enable Bit**
This read/write bit enables SCI error CPU interrupt requests generated by the framing error bit, FE. Reset clears FEIE.

- 1 = SCI error CPU interrupt requests from FE bit enabled
- 0 = SCI error CPU interrupt requests from FE bit disabled

**PEIE — Receiver Parity Error Interrupt Enable Bit**
This read/write bit enables SCI error CPU interrupt requests generated by the parity error bit, PE. (See 12.9.4 IRSCI Status Register 1.) Reset clears PEIE.

- 1 = SCI error CPU interrupt requests from PE bit enabled
- 0 = SCI error CPU interrupt requests from PE bit disabled
12.9.4 IRSCI Status Register 1

SCI status register 1 contains flags to signal these conditions:

- Transfer of IRSCDR data to transmit shift register complete
- Transmission complete
- Transfer of receive shift register data to IRSCDR complete
- Receiver input idle
- Receiver overrun
- Noisy data
- Framing error
- Parity error

SCTE — SCI Transmitter Empty Bit
This clearable, read-only bit is set when the IRSCDR transfers a character to the transmit shift register. SCTE can generate an SCI transmitter CPU interrupt request. When the SCTIE bit in IRSCC2 is set, SCTE generates an SCI transmitter CPU interrupt request. In normal operation, clear the SCTE bit by reading IRSCS1 with SCTE set and then writing to IRSCDR. Reset sets the SCTE bit.

\[
\begin{array}{c}
1 = \text{IRSCDR data transferred to transmit shift register} \\
0 = \text{IRSCDR data not transferred to transmit shift register}
\end{array}
\]

TC — Transmission Complete Bit
This read-only bit is set when the SCTE bit is set, and no data, preamble, or break character is being transmitted. TC generates an SCI transmitter CPU interrupt request if the TCIE bit in IRSCC2 is also set. TC is automatically cleared when data, preamble or break is queued and ready to be sent. There may be up to 1.5 transmitter clocks of latency between queueing data, preamble, and break and the transmission actually starting. Reset sets the TC bit.

\[
\begin{array}{c}
1 = \text{No transmission in progress} \\
0 = \text{Transmission in progress}
\end{array}
\]

SCRF — SCI Receiver Full Bit
This clearable, read-only bit is set when the data in the receive shift register transfers to the SCI data register. SCRF can generate an SCI receiver CPU interrupt request. When the SCRIE bit in IRSCC2 is set, SCRF generates a CPU interrupt request. In normal operation, clear the SCRF bit by reading IRSCS1 with SCRF set and then reading the IRSCDR. Reset clears SCRF.

\[
\begin{array}{c}
1 = \text{Received data available in IRSCDR} \\
0 = \text{Data not available in IRSCDR}
\end{array}
\]

IDLE — Receiver Idle Bit
This clearable, read-only bit is set when 10 or 11 consecutive logic 1s appear on the receiver input. IDLE generates an SCI receiver CPU interrupt request if the ILIE bit in IRSCC2 is also set. Clear the IDLE bit by reading IRSCS1 with IDLE set and then reading the IRSCDR. After the receiver is enabled,
it must receive a valid character that sets the SCRF bit before an idle condition can set the IDLE bit. Also, after the IDLE bit has been cleared, a valid character must again set the SCRF bit before an idle condition can set the IDLE bit. Reset clears the IDLE bit.

1 = Receiver input idle
0 = Receiver input active (or idle since the IDLE bit was cleared)

OR — Receiver Overrun Bit
This clearable, read-only bit is set when software fails to read the IRSCDR before the receive shift register receives the next character. The OR bit generates an SCI error CPU interrupt request if the ORIE bit in IRSCC3 is also set. The data in the shift register is lost, but the data already in the IRSCDR is not affected. Clear the OR bit by reading IRSCS1 with OR set and then reading the IRSCDR. Reset clears the OR bit.

1 = Receive shift register full and SCRF = 1
0 = No receiver overrun

Software latency may allow an overrun to occur between reads of IRSCS1 and IRSCDR in the flag-clearing sequence. Figure 12-16 shows the normal flag-clearing sequence and an example of an overrun caused by a delayed flag-clearing sequence. The delayed read of IRSCDR does not clear the OR bit because OR was not set when IRSCS1 was read. Byte 2 caused the overrun and is lost. The next flag-clearing sequence reads byte 3 in the IRSCDR instead of byte 2.

In applications that are subject to software latency or in which it is important to know which byte is lost due to an overrun, the flag-clearing routine can check the OR bit in a second read of IRSCS1 after reading the data register.

**Figure 12-16. Flag Clearing Sequence**
NF — Receiver Noise Flag Bit
This clearable, read-only bit is set when the SCI detects noise on the RxD pin. NF generates an SCI error CPU interrupt request if the NEIE bit in IRSCC3 is also set. Clear the NF bit by reading IRSCS1 and then reading the IRSCDR. Reset clears the NF bit.
1 = Noise detected
0 = No noise detected

FE — Receiver Framing Error Bit
This clearable, read-only bit is set when a logic 0 is accepted as the stop bit. FE generates an SCI error CPU interrupt request if the FEIE bit in IRSCC3 also is set. Clear the FE bit by reading IRSCS1 with FE set and then reading the IRSCDR. Reset clears the FE bit.
1 = Framing error detected
0 = No framing error detected

PE — Receiver Parity Error Bit
This clearable, read-only bit is set when the SCI detects a parity error in incoming data. PE generates an SCI error CPU interrupt request if the PEIE bit in IRSCC3 is also set. Clear the PE bit by reading IRSCS1 with PE set and then reading the IRSCDR. Reset clears the PE bit.
1 = Parity error detected
0 = No parity error detected

12.9.5 IRSCI Status Register 2
IRSCI status register 2 contains flags to signal the following conditions:
- Break character detected
- Incoming data

BKF — Break Flag Bit
This clearable, read-only bit is set when the SCI detects a break character on the RxD pin. In IRSCS1, the FE and SCRF bits are also set. In 9-bit character transmissions, the R8 bit in IRSCC3 is cleared. BKF does not generate a CPU interrupt request. Clear BKF by reading IRSCS2 with BKF set and then reading the IRSCDR. Once cleared, BKF can become set again only after logic 1s again appear on the RxD pin followed by another break character. Reset clears the BKF bit.
1 = Break character detected
0 = No break character detected

Figure 12-17. IRSCI Status Register 2 (IRSCS2)
Infrared Serial Communications Interface Module (IRSCI)

RPF — Reception in Progress Flag Bit
This read-only bit is set when the receiver detects a logic 0 during the RT1 time period of the start bit search. RPF does not generate an interrupt request. RPF is reset after the receiver detects false start bits (usually from noise or a baud rate mismatch) or when the receiver detects an idle character. Polling RPF before disabling the SCI module or entering stop mode can show whether a reception is in progress.

1 = Reception in progress
0 = No reception in progress

12.9.6 IRSCI Data Register
The IRSCI data register is the buffer between the internal data bus and the receive and transmit shift registers. Reset has no effect on data in the IRSCI data register.

R7/T7–R0/T0 — Receive/Transmit Data Bits
Reading the IRSCDR accesses the read-only received data bits, R7–R0. Writing to the IRSCDR writes the data to be transmitted, T7–T0. Reset has no effect on the IRSCDR.

NOTE
Do not use read/modify/write instructions on the IRSCI data register.

12.9.7 IRSCI Baud Rate Register
The baud rate register selects the baud rate for both the receiver and the transmitter.

CKS — Baud Clock Input Select
This read/write bit selects the source clock for the baud rate generator. Reset clears the CKS bit, selecting CGMXCLK.

1 = Bus clock drives the baud rate generator
0 = CGMXCLK drives the baud rate generator

SCP1 and SCP0 — SCI Baud Rate Prescaler Bits
These read/write bits select the baud rate prescaler divisor as shown in Table 12-7. Reset clears SCP1 and SCP0.
Table 12-7. SCI Baud Rate Prescaling

<table>
<thead>
<tr>
<th>SCP1 and SCP0</th>
<th>Prescaler Divisor (PD)</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>1</td>
</tr>
<tr>
<td>01</td>
<td>3</td>
</tr>
<tr>
<td>10</td>
<td>4</td>
</tr>
<tr>
<td>11</td>
<td>13</td>
</tr>
</tbody>
</table>

SCR2–SCR0 — SCI Baud Rate Select Bits
These read/write bits select the SCI baud rate divisor as shown in Table 12-8. Reset clears SCR2–SCR0.

Table 12-8. IRSCI Baud Rate Selection

<table>
<thead>
<tr>
<th>SCR2, SCR1, and SCR0</th>
<th>Baud Rate Divisor (BD)</th>
</tr>
</thead>
<tbody>
<tr>
<td>000</td>
<td>1</td>
</tr>
<tr>
<td>001</td>
<td>2</td>
</tr>
<tr>
<td>010</td>
<td>4</td>
</tr>
<tr>
<td>011</td>
<td>8</td>
</tr>
<tr>
<td>100</td>
<td>16</td>
</tr>
<tr>
<td>101</td>
<td>32</td>
</tr>
<tr>
<td>110</td>
<td>64</td>
</tr>
<tr>
<td>111</td>
<td>128</td>
</tr>
</tbody>
</table>

Use this formula to calculate the SCI baud rate:

\[
\text{baud rate} = \frac{\text{SCI clock source}}{16 \times PD \times BD}
\]

where:
- SCI clock source = \( f_{\text{BUS}} \) or CGMXCLK (selected by CKS bit)
- PD = prescaler divisor
- BD = baud rate divisor

Table 12-9 shows the SCI baud rates that can be generated with a 4.9152-MHz bus clock when \( f_{\text{BUS}} \) is selected as SCI clock source.
### Table 12-9. IRSCI Baud Rate Selection Examples

<table>
<thead>
<tr>
<th>SCP1 and SCP0</th>
<th>Prescaler Divisor (PD)</th>
<th>SCR2, SCR1, and SCR0</th>
<th>Baud Rate Divisor (BD)</th>
<th>Baud Rate (f_{BUS} = 4.9152 MHz)</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>1</td>
<td>000</td>
<td>1</td>
<td>—</td>
</tr>
<tr>
<td>00</td>
<td>1</td>
<td>001</td>
<td>2</td>
<td>—</td>
</tr>
<tr>
<td>00</td>
<td>1</td>
<td>010</td>
<td>4</td>
<td>76800</td>
</tr>
<tr>
<td>00</td>
<td>1</td>
<td>011</td>
<td>8</td>
<td>38400</td>
</tr>
<tr>
<td>00</td>
<td>1</td>
<td>100</td>
<td>16</td>
<td>19200</td>
</tr>
<tr>
<td>00</td>
<td>1</td>
<td>101</td>
<td>32</td>
<td>9600</td>
</tr>
<tr>
<td>00</td>
<td>1</td>
<td>110</td>
<td>64</td>
<td>4800</td>
</tr>
<tr>
<td>00</td>
<td>1</td>
<td>111</td>
<td>128</td>
<td>2400</td>
</tr>
<tr>
<td>01</td>
<td>3</td>
<td>000</td>
<td>1</td>
<td>—</td>
</tr>
<tr>
<td>01</td>
<td>3</td>
<td>001</td>
<td>2</td>
<td>51200</td>
</tr>
<tr>
<td>01</td>
<td>3</td>
<td>010</td>
<td>4</td>
<td>25600</td>
</tr>
<tr>
<td>01</td>
<td>3</td>
<td>011</td>
<td>8</td>
<td>12800</td>
</tr>
<tr>
<td>01</td>
<td>3</td>
<td>100</td>
<td>16</td>
<td>6400</td>
</tr>
<tr>
<td>01</td>
<td>3</td>
<td>101</td>
<td>32</td>
<td>3200</td>
</tr>
<tr>
<td>01</td>
<td>3</td>
<td>110</td>
<td>64</td>
<td>1600</td>
</tr>
<tr>
<td>01</td>
<td>3</td>
<td>111</td>
<td>128</td>
<td>800</td>
</tr>
<tr>
<td>10</td>
<td>4</td>
<td>000</td>
<td>1</td>
<td>76800</td>
</tr>
<tr>
<td>10</td>
<td>4</td>
<td>001</td>
<td>2</td>
<td>38400</td>
</tr>
<tr>
<td>10</td>
<td>4</td>
<td>010</td>
<td>4</td>
<td>19200</td>
</tr>
<tr>
<td>10</td>
<td>4</td>
<td>011</td>
<td>8</td>
<td>9600</td>
</tr>
<tr>
<td>10</td>
<td>4</td>
<td>100</td>
<td>16</td>
<td>4800</td>
</tr>
<tr>
<td>10</td>
<td>4</td>
<td>101</td>
<td>32</td>
<td>2400</td>
</tr>
<tr>
<td>10</td>
<td>4</td>
<td>110</td>
<td>64</td>
<td>1200</td>
</tr>
<tr>
<td>10</td>
<td>4</td>
<td>111</td>
<td>128</td>
<td>600</td>
</tr>
<tr>
<td>11</td>
<td>13</td>
<td>000</td>
<td>1</td>
<td>23632</td>
</tr>
<tr>
<td>11</td>
<td>13</td>
<td>001</td>
<td>2</td>
<td>11816</td>
</tr>
<tr>
<td>11</td>
<td>13</td>
<td>010</td>
<td>4</td>
<td>5908</td>
</tr>
<tr>
<td>11</td>
<td>13</td>
<td>011</td>
<td>8</td>
<td>2954</td>
</tr>
<tr>
<td>11</td>
<td>13</td>
<td>100</td>
<td>16</td>
<td>1477</td>
</tr>
<tr>
<td>11</td>
<td>13</td>
<td>101</td>
<td>32</td>
<td>739</td>
</tr>
<tr>
<td>11</td>
<td>13</td>
<td>110</td>
<td>64</td>
<td>369</td>
</tr>
<tr>
<td>11</td>
<td>13</td>
<td>111</td>
<td>128</td>
<td>185</td>
</tr>
</tbody>
</table>
12.9.8 IRSCI Infrared Control Register

The infrared control register contains the control bits for the infrared sub-module.
- Enables the infrared sub-module
- Selects the infrared transmitter narrow pulse width

![Figure 12-20. IRSCI Infrared Control Register (IRSCIRC)R](image)

TNP1 and TNP0 — Transmitter Narrow Pulse Bits

These read/write bits select the infrared transmitter narrow pulse width as shown in Table 12-10. Reset clears TNP1 and TNP0.

<table>
<thead>
<tr>
<th>TNP1 and TNP0</th>
<th>Prescaler Divisor (PD)</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>SCI transmits a 3/16 narrow pulse</td>
</tr>
<tr>
<td>01</td>
<td>SCI transmits a 1/16 narrow pulse</td>
</tr>
<tr>
<td>10</td>
<td>SCI transmits a 1/32 narrow pulse</td>
</tr>
<tr>
<td>11</td>
<td></td>
</tr>
</tbody>
</table>

IREN — Infrared Enable Bit

This read/write bit enables the infrared sub-module for encoding and decoding the SCI data stream. When this bit is clear, the infrared sub-module is disabled. Reset clears the IREN bit.

1 = infrared sub-module enabled
0 = infrared sub-module disabled
Chapter 13
Serial Peripheral Interface Module (SPI)

13.1 Introduction
This section describes the serial peripheral interface (SPI) module, which allows full-duplex, synchronous, serial communications with peripheral devices.

13.2 Features
Features of the SPI module include the following:
- Full-duplex operation
- Master and slave modes
- Double-buffered operation with separate transmit and receive registers
- Four master mode frequencies (maximum = bus frequency ÷ 2)
- Maximum slave mode frequency = bus frequency
- Serial clock with programmable polarity and phase
- Two separately enabled interrupts:
  - SPRF (SPI receiver full)
  - SPTE (SPI transmitter empty)
- Mode fault error flag with CPU interrupt capability
- Overflow error flag with CPU interrupt capability
- Programmable wired-OR mode

13.3 Pin Name Conventions and I/O Register Addresses
The text that follows describes the SPI. The SPI I/O pin names are SS (slave select), SPSCK (SPI serial clock), CGND (clock ground), MOSI (master out slave in), and MISO (master in/slave out). The SPI shares four I/O pins with four parallel I/O ports.

The full names of the SPI I/O pins are shown in Table 13-1. The generic pin names appear in the text that follows.

<table>
<thead>
<tr>
<th>SPI Generic Pin Names:</th>
<th>MISO</th>
<th>MOSI</th>
<th>SS</th>
<th>SPSCK</th>
<th>CGND</th>
</tr>
</thead>
<tbody>
<tr>
<td>Full SPI Pin Names:</td>
<td>SPI</td>
<td>PTC2/MISO</td>
<td>PTC3/MOSI</td>
<td>PTC4/SS</td>
<td>PTC5/SPSCK</td>
</tr>
</tbody>
</table>

Figure 13-1 summarizes the SPI I/O registers.
13.4 Functional Description

Figure 13-2 shows the structure of the SPI module.

The SPI module allows full-duplex, synchronous, serial communication between the MCU and peripheral devices, including other MCUs. Software can poll the SPI status flags or SPI operation can be interrupt-driven.

The following paragraphs describe the operation of the SPI module.

13.4.1 Master Mode

The SPI operates in master mode when the SPI master bit, SPMSTR, is set.

**NOTE**

*Configure the SPI modules as master or slave before enabling them.*

*Enable the master SPI before enabling the slave SPI. Disable the slave SPI before disabling the master SPI. (See 13.13.1 SPI Control Register.)*

Only a master SPI module can initiate transmissions. Software begins the transmission from a master SPI module by writing to the transmit data register. If the shift register is empty, the byte immediately transfers to the shift register, setting the SPI transmitter empty bit, SPTE. The byte begins shifting out on the MOSI pin under the control of the serial clock. (See Figure 13-3.)

The SPR1 and SPR0 bits control the baud rate generator and determine the speed of the shift register. (See 13.13.2 SPI Status and Control Register.) Through the SPSCK pin, the baud rate generator of the master also controls the shift register of the slave peripheral.

As the byte shifts out on the MOSI pin of the master, another byte shifts in from the slave on the master’s MISO pin. The transmission ends when the receiver full bit, SPRF, becomes set. At the same time that SPRF becomes set, the byte from the slave transfers to the receive data register. In normal operation, SPRF signals the end of a transmission. Software clears SPRF by reading the SPI status and control register with SPRF set and then reading the SPI data register. Writing to the SPI data register clears the SPTE bit.
Figure 13-2. SPI Module Block Diagram

Figure 13-3. Full-Duplex Master-Slave Connections
13.4.2 Slave Mode

The SPI operates in slave mode when the SPMSTR bit is clear. In slave mode, the SPSCK pin is the input for the serial clock from the master MCU. Before a data transmission occurs, the SS pin of the slave SPI must be at logic 0. SS must remain low until the transmission is complete. (See 13.7.2 Mode Fault Error.)

In a slave SPI module, data enters the shift register under the control of the serial clock from the master SPI module. After a byte enters the shift register of a slave SPI, it transfers to the receive data register, and the SPRF bit is set. To prevent an overflow condition, slave software then must read the receive data register before another full byte enters the shift register.

The maximum frequency of the SPSCK for an SPI configured as a slave is the bus clock speed (which is twice as fast as the fastest master SPSCK clock that can be generated). The frequency of the SPSCK for an SPI configured as a slave does not have to correspond to any SPI baud rate. The baud rate only controls the speed of the SPSCK generated by an SPI configured as a master. Therefore, the frequency of the SPSCK for an SPI configured as a slave can be any frequency less than or equal to the bus speed.

When the master SPI starts a transmission, the data in the slave shift register begins shifting out on the MISO pin. The slave can load its shift register with a new byte for the next transmission by writing to its transmit data register. The slave must write to its transmit data register at least one bus cycle before the master starts the next transmission. Otherwise, the byte already in the slave shift register shifts out on the MISO pin. Data written to the slave shift register during a transmission remains in a buffer until the end of the transmission.

When the clock phase bit (CPHA) is set, the first edge of SPSCK starts a transmission. When CPHA is clear, the falling edge of SS starts a transmission. (See 13.5 Transmission Formats.)

NOTE

SPSCK must be in the proper idle state before the slave is enabled to prevent SPSCK from appearing as a clock edge.

13.5 Transmission Formats

During an SPI transmission, data is simultaneously transmitted (shifted out serially) and received (shifted in serially). A serial clock synchronizes shifting and sampling on the two serial data lines. A slave select line allows selection of an individual slave SPI device; slave devices that are not selected do not interfere with SPI bus activities. On a master SPI device, the slave select line can optionally be used to indicate multiple-master bus contention.

13.5.1 Clock Phase and Polarity Controls

Software can select any of four combinations of serial clock (SPSCK) phase and polarity using two bits in the SPI control register (SPCR). The clock polarity is specified by the CPOL control bit, which selects an active high or low clock and has no significant effect on the transmission format.

The clock phase (CPHA) control bit selects one of two fundamentally different transmission formats. The clock phase and polarity should be identical for the master SPI device and the communicating slave device. In some cases, the phase and polarity are changed between transmissions to allow a master device to communicate with peripheral slaves having different requirements.

NOTE

Before writing to the CPOL bit or the CPHA bit, disable the SPI by clearing the SPI enable bit (SPE).
13.5.2 Transmission Format When CPHA = 0

Figure 13-4 shows an SPI transmission in which CPHA is logic 0. The figure should not be used as a replacement for data sheet parametric information.

Two waveforms are shown for SPSCK: one for CPOL = 0 and another for CPOL = 1. The diagram may be interpreted as a master or slave timing diagram since the serial clock (SPSCK), master in/slave out (MISO), and master out/slave in (MOSI) pins are directly connected between the master and the slave. The MISO signal is the output from the slave, and the MOSI signal is the output from the master. The \( \text{SS} \) line is the slave select input to the slave. The slave SPI drives its MISO output only when its slave select input (\( \text{SS} \)) is at logic 0, so that only the selected slave drives to the master. The \( \text{SS} \) pin of the master is not shown but is assumed to be inactive. The \( \text{SS} \) pin of the master must be high or must be reconfigured as general-purpose I/O not affecting the SPI. (See 13.7.2 Mode Fault Error.) When CPHA = 0, the first SPSCK edge is the MSB capture strobe. Therefore, the slave must begin driving its data before the first SPSCK edge, and a falling edge on the \( \text{SS} \) pin is used to start the slave data transmission. The slave’s \( \text{SS} \) pin must be toggled back to high and then low again between each byte transmitted as shown in Figure 13-5.

![Figure 13-4. Transmission Format (CPHA = 0)](image)

![Figure 13-5. CPHA/SS Timing](image)

When CPHA = 0 for a slave, the falling edge of \( \text{SS} \) indicates the beginning of the transmission. This causes the SPI to leave its idle state and begin driving the MISO pin with the MSB of its data. Once the transmission begins, no new data is allowed into the shift register from the transmit data register. Therefore, the SPI data register of the slave must be loaded with transmit data before the falling edge of \( \text{SS} \). Any data written after the falling edge is stored in the transmit data register and transferred to the shift register after the current transmission.
13.5.3 Transmission Format When CPHA = 1

Figure 13-6 shows an SPI transmission in which CPHA is logic 1. The figure should not be used as a replacement for data sheet parametric information. Two waveforms are shown for SPSCK: one for CPOL = 0 and another for CPOL = 1. The diagram may be interpreted as a master or slave timing diagram since the serial clock (SPSCK), master in/slave out (MISO), and master out/slave in (MOSI) pins are directly connected between the master and the slave. The MISO signal is the output from the slave, and the MOSI signal is the output from the master. The SS line is the slave select input to the slave. The slave SPI drives its MISO output only when its slave select input (SS) is at logic 0, so that only the selected slave drives to the master. The SS pin of the master is not shown but is assumed to be inactive. The SS pin of the master must be high or must be reconfigured as general-purpose I/O not affecting the SPI. (See 13.7.2 Mode Fault Error.) When CPHA = 1, the master begins driving its MOSI pin on the first SPSCK edge. Therefore, the slave uses the first SPSCK edge as a start transmission signal. The SS pin can remain low between transmissions. This format may be preferable in systems having only one master and only one slave driving the MISO data line.

Figure 13-6. Transmission Format (CPHA = 1)

When CPHA = 1 for a slave, the first edge of the SPSCK indicates the beginning of the transmission. This causes the SPI to leave its idle state and begin driving the MISO pin with the MSB of its data. Once the transmission begins, no new data is allowed into the shift register from the transmit data register. Therefore, the SPI data register of the slave must be loaded with transmit data before the first edge of SPSCK. Any data written after the first edge is stored in the transmit data register and transferred to the shift register after the current transmission.

13.5.4 Transmission Initiation Latency

When the SPI is configured as a master (SPMSTR = 1), writing to the SPDR starts a transmission. CPHA has no effect on the delay to the start of the transmission, but it does affect the initial state of the SPSCK signal. When CPHA = 0, the SPSCK signal remains inactive for the first half of the first SPSCK cycle. When CPHA = 1, the first SPSCK cycle begins with an edge on the SPSCK line from its inactive to its active level. The SPI clock rate (selected by SPR1:SPR0) affects the delay from the write to SPDR and the start of the SPI transmission. (See Figure 13-7.) The internal SPI clock in the master is a free-running derivative of the internal MCU clock. To conserve power, it is enabled only when both the SPE and SPMSTR bits are set. SPSCK edges occur halfway through the low time of the internal MCU clock. Since the SPI clock is free-running, it is uncertain where the write to the SPDR occurs relative to the slower SPSCK. This uncertainty causes the variation in the initiation delay shown in Figure 13-7. This delay is no longer than a single SPI bit time. That is, the maximum delay is two MCU bus cycles for DIV2, eight MCU bus cycles for DIV8, 32 MCU bus cycles for DIV32, and 128 MCU bus cycles for DIV128.
13.6 Queuing Transmission Data

The double-buffered transmit data register allows a data byte to be queued and transmitted. For an SPI configured as a master, a queued data byte is transmitted immediately after the previous transmission has completed. The SPI transmitter empty flag (SPTE) indicates when the transmit data buffer is ready to accept new data. Write to the transmit data register only when the SPTE bit is high. Figure 13-8 shows the timing associated with doing back-to-back transmissions with the SPI (SPSCK has CPHA: CPOL = 1:0).
The transmit data buffer allows back-to-back transmissions without the slave precisely timing its writes between transmissions as in a system with a single data buffer. Also, if no new data is written to the data buffer, the last value contained in the shift register is the next data word to be transmitted.

For an idle master or idle slave that has no data loaded into its transmit buffer, the SPTE is set again no more than two bus cycles after the transmit buffer empties into the shift register. This allows the user to queue up a 16-bit value to send. For an already active slave, the load of the shift register cannot occur until the transmission is completed. This implies that a back-to-back write to the transmit data register is not possible. The SPTE indicates when the next write can occur.

13.7 Error Conditions

The following flags signal SPI error conditions:

- **Overflow (OVRF)** — Failing to read the SPI data register before the next full byte enters the shift register sets the OVRF bit. The new byte does not transfer to the receive data register, and the unread byte still can be read. OVRF is in the SPI status and control register.

- **Mode fault error (MODF)** — The MODF bit indicates that the voltage on the slave select pin (SS) is inconsistent with the mode of the SPI. MODF is in the SPI status and control register.
13.7.1 Overflow Error

The overflow flag (OVRF) becomes set if the receive data register still has unread data from a previous transmission when the capture strobe of bit 1 of the next transmission occurs. The bit 1 capture strobe occurs in the middle of SPSCK cycle 7. (See Figure 13-4 and Figure 13-6.) If an overflow occurs, all data received after the overflow and before the OVRF bit is cleared does not transfer to the receive data register and does not set the SPI receiver full bit (SPRF). The unread data that transferred to the receive data register before the overflow occurred can still be read. Therefore, an overflow error always indicates the loss of data. Clear the overflow flag by reading the SPI status and control register and then reading the SPI data register.

OVRF generates a receiver/error CPU interrupt request if the error interrupt enable bit (ERRIE) is also set. The SPRF, MODF, and OVRF interrupts share the same CPU interrupt vector. (See Figure 13-11.) It is not possible to enable MODF or OVRF individually to generate a receiver/error CPU interrupt request. However, leaving MODFEN low prevents MODF from being set.

If the CPU SPRF interrupt is enabled and the OVRF interrupt is not, watch for an overflow condition. Figure 13-9 shows how it is possible to miss an overflow. The first part of Figure 13-9 shows how it is possible to read the SPSCR and SPDR to clear the SPRF without problems. However, as illustrated by the second transmission example, the OVRF bit can be set in between the time that SPSCR and SPDR are read.

![Figure 13-9. Missed Read of Overflow Condition](image)

In this case, an overflow can be missed easily. Since no more SPRF interrupts can be generated until this OVRF is serviced, it is not obvious that bytes are being lost as more transmissions are completed. To prevent this, either enable the OVRF interrupt or do another read of the SPSCR following the read of the SPDR. This ensures that the OVRF was not set before the SPRF was cleared and that future transmissions can set the SPRF bit. Figure 13-10 illustrates this process. Generally, to avoid this second SPSCR read, enable the OVRF to the CPU by setting the ERRIE bit.
13.7.2 Mode Fault Error

Setting the SPMSTR bit selects master mode and configures the SPSCK and MOSI pins as outputs and the MISO pin as an input. Clearing SPMSTR selects slave mode and configures the SPSCK and MOSI pins as inputs and the MISO pin as an output. The mode fault bit, MODF, becomes set any time the state of the slave select pin, \(\text{SS}\), is inconsistent with the mode selected by SPMSTR.

To prevent SPI pin contention and damage to the MCU, a mode fault error occurs if:
- The \(\text{SS}\) pin of a slave SPI goes high during a transmission
- The \(\text{SS}\) pin of a master SPI goes low at any time

For the MODF flag to be set, the mode fault error enable bit (MODFEN) must be set. Clearing the MODFEN bit does not clear the MODF flag but does prevent MODF from being set again after MODF is cleared.

MODF generates a receiver/error CPU interrupt request if the error interrupt enable bit (ERRIE) is also set. The SPRF, MODF, and OVRF interrupts share the same CPU interrupt vector. (See Figure 13-11.) It is not possible to enable MODF or OVRF individually to generate a receiver/error CPU interrupt request. However, leaving MODFEN low prevents MODF from being set.

In a master SPI with the mode fault enable bit (MODFEN) set, the mode fault flag (MODF) is set if \(\text{SS}\) goes to logic 0. A mode fault in a master SPI causes the following events to occur:
- If ERRIE = 1, the SPI generates an SPI receiver/error CPU interrupt request.
- The SPE bit is cleared.
- The SPTE bit is set.
- The SPI state counter is cleared.
- The data direction register of the shared I/O port regains control of port drivers.

![Figure 13-10. Clearing SPRF When OVRF Interrupt Is Not Enabled](image-url)
NOTE

To prevent bus contention with another master SPI after a mode fault error, clear all SPI bits of the data direction register of the shared I/O port before enabling the SPI.

When configured as a slave (SPMSTR = 0), the MODF flag is set if SS goes high during a transmission. When CPHA = 0, a transmission begins when SS goes low and ends once the incoming SPSCK goes back to its idle level following the shift of the eighth data bit. When CPHA = 1, the transmission begins when the SPSCK leaves its idle level and SS is already low. The transmission continues until the SPSCK returns to its idle level following the shift of the last data bit. (See 13.5 Transmission Formats.)

NOTE

Setting the MODF flag does not clear the SPMSTR bit. The SPMSTR bit has no function when SPE = 0. Reading SPMSTR when MODF = 1 shows the difference between a MODF occurring when the SPI is a master and when it is a slave.

When CPHA = 0, a MODF occurs if a slave is selected (SS is at logic 0) and later unselected (SS is at logic 1) even if no SPSCK is sent to that slave. This happens because SS at logic 0 indicates the start of the transmission (MISO driven out with the value of MSB) for CPHA = 0. When CPHA = 1, a slave can be selected and then later unselected with no transmission occurring. Therefore, MODF does not occur since a transmission was never begun.

In a slave SPI (MSTR = 0), the MODF bit generates an SPI receiver/error CPU interrupt request if the ERRIE bit is set. The MODF bit does not clear the SPE bit or reset the SPI in any way. Software can abort the SPI transmission by clearing the SPE bit of the slave.

NOTE

A logic 1 voltage on the SS pin of a slave SPI puts the MISO pin in a high impedance state. Also, the slave SPI ignores all incoming SPSCK clocks, even if it was already in the middle of a transmission.

To clear the MODF flag, read the SPSCR with the MODF bit set and then write to the SPCR register. This entire clearing mechanism must occur with no MODF condition existing or else the flag is not cleared.

13.8 Interrupts

Four SPI status flags can be enabled to generate CPU interrupt requests.

<table>
<thead>
<tr>
<th>Flag</th>
<th>Request</th>
</tr>
</thead>
<tbody>
<tr>
<td>SPTE</td>
<td>SPI transmitter CPU interrupt request</td>
</tr>
<tr>
<td>Transmitter empty</td>
<td>(SPTIE = 1, SPE = 1)</td>
</tr>
<tr>
<td>SPRF</td>
<td>SPI receiver CPU interrupt request</td>
</tr>
<tr>
<td>Receiver full</td>
<td>(SPRIE = 1)</td>
</tr>
<tr>
<td>OVRF</td>
<td>SPI receiver/error interrupt request</td>
</tr>
<tr>
<td>Overflow</td>
<td>(ERRIE = 1)</td>
</tr>
<tr>
<td>MODF</td>
<td>SPI receiver/error interrupt request</td>
</tr>
<tr>
<td>Mode fault</td>
<td>(ERRIE = 1)</td>
</tr>
</tbody>
</table>
Serial Peripheral Interface Module (SPI)

Reading the SPI status and control register with SPRF set and then reading the receive data register clears SPRF. The clearing mechanism for the SPTE flag is always just a write to the transmit data register.

The SPI transmitter interrupt enable bit (SPTIE) enables the SPTE flag to generate transmitter CPU interrupt requests, provided that the SPI is enabled (SPE = 1).

The SPI receiver interrupt enable bit (SPRIE) enables the SPRF bit to generate receiver CPU interrupt requests, regardless of the state of the SPE bit. (See Figure 13-11.)

The error interrupt enable bit (ERRIE) enables both the MODF and OVRF bits to generate a receiver/error CPU interrupt request.

The mode fault enable bit (MODFEN) can prevent the MODF flag from being set so that only the OVRF bit is enabled by the ERRIE bit to generate receiver/error CPU interrupt requests.

13.9 Resetting the SPI

Any system reset completely resets the SPI. Partial resets occur whenever the SPI enable bit (SPE) is low. Whenever SPE is low, the following occurs:

- The SPTE flag is set.
- Any transmission currently in progress is aborted.
• The shift register is cleared.
• The SPI state counter is cleared, making it ready for a new complete transmission.
• All the SPI port logic is defaulted back to being general-purpose I/O.

These items are reset only by a system reset:
• All control bits in the SPCR register
• All control bits in the SPSCR register (MODFEN, ERRIE, SPR1, and SPR0)
• The status flags SPRF, OVRF, and MODF

By not resetting the control bits when SPE is low, the user can clear SPE between transmissions without having to set all control bits again when SPE is set back high for the next transmission.

By not resetting the SPRF, OVRF, and MODF flags, the user can still service these interrupts after the SPI has been disabled. The user can disable the SPI by writing 0 to the SPE bit. The SPI can also be disabled by a mode fault occurring in an SPI that was configured as a master with the MODFEN bit set.

### 13.10 Low-Power Modes

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

#### 13.10.1 Wait Mode

The SPI module remains active after the execution of a WAIT instruction. In wait mode the SPI module registers are not accessible by the CPU. Any enabled CPU interrupt request from the SPI module can bring the MCU out of wait mode.

If SPI module functions are not required during wait mode, reduce power consumption by disabling the SPI module before executing the WAIT instruction.

To exit wait mode when an overflow condition occurs, enable the OVRF bit to generate CPU interrupt requests by setting the error interrupt enable bit (ERRIE). (See 13.8 Interrupts.)

#### 13.10.2 Stop Mode

The SPI module is inactive after the execution of a STOP instruction. The STOP instruction does not affect register conditions. SPI operation resumes after an external interrupt. If stop mode is exited by reset, any transfer in progress is aborted, and the SPI is reset.

### 13.11 SPI During Break Interrupts

The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. (See Chapter 7 System Integration Module (SIM).)

To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit.
Serial Peripheral Interface Module (SPI)

Since the SPTE bit cannot be cleared during a break with the BCFE bit cleared, a write to the transmit data register in break mode does not initiate a transmission nor is this data transferred into the shift register. Therefore, a write to the SPDR in break mode with the BCFE bit cleared has no effect.

13.12 I/O Signals

The SPI module has five I/O pins and shares four of them with a parallel I/O port. They are:

- **MISO** — Data received
- **MOSI** — Data transmitted
- **SPSCK** — Serial clock
- **SS** — Slave select
- **CGND** — Clock ground (internally connected to V_{SS})

The SPI has limited inter-integrated circuit (I^2C) capability (requiring software support) as a master in a single-master environment. To communicate with I^2C peripherals, MOSI becomes an open-drain output when the SPWOM bit in the SPI control register is set. In I^2C communication, the MOSI and MISO pins are connected to a bidirectional pin from the I^2C peripheral and through a pullup resistor to V_{DD}.

13.12.1 MISO (Master In/Slave Out)

MISO is one of the two SPI module pins that transmits serial data. In full-duplex operation, the MISO pin of the master SPI module is connected to the MISO pin of the slave SPI module. The master SPI simultaneously receives data on its MISO pin and transmits data from its MOSI pin.

Slave output data on the MISO pin is enabled only when the SPI is configured as a slave. The SPI is configured as a slave when its SPMSTR bit is logic 0 and its SS pin is at logic 0. To support a multiple-slave system, a logic 1 on the SS pin puts the MISO pin in a high-impedance state.

When enabled, the SPI controls data direction of the MISO pin regardless of the state of the data direction register of the shared I/O port.

13.12.2 MOSI (Master Out/Slave In)

MOSI is one of the two SPI module pins that transmits serial data. In full-duplex operation, the MOSI pin of the master SPI module is connected to the MOSI pin of the slave SPI module. The master SPI simultaneously transmits data from its MOSI pin and receives data on its MISO pin.

When enabled, the SPI controls data direction of the MOSI pin regardless of the state of the data direction register of the shared I/O port.

13.12.3 SPSCK (Serial Clock)

The serial clock synchronizes data transmission between master and slave devices. In a master MCU, the SPSCK pin is the clock output. In a slave MCU, the SPSCK pin is the clock input. In full-duplex operation, the master and slave MCUs exchange a byte of data in eight serial clock cycles.

When enabled, the SPI controls data direction of the SPSCK pin regardless of the state of the data direction register of the shared I/O port.
13.12.4 SS (Slave Select)

The SS pin has various functions depending on the current state of the SPI. For an SPI configured as a slave, the SS is used to select a slave. For CPHA = 0, the SS is used to define the start of a transmission. (See 13.5 Transmission Formats.) Since it is used to indicate the start of a transmission, the SS must be toggled high and low between each byte transmitted for the CPHA = 0 format. However, it can remain low between transmissions for the CPHA = 1 format. See Figure 13-12.

![Figure 13-12. CPHA/SS Timing](image)

When an SPI is configured as a slave, the SS pin is always configured as an input. It cannot be used as a general-purpose I/O regardless of the state of the MODFEN control bit. However, the MODFEN bit can still prevent the state of the SS from creating a MODF error. (See 13.13.2 SPI Status and Control Register.)

**NOTE**

A logic 1 voltage on the SS pin of a slave SPI puts the MISO pin in a high-impedance state. The slave SPI ignores all incoming SPSCK clocks, even if it was already in the middle of a transmission.

When an SPI is configured as a master, the SS input can be used in conjunction with the MODF flag to prevent multiple masters from driving MOSI and SPSCK. (See 13.7.2 Mode Fault Error.) For the state of the SS pin to set the MODF flag, the MODFEN bit in the SPSCK register must be set. If the MODFEN bit is low for an SPI master, the SS pin can be used as a general-purpose I/O under the control of the data direction register of the shared I/O port. With MODFEN high, it is an input-only pin to the SPI regardless of the state of the data direction register of the shared I/O port.

The CPU can always read the state of the SS pin by configuring the appropriate pin as an input and reading the port data register. (See Table 13-3.)

### Table 13-3. SPI Configuration

<table>
<thead>
<tr>
<th>SPE</th>
<th>SPMSTR</th>
<th>MODFEN</th>
<th>SPI Configuration</th>
<th>State of SS Logic</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>X(^{(1)})</td>
<td>X</td>
<td>Not enabled</td>
<td>General-purpose I/O; SS ignored by SPI</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>X</td>
<td>Slave</td>
<td>Input-only to SPI</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>Master without MODF</td>
<td>General-purpose I/O; SS ignored by SPI</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>Master with MODF</td>
<td>Input-only to SPI</td>
</tr>
</tbody>
</table>

Note 1. X = Don’t care
13.12.5 CGND (Clock Ground)

CGND is the ground return for the serial clock pin, SPSCK, and the ground for the port output buffers. It is internally connected to VSS as shown in Table 13-1.

13.13 I/O Registers

Three registers control and monitor SPI operation:
- SPI control register (SPCR)
- SPI status and control register (SPSCR)
- SPI data register (SPDR)

13.13.1 SPI Control Register

The SPI control register:
- Enables SPI module interrupt requests
- Configures the SPI module as master or slave
- Selects serial clock polarity and phase
- Configures the SPSCK, MOSI, and MISO pins as open-drain outputs
- Enables the SPI module

![Figure 13-13. SPI Control Register (SPCR)](image)

**SPRIE — SPI Receiver Interrupt Enable Bit**

This read/write bit enables CPU interrupt requests generated by the SPRF bit. The SPRF bit is set when a byte transfers from the shift register to the receive data register. Reset clears the SPRIE bit.

1 = SPRF CPU interrupt requests enabled
0 = SPRF CPU interrupt requests disabled

**SPMSTR — SPI Master Bit**

This read/write bit selects master mode operation or slave mode operation. Reset sets the SPMSTR bit.

1 = Master mode
0 = Slave mode

**CPOL — Clock Polarity Bit**

This read/write bit determines the logic state of the SPSCK pin between transmissions. (See Figure 13-4 and Figure 13-6.) To transmit data between SPI modules, the SPI modules must have identical CPOL values. Reset clears the CPOL bit.

**CPHA — Clock Phase Bit**
This read/write bit controls the timing relationship between the serial clock and SPI data. (See Figure 13-4 and Figure 13-6.) To transmit data between SPI modules, the SPI modules must have identical CPHA values. When CPHA = 0, the SS pin of the slave SPI module must be set to logic 1 between bytes. (See Figure 13-12.) Reset sets the CPHA bit.
Serial Peripheral Interface Module (SPI)

SPWOM — SPI Wired-OR Mode Bit
This read/write bit disables the pullup devices on pins SPSCK, MOSI, and MISO so that those pins become open-drain outputs.
- 1 = Wired-OR SPSCK, MOSI, and MISO pins
- 0 = Normal push-pull SPSCK, MOSI, and MISO pins

SPE — SPI Enable
This read/write bit enables the SPI module. Clearing SPE causes a partial reset of the SPI. (See 13.9 Resetting the SPI.) Reset clears the SPE bit.
- 1 = SPI module enabled
- 0 = SPI module disabled

SPTIE— SPI Transmit Interrupt Enable
This read/write bit enables CPU interrupt requests generated by the SPTE bit. SPTE is set when a byte transfers from the transmit data register to the shift register. Reset clears the SPTIE bit.
- 1 = SPTE CPU interrupt requests enabled
- 0 = SPTE CPU interrupt requests disabled

13.13.2 SPI Status and Control Register
The SPI status and control register contains flags to signal these conditions:
- Receive data register full
- Failure to clear SPRF bit before next byte is received (overflow error)
- Inconsistent logic level on SS pin (mode fault error)
- Transmit data register empty

The SPI status and control register also contains bits that perform these functions:
- Enable error interrupts
- Enable mode fault error detection
- Select master SPI baud rate

<table>
<thead>
<tr>
<th>Address</th>
<th>$0011</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 7</td>
<td></td>
</tr>
<tr>
<td>Read:</td>
<td>SPRF</td>
</tr>
<tr>
<td>Write:</td>
<td></td>
</tr>
<tr>
<td>Reset:</td>
<td>0</td>
</tr>
</tbody>
</table>

= Unimplemented

**Figure 13-14. SPI Status and Control Register (SPSCR)**

SPRF — SPI Receiver Full Bit
This clearable, read-only flag is set each time a byte transfers from the shift register to the receive data register. SPRF generates a CPU interrupt request if the SPRIE bit in the SPI control register is set also. During an SPRF CPU interrupt, the CPU clears SPRF by reading the SPI status and control register with SPRF set and then reading the SPI data register. Reset clears the SPRF bit.
- 1 = Receive data register full
- 0 = Receive data register not full
ERRIE — Error Interrupt Enable Bit
This read/write bit enables the MODF and OVRF bits to generate CPU interrupt requests. Reset clears the ERRIE bit.
- $1 =$ MODF and OVRF can generate CPU interrupt requests
- $0 =$ MODF and OVRF cannot generate CPU interrupt requests

OVRF — Overflow Bit
This clearable, read-only flag is set if software does not read the byte in the receive data register before the next full byte enters the shift register. In an overflow condition, the byte already in the receive data register is unaffected, and the byte that shifted in last is lost. Clear the OVRF bit by reading the SPI status and control register with OVRF set and then reading the receive data register. Reset clears the OVRF bit.
- $1 =$ Overflow
- $0 =$ No overflow

MODF — Mode Fault Bit
This clearable, read-only flag is set in a slave SPI if the SS pin goes high during a transmission with the MODFEN bit set. In a master SPI, the MODF flag is set if the SS pin goes low at any time with the MODFEN bit set. Clear the MODF bit by reading the SPI status and control register (SPSCR) with MODF set and then writing to the SPI control register (SPCR). Reset clears the MODF bit.
- $1 =$ SS pin at inappropriate logic level
- $0 =$ SS pin at appropriate logic level

SPTE — SPI Transmitter Empty Bit
This clearable, read-only flag is set each time the transmit data register transfers a byte into the shift register. SPTE generates an SPTE CPU interrupt request if the SPTIE bit in the SPI control register is set also.

**NOTE**
*Do not write to the SPI data register unless the SPTE bit is high.*

During an SPTE CPU interrupt, the CPU clears the SPTE bit by writing to the transmit data register. Reset sets the SPTE bit.
- $1 =$ Transmit data register empty
- $0 =$ Transmit data register not empty

MODFEN — Mode Fault Enable Bit
This read/write bit, when set to 1, allows the MODF flag to be set. If the MODF flag is set, clearing the MODFEN does not clear the MODF flag. If the SPI is enabled as a master and the MODFEN bit is low, then the SS pin is available as a general-purpose I/O.
If the MODFEN bit is set, then this pin is not available as a general-purpose I/O. When the SPI is enabled as a slave, the SS pin is not available as a general-purpose I/O regardless of the value of MODFEN. (See 13.12.4 SS (Slave Select).)
If the MODFEN bit is low, the level of the SS pin does not affect the operation of an enabled SPI configured as a master. For an enabled SPI configured as a slave, having MODFEN low only prevents the MODF flag from being set. It does not affect any other part of SPI operation. (See 13.7.2 Mode Fault Error.)

SPR1 and SPR0 — SPI Baud Rate Select Bits
In master mode, these read/write bits select one of four baud rates as shown in Table 13-4. SPR1 and SPR0 have no effect in slave mode. Reset clears SPR1 and SPR0.
Use this formula to calculate the SPI baud rate:

\[
\text{Baud rate} = \frac{\text{CGMOUT}}{2 \times \text{BD}}
\]

where:
CGMOUT = base clock output of the clock generator module (CGM)
BD = baud rate divisor

### 13.13.3 SPI Data Register

The SPI data register consists of the read-only receive data register and the write-only transmit data register. Writing to the SPI data register writes data into the transmit data register. Reading the SPI data register reads data from the receive data register. The transmit data and receive data registers are separate registers that can contain different values. (See Figure 13-2.)

<table>
<thead>
<tr>
<th>SPR1 and SPR0</th>
<th>Baud Rate Divisor (BD)</th>
</tr>
</thead>
<tbody>
<tr>
<td>00</td>
<td>2</td>
</tr>
<tr>
<td>01</td>
<td>8</td>
</tr>
<tr>
<td>10</td>
<td>32</td>
</tr>
<tr>
<td>11</td>
<td>128</td>
</tr>
</tbody>
</table>

**Figure 13-15. SPI Data Register (SPDR)**

**R7–R0/T7–T0 — Receive/Transmit Data Bits**

\textbf{NOTE}

\textit{Do not use read-modify-write instructions on the SPI data register since the register read is not the same as the register written.}
Chapter 14
Multi-Master IIC Interface (MMIIC)

14.1 Introduction

The multi-master IIC (MMIIC) interface is a two wire, bidirectional serial bus which provides a simple, efficient way for data exchange between devices. The interface is designed for internal serial communication between the MCU and other IIC devices. It has hardware generated START and STOP signals; and byte by byte interrupt driven software algorithm.

This bus is suitable for applications which need frequent communications over a short distance between a number of devices. It also provides a flexibility that allows additional devices to be connected to the bus. The maximum data rate is 100k-bps, and the maximum communication distance and number of devices that can be connected is limited by a maximum bus capacitance of 400pF.

This MMIIC interface is also SMBus (System Management Bus) version 1.0 and 1.1 compatible, with hardware cyclic redundancy code (CRC) generation, making it suitable for smart battery applications.

14.2 Features

Features of the MMIC module include:
- Full SMBus version 1.0/1.1 compliance
- Multi-master IIC bus standard
- Software programmable for one of eight different serial clock frequencies
- Software controllable acknowledge bit generation
- Interrupt driven byte by byte data transfer
- Calling address identification interrupt
- Arbitration loss detection and no-ACK awareness in master mode and automatic mode switching from master to slave
- Auto detection of R/W bit and switching of transmit or receive mode accordingly
- Detection of START, repeated START, and STOP signals
- Auto generation of START and STOP condition in master mode
- Repeated start generation
- Master clock generator with eight selectable baud rates
- Automatic recognition of the received acknowledge bit
- Busy detection
- Software enabled 8-bit CRC generation/decoding
Multi-Master IIC Interface (MMIIC)

14.3 I/O Pins

The MMIIC module uses two I/O pins, shared with standard port I/O pins. The full name of the MMIIC I/O pins are listed in Table 14-1. The generic pin name appear in the text that follows.

The SDA and SDL pins are open-drain. When configured as general purpose output pins (PTB0 and PTB1), pullup resistors must be connected to these pins.

Table 14-1. Pin Name Conventions

<table>
<thead>
<tr>
<th>MMIIC Generic Pin Names:</th>
<th>Full MCU Pin Names:</th>
<th>Pin Selected for MMIIC Function By:</th>
</tr>
</thead>
<tbody>
<tr>
<td>SDA</td>
<td>PTB0/SDA</td>
<td>MMEN bit in MMCR1 ($0049)</td>
</tr>
<tr>
<td>SCL</td>
<td>PTB1/SCL</td>
<td></td>
</tr>
</tbody>
</table>

14.4 Multi-Master IIC System Configuration

The multi-master IIC system uses a serial data line SDA and a serial clock line SCL for data transfer. All devices connected to it must have open collector (drain) outputs and the logical-AND function is performed on both lines by two pull-up resistors.

Figure 14-1. MMIIC I/O Register Summary
14.5 Multi-Master IIC Bus Protocol

Normally a standard communication is composed of four parts:

1. START signal,
2. slave address transmission,
3. data transfer, and
4. STOP signal.

These are described briefly in the following sections and illustrated in Figure 14-2.

**14.5.1 START Signal**

When the bus is free, (i.e. no master device is engaging the bus — both SCL and SDA lines are at logic high) a master may initiate communication by sending a START signal. As shown in Figure 14-2, a START signal is defined as a high to low transition of SDA while SCL is high. This signal denotes the beginning of a new data transfer (each data transfer may contain several bytes of data) and wakes up all slaves.

**14.5.2 Slave Address Transmission**

The first byte transferred immediately after the START signal is the slave address transmitted by the master. This is a 7-bit calling address followed by a R/W-bit. The R/W-bit dictates to the slave the desired direction of the data transfer. A logic 0 indicates that the master wishes to transmit data to the slave; a logic 1 indicates that the master wishes to receive data from the slave.
Only the slave with a matched address will respond by sending back an acknowledge bit by pulling SDA low on the 9th clock cycle. (See Figure 14-2.)

14.5.3 Data Transfer

Once a successful slave addressing is achieved, the data transfer can proceed byte by byte in the direction specified by the R/W-bit sent by the calling master.

Each data byte is 8 bits. Data can be changed only when SCL is low and must be held stable when SCL is high as shown in Figure 14-2. The MSB is transmitted first and each byte has to be followed by an acknowledge bit. This is signalled by the receiving device by pulling the SDA low on the 9th clock cycle. Therefore, one complete data byte transfer requires 9 clock cycles.

If the slave receiver does not acknowledge the master, the SDA line should be left high by the slave. The master can then generate a STOP signal to abort the data transfer or a START signal (repeated START) to commence a new transfer.

If the master receiver does not acknowledge the slave transmitter after a byte has been transmitted, it means an "end of data" to the slave. The slave should release the SDA line for the master to generate a STOP or START signal.

14.5.4 Repeated START Signal

As shown in Figure 14-2, a repeated START signal is used to generate START signal without first generating a STOP to terminate the communication. This is used by the master to communicate with another slave or with the same slave in a different mode (transmit/receive mode) without releasing the bus.

14.5.5 STOP Signal

The master can terminate the communication by generating a STOP signal to free the bus. However, the master may generate a START signal followed by a calling command without first generating a STOP signal. This is called repeat START. A STOP signal is defined as a low to high transition of SDA while SCL is at logic high (see Figure 14-2).

14.5.6 Arbitration Procedure

The interface circuit is a multi-master system which allows more than one master to be connected. If two or more masters try to control the bus at the same time, a clock synchronization procedure determines the bus clock. The clock low period is equal to the longest clock low period and the clock high period is equal to the shortest one among the masters. A data arbitration procedure determines the priority. A master will lose arbitration if it transmits a logic 1 while another transmits a logic 0. The losing master will immediately switch over to slave receive mode and stops its data and clock outputs. The transition from master to slave will not generate a STOP condition. Meanwhile a software bit will be set by hardware to indicates loss of arbitration.

14.5.7 Clock Synchronization

Since wired-AND logic is performed on SCL line, a high to low transition on the SCL line will affect the devices connected to the bus. The devices start counting their low period once a device’s clock has gone low, it will hold the SCL line low until the clock high state is reached. However, the change of low to high
in this device clock may not change the state of the SCL line if another device clock is still in its low period. Therefore the synchronized clock SCL will be held low by the device which last releases SCL to logic high. Devices with shorter low periods enter a high wait state during this time. When all devices concerned have counted off their low period, the synchronized SCL line will be released and go high, and all devices will start counting their high periods. The first device to complete its high period will again pull the SCL line low. Figure 14-3 illustrates the clock synchronization waveforms.

14.5.8 Handshaking

The clock synchronization mechanism can be used as a handshake in data transfer. A slave device may hold the SCL low after completion of one byte data transfer and will halt the bus clock, forcing the master clock into a wait state until the slave releases the SCL line.

14.5.9 Packet Error Code

The packet error code (PEC) for the MMIIC interface is in the form a cyclic redundancy code (CRC). The PEC is generated by hardware for every transmitted and received byte of data. The transmission of the generated PEC is controlled by user software.

The CRC data register, MMCRCDR, contains the generated PEC byte, with three other bits in the MMIIC control registers and status register monitoring and controlling the PEC byte.

14.6 MMIIC I/O Registers

These I/O registers control and monitor MMIIC operation:

- MMIIC address register (MMADR) — $0048
- MMIIC control register 1 (MMCR1) — $0049
- MMIIC control register 2 (MMCR2) — $004A
- MMIIC status register (MMSR) — $004B
- MMIIC data transmit register (MMDTR) — $004C
- MMIIC data receive register (MMDRR) — $004D
- MMIIC CRC data register (MMCRCDR) — $004E
- MMIIC frequency divide register (MMFDR) — $004F
14.6.1 MMIIC Address Register (MMADR)

**MMAD[7:1] — Multi-Master Address**
These seven bits represent the MMIIC interface’s own specific slave address when in slave mode, and the calling address when in master mode. Software must update MMAD[7:1] as the calling address while entering master mode and restore its own slave address after master mode is relinquished. This register is cleared as $A0 upon reset.

**MMEXTAD — Multi-Master Expanded Address**
This bit is set to expand the address of the MMIIC in slave mode. When set, the MMIIC will acknowledge the following addresses from a calling master: $MMAD[7:1], 0000000, and 0001100. Reset clears this bit.

- 1 = MMIIC responds to the following calling addresses:
  - $MMAD[7:1], 0000000, and 0001100.
- 0 = MMIIC responds to address $MMAD[7:1]

For example, when MMADR is configured as:

```
<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
</tbody>
</table>
```

The MMIIC module will respond to the calling address:

```
<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>Bit 1</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>
```

or the general calling address:

```
| 0     | 0 | 0 | 0 | 0 | 0 | 0     |
```

or the calling address:

```
<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>Bit 1</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>
```

Note that bit-0 of the 8-bit calling address is the MMRW bit from the calling master.
14.6.2 MMIIC Control Register 1 (MMCR1)

**MMEN — MMIIC Enable**
This bit is set to enable the Multi-master IIC module. When MMEN = 0, module is disabled and all flags will restore to its power-on default states. Reset clears this bit.

- 1 = MMIIC module enabled
- 0 = MMIIC module disabled

**MMIEN — MMIIC Interrupt Enable**
When this bit is set, the MMTXIF, MMRXIF, MMALIF, and MMNAKIF flags are enabled to generate an interrupt request to the CPU. When MMIEN is cleared, the these flags are prevented from generating an interrupt request. Reset clears this bit.

- 1 = MMTXIF, MMRXIF, MMALIF, and/or MMNAKIF bit set will generate interrupt request to CPU
- 0 = MMTXIF, MMRXIF, MMALIF, and/or MMNAKIF bit set will not generate interrupt request to CPU

**MMCLRBB — MMIIC Clear Busy Flag**
Writing a logic 1 to this write-only bit clears the MMBB flag. MMCLRBB always reads as a logic 0. Reset clears this bit.

- 1 = Clear MMBB flag
- 0 = No affect on MMBB flag

**MMTXAK — MMIIC Transmit Acknowledge Enable**
This bit is set to disable the MMIIC from sending out an acknowledge signal to the bus at the 9th clock bit after receiving 8 data bits. When MMTXAK is cleared, an acknowledge signal will be sent at the 9th clock bit. Reset clears this bit.

- 1 = MMIIC does not send acknowledge signals at 9th clock bit
- 0 = MMIIC sends acknowledge signal at 9th clock bit

**REPSEN — Repeated Start Enable**
This bit is set to enable repeated START signal to be generated when in master mode transfer (MMAST = 1). The REPSEN bit is cleared by hardware after the completion of repeated START signal or when the MMAST bit is cleared. Reset clears this bit.

- 1 = Repeated START signal will be generated if MMAST bit is set
- 0 = No repeated START signal will be generated

**MMCRCBYTE — MMIIC CRC Byte**
In receive mode, this bit is set by software to indicate that the next receiving byte will be the packet error checking (PEC) data.

In master receive mode, after completion of CRC generation on the received PEC data, an acknowledge signal is sent if MMTXAK = 0; no acknowledge is sent if MMTXAK = 1.

In slave receive mode, no acknowledge signal is sent if a CRC error is detected on the received PEC data. If no CRC error is detected, an acknowledge signal is sent if MMTXAK = 0; no acknowledge is sent if MMTXAK = 1.
Under normal operation, the user software should clear MMTXAK bit before setting MMCRCBYTE bit to ensure that an acknowledge signal is sent when no CRC error is detected. The MMCRCBYTE bit should not be set in transmit mode. This bit is cleared by the next START signal. Reset also clears this bit.

1 = Next receiving byte is the packet error checking (PEC) data
0 = Next receiving byte is not PEC data

### 14.6.3 MMIIC Control Register 2 (MMCR2)

**Address:** $004A

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
<th>MMCRCEF</th>
</tr>
</thead>
<tbody>
<tr>
<td>MMALIF</td>
<td>MMNAKIF</td>
<td>MMBB</td>
<td>MAST</td>
<td>MMRW</td>
<td>0</td>
<td>0</td>
<td>Unaffected</td>
<td></td>
</tr>
</tbody>
</table>

**Read:** MMALIF MMNAKIF MMBB MAST MMRW 0 0 MMCRCEF

**Write:** 0 0

**Reset:** 0000000 Unaffected

---

**MMALIF — Arbitration Loss Interrupt Flag**

This flag is set when software attempt to set MMAST but the MMBB has been set by detecting the start condition on the lines or when the MMIIC is transmitting a "1" to SDA line but detected a "0" from SDA line in master mode — an arbitration loss. This bit generates an interrupt request to the CPU if the MMIEN bit in MMCR1 is set. This bit is cleared by writing "0" to it or by reset.

1 = Lost arbitration in master mode
0 = No arbitration lost

**MMNAKIF — No Acknowledge Interrupt Flag (Master Mode)**

This flag is only set in master mode (MMAST = 1) when there is no acknowledge bit detected after one data byte or calling address is transferred. This flag also clears MMAST. MMNAKIF generates an interrupt request to CPU if the MMIEN bit in MMCR1 is set. This bit is cleared by writing "0" to it or by reset.

1 = No acknowledge bit detected
0 = Acknowledge bit detected

**MMBB — MMIIC Bus Busy Flag**

This flag is set after a start condition is detected (bus busy), and is cleared when a stop condition (bus idle) is detected or the MMIIC is disabled. Reset clears this bit.

1 = Start condition detected
0 = Stop condition detected or MMIIC is disabled

**MMAST — MMIIC Master Control**

This bit is set to initiate a master mode transfer. In master mode, the module generates a start condition to the SDA and SCL lines, followed by sending the calling address stored in MMADR. When the MMAST bit is cleared by MMNAKIF set (no acknowledge) or by software, the module generates the stop condition to the lines after the current byte is transmitted.

If an arbitration loss occurs (MMALIF = 1), the module reverts to slave mode by clearing MMAST, and releasing SDA and SCL lines immediately.

This bit is cleared by writing "0" to it or by reset.

1 = Master mode operation
0 = Slave mode operation
MMRW — MMIIC Master Read/Write
This bit is transmitted out as bit 0 of the calling address when the module sets the MMAST bit to enter master mode. The MMRW bit determines the transfer direction of the data bytes that follows. When it is "1", the module is in master receive mode. When it is "0", the module is in master transmit mode. Reset clears this bit.
1 = Master mode receive
0 = Master mode transmit

MMCRCEF — MMIIC CRC Error Flag
This flag is set when a CRC error is detected, and cleared when no CRC error is detected. The MMCRCEF is only meaningful after receiving a PEC data. This flag is unaffected by reset.
1 = CRC error detected on PEC byte
0 = No CRC error detected on PEC byte

14.6.4 MMIIC Status Register (MMSR)

MMRXIF — MMIIC Receive Interrupt Flag
This flag is set after the data receive register (MMDRR) is loaded with a new received data. Once the MMDRR is loaded with received data, no more received data can be loaded to the MMDRR register until the CPU reads the data from the MMDRR to clear MMRXBF flag. MMRXIF generates an interrupt request to CPU if the MMIEN bit in MMCR is also set. This bit is cleared by writing "0" to it or by reset; or when the MMEN = 0.
1 = New data in data receive register (MMDRR)
0 = No data received

MMTXIF — MMIIC Transmit Interrupt Flag
This flag is set when data in the data transmit register (MMDTR) is downloaded to the output circuit, and that new data can be written to the MMDTR. MMTXIF generates an interrupt request to CPU if the MMIEN bit in MMCR is also set. This bit is cleared by writing "0" to it or when the MMEN = 0.
1 = Data transfer completed
0 = Data transfer in progress

MMATCH — MMIIC Address Match Flag
This flag is set when the received data in the data receive register (MMDRR) is a calling address which matches with the address or its extended addresses (MMEXTAD = 1) specified in the address register (MMADR). The MMATCH flag is set at the 9th clock of the calling address and will be cleared on the 9th clock of the next receiving data. Note: slave transmits do not clear MMATCH.
1 = Received address matches MMADR
0 = Received address does not match

Figure 14-7. MMIIC Status Register (MMSR)
Multi-Master IIC Interface (MMIIC)

MMSRW — MMIIC Slave Read/Write Select
This bit indicates the data direction when the module is in slave mode. It is updated after the calling address is received from a master device. MMSRW = 1 when the calling master is reading data from the module (slave transmit mode). MMSRW = 0 when the master is writing data to the module (receive mode).
1 = Slave mode transmit
0 = Slave mode receive

MMRXAK — MMIIC Receive Acknowledge
When this bit is cleared, it indicates an acknowledge signal has been received after the completion of eight data bits transmission on the bus. When MMRXAK is set, it indicates no acknowledge signal has been detected at the 9th clock; the module will release the SDA line for the master to generate STOP or repeated START condition. Reset sets this bit.
1 = No acknowledge signal received at 9th clock
0 = Acknowledge signal received at 9th clock

MMCRCBF — CRC Data Buffer Full Flag
This flag is set when the CRC data register (MMCRCDR) is loaded with a CRC byte for the current received or transmitted data.
In transmit mode, after a byte of data has been sent (MMTXIF = 1), the MMCRCBF will be set when the CRC byte has been generated and ready in the MMCRCDR. The content of the MMCRCDR should be copied to the MMDTR for transmission.
In receive mode, the MMCRCBF is set when the CRC byte has been generated and ready in MMCRCDR, for the current byte of received data.
The MMCRCBF bit is cleared when the CRC data register is read. Reset also clears this bit.
1 = Data ready in CRC data register (MMCRCDR)
0 = Data not ready in CRC data register (MMCRCDR)

MMTXBE — MMIIC Transmit Buffer Empty
This flag indicates the status of the data transmit register (MMDTR). When the CPU writes the data to the MMDTR, the MMTXBE flag will be cleared. MMTXBE is set when MMDTR is emptied by a transfer of its data to the output circuit. Reset sets this bit.
1 = Data transmit register empty
0 = Data transmit register full

MMRXBF — MMIIC Receive Buffer Full
This flag indicates the status of the data receive register (MMDRR). When the CPU reads the data from the MMDRR, the MMRXBF flag will be cleared. MMRXBF is set when MMDRR is full by a transfer of data from the input circuit to the MMDRR. Reset clears this bit.
1 = Data receive register full
0 = Data receive register empty

14.6.5 MMIIC Data Transmit Register (MMDTR)

<table>
<thead>
<tr>
<th>Address:</th>
<th>$004C</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 7</td>
<td>6</td>
</tr>
<tr>
<td>Read:</td>
<td>MMTD7</td>
</tr>
<tr>
<td>Write:</td>
<td>0</td>
</tr>
<tr>
<td>Reset:</td>
<td>0</td>
</tr>
</tbody>
</table>

Figure 14-8. MMIIC Data Transmit Register (MMDTR)
When the MMIIC module is enabled, MMEN = 1, data written into this register depends on whether module is in master or slave mode.

In slave mode, the data in MMDTR will be transferred to the output circuit when:
- the module detects a matched calling address (MMATCH = 1), with the calling master requesting data (MMSRW = 1); or
- the previous data in the output circuit has be transmitted and the receiving master returns an acknowledge bit, indicated by a received acknowledge bit (MMRXAK = 0).

If the calling master does not return an acknowledge bit (MMRXAK = 1), the module will release the SDA line for master to generate a STOP or repeated START condition. The data in the MMDTR will not be transferred to the output circuit until the next calling from a master. The transmit buffer empty flag remains cleared (MMTXBE = 0).

In master mode, the data in MMDTR will be transferred to the output circuit when:
- the module receives an acknowledge bit (MMRXAK = 0), after setting master transmit mode (MMRW = 0), and the calling address has been transmitted; or
- the previous data in the output circuit has be transmitted and the receiving slave returns an acknowledge bit, indicated by a received acknowledge bit (MMRXAK = 0).

If the slave does not return an acknowledge bit (MMRXAK = 1), the master will generate a STOP or repeated START condition. The data in the MMDTR will not be transferred to the output circuit. The transmit buffer empty flag remains cleared (MMTXBE = 0).

The sequence of events for slave transmit and master transmit are illustrated in Figure 14-12.

14.6.6 MMIIC Data Receive Register (MMDRR)

When the MMIIC module is enabled, MMEN = 1, data in this read-only register depends on whether module is in master or slave mode.

In slave mode, the data in MMDRR is:
- the calling address from the master when the address match flag is set (MMATCH = 1); or
- the last data received when MMATCH = 0.

In master mode, the data in the MMDRR is:
- the last data received.

When the MMDRR is read by the CPU, the receive buffer full flag is cleared (MMRXBF = 0), and the next received data is loaded to the MMDRR. Each time when new data is loaded to the MMDRR, the MMRXIF interrupt flag is set, indicating that new data is available in MMDRR.

The sequence of events for slave receive and master receive are illustrated in Figure 14-12.
### 14.6.7 MMIIC CRC Data Register (MMCRCDR)

When the MMIIC module is enabled, MMEN = 1, and the CRC buffer full flag is set (MMCRCBF = 1), data in this read-only register contains the generated CRC byte for the last byte of received or transmitted data.

A CRC byte is generated for each received and transmitted data byte and loaded to the CRC data register. The MMCRCBF bit will be set to indicate the CRC byte is ready in the CRC data register.

Reading the CRC data register clears the MMCRCBF bit. If the CRC data register is not read, the MMCRCBF bit will be cleared by hardware before the next CRC byte is loaded.

---

### 14.6.8 MMIIC Frequency Divider Register (MMFDR)

The three bits in the frequency divider register (MMFDR) selects the divider to divide the bus clock to the desired baud rate for the MMIIC data transfer.

Table 14-2 shows the divider values for MMBR[2:0].
14.7 Program Algorithm

When the MMIIC module detects an arbitration loss in master mode, it releases both SDA and SCL lines immediately. But if there are no further STOP conditions detected, the module will hang up. Therefore, it is recommended to have time-out software to recover from this condition. The software can start the time-out counter by looking at the MMBB (bus busy) flag and reset the counter on the completion of one byte transmission. If a time-out has occurred, software can clear the MMEN bit (disable MMIIC module) to release the bus, and hence clear the MMBB flag. This is the only way to clear the MMBB flag by software if the module hangs up due to a no STOP condition received. The MMIIC can resume operation again by setting the MMEN bit.

### Table 14-2. MMIIC Baud Rate Selection

<table>
<thead>
<tr>
<th>MMR2</th>
<th>MMR1</th>
<th>MMR0</th>
<th>Divider</th>
<th>MMIIC Baud Rates for Bus Clocks:</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>8MHz</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>20</td>
<td>400kHz</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>40</td>
<td>200kHz</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>80</td>
<td>100kHz</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td>160</td>
<td>50kHz</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
<td>320</td>
<td>25kHz</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
<td>640</td>
<td>12.5kHz</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
<td>1280</td>
<td>6.25kHz</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>2560</td>
<td>3.125kHz</td>
</tr>
</tbody>
</table>

**NOTE**

The frequency of the MMIIC baud rate is only guaranteed for 100kHz to 10kHz. The divider is available for the flexibility on bus frequency selection.
14.7.1 Data Sequence

(a) Master Transmit Mode

START | Address | 0 | ACK | TX Data1 | ACK | TX DataN | ACK | STOP

MMTXBE=0
MMRXBF=0
MMAST=1
Data1 → MMDTR

MMTXBE=1
MMRXIF=1
Data2 → MMDTR

MMTXBE=1
MMRXIF=1
Data3 → MMDTR

MMTXBE=1
MMRXIF=1
DataN+2 → MMDTR

MMNAKIF=1
MMTXBE=0

(b) Master Receive Mode

START | Address | 1 | ACK | RX Data1 | ACK | RX DataN | NAK | STOP

MMRXBF=0
MMRXIF=1
MMAST=1
MMDTR

MMRXBF=1
MMDTR

MMRXBF=1
MMDTR

MMRAF=1
MMRXBF=0

(d) Slave Receive Mode

START | Address | 0 | ACK | RX Data1 | ACK | RX DataN | ACK | STOP

MMTXBE=0
MMRXBF=0

MMRXIF=1
MMDTR

MMRXIF=1
MMDTR

MMRXIF=1
MMDTR

MMRXIF=1
MMDTR

(d) Slave Receive Mode

START | Address | 0 | ACK | RX Data1 | ACK | RX DataN | ACK | STOP

MMTXBE=0
MMRXBF=0

MMRXIF=1
MMDTR

MMRXIF=1
MMDTR

MMRXIF=1
MMDTR

MMRXIF=1
MMDTR

Shaded data packets indicate transmissions by the MCU

Figure 14-12. Data Transfer Sequences for Master/Slave Transmit/Receive Modes
14.8 SMBus Protocols with PEC and without PEC
Following is a description of the various MMIIIC bus protocols with and without a packet error code (PEC).

14.8.1 Quick Command

![Figure 14-13. Quick Command](image)

14.8.2 Send Byte

(a) Send Byte Protocol

(b) Send Byte Protocol with PEC

![Figure 14-14. Send Byte](image)

14.8.3 Receive Byte

(a) Receive Byte Protocol

(b) Receive Byte Protocol with PEC

![Figure 14-15. Receive Byte](image)
Multi-Master IIC Interface (MMIIC)

14.8.4 Write Byte/Word

(a) Write Byte Protocol

(b) Write Byte Protocol with PEC

(c) Write Word Protocol

(d) Write Word Protocol with PEC

Figure 14-16. Write Byte/Word

14.8.5 Read Byte/Word

(a) Read Byte Protocol

(b) Read Byte Protocol with PEC

(c) Read Word Protocol

(d) Read Word Protocol with PEC

Figure 14-17. Read Byte/Word
14.8.6 Process Call

(a) Process Call

(b) Process Call with PEC

Figure 14-18. Process Call

14.8.7 Block Read/Write

(a) Block Read

(b) Block Read with PEC

(c) Block Write

(d) Block Write with PEC

Figure 14-19. Block Read/Write
### 14.9 SMBus Protocol Implementation

**Shaded data packets indicate transmissions by the MCU**

#### MASTER MODE

<table>
<thead>
<tr>
<th>START</th>
<th>Address</th>
<th>0</th>
<th>ACK</th>
<th>Command</th>
<th>ACK</th>
<th>START</th>
<th>Address</th>
<th>1</th>
<th>ACK</th>
<th>RX Data1</th>
<th>ACK</th>
<th>ACK</th>
<th>RX DataN</th>
<th>NAK</th>
<th>STOP</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**OPERATION:** Prepare for repeated START  
**FLAGS:** MMTXIF set  
**ACTION:**  
1. Set MMRW  
2. Set REPSEN  
3. Clear MMTXAK  
4. Load dummy ($FF$) to MMDTR

**OPERATION:** Get ready to receive data  
**FLAGS:** MMTXIF set  
**ACTION:**  
Load dummy ($FF$) to MMDTR

**OPERATION:** Read received data  
**FLAGS:** MMRXIF set  
**ACTION:**  
Read Data1 from MMDRR

**OPERATION:** Generate STOP  
**FLAGS:** MMRXIF set  
**ACTION:**  
Read DataN from MMDRR

#### SLAVE MODE

<table>
<thead>
<tr>
<th>START</th>
<th>Address</th>
<th>0</th>
<th>ACK</th>
<th>Command</th>
<th>ACK</th>
<th>START</th>
<th>Address</th>
<th>1</th>
<th>ACK</th>
<th>TX Data1</th>
<th>ACK</th>
<th>ACK</th>
<th>TX DataN</th>
<th>NAK</th>
<th>STOP</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**OPERATION:** Slave address match and check for data direction  
**FLAGS:** MMRXIF set  
**ACTION:**  
1. Check MMSRW  
2. Read Slave address

**OPERATION:** Slave address match and get ready to transmit data  
**FLAGS:** MMRXIF set  
**ACTION:**  
Load Data1 to MMDTR

**OPERATION:** Transmit data  
**FLAGS:** MMRXIF set  
**ACTION:**  
Load Data3 to MMDTR

**OPERATION:** Last data is going to be sent  
**FLAGS:** MMRXIF set  
**ACTION:**  
Load dummy ($FF$) to MMDTR

**OPERATION:** Prepare for Slave mode  
**ACTION:**  
1. Load slave address to MMADR  
2. Clear MMTXAK  
3. Clear MMAST

**OPERATION:** Read and decode received command  
**FLAGS:** MMRXIF set  
**ACTION:**  
Load Data1 to MMDTR

**OPERATION:** Transmit data  
**FLAGS:** MMRXIF set  
**ACTION:**  
Load Data2 to MMDTR

**OPERATION:** Last data sent  
**FLAGS:** MMRXIF set  
**ACTION:**  
Load dummy ($FF$) to MMDTR

---

Figure 14-20. SMBus Protocol Implementation
Chapter 15
Analog-to-Digital Converter (ADC)

15.1 Introduction
This section describes the analog-to-digital converter (ADC). The ADC is a 8-channel 10-bit linear successive approximation ADC.

15.2 Features
Features of the ADC module include:
- Eight channels with multiplexed input
- High impedance buffered input
- Linear successive approximation with monotonicity
- 10-bit resolution
- Single or continuous conversion
- Auto-scan conversion on four channels
- Conversion complete flag or conversion complete interrupt
- Selectable ADC clock
- Conversion result justification
  - 8-bit truncated mode
  - Right justified mode
  - Left justified mode
  - Left justified sign mode

<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>$0057</td>
<td>ADC Status and Control Register (ADSCR)</td>
<td>COCO</td>
<td>AIEN</td>
<td>ADCO</td>
<td>ADCH4</td>
<td>ADCH3</td>
<td>ADCH2</td>
<td>ADCH1</td>
<td>ADCH0</td>
</tr>
<tr>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>$0058</td>
<td>ADC Clock Control Register (ADCLK)</td>
<td>ADIV2</td>
<td>ADIV1</td>
<td>ADIV0</td>
<td>ADCLK</td>
<td>MODE1</td>
<td>MODE0</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Read:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>R</td>
</tr>
<tr>
<td>$0059</td>
<td>ADC Data Register High 0 (ADRH0)</td>
<td>ADx</td>
<td>ADx</td>
<td>ADx</td>
<td>ADx</td>
<td>ADx</td>
<td>ADx</td>
<td>ADx</td>
<td>ADx</td>
</tr>
<tr>
<td></td>
<td>Write:</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$005A</td>
<td>ADC Data Register Low 0 (ADRL0)</td>
<td>ADx</td>
<td>ADx</td>
<td>ADx</td>
<td>ADx</td>
<td>ADx</td>
<td>ADx</td>
<td>ADx</td>
<td>ADx</td>
</tr>
<tr>
<td></td>
<td>Read:</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td></td>
<td>Write:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$005B</td>
<td>ADC Data Register Low 1 (ADRL1)</td>
<td>AD9</td>
<td>AD8</td>
<td>AD7</td>
<td>AD6</td>
<td>AD5</td>
<td>AD4</td>
<td>AD3</td>
<td>AD2</td>
</tr>
<tr>
<td></td>
<td>Read:</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
<td>R</td>
</tr>
<tr>
<td></td>
<td>Write:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

Figure 15-1. ADC I/O Register Summary
15.3 Functional Description

The ADC provides eight pins for sampling external sources at pins PTA0/ADC0–PTA7/ADC7. An analog multiplexer allows the single ADC converter to select one of eight ADC channels as ADC voltage in (VADIN). VADIN is converted by the successive approximation register-based analog-to-digital converter. When the conversion is completed, ADC places the result in the ADC data register, high and low byte (ADRH0 and ADRL0), and sets a flag or generates an interrupt.

An additional three ADC data registers (ADRL1–ADRL3) are available to store the individual converted data for ADC channels ADC1–ADC3 when the auto-scan mode is enabled. Data from channel ADC0 is stored in ADRL0 in the auto-scan mode.

Figure 15-2 shows the structure of the ADC module.

15.3.1 ADC Port I/O Pins

PTA0–PTA7 are general-purpose I/O pins that are shared with the ADC channels. The channel select bits, ADCH[4:0], define which ADC channel/port pin will be used as the input signal. The ADC overrides the port I/O logic by forcing that pin as input to the ADC. The remaining ADC channels/port pins are controlled by the port I/O logic and can be used as general-purpose I/O. Writes to the port data register or data direction register will not have any affect on the port pin that is selected by the ADC. Read of a port pin which is in use by the ADC will return the pin condition if the corresponding DDR bit is at logic 0. If the DDR bit is at logic 1, the value in the port data latch is read.

15.3.2 Voltage Conversion

When the input voltage to the ADC equals $V_{\text{REFH}}$, the ADC converts the signal to $3\text{FF}$ (full scale). If the input voltage equals $V_{\text{REFL}}$, the ADC converts it to $000$. Input voltages between $V_{\text{REFH}}$ and $V_{\text{REFL}}$ are a straight-line linear conversion. All other input voltages will result in $3\text{FF}$ if greater than $V_{\text{REFH}}$ and $000$ if less than $V_{\text{REFL}}$.

\textit{NOTE}

\textit{Input voltage should not exceed the analog supply voltages.}
15.3.3 Conversion Time

Conversion starts after a write to the ADSCR. One conversion will take between 16 and 17 ADC clock cycles, therefore:

\[
\text{Conversion time} = \frac{16\text{ to } 17 \text{ ADC cycles}}{\text{ADC frequency}}
\]

Number of bus cycles = conversion time \times \text{bus frequency}
Analog-to-Digital Converter (ADC)

The ADC conversion time is determined by the clock source chosen and the divide ratio selected. The clock source is either the bus clock or CGMXCLK and is selectable by the ADICLK bit located in the ADC clock register. The divide ratio is selected by the ADIV[2:0] bits.

For example, if a 4MHz CGMXCLK is selected as the ADC input clock source, with a divide-by-four prescale, and the bus speed is set at 2MHz:

\[
\text{Conversion time} = \frac{16 \text{ to } 17 \text{ ADC cycles}}{4 \text{MHz} \div 4} = 16 \text{ to } 17 \mu s
\]

\[
\text{Number of bus cycles} = 16 \mu s \times 2\text{MHz} = 32 \text{ to } 34 \text{ cycles}
\]

**NOTE**
The ADC frequency must be between \( f_{\text{ADIC minimum}} \) and \( f_{\text{ADIC maximum}} \) to meet A/D specifications. (See 22.5 5V DC Electrical Characteristics.)

Since an ADC cycle may be comprised of several bus cycles (four in the previous example) and the start of a conversion is initiated by a bus cycle write to the ADSCR, from zero to four additional bus cycles may occur before the start of the initial ADC cycle. This results in a fractional ADC cycle and is represented as the 17th cycle.

**15.3.4 Continuous Conversion**

In the continuous conversion mode, the ADC continuously converts the selected channel, filling the ADC data register with new data after each conversion. Data from the previous conversion will be overwritten whether that data has been read or not. Conversions will continue until the ADCO bit is cleared. The COCO bit is set after each conversion and can be cleared by writing to the ADC status and control register or reading of the ADRL0 data register.

**15.3.5 Auto-Scan Mode**

In auto-scan mode, the ADC input channel is selected by the value of the 2-bit up-counter, instead of the channel select bits, ADCH[4:0]. The value of the counter also defines the data register ADRLx to be used to store the conversion result. When ASCAN bit is set, a write to ADC status and control register (ADSCR) will reset the auto-scan up-counter and ADC conversion will start on the channel 0 up to the channel number defined by the integer value of AUTO[1:0]. After a channel conversion is completed, data is stored in ADRLx and the COCO-bit will be set. The counter value will be incremented by 1 and a new conversion will start. This process will continue until the counter value reaches the value of AUTO[1:0]. When this happens, it indicates that the current channel is the last channel to be converted. Upon the completion on the last channel, the counter value will not be incremented and no further conversion will be performed. To start another auto-scan cycle, a write to ADSCR must be performed.

**NOTE**
The system only provides 8-bit data storage in auto-scan code, user must clear MODE[1:0] bits to select 8-bit truncation mode before entering auto-scan mode.

It is recommended that user should disable the auto-scan function before switching channel and also before entering STOP mode.
15.3.6 Result Justification

The conversion result may be formatted in four different ways.

- Left justified
- Right justified
- Left justified sign data mode
- 8-bit truncation

All four of these modes are controlled using MODE0 and MODE1 bits located in the ADC clock control register (ADICLK).

Left justification will place the eight most significant bits (MSB) in the corresponding ADC data register high (ADRH). This may be useful if the result is to be treated as an 8-bit result where the least significant two bits, located in the ADC data register low (ADRL) can be ignored. However, you must read ADRL after ADRH or else the interlocking will prevent all new conversions from being stored.

Right justification will place only the two MSBs in the corresponding ADC data register high (ADRH) and the eight LSB bits in ADC data register low (ADRL). This mode of operation typically is used when a 10-bit unsigned result is desired.

Left justified sign data mode is similar to left justified mode with one exception. The MSB of the 10-bit result, AD9 located in ADRH is complemented. This mode of operation is useful when a result, represented as a signed magnitude from mid-scale, is needed.

Finally, 8-bit truncation mode will place the eight MSBs in ADC data register low (ADRL). The two LSBs are dropped. This mode of operation is used when compatibility with 8-bit ADC designs are required. No interlocking between ADRH and ADRL is present.

15.3.7 Data Register Interlocking

Reading ADRH in any 10-bit mode latches the contents of ADRL until ADRL is read. Until ADRL is read all subsequent ADC results will be lost. This register interlocking can also be reset by a write to the ADC status and control register, or ADC clock control register. A power-on reset or reset will also clear the interlocking. Note that an external conversion request will not reset the lock.

15.3.8 Monotonicity

The conversion process is monotonic and has no missing codes.

15.4 Interrupts

When the AIEN bit is set, the ADC module is capable of generating a CPU interrupt after each ADC conversion or after an auto-scan conversion cycle. A CPU interrupt is generated if the COCO bit is at logic 0. The COCO bit is not used as a conversion complete flag when interrupts are enabled. The interrupt vector is defined in Table 2-1. Vector Addresses.

15.5 Low-Power Modes

The STOP and WAIT instructions put the MCU in low power-consumption standby modes.
15.5.1 Wait Mode

The ADC continues normal operation in wait mode. Any enabled CPU interrupt request from the ADC can bring the MCU out of wait mode. If the ADC is not required to bring the MCU out of wait mode, power down the ADC by setting the ADCH[4:0] bits to logic 1’s before executing the WAIT instruction.

15.5.2 Stop Mode

The ADC module is inactive after the execution of a STOP instruction. Any pending conversion is aborted. ADC conversions resume when the MCU exits stop mode. Allow one conversion cycle to stabilize the analog circuitry before attempting a new ADC conversion after exiting stop mode.

15.6 I/O Signals

The ADC module has eight channels shared with port A I/O pins.

15.6.1 ADC Voltage In (VADIN)

VADIN is the input voltage signal from one of the eight ADC channels to the ADC module.

15.6.2 ADC Analog Power Pin (VDDA)

The ADC analog portion uses VDDA as its power pin. Connect the VDDA pin to the same voltage potential as VDD. External filtering may be necessary to ensure clean VDDA for good results.

**NOTE**

Route VDDA carefully for maximum noise immunity and place bypass capacitors as close as possible to the package.

15.6.3 ADC Analog Ground Pin (VSSA)

The ADC analog portion uses VSSA as its ground pin. Connect the VSSA pin to the same voltage potential as VSS.

15.6.4 ADC Voltage Reference High Pin (VREFH)

VREFH is the power supply for setting the reference voltage VREFH. Connect the VREFH pin to the same voltage potential as VDDA. There will be a finite current associated with VREFH (see Chapter 22 Electrical Specifications).

**NOTE**

Route VREFH carefully for maximum noise immunity and place bypass capacitors as close as possible to the package.

15.6.5 ADC Voltage Reference Low Pin (VREFL)

VREFL is the lower reference supply for the ADC. Connect the VREFL pin to the same voltage potential as VSSA. There will be a finite current associated with VREFL (see Chapter 22 Electrical Specifications).
15.7 I/O Registers

These I/O registers control and monitor ADC operation:
- ADC status and control register (ADSCR) — $0057
- ADC clock control register (ADICLK) — $0058
- ADC data register high:low 0 (ADRH0:ADRL0) — $0059:$005A
- ADC data register low 1–3 (ADRL1–ADRL3) — $005B–$005D
- ADC auto-scan control register (ADASCR) — $005E

15.7.1 ADC Status and Control Register

Function of the ADC status and control register is described here.

<table>
<thead>
<tr>
<th>Address:</th>
<th>$0057</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read:</td>
<td>COCO</td>
</tr>
<tr>
<td></td>
<td>AIEN</td>
</tr>
<tr>
<td></td>
<td>ADCO</td>
</tr>
<tr>
<td></td>
<td>ADCH4</td>
</tr>
<tr>
<td></td>
<td>ADCH3</td>
</tr>
<tr>
<td></td>
<td>ADCH2</td>
</tr>
<tr>
<td></td>
<td>ADCH1</td>
</tr>
<tr>
<td></td>
<td>ADCH0</td>
</tr>
<tr>
<td>Write:</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>1</td>
</tr>
<tr>
<td>Reset:</td>
<td>0001</td>
</tr>
<tr>
<td></td>
<td>1111</td>
</tr>
</tbody>
</table>

**Figure 15-3. ADC Status and Control Register (ADSCR)**

**COCO — Conversions Complete Bit**
In non-interrupt mode (AIEN = 0), COCO is a read-only bit that is set at the end of each conversion. COCO will stay set until cleared by a read of the ADC data register. Reset clears this bit.

In interrupt mode (AIEN = 1), COCO is a read-only bit that is not set at the end of a conversion. It always reads as a 0.

1 = Conversion completed (AIEN = 0)
0 = Conversion not completed (AIEN = 0) or CPU interrupt enabled (AIEN = 1)

**NOTE**
The write function of the COCO bit is reserved. When writing to the ADSCR register, always have a 0 in the COCO bit position.

**AIEN — ADC Interrupt Enable Bit**
When this bit is set, an interrupt is generated at the end of an ADC conversion. The interrupt signal is cleared when the data register, ADR0, is read or the ADSCR is written. Reset clears the AIEN bit.

1 = ADC interrupt enabled
0 = ADC interrupt disabled

**ADCO — ADC Continuous Conversion Bit**
When set, the ADC will convert samples continuously and update the ADC data register at the end of each conversion. Only one conversion is allowed when this bit is cleared. Reset clears the ADCO bit.

1 = Continuous ADC conversion
0 = One ADC conversion

This bit should not be set when auto-scan mode is enabled; i.e. when ASCAN=1.

**ADCH[4:0] — ADC Channel Select Bits**
ADCH[4:0] form a 5-bit field which is used to select one of the ADC channels when not in auto-scan mode. The five channel select bits are detailed in Table 15-1.

**NOTE**
Care should be taken when using a port pin as both an analog and a digital input simultaneously to prevent switching noise from corrupting the analog
signal. Recovery from the disabled state requires one conversion cycle to stabilize.

### Table 15-1. MUX Channel Select

<table>
<thead>
<tr>
<th>ADCH4</th>
<th>ADCH3</th>
<th>ADCH2</th>
<th>ADCH1</th>
<th>ADCH0</th>
<th>ADC Channel</th>
<th>Input Select</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>ADC0</td>
<td>PTA0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>ADC1</td>
<td>PTA1</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>ADC2</td>
<td>PTA2</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>ADC3</td>
<td>PTA3</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>ADC4</td>
<td>PTA4</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>0</td>
<td>1</td>
<td>ADC5</td>
<td>PTA5</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>ADC6</td>
<td>PTA6</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>ADC7</td>
<td>PTA7</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>ADC8</td>
<td></td>
</tr>
<tr>
<td>↓</td>
<td>↓</td>
<td>↓</td>
<td>↓</td>
<td>↓</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>0</td>
<td>ADC28</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
<td>ADC30</td>
<td>V&lt;sub&gt;REFL&lt;/sub&gt; (see Note 2)</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>ADC powered-off</td>
<td>—</td>
</tr>
</tbody>
</table>

**NOTES:**
1. If any unused channels are selected, the resulting ADC conversion will be unknown.
2. The voltage levels supplied from internal reference nodes as specified in the table are used to verify the operation of the ADC converter both in production test and for user applications.

### 15.7.2 ADC Clock Control Register

The ADC clock control register (ADICLK) selects the clock frequency for the ADC.

<table>
<thead>
<tr>
<th>Address: $0058</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read:</td>
</tr>
<tr>
<td>Write:</td>
</tr>
<tr>
<td>Reset:</td>
</tr>
</tbody>
</table>

ADIV[2:0] — ADC Clock Prescaler Bits
ADIV2, ADIV1, and ADIV0 form a 3-bit field which selects the divide ratio used by the ADC to generate the internal ADC clock.

Table 15-2 shows the available clock configurations. The ADC clock should be set to between 500kHz and 1 MHz.
**ADICLK — ADC Input Clock Select Bit**
ADICLK selects either bus clock or CGMXCLK as the input clock source to generate the internal ADC clock. Reset selects CGMXCLK as the ADC clock source.
If the external clock (CGMXCLK) is equal to or greater than 1MHz, CGMXCLK can be used as the clock source for the ADC. If CGMXCLK is less than 1MHz, use the PLL-generated bus clock as the clock source. As long as the internal ADC clock is at f\textsubscript{ADIC}, correct operation can be guaranteed.

1 = Internal bus clock
0 = External clock, CGMXCLK

\[
f\text{ADIC} = \frac{\text{CGMXCLK or bus frequency}}{\text{ADIV}[2:0]}
\]

**MODE1 and MODE0 — Modes of Result Justification**
MODE1 and MODE0 selects between four modes of operation. The manner in which the ADC conversion results will be placed in the ADC data registers is controlled by these modes of operation. Reset returns right-justified mode.

**Table 15-3. ADC Mode Select**

<table>
<thead>
<tr>
<th>MODE1</th>
<th>MODE0</th>
<th>Justification Mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>8-bit truncated mode</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>Right justified mode</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>Left justified mode</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>Left justified sign data mode</td>
</tr>
</tbody>
</table>

**15.7.3 ADC Data Register 0 (ADRH0 and ADRL0)**
The ADC data register 0 consist of a pair of 8-bit registers: high byte (ADRH0), and low byte (ADRL0). This pair form a 16-bit register to store the 10-bit ADC result for the selected ADC result justification mode.

In 8-bit truncated mode, the ADRL0 holds the eight most significant bits (MSBs) of the 10-bit result. The ADRL0 is updated each time an ADC conversion completes. In 8-bit truncated mode, ADRL0 contains no interlocking with ADRH0. (See Figure 15-5. ADRH0 and ADRL0 in 8-Bit Truncated Mode.)
Analog-to-Digital Converter (ADC)

In right justified mode the ADRH0 holds the two MSBs, and the ADRL0 holds the eight least significant bits (LSBs), of the 10-bit result. ADRH0 and ADRL0 are updated each time a single channel ADC conversion completes. Reading ADRH0 latches the contents of ADRL0. Until ADRL0 is read all subsequent ADC results will be lost. (See Figure 15-6. ADRH0 and ADRL0 in Right Justified Mode.)

In left justified mode the ADRH0 holds the eight most significant bits (MSBs), and the ADRL0 holds the two least significant bits (LSBs), of the 10-bit result. The ADRH0 and ADRL0 are updated each time a single channel ADC conversion completes. Reading ADRH0 latches the contents of ADRL0. Until ADRL0 is read all subsequent ADC results will be lost. (See Figure 15-7. ADRH0 and ADRL0 in Left Justified Mode.)

In left justified sign mode the ADRH0 holds the eight MSBs with the MSB complemented, and the ADRL0 holds the two least significant bits (LSBs), of the 10-bit result. The ADRH0 and ADRL0 are updated each time a single channel ADC conversion completes. Reading ADRH0 latches the contents of ADRL0. Until ADRL0 is read all subsequent ADC results will be lost. (See Figure 15-8 ADRH0 and ADRL0 in Left Justified Sign Data Mode.)
15.7.4 ADC Auto-Scan Mode Data Registers (ADRL1–ADRL3)

The ADC data registers 1 to 3 (ADRL1–ADRL3), are 8-bit registers for conversion results in 8-bit truncated mode, for channels ADC1 to ADC3, when the ADC is operating in auto-scan mode (MODE[1:0] = 00).

Address: ADRL1, $005B; ADRL2, $005C; and ADRL3, $005D

Read: 0 0 0 0 0 0 0 0
Write: R R R R R R R R
Reset: 0 0 0 0 0 0 0 0

AUTO[1:0] — Auto-Scan Mode Channel Select Bits
AUTO1 and AUTO0 form a 2-bit field which is used to define the number of auto-scan channels used when in auto-scan mode. Reset clears these bits.

<table>
<thead>
<tr>
<th>AUTO1</th>
<th>AUTO0</th>
<th>Auto-Scan Channels</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>ADC0 only</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>ADC0 to ADC1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>ADC0 to ADC2</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>ADC0 to ADC3</td>
</tr>
</tbody>
</table>

Table 15-4. Auto-scan Mode Channel Select
Analog-to-Digital Converter (ADC)

**ASCAN — Auto-scan Mode Enable Bit**
This bit enable/disable the auto-scan mode. Reset clears this bit.
- \(1\) = Auto-scan mode is enabled
- \(0\) = Auto-scan mode is disabled

Auto-scan mode should not be enabled when ADC continuous conversion is enabled; i.e. when \(\text{ADCO}=1\).
Chapter 16  
Input/Output (I/O) Ports

16.1 Introduction

Thirty-two (32) bidirectional input-output (I/O) pins form four parallel ports. All I/O pins are programmable as inputs or outputs.

Input pins and I/O port pins that are not used in the application must be terminated. This prevents excess current caused by floating inputs, and enhances immunity during noise or transient events. Termination methods include:

1. Configuring unused pins as outputs and driving high or low;
2. Configuring unused pins as inputs and enabling internal pull-ups;
3. Configuring unused pins as inputs and using external pull-up or pull-down resistors.

Never connect unused pins directly to VDD or VSS.

Since some general-purpose I/O pins are not available on all packages, these pins must be terminated as well. Either method 1 or 2 above are appropriate.

<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Bit 7</th>
<th>Bit 6</th>
<th>Bit 5</th>
<th>Bit 4</th>
<th>Bit 3</th>
<th>Bit 2</th>
<th>Bit 1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>$0000</td>
<td>Port A Data Register (PTA)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0001</td>
<td>Port B Data Register (PTB)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0002</td>
<td>Port C Data Register (PTC)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0003</td>
<td>Port D Data Register (PTD)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0004</td>
<td>Data Direction Register A (DDRA)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0005</td>
<td>Data Direction Register B (DDRb)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$0006</td>
<td>Data Direction Register C (DDRC)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Figure 16-1. I/O Port Register Summary
## Input/Output (I/O) Ports

<table>
<thead>
<tr>
<th>Addr.</th>
<th>Register Name</th>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>$0007</td>
<td>Data Direction Register D (DDRD)</td>
<td>DDRD7</td>
<td>DDRD6</td>
<td>DDRD5</td>
<td>DDRD4</td>
<td>DDRD3</td>
<td>DDRD2</td>
<td>DDRD1</td>
<td>DDRD0</td>
</tr>
<tr>
<td></td>
<td>Read:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>$000C</td>
<td>Port-A LED Control Register (LEDA)</td>
<td>LEDA7</td>
<td>LEDA6</td>
<td>LEDA5</td>
<td>LEDA4</td>
<td>LEDA3</td>
<td>LEDA2</td>
<td>LEDA1</td>
<td>LEDA0</td>
</tr>
<tr>
<td></td>
<td>Read:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

**Figure 16-1. I/O Port Register Summary (Continued)**
### Table 16-1. Port Control Register Bits Summary

<table>
<thead>
<tr>
<th>Port</th>
<th>Bit</th>
<th>DDR</th>
<th>Module</th>
<th>Module Control</th>
<th>Control Bit</th>
<th>Pin</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Module</td>
<td>Register</td>
<td>Control Bit</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Register</td>
<td>Bit</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>A</td>
<td>0</td>
<td>DDRA0</td>
<td>ADC</td>
<td>ADSCR ($0057)</td>
<td>DDRA0</td>
<td>PTA0/ADC0</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>DDRA1</td>
<td></td>
<td></td>
<td>DDRA1</td>
<td>PTA1/ADC1</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>DDRA2</td>
<td></td>
<td></td>
<td>DDRA2</td>
<td>PTA2/ADC2</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>DDRA3</td>
<td></td>
<td></td>
<td>DDRA3</td>
<td>PTA3/ADC3</td>
</tr>
<tr>
<td></td>
<td>4</td>
<td>DDRA4</td>
<td></td>
<td></td>
<td>DDRA4</td>
<td>PTA4/ADC4</td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>DDRA5</td>
<td></td>
<td></td>
<td>DDRA5</td>
<td>PTA5/ADC5</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>DDRA6</td>
<td></td>
<td></td>
<td>DDRA6</td>
<td>PTA6/ADC6</td>
</tr>
<tr>
<td></td>
<td>7</td>
<td>DDRA7</td>
<td></td>
<td></td>
<td>DDRA7</td>
<td>PTA7/ADC7</td>
</tr>
<tr>
<td>B</td>
<td>0</td>
<td>DDRB0</td>
<td>MBUS</td>
<td>MMCR1 ($0049)</td>
<td>MMEN</td>
<td>PTB0/SDA(1)</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>DDRB1</td>
<td></td>
<td></td>
<td>PTB1/SCL(1)</td>
<td>PTB1/SCL(1)</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>DDRB2</td>
<td>SCI</td>
<td>SCC1 ($0013)</td>
<td>ENSCI</td>
<td>PTB2/TxD(1)</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>DDRB3</td>
<td></td>
<td></td>
<td></td>
<td>PTB3/RxD(1)</td>
</tr>
<tr>
<td></td>
<td>4</td>
<td>DDRB4</td>
<td>TIM1</td>
<td>T1SC0 ($0025)</td>
<td>ELS0B:ELS0A</td>
<td>PTB4/T1CH0(2)</td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>DDRB5</td>
<td></td>
<td>T1SC1 ($0028)</td>
<td>ELS1B:ELS1A</td>
<td>PTB5/T1CH1(2)</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>DDRB6</td>
<td>TIM2</td>
<td>T2SC0 ($0030)</td>
<td>ELS0B:ELS0A</td>
<td>PTB6/T2CH0(2)</td>
</tr>
<tr>
<td></td>
<td>7</td>
<td>DDRB7</td>
<td></td>
<td>T2SC1 ($0033)</td>
<td>ELS1B:ELS1A</td>
<td>PTB7/T2CH1(2)</td>
</tr>
<tr>
<td>C</td>
<td>0</td>
<td>DDRC0</td>
<td>IRQ2</td>
<td>INTSCR2 ($001C)</td>
<td>IMASK2</td>
<td>PTC0/IRQ2(2)</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>DDRC1</td>
<td></td>
<td></td>
<td></td>
<td>PTC1</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>DDRC2</td>
<td></td>
<td></td>
<td></td>
<td>PTC2/MISO</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>DDRC3</td>
<td>SPI</td>
<td>SPCR ($0010)</td>
<td>SPE</td>
<td>PTC3/MISO</td>
</tr>
<tr>
<td></td>
<td>4</td>
<td>DDRC4</td>
<td></td>
<td></td>
<td></td>
<td>PTC4/SS</td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>DDRC5</td>
<td></td>
<td></td>
<td></td>
<td>PTC5/SPSCK</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>DDRC6</td>
<td>IRSCI</td>
<td>IRSCC1 ($0040)</td>
<td>ENSCI</td>
<td>PTC6/SCTxD(1)</td>
</tr>
<tr>
<td></td>
<td>7</td>
<td>DDRC7</td>
<td></td>
<td></td>
<td></td>
<td>PTC7/SCRxD(1)</td>
</tr>
<tr>
<td>D</td>
<td>0</td>
<td>DDRD0</td>
<td>KBI</td>
<td>KBIER ($001B)</td>
<td>KBI0</td>
<td>PTD0/KBI0(2)</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>DDRD1</td>
<td></td>
<td></td>
<td>KBI1</td>
<td>PTD1/KBI1(2)</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>DDRD2</td>
<td></td>
<td></td>
<td>KBI2</td>
<td>PTD2/KBI2(2)</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>DDRD3</td>
<td></td>
<td></td>
<td>KBI3</td>
<td>PTD3/KBI3(2)</td>
</tr>
<tr>
<td></td>
<td>4</td>
<td>DDRD4</td>
<td></td>
<td></td>
<td>KBI4</td>
<td>PTD4/KBI4(2)</td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>DDRD5</td>
<td></td>
<td></td>
<td>KBI5</td>
<td>PTD5/KBI5(2)</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>DDRD6</td>
<td></td>
<td></td>
<td>KBI6</td>
<td>PTD6/KBI6(2)</td>
</tr>
<tr>
<td></td>
<td>7</td>
<td>DDRD7</td>
<td></td>
<td></td>
<td>KBI7</td>
<td>PTD7/KBI7(2)</td>
</tr>
</tbody>
</table>

1. Pin is open-drain when configured as output. Pullup resistor must be connected when configured as output.
2. Pin has schmitt trigger when configured as input.
16.2 Port A

Port A is an 8-bit special-function port that shares all of its pins with the analog-to-digital converter (ADC) module. Port A pins also have LED direct drive capability.

16.2.1 Port A Data Register (PTA)

The port A data register contains a data latch for each of the eight port A pins.

PTA[7:0] — Port A Data Bits
These read/write bits are software-programmable. Data direction of each port A pin is under the control of the corresponding bit in data direction register A. Reset has no effect on port A data.

ADC7–ADC0 — ADC Channels 7 to 0
ADC7–ADC0 are pins used for the input channels to the analog-to-digital converter module. The channel select bits, ADCH[4:0], in the ADC status and control register define which port pin will be used as an ADC input and overrides any control from the port I/O logic.

NOTE
Care must be taken when reading port A while applying analog voltages to ADC7–ADC0 pins. If the appropriate ADC channel is not enabled, excessive current drain may occur if analog voltages are applied to the PTAx/ADCx pin, while PTA is read as a digital input. Those ports not selected as analog input channels are considered digital I/O ports.

LED drive — Direct LED drive pins
PTA7–PTA0 pins can be configured for direct LED drive. See 16.2.3 Port-A LED Control Register (LEDA).

16.2.2 Data Direction Register (DDRA)

Data direction register A determines whether each port A pin is an input or an output. Writing a logic 1 to a DDRA bit enables the output buffer for the corresponding port A pin; a logic 0 disables the output buffer.
DDRA[7:0] — Data Direction Register A Bits
These read/write bits control port A data direction. Reset clears DDRA[7:0], configuring all port A pins as inputs.

1 = Corresponding port A pin configured as output
0 = Corresponding port A pin configured as input

NOTE
Avoid glitches on port A pins by writing to the port A data register before changing data direction register A bits from 0 to 1.

Figure 16-4 shows the port A I/O logic.

Figure 16-4. Port A I/O Circuit
When DDRAx is a logic 1, reading address $0000 reads the PTAX data latch. When DDRAx is a logic 0, reading address $0000 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit.

Table 16-2 summarizes the operation of the port A pins.

Table 16-2. Port A Pin Functions

<table>
<thead>
<tr>
<th>DDRA Bit</th>
<th>PTA Bit</th>
<th>I/O Pin Mode</th>
<th>Accesses to DDRA</th>
<th>Accesses to PTA</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>Read/Write</td>
<td>Read</td>
</tr>
<tr>
<td>0</td>
<td>X(1)</td>
<td>Input, Hi-Z(2)</td>
<td>DDRA[7:0]</td>
<td>Pin</td>
</tr>
<tr>
<td>1</td>
<td>X</td>
<td>Output</td>
<td>DDRA[7:0]</td>
<td>PTAX[7:0]</td>
</tr>
</tbody>
</table>

1. X = don’t care.
2. Hi-Z = high impedance.
3. Writing affects data register, but does not affect input.
16.2.3 Port-A LED Control Register (LEDA)

The port-A LED control register (LEDA) controls the direct LED drive capability on PTA7–PTA0 pins. Each bit is individually configurable and requires that the data direction register, DDRA, bit be configured as an output.

LEDA[7:0] — Port A LED Drive Enable Bits

These read/write bits are software programmable to enable the direct LED drive on an output port pin.

- 1 = Corresponding port A pin is configured for direct LED drive, with 15mA current sinking capability
- 0 = Corresponding port A pin is configured for standard drive

16.3 Port B

Port B is an 8-bit special-function port that shares two of its pins with the multi-master IIC (MMIIC) module, two of its pins with SCI module, and four of its pins with two timer interface (TIM1 and TIM2) modules.

**NOTE**

PTB3–PTB0 are open-drain pins when configured as outputs regardless whether the pins are used as general purpose I/O pins, MMIIC pins, or SCI pins. Therefore, when configured as general purpose output pins, MMIIC pins, or SCI pins (the TxD pin), pullup resistors must be connected to these pins.

16.3.1 Port B Data Register (PTB)

The port B data register contains a data latch for each of the eight port B pins.

PTB[7:0] — Port B Data Bits

These read/write bits are software-programmable. Data direction of each port B pin is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data.
SDA and SCL — Multi-Master IIC Data and Clock
The SDA and SCL pins are multi-master IIC data and clock pins. Setting the MMEN bit in the MMIIC control register 1 (MMCR1) configures the PTB0/SDA and PTB1/SCL pins for MMIIC function and overrides any control from the port I/O logic.

TxD and RxD — SCI Transmit and Receive Data
The TxD and RxD pins are SCI transmit and receive data pins. Setting the ENSCI bit in the SCI control register 1 (SCC1) configures the PTB2/TxD and PTB3/RxD pins for SCI function and overrides any control from the port I/O logic.

T1CH0 and T1CH1 — Timer 1 Channel I/O
The T1CH0 and T1CH1 pins are the TIM1 input capture/output compare pins. The edge/level select bits, ELSxB:ELSxA, determine whether the PTB4/T1CH0–PTB5/T1CH1 pins are timer channel I/O pins or general-purpose I/O pins.

T2CH0 and T2CH1 — Timer 2 Channel I/O
The T2CH0 and T2CH1 pins are the TIM2 input capture/output compare pins. The edge/level select bits, ELSxB:ELSxA, determine whether the PTB6/T2CH0–PTB7/T2CH1 pins are timer channel I/O pins or general-purpose I/O pins.

16.3.2 Data Direction Register B (DDRB)
Data direction register B determines whether each port B pin is an input or an output. Writing a logic 1 to a DDRB bit enables the output buffer for the corresponding port B pin; a logic 0 disables the output buffer.

<table>
<thead>
<tr>
<th>Address: $0005</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 7</td>
</tr>
<tr>
<td>Read: DDRB7</td>
</tr>
<tr>
<td>Write: 0</td>
</tr>
<tr>
<td>Reset: 00000000</td>
</tr>
</tbody>
</table>

**Figure 16-7. Data Direction Register B (DDRB)**

**DDRB[7:0] — Data Direction Register B Bits**
These read/write bits control port B data direction. Reset clears DDRB[7:0], configuring all port B pins as inputs.

- 1 = Corresponding port B pin configured as output
- 0 = Corresponding port B pin configured as input

**NOTE**
Avoid glitches on port B pins by writing to the port B data register before changing data direction register B bits from 0 to 1.

Figure 16-8 shows the port B I/O logic.
Input/Output (I/O) Ports

When DDRBx is a logic 1, reading address $0001 reads the PTBx data latch. When DDRBx is a logic 0, reading address $0001 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit.

Table 16-3 summarizes the operation of the port B pins.

### Table 16-3. Port B Pin Functions

<table>
<thead>
<tr>
<th>DDRB Bit</th>
<th>PTB Bit</th>
<th>I/O Pin Mode</th>
<th>Accesses to DDRB</th>
<th>Accesses to PTB</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>Read/Write</td>
<td>Read  Write</td>
</tr>
<tr>
<td>0</td>
<td>X(1)</td>
<td>Input, Hi-Z(2)</td>
<td>DDRB[7:0]</td>
<td>Pin PTB<a href="3">7:0</a></td>
</tr>
<tr>
<td>1</td>
<td>X</td>
<td>Output</td>
<td>DDRB[7:0]</td>
<td>PTB[7:0]</td>
</tr>
</tbody>
</table>

1. X = don’t care.
2. Hi-Z = high impedance.
3. Writing affects data register, but does not affect input.

### 16.4 Port C

Port C is an 8-bit special-function port that shares one of its pins with the IRQ2, four of its pins with the SPI module, and two of its pins with the IRSCI module.

#### 16.4.1 Port C Data Register (PTC)

The port C data register contains a data latch for each of the eight port C pins.

```
Address: $0002

Read:
  Bit 7  6  5  4  3  2  1  0
  PTC7  PTC6  PTC5  PTC4  PTC3  PTC2  PTC1  PTC0

Write:

Reset: Unaffected by reset

Alternative Function:
  SCRxD  SCTxD  SPSCK  SS  MOSI  MISO  IRQ2
```

Figure 16-9. Port C Data Register (PTC)
PTC[7:0] — Port C Data Bits
These read/write bits are software-programmable. Data direction of each port C pin is under the control of the corresponding bit in data direction register C. Reset has no effect on port C data.

IRQ2 — IRQ2 input pin
The PTC0/IRQ2 pin is always available as input pin to the IRQ2 module. Care must be taken to avoid unwanted interrupts when this pin is used as general purpose I/O. PTC0/IRQ2 pin has an internal pullup, and can be disabled by setting the PUC0ENB bit in theIRQ2 status and control register (INTSCR2).

MISO, MOSI, SS, and SPSCK — SPI Data I/O, Select, and Clock Pins
These pins are the SPI data in/out, select, and clock pins. Setting the SPE bit in the SPI control register (SPCR) configures PTC2/MISO, PTC3/MOSI, PTC4/SS, and PTC5/SPSCK pins for SPI function and overrides any control from the port I/O logic.

SCTxD and SCRxD — IrSCI Transmit and Receive Data
The SCTxD and SCRxD pins are IRSCI transmit and receive data pins. Setting the ENSCI bit in the IRSCI control register 1 (IRSCC1) configures the PTC6/SCTxD and PTC7/SCRxD pins for IRSCI function and overrides any control from the port I/O logic.

16.4.2 Data Direction Register C (DDRC)
Data direction register C determines whether each port C pin is an input or an output. Writing a logic 1 to a DDRC bit enables the output buffer for the corresponding port C pin; a logic 0 disables the output buffer.

<table>
<thead>
<tr>
<th>Address: $0006</th>
</tr>
</thead>
<tbody>
<tr>
<td>Bit 7</td>
</tr>
</tbody>
</table>

Read: DDRC7 DDRC6 DDRC5 DDRC4 DDRC3 DDRC2 DDRC1 DDRC0

Write: 0 0 0 0 0 0 0 0

Reset: 0 0 0 0 0 0 0 0

Figure 16-10. Data Direction Register C (DDRC)

DDRC[7:0] — Data Direction Register C Bits
These read/write bits control port C data direction. Reset clears DDRC[7:0], configuring all port C pins as inputs.

1 = Corresponding port C pin configured as output
0 = Corresponding port C pin configured as input

NOTE
Avoid glitches on port C pins by writing to the port C data register before changing data direction register C bits from 0 to 1.

Figure 16-11 shows the port C I/O logic.

NOTE
For those devices packaged in a 42-pin shrink dual in-line package, PTC0 and PTC1 are not connected. DDRC0 and DDRC1 should be set to a 1 to configure PTC0 and PTC1 as outputs.
Input/Output (I/O) Ports

Figure 16-11. Port C I/O Circuit

When DDRCx is a logic 1, reading address $0002 reads the PTCx data latch. When DDRCx is a logic 0, reading address $0002 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit.

Table 16-4 summarizes the operation of the port C pins.

Table 16-4. Port C Pin Functions

<table>
<thead>
<tr>
<th>DDRC Bit</th>
<th>PTC Bit</th>
<th>I/O Pin Mode</th>
<th>Accesses to DDRC</th>
<th>Accesses to PTC</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td>Read/Write</td>
<td>Read Write</td>
</tr>
<tr>
<td>0</td>
<td>X(1)</td>
<td>Input, Hi-Z(2)</td>
<td>DDRC[7:0]</td>
<td>Pin PTC<a href="3">7:0</a></td>
</tr>
<tr>
<td>1</td>
<td>X</td>
<td>Output</td>
<td>DDRC[7:0]</td>
<td>PTC[7:0]</td>
</tr>
</tbody>
</table>

1. X = don't care.
2. Hi-Z = high impedance.
3. Writing affects data register, but does not affect input.

16.5 Port D

Port D is an 8-bit special function port that shares all of its pins with the keyboard interrupt module.

16.5.1 Port D Data Register (PTD)

The port D data register contains a data latch for each of the eight port D pins.

Figure 16-12. Port D Data Register (PTD)
**PTD[7:0] — Port D Data Bits**
These read/write bits are software programmable. Data direction of each port D pin is under the control of the corresponding bit in data direction register D. Reset has no effect on port D data.

**KBI7–KBI0 — Keyboard Interrupt Inputs**
The keyboard interrupt enable bits, KBIE[7:0], in the keyboard interrupt enable register (KBIER), enable the port D pins as external interrupt pins. See Chapter 18 Keyboard Interrupt Module (KBI).

### 16.5.2 Data Direction Register D (DDRD)
Data direction register D determines whether each port D pin is an input or an output. Writing a logic 1 to a DDRD bit enables the output buffer for the corresponding port D pin; a logic 0 disables the output buffer.

```
<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>DDRD7</td>
<td>DDRD6</td>
<td>DDRD5</td>
<td>DDRD4</td>
<td>DDRD3</td>
<td>DDRD2</td>
<td>DDRD1</td>
<td>DDRD0</td>
</tr>
</tbody>
</table>
```

![Figure 16-13. Data Direction Register D (DDRD)](image)

**DDRD[7:0] — Data Direction Register D Bits**
These read/write bits control port D data direction. Reset clears DDRD[7:0], configuring all port D pins as inputs.

- 1 = Corresponding port D pin configured as output
- 0 = Corresponding port D pin configured as input

**NOTE**
Avoid glitches on port D pins by writing to the port D data register before changing data direction register D bits from 0 to 1.

Figure 16-14 shows the port D I/O logic.

![Figure 16-14. Port D I/O Circuit](image)

When bit DDRDx is a logic 1, reading address $0003 reads the PTDx data latch. When bit DDRDx is a logic 0, reading address $0003 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit.
Table 16-5 summarizes the operation of the port D pins.

**Table 16-5. Port D Pin Functions**

<table>
<thead>
<tr>
<th>DDRD Bit</th>
<th>PTD Bit</th>
<th>I/O Pin Mode</th>
<th>Accesses to DDRD</th>
<th>Accesses to PTD</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>X(1)</td>
<td>Input, Hi-Z(2)</td>
<td>DDRD[7:0]</td>
<td>Pin</td>
</tr>
<tr>
<td>1</td>
<td>X</td>
<td>Output</td>
<td>DDRD[7:0]</td>
<td>PTD<a href="3">7:0</a></td>
</tr>
</tbody>
</table>

1. X = don’t care.
2. Hi-Z = high impedance.
3. Writing affects data register, but does not affect input.
Chapter 17
External Interrupt (IRQ)

17.1 Introduction
The external interrupt (IRQ) module provides two maskable interrupt inputs: IRQ1 and IRQ2.

17.2 Features
Features of the IRQ module include:
- A dedicated external interrupt pin, IRQ1
- An external interrupt pin shared with a port pin, PTC0/IRQ2
- Separate IRQ interrupt control bits for IRQ1 and IRQ2
- Programmable edge-only or edge and level interrupt sensitivity
- Automatic interrupt acknowledge
- Internal pullup resistor, with disable option on IRQ2

NOTE
References to either IRQ1 or IRQ2 may be made in the following text by omitting the IRQ number. For example, IRQF may refer generically to IRQ1F and IRQ2F, and IMASK may refer to IMASK1 and IMASK2.

17.3 Functional Description
A logic 0 applied to the external interrupt pin can latch a CPU interrupt request. Figure 17-2 and Figure 17-3 shows the structure of the IRQ module.

Interrupt signals on the IRQ pin are latched into the IRQ latch. An interrupt latch remains set until one of the following actions occurs:
- Vector fetch — A vector fetch automatically generates an interrupt acknowledge signal that clears the latch that caused the vector fetch.

Figure 17-1. External Interrupt I/O Register Summary

![Figure 17-1. External Interrupt I/O Register Summary](image-url)
External Interrupt (IRQ)

- Software clear — Software can clear an interrupt latch by writing to the appropriate acknowledge bit in the interrupt status and control register (INTSCR). Writing a logic 1 to the ACK bit clears the IRQ latch.
- Reset — A reset automatically clears the interrupt latch.

The external interrupt pin is falling-edge-triggered and is software-configurable to be either falling-edge or falling-edge and low-level-triggered. The MODE bit in the INTSCR controls the triggering sensitivity of the IRQ pin.

When an interrupt pin is edge-triggered only, the interrupt remains set until a vector fetch, software clear, or reset occurs.

When an interrupt pin is both falling-edge and low-level-triggered, the interrupt remains set until both of the following occur:
- Vector fetch or software clear
- Return of the interrupt pin to logic 1

The vector fetch or software clear may occur before or after the interrupt pin returns to logic 1. As long as the pin is low, the interrupt request remains pending. A reset will clear the latch and the MODE1 control bit, thereby clearing the interrupt even if the pin stays low.

When set, the IMASK bit in the INTSCR mask all external interrupt requests. A latched interrupt request is not presented to the interrupt priority logic unless the IMASK bit is clear.

**NOTE**

The interrupt mask (I) in the condition code register (CCR) masks all interrupt requests, including external interrupt requests.

**Figure 17-2. IRQ1 Block Diagram**
17.4 **IRQ1 and IRQ2 Pins**

A logic 0 on the IRQ pin can latch an interrupt request into the IRQ latch. A vector fetch, software clear, or reset clears the IRQ latch.

If the MODE bit is set, the IRQ pin is both falling-edge-sensitive and low-level-sensitive. With MODE set, both of the following actions must occur to clear IRQ:

- **Vector fetch or software clear** — A vector fetch generates an interrupt acknowledge signal to clear the latch. Software may generate the interrupt acknowledge signal by writing a logic 1 to the ACK bit in the interrupt status and control register (INTSCR). The ACK bit is useful in applications that poll the IRQ pin and require software to clear the IRQ latch. Writing to the ACK bit prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACK does not affect subsequent transitions on the IRQ pin. A falling edge that occurs after writing to the ACK bit another interrupt request. If the IRQ mask bit, IMASK, is clear, the CPU loads the program counter with the vector address at location defined in Table 2-1. Vector Addresses.
- **Return of the IRQ pin to logic 1** — As long as the IRQ pin is at logic 0, IRQ remains active. The vector fetch or software clear and the return of the IRQ pin to logic 1 may occur in any order. The interrupt request remains pending as long as the IRQ pin is at logic 0. A reset will clear the latch and the MODE control bit, thereby clearing the interrupt even if the pin stays low.

If the MODE bit is clear, the IRQ pin is falling-edge-sensitive only. With MODE clear, a vector fetch or software clear immediately clears the IRQ latch.

The IRQF bit in the INTSCR register can be used to check for pending interrupts. The IRQF bit is not affected by the IMASK bit, which makes it useful in applications where polling is preferred.

Use the BIH or BIL instruction to read the logic level on the IRQ1 pin.

**NOTE**  
*The BIH and BIL instructions do not read the logic level on the IRQ2 pin.*
NOTE
When using the level-sensitive interrupt trigger, avoid false interrupts by masking interrupt requests in the interrupt routine.

The IRQ1 pin has a permanent internal pullup device connected, while the IRQ2 pin has an optional pullup device that can be enabled or disabled by the PUC0ENB bit in the INTSCR2 register.

17.5 IRQ Module During Break Interrupts
The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear the latch during the break state. (See Chapter 21 Break Module (BRK).)

To allow software to clear the IRQ latch during a break interrupt, write a logic 1 to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect CPU interrupt flags during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), writing to the ACK bit in the IRQ status and control register during the break state has no effect on the IRQ interrupt flags.

17.6 IRQ Registers
Each IRQ is controlled and monitored by an status and control register.
- IRQ1 Status and Control Register — $001E
- IRQ2 Status and Control Register — $001C

17.6.1 IRQ1 Status and Control Register
The IRQ1 status and control register (INTSCR1) controls and monitors operation of IRQ1. The INTSCR1 has the following functions:
- Shows the state of the IRQ1 flag
- Clears the IRQ1 latch
- Masks IRQ1 interrupt request
- Controls triggering sensitivity of the IRQ1 interrupt pin

IRQ1F — IRQ1 Flag Bit
This read-only status bit is high when the IRQ1 interrupt is pending.
1 = IRQ1 interrupt pending
0 = IRQ1 interrupt not pending

ACK1 — IRQ1 Interrupt Request Acknowledge Bit
Writing a logic 1 to this write-only bit clears the IRQ1 latch. ACK1 always reads as logic 0. Reset clears ACK1.
IMASK1 — IRQ1 Interrupt Mask Bit
Writing a logic 1 to this read/write bit disables IRQ1 interrupt requests. Reset clears IMASK1.
1 = IRQ1 interrupt requests disabled
0 = IRQ1 interrupt requests enabled

MODE1 — IRQ1 Edge/Level Select Bit
This read/write bit controls the triggering sensitivity of the IRQ1 pin. Reset clears MODE1.
1 = IRQ1 interrupt requests on falling edges and low levels
0 = IRQ1 interrupt requests on falling edges only

17.6.2 IRQ2 Status and Control Register
The IRQ2 status and control register (INTSCR2) controls and monitors operation of IRQ2. The INTSCR2 has the following functions:
- Enables/disables the internal pullup device on IRQ2 pin
- Shows the state of the IRQ2 flag
- Clears the IRQ2 latch
- Masks IRQ2 interrupt request
- Controls triggering sensitivity of the IRQ2 interrupt pin

Address: $001C

PUC0ENB — IRQ2 Pin Pullup Enable Bit.
Setting this bit to logic 1 disables the pullup on PTC0/IRQ2 pin. Reset clears this bit.
1 = IRQ2 pin internal pullup is disabled
0 = IRQ2 pin internal pullup is enabled

IRQ2F — IRQ2 Flag Bit
This read-only status bit is high when the IRQ2 interrupt is pending.
1 = IRQ2 interrupt pending
0 = IRQ2 interrupt not pending

ACK2 — IRQ2 Interrupt Request Acknowledge Bit
Writing a logic 1 to this write-only bit clears the IRQ2 latch. ACK2 always reads as logic 0. Reset clears ACK2.

IMASK2 — IRQ2 Interrupt Mask Bit
Writing a logic 1 to this read/write bit disables IRQ2 interrupt requests. Reset clears IMASK2.
1 = IRQ2 interrupt requests disabled
0 = IRQ2 interrupt requests enabled

MODE2 — IRQ2 Edge/Level Select Bit
This read/write bit controls the triggering sensitivity of the IRQ2 pin. Reset clears MODE2.
1 = IRQ2 interrupt requests on falling edges and low levels
0 = IRQ2 interrupt requests on falling edges only

Figure 17-5. IRQ2 Status and Control Register (INTSCR2)
Chapter 18
Keyboard Interrupt Module (KBI)

18.1 Introduction

The keyboard interrupt module (KBI) provides eight independently maskable external interrupts which are accessible via PTD0–PTD7. When a port pin is enabled for keyboard interrupt function, an internal 30k\(\Omega\) pullup device is also enabled on the pin.

18.2 Features

Features of the keyboard interrupt module include the following:
- Eight keyboard interrupt pins with pullup devices
- Separate keyboard interrupt enable bits and one keyboard interrupt mask
- Programmable edge-only or edge- and level- interrupt sensitivity
- Exit from low-lower modes

18.3 I/O Pins

The eight keyboard interrupt pins are shared with standard port I/O pins. The full name of the KBI pins are listed in Table 18-1. The generic pin name appear in the text that follows.

Table 18-1. Pin Name Conventions

<table>
<thead>
<tr>
<th>KBI Generic Pin Name</th>
<th>Full MCU Pin Name</th>
<th>Pin Selected for KBI Function by KBIEx Bit in KBIER</th>
</tr>
</thead>
<tbody>
<tr>
<td>KBI0–KBI7</td>
<td>PTD0/KBI0–PTD7/KBI7</td>
<td>KBIE0–KBIE7</td>
</tr>
</tbody>
</table>
18.4 Functional Description

Writing to the KBIE7–KBIE0 bits in the keyboard interrupt enable register independently enables or disables each port D pin as a keyboard interrupt pin. Enabling a keyboard interrupt pin in port D also enables its internal pull-up device. A logic 0 applied to an enabled keyboard interrupt pin latches a keyboard interrupt request.

A keyboard interrupt is latched when one or more keyboard pins goes low after all were high. The MODEK bit in the keyboard status and control register controls the triggering mode of the keyboard interrupt.

- If the keyboard interrupt is edge-sensitive only, a falling edge on a keyboard pin does not latch an interrupt request if another keyboard pin is already low. To prevent losing an interrupt request on one pin because another pin is still low, software can disable the latter pin while it is low.

- If the keyboard interrupt is falling edge- and low level-sensitive, an interrupt request is present as long as any keyboard pin is low.

If the MODEK bit is set, the keyboard interrupt pins are both falling edge- and low level-sensitive, and both of the following actions must occur to clear a keyboard interrupt request:

- Vector fetch or software clear — A vector fetch generates an interrupt acknowledge signal to clear the interrupt request. Software may generate the interrupt acknowledge signal by writing a logic 1 to the ACKK bit in the keyboard status and control register KBSCR. The ACKK bit is useful in applications that poll the keyboard interrupt pins and require software to clear the keyboard interrupt request. Writing to the ACKK bit prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACKK does not affect subsequent transitions on the keyboard interrupt pins. A falling edge that occurs after writing to the ACKK bit latches another interrupt request. If the keyboard interrupt mask bit, IMASKK, is clear, the CPU loads the program counter with the vector address at locations $FFE0 and $FFE1.

- Return of all enabled keyboard interrupt pins to logic 1 — As long as any enabled keyboard interrupt pin is at logic 0, the keyboard interrupt remains set.

The vector fetch or software clear and the return of all enabled keyboard interrupt pins to logic 1 may occur in any order.
If the MODEK bit is clear, the keyboard interrupt pin is falling-edge-sensitive only. With MODEK clear, a vector fetch or software clear immediately clears the keyboard interrupt request.

Reset clears the keyboard interrupt request and the MODEK bit, clearing the interrupt request even if a keyboard interrupt pin stays at logic 0.

The keyboard flag bit (KEYF) in the keyboard status and control register can be used to see if a pending interrupt exists. The KEYF bit is not affected by the keyboard interrupt mask bit (IMASKK) which makes it useful in applications where polling is preferred.

To determine the logic level on a keyboard interrupt pin, use the data direction register to configure the pin as an input and read the data register.

**NOTE**

*Setting a keyboard interrupt enable bit (KBIEx) forces the corresponding keyboard interrupt pin to be an input, overriding the data direction register. However, the data direction register bit must be a logic 0 for software to read the pin.*

### 18.4.1 Keyboard Initialization

When a keyboard interrupt pin is enabled, it takes time for the internal pull-up to reach a logic 1. Therefore a false interrupt can occur as soon as the pin is enabled.

To prevent a false interrupt on keyboard initialization:

1. Mask keyboard interrupts by setting the IMASKK bit in the keyboard status and control register.
2. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register.
3. Write to the ACKK bit in the keyboard status and control register to clear any false interrupts.
4. Clear the IMASKK bit.

An interrupt signal on an edge-triggered pin can be acknowledged immediately after enabling the pin. An interrupt signal on an edge- and level-triggered interrupt pin must be acknowledged after a delay that depends on the external load.

Another way to avoid a false interrupt:

1. Configure the keyboard pins as outputs by setting the appropriate DDR bits in data direction register.
2. Write logic 1s to the appropriate data register bits.
3. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register.

### 18.5 Keyboard Interrupt Registers

Two registers control the operation of the keyboard interrupt module:

- **Keyboard Status and Control Register** — $001A
- **Keyboard Interrupt Enable Register** — $001B

#### 18.5.1 Keyboard Status and Control Register

- Flags keyboard interrupt requests
- Acknowledges keyboard interrupt requests
- Masks keyboard interrupt requests
- Controls keyboard interrupt triggering sensitivity
Keyboard Interrupt Module (KBI)

KEYF — Keyboard Flag Bit
This read-only bit is set when a keyboard interrupt is pending. Reset clears the KEYF bit.
1 = Keyboard interrupt pending
0 = No keyboard interrupt pending

ACKK — Keyboard Acknowledge Bit
Writing a logic 1 to this write-only bit clears the keyboard interrupt request. ACKK always reads as logic 0. Reset clears ACKK.

IMASKK — Keyboard Interrupt Mask Bit
Writing a logic 1 to this read/write bit prevents the output of the keyboard interrupt mask from generating interrupt requests. Reset clears the IMASKK bit.
1 = Keyboard interrupt requests masked
0 = Keyboard interrupt requests not masked

MODEK — Keyboard Triggering Sensitivity Bit
This read/write bit controls the triggering sensitivity of the keyboard interrupt pins. Reset clears MODEK.
1 = Keyboard interrupt requests on falling edges and low levels
0 = Keyboard interrupt requests on falling edges only

18.5.2 Keyboard Interrupt Enable Register
The port-D keyboard interrupt enable register enables or disables each port-D pin to operate as a keyboard interrupt pin.

KBIE7–KBIE0 — Keyboard Interrupt Enable Bits
Each of these read/write bits enables the corresponding keyboard interrupt pin to latch interrupt requests. Reset clears the keyboard interrupt enable register.
1 = KBIX pin enabled as keyboard interrupt pin
0 = KBIX pin not enabled as keyboard interrupt pin
18.6 Low-Power Modes

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

18.6.1 Wait Mode

The keyboard interrupt module remains active in wait mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of wait mode.

18.6.2 Stop Mode

The keyboard interrupt module remains active in stop mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of stop mode.

18.7 Keyboard Module During Break Interrupts

The system integration module (SIM) controls whether the keyboard interrupt latch can be cleared during the break state. The BCFE bit in the SIM break flag control register (BFCR) enables software to clear status bits during the break state.

To allow software to clear the keyboard interrupt latch during a break interrupt, write a logic 1 to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state.

To protect the latch during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), writing to the keyboard acknowledge bit (ACKK) in the keyboard status and control register during the break state has no effect.
Chapter 19
Computer Operating Properly (COP)

19.1 Introduction

The computer operating properly (COP) module contains a free-running counter that generates a reset if allowed to overflow. The COP module helps software recover from runaway code. Prevent a COP reset by clearing the COP counter periodically. The COP module can be disabled through the COPD bit in the configuration register 1 (CONFIG1).

19.2 Functional Description

Figure 19-1 shows the structure of the COP module.

The COP counter is a free-running 6-bit counter preceded by the 12-bit SIM counter. If not cleared by software, the COP counter overflows and generates an asynchronous reset after 262,128 or 8176 ICLK cycles, depending on the state of the COP rate select bit, COPRS, in the CONFIG1 register. With a 8176 ICLK cycle overflow option, a 88-kHz ICLK gives a COP timeout period of ~93ms. Writing any value to location $FFFF before an overflow occurs prevents a COP reset by clearing the COP counter and stages 12 through 5 of the SIM counter.
NOTE
Service the COP immediately after reset and before entering or after exiting STOP Mode to guarantee the maximum time before the first COP counter overflow.

A COP reset pulls the \textsuperscript{RST} pin low for 32 ICLK cycles and sets the COP bit in the SIM reset status register (SRSR).

In monitor mode, the COP is disabled if the \textsuperscript{RST} pin or the \textsuperscript{IRQ1} is held at \textsuperscript{VTST}. During the break state, \textsuperscript{VTST} on the \textsuperscript{RST} pin disables the COP.

NOTE
Place COP clearing instructions in the main program and not in an interrupt subroutine. Such an interrupt subroutine could keep the COP from generating a reset even while the main program is not working properly.

19.3 I/O Signals
The following paragraphs describe the signals shown in Figure 19-1.

19.3.1 ICLK
ICLK is the internal oscillator output signal. See Chapter 22 Electrical Specifications for ICLK frequency specification.

19.3.2 STOP Instruction
The STOP instruction clears the COP prescaler.

19.3.3 COPCTL Write
Writing any value to the COP control register (COPCTL) (see 19.4 COP Control Register) clears the COP counter and clears bits 12 through 5 of the prescaler. Reading the COP control register returns the low byte of the reset vector.

19.3.4 Power-On Reset
The power-on reset (POR) circuit clears the COP prescaler 4096 ICLK cycles after power-up.

19.3.5 Internal Reset
An internal reset clears the COP prescaler and the COP counter.

19.3.6 Reset Vector Fetch
A reset vector fetch occurs when the vector address appears on the data bus. A reset vector fetch clears the COP prescaler.

19.3.7 COPD (COP Disable)
The COPD signal reflects the state of the COP disable bit (COPD) in the CONFIG1 register. (See Figure 19-2 . Configuration Register 1 (CONFIG1).)
19.3.8 COPRS (COP Rate Select)
The COPRS signal reflects the state of the COP rate select bit (COPRS) in the CONFIG1 register.

COPRS — COP Rate Select Bit
COPRS selects the COP time out period. Reset clears COPRS.

1 = COP time out period = \(2^{13} - 2^4\) ICLK cycles
0 = COP time out period = \(2^{18} - 2^4\) ICLK cycles

COPD — COP Disable Bit
COPD disables the COP module.

1 = COP module disabled
0 = COP module enabled

19.4 COP Control Register
The COP control register is located at address $FFFF and overlaps the reset vector. Writing any value to $FFFF clears the COP counter and starts a new timeout period. Reading location $FFFF returns the low byte of the reset vector.

19.5 Interrupts
The COP does not generate CPU interrupt requests.

19.6 Monitor Mode
When monitor mode is entered with \(V_{TST}\) on the IRQ1 pin, the COP is disabled as long as \(V_{TST}\) remains on the IRQ1 pin or the RST pin. When monitor mode is entered by having blank reset vectors and not having \(V_{TST}\) on the IRQ1 pin, the COP is automatically disabled until a POR occurs.

19.7 Low-Power Modes
The WAIT and STOP instructions put the MCU in low power-consumption standby modes.
19.7.1 Wait Mode
The COP remains active during wait mode. To prevent a COP reset during wait mode, periodically clear the COP counter in a CPU interrupt routine.

19.7.2 Stop Mode
Stop mode turns off the ICLK input to the COP and clears the COP prescaler. Service the COP immediately before entering or after exiting stop mode to ensure a full COP timeout period after entering or exiting stop mode.

To prevent inadvertently turning off the COP with a STOP instruction, a configuration option is available that disables the STOP instruction. When the STOP bit in the configuration register has the STOP instruction is disabled, execution of a STOP instruction results in an illegal opcode reset.

19.8 COP Module During Break Mode
The COP is disabled during a break interrupt when $V_{TST}$ is present on the $\overline{RST}$ pin.
Chapter 20
Low-Voltage Inhibit (LVI)

20.1 Introduction

This section describes the low-voltage inhibit (LVI) module. The LVI module monitors the voltage on the VDD pin and VREG pin, and can force a reset when VDD voltage falls below VTRIPF1, or VREG voltage falls below VTRIPF2.

NOTE

The VREG pin is the output of the internal voltage regulator and is guaranteed to meet operating specification as long as VDD is within the MCU operating voltage.

The LVI feature is intended to provide the safe shutdown of the microcontroller and thus protection of related circuitry prior to any application VDD voltage collapsing completely to an unsafe level. It is not intended that users operate the microcontroller at lower than the specified operating voltage, VDD.

20.2 Features

Features of the LVI module include:

- Independent voltage monitoring circuits for VDD and VREG
- Independent disable for VDD and VREG LVI circuits
- Programmable LVI reset
- Programmable stop mode operation

20.3 Functional Description

Figure 20-2 shows the structure of the LVI module. The LVI is enabled out of reset. The LVI module contains independent bandgap reference circuit and comparator for monitoring the VDD voltage and the VREG voltage. An LVI reset performs a MCU internal reset and drives the RST pin low to provide low-voltage protection to external peripheral devices.

LVISTOP, LVIPWRD, LVIRSTD, and LVIREGD are in the CONFIG1 register. See Chapter 3 Configuration & Mask Option Registers (CONFIG & MOR) for details of the LVI configuration bits. Once

MC68HC908AP A-Family Data Sheet, Rev. 3

Freescale Semiconductor
Low-Voltage Inhibit (LVI)

An LVI reset occurs, the MCU remains in reset until \( V_{DD} \) rises above \( V_{TRIPR1} \) and \( V_{REG} \) rises above \( V_{TRIPR2} \), which causes the MCU to exit reset. The output of the comparator controls the state of the LVIOUT flag in the LVI status register (LVISR).

An LVI reset also drives the RST pin low to provide low-voltage protection to external peripheral devices.

20.3.1 Low \( V_{DD} \) Detector

The low \( V_{DD} \) detector circuit monitors the \( V_{DD} \) voltage and forces a LVI reset when the \( V_{DD} \) voltage falls below the trip voltage, \( V_{TRIPF1} \). The \( V_{DD} \) LVI circuit can be disabled by the setting the LVIPWRD bit in CONFIG1 register.

20.3.2 Low \( V_{REG} \) Detector

The low \( V_{REG} \) detector circuit monitors the \( V_{REG} \) voltage and forces a LVI reset when the \( V_{REG} \) voltage falls below the trip voltage, \( V_{TRIPF2} \). The \( V_{REG} \) LVI circuit can be disabled by the setting the LVIREGD bit in CONFIG1 register.

20.3.3 Polled LVI Operation

In applications that can operate at \( V_{DD} \) levels below the \( V_{TRIPF1} \) level, software can monitor \( V_{DD} \) by polling the LVIOUT bit. In the CONFIG1 register, the LVIPWRD bit must be at logic 0 to enable the LVI module, and the LVIRSTD bit must be at logic 1 to disable LVI resets.
20.3.4 Forced Reset Operation

In applications that require $V_{DD}$ to remain above the $V_{TRIPF1}$ level, enabling LVI resets allows the LVI module to reset the MCU when $V_{DD}$ falls below the $V_{TRIPF1}$ level. In the CONFIG1 register, the LVIPWRD and LVIRSTD bits must be at logic 0 to enable the LVI module and to enable LVI resets.

20.3.5 Voltage Hysteresis Protection

Once the LVI has triggered (by having $V_{DD}$ fall below $V_{TRIPF1}$), the LVI will maintain a reset condition until $V_{DD}$ rises above the rising trip point voltage, $V_{TRIPR1}$. This prevents a condition in which the MCU is continually entering and exiting reset if $V_{DD}$ is approximately equal to $V_{TRIPF1}$. $V_{TRIPR1}$ is greater than $V_{TRIPF1}$ by the hysteresis voltage, $V_{HYS}$.

20.4 LVI Status Register

The LVI status register (LVISR) indicates if the $V_{DD}$ voltage was detected below $V_{TRIPF1}$ or $V_{REG}$ voltage was detected below $V_{TRIPF2}$.

<table>
<thead>
<tr>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read:</td>
<td>LVIOUT</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Write:</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

Figure 20-3. LVI Status Register

**LVIOUT — LVI Output Bit**

This read-only flag becomes set when the $V_{DD}$ or $V_{REG}$ falls below their respective trip voltages. Reset clears the LVIOUT bit.

**Table 20-1. LVIOUT Bit Indication**

<table>
<thead>
<tr>
<th>$V_{DD}$, $V_{REG}$</th>
<th>LVIOUT</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{DD} &gt; V_{TRIPR1}$ and $V_{REG} &gt; V_{TRIPR2}$</td>
<td>0</td>
</tr>
<tr>
<td>$V_{DD} &lt; V_{TRIPF1}$ or $V_{DD} &lt; V_{TRIPF2}$</td>
<td>1</td>
</tr>
<tr>
<td>$V_{TRIPF1} &lt; V_{DD} &lt; V_{TRIPR1}$ or $V_{TRIPF2} &lt; V_{REG} &lt; V_{TRIPR2}$</td>
<td>Previous value</td>
</tr>
</tbody>
</table>

20.5 LVI Interrupts

The LVI module does not generate interrupt requests.
20.6 Low-Power Modes
The STOP and WAIT instructions put the MCU in low power-consumption standby modes.

20.6.1 Wait Mode
If enabled, the LVI module remains active in wait mode. If enabled to generate resets, the LVI module can generate a reset and bring the MCU out of wait mode.

20.6.2 Stop Mode
If enabled in stop mode (LVISTOP = 1), the LVI module remains active in stop mode. If enabled to generate resets (LVIRSTD = 0), the LVI module can generate a reset and bring the MCU out of stop mode.
Chapter 21
Break Module (BRK)

21.1 Introduction

This section describes the break module. The break module can generate a break interrupt that stops normal program flow at a defined address to enter a background program.

21.2 Features

Features of the break module include:
- Accessible input/output (I/O) registers during the break interrupt
- CPU-generated break interrupts
- Software-generated break interrupts
- COP disabling during break interrupts

21.3 Functional Description

When the internal address bus matches the value written in the break address registers, the break module issues a breakpoint signal to the SIM. The SIM then causes the CPU to load the instruction register with a software interrupt instruction (SWI) after completion of the current CPU instruction. The program counter vectors to $FFFC and $FFFD ($FEFC and $FEFD in monitor mode).

![Figure 21-1. Break Module I/O Register Summary](image)
The following events can cause a break interrupt to occur:

- A CPU-generated address (the address in the program counter) matches the contents of the break address registers.
- Software writes a logic 1 to the BRKA bit in the break status and control register.

When a CPU-generated address matches the contents of the break address registers, the break interrupt is generated. A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation. Figure 21-2 shows the structure of the break module.

**21.3.1 Flag Protection During Break Interrupts**

The system integration module (SIM) controls whether or not module status bits can be cleared during the break state. The BCFE bit in the break flag control register (BFCR) enables software to clear status bits during the break state.

**21.3.2 CPU During Break Interrupts**

When the internal address bus matches the value written in the break address registers or when software writes a 1 to the BRKA bit in the break status and control register, the CPU starts a break interrupt by:

- Loading the instruction register with the SWI instruction
- Loading the program counter with $FFFC and $FFFD ($FEFC and $FEFD in monitor mode)

The break interrupt timing is:

- When a break address is placed at the address of the instruction opcode, the instruction is not executed until after completion of the break interrupt routine.
- When a break address is placed at an address of an instruction operand, the instruction is executed before the break interrupt.
- When software writes a 1 to the BRKA bit, the break interrupt occurs just before the next instruction is executed.

By updating a break address and clearing the BRKA bit in a break interrupt routine, a break interrupt can be generated continuously.
CAUTION

A break address should be placed at the address of the instruction opcode. When software does not change the break address and clears the BRKA bit in the first break interrupt routine, the next break interrupt will not be generated after exiting the interrupt routine even when the internal address bus matches the value written in the break address registers.

21.3.3 TIMI and TIM2 During Break Interrupts

A break interrupt stops the timer counters.

21.3.4 COP During Break Interrupts

The COP is disabled during a break interrupt when $V_{TST}$ is present on the RST pin.

21.4 Low-Power Modes

The WAIT and STOP instructions put the MCU in low power-consumption standby modes.

21.4.1 Wait Mode

If enabled, the break module is active in wait mode. In the break routine, the user can subtract one from the return address on the stack if SBSW is set. (see Chapter 7 System Integration Module (SIM)) Clear the BW bit by writing logic 0 to it.

21.5 Break Module Registers

These registers control and monitor operation of the break module:

- Break status and control register (BRKSCR)
- Break address register high (BRKH)
- Break address register low (BRKL)
- SIM break status register (SBSR)
- SIM break flag control register (SBFCR)

21.5.1 Break Status and Control Register

The break status and control register (BRKSCR) contains break module enable and status bits.

<table>
<thead>
<tr>
<th>Address: $FE0E</th>
<th>Bit 7</th>
<th>6</th>
<th>5</th>
<th>4</th>
<th>3</th>
<th>2</th>
<th>1</th>
<th>Bit 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Read:</td>
<td>BRKE</td>
<td>BRKA</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Write:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>Reset:</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

= Unimplemented

Figure 21-3. Break Status and Control Register (BRKSCR)
Break Module (BRK)

BRKE — Break Enable Bit
This read/write bit enables breaks on break address register matches. Clear BRKE by writing a logic 0 to bit 7. Reset clears the BRKE bit.
- 1 = Breaks enabled on 16-bit address match
- 0 = Breaks disabled on 16-bit address match

BRKA — Break Active Bit
This read/write status and control bit is set when a break address match occurs. Writing a logic 1 to BRKA generates a break interrupt. Clear BRKA by writing a logic 0 to it before exiting the break routine. Reset clears the BRKA bit.
- 1 = (When read) Break address match
- 0 = (When read) No break address match

21.5.2 Break Address Registers
The break address registers (BRKH and BRKL) contain the high and low bytes of the desired breakpoint address. Reset clears the break address registers.

| Address: $FE0C |
| Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 |
| Read: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 |
| Write: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Figure 21-4. Break Address Register High (BRKH)

| Address: $FE0D |
| Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 |
| Read: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 |
| Write: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Figure 21-5. Break Address Register Low (BRKL)

21.5.3 SIM Break Status Register
The SIM break status register (SBSR) contains a flag to indicate that a break caused an exit from wait mode. This register is used only in emulation mode.

| Address: $FE00 |
| Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 |
| Read: | R | R | R | R | R | R | SBSW |
| Write: | R | R | R | R | R | R | Note |
| Reset: | 0 |

Note: Writing a logic 0 clears SBSW. **R** = Reserved

Figure 21-6. SIM Break Status Register (SBSR)
**SBSW — Break Wait Bit**

SBSW can be read within the break interrupt routine. The user can modify the return address on the stack by subtracting 1 from it. The following code is an example.

- 1 = Wait mode was exited by break interrupt
- 0 = Wait mode was not exited by break interrupt

### 21.5.4 SIM Break Flag Control Register

The SIM break flag control register (SBFCR) contains a bit that enables software to clear status bits while the MCU is in a break state.

#### Figure 21-7. SIM Break Flag Control Register (SBFCR)

**BCFE — Break Clear Flag Enable Bit**

This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set.

- 1 = Status bits clearable during break
- 0 = Status bits not clearable during break
Chapter 22
Electrical Specifications

22.1 Introduction
This section contains electrical and timing specifications.

22.2 Absolute Maximum Ratings
Maximum ratings are the extreme limits to which the MCU can be exposed without permanently damaging it.

NOTE
This device is not guaranteed to operate properly at the maximum ratings. Refer to 5V DC Electrical Characteristics for guaranteed operating conditions.

Table 22-1. Absolute Maximum Ratings

<table>
<thead>
<tr>
<th>Characteristic(^{(1)})</th>
<th>Symbol</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply voltage</td>
<td>( V_{DD} )</td>
<td>(-0.3 \text{ to } +6.0 ) V</td>
<td></td>
</tr>
<tr>
<td>Input voltage</td>
<td>( V_{IN} )</td>
<td>( V_{SS} \text{–}0.3 \text{ to } V_{DD} +0.3 \text{ to } 8.5 ) V</td>
<td>V</td>
</tr>
<tr>
<td>Maximum current per pin excluding ( V_{DD} ) and ( V_{SS} )</td>
<td>( I )</td>
<td>( \pm25 ) mA</td>
<td></td>
</tr>
<tr>
<td>Maximum current out of ( V_{SS} )</td>
<td>( I_{MVSS} )</td>
<td>100 mA</td>
<td></td>
</tr>
<tr>
<td>Maximum current into ( V_{DD} )</td>
<td>( I_{MVDD} )</td>
<td>100 mA</td>
<td></td>
</tr>
<tr>
<td>Storage temperature</td>
<td>( T_{STG} )</td>
<td>(-55 \text{ to } +150 ) °C</td>
<td></td>
</tr>
</tbody>
</table>

1. Voltages referenced to \( V_{SS} \).

NOTE
This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. For proper operation, it is recommended that \( V_{IN} \) and \( V_{OUT} \) be constrained to the range \( V_{SS} \leq (V_{IN} \text{ or } V_{OUT}) \leq V_{DD} \). Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (for example, either \( V_{SS} \) or \( V_{DD} \)).
### 22.3 Functional Operating Range

Table 22-2. Operating Range

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Symbol</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operating temperature range</td>
<td>$T_A$</td>
<td>–40 to +85</td>
<td>°C</td>
</tr>
<tr>
<td>Operating voltage range</td>
<td>$V_{DD}$</td>
<td>4.5 to 5.5</td>
<td>V</td>
</tr>
</tbody>
</table>

1. Functionality of the device has been characterized down to the LVI trip voltage, but user should ensure that the device supply voltage is within the specified range of 4.5 to 5.5V after power-up in order for the LVI circuit to configure properly.

### 22.4 Thermal Characteristics

Table 22-3. Thermal Characteristics

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Symbol</th>
<th>Value</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Thermal resistance</td>
<td>$\theta_{JA}$</td>
<td>60</td>
<td>°C/W</td>
</tr>
<tr>
<td>42-Pin SDIP</td>
<td></td>
<td>95</td>
<td>°C/W</td>
</tr>
<tr>
<td>44-Pin QFP</td>
<td></td>
<td>80</td>
<td>°C/W</td>
</tr>
<tr>
<td>48-Pin LQFP</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>I/O pin power dissipation</td>
<td>$P_{I/O}$</td>
<td>User determined</td>
<td>W</td>
</tr>
<tr>
<td>Power dissipation$^{(1)}$</td>
<td>$P_D$</td>
<td>$P_D = (I_{DD} \times V_{DD}) + P_{I/O} = K/(T_J + 273 , ^{\circ}C)$</td>
<td>W</td>
</tr>
<tr>
<td>Constant$^{(2)}$</td>
<td>$K$</td>
<td>$P_D \times (T_A + 273 , ^{\circ}C) + P_D^2 \times \theta_{JA}$</td>
<td>W/°C</td>
</tr>
<tr>
<td>Average junction temperature</td>
<td>$T_J$</td>
<td>$T_A + (P_D \times \theta_{JA})$</td>
<td>°C</td>
</tr>
<tr>
<td>Maximum junction temperature</td>
<td>$T_{JM}$</td>
<td>100</td>
<td>°C</td>
</tr>
</tbody>
</table>

1. Power dissipation is a function of temperature.
2. $K$ constant unique to the device. $K$ can be determined for a known $T_A$ and measured $P_D$. With this value of $K$, $P_D$ and $T_J$ can be determined for any value of $T_A$. 
### 22.5 5V DC Electrical Characteristics

#### Table 22-4. DC Electrical Characteristics (5V)

<table>
<thead>
<tr>
<th>Characteristic(1)</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ(2)</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Output high voltage</strong>&lt;br&gt;({(I_{LOAD} = -12\text{mA})} PTA[0:7], PTB[4:7], PTC[0:5], PTD[0:7])&lt;br&gt;({(I_{LOAD} = -15\text{mA})} PTA[0:7], PTB[4:7], PTC[0:5], PTD[0:7])</td>
<td>(V_{OH}) (V_{DD} - 0.8)</td>
<td>—</td>
<td>—</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td>(V_{OH}) (V_{DD} - 1.0)</td>
<td>—</td>
<td>—</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td><strong>Output low voltage</strong>&lt;br&gt;({(I_{LOAD} = 6\text{mA})} PTA[0:7], PTB[4:7], PTC[0:5], PTD[0:7])&lt;br&gt;({(I_{LOAD} = 12\text{mA})} PTA[0:7], PTB[4:7], PTC[0:5], PTD[0:7])&lt;br&gt;({(I_{LOAD} = 15\text{mA})} PTA[0:7], PTB[4:7], PTC[0:5], PTD[0:7])&lt;br&gt;({(I_{LOAD} = 15\text{mA})} as TxD, RxD, SCTxD, SCRxD)&lt;br&gt;({(I_{LOAD} = \text{see Table 22-8})} as SDA, SCL)</td>
<td>(V_{OL})</td>
<td>—</td>
<td>0.4</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td>(V_{OL})</td>
<td>—</td>
<td>0.4</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td>(V_{OL})</td>
<td>—</td>
<td>0.8</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td>(V_{OL})</td>
<td>—</td>
<td>0.6</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td>(V_{OLSC})</td>
<td>—</td>
<td>0.4</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td></td>
<td>(V_{OLIC})</td>
<td>—</td>
<td>0.4</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td><strong>LED sink current ((V_{OL} = 3\text{V}))</strong> PTA[0:7]</td>
<td>(I_{OL})</td>
<td>9</td>
<td>15</td>
<td>25</td>
<td>mA</td>
</tr>
<tr>
<td><strong>Input high voltage</strong> PTA[0:7], PTB[0:7], PTC[0:7], PTD[0:7], RST, IRQ1 OSC1</td>
<td>(V_{IH})</td>
<td>(0.7 \times V_{DD})</td>
<td>—</td>
<td>(V_{DD})</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(0.7 \times V_{REG})</td>
<td>—</td>
<td>(V_{REG})</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td><strong>Input low voltage</strong> PTA[0:7], PTB[0:7], PTC[0:7], PTD[0:7], RST, IRQ1 OSC1</td>
<td>(V_{IL})</td>
<td>(V_{SS})</td>
<td>—</td>
<td>(0.3 \times V_{DD})</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td>(V_{SS})</td>
<td>—</td>
<td>(0.3 \times V_{REG})</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td><strong>(V_{DD}) supply current, (f_{OP} = 8\text{ MHz})</strong> Run(3)</td>
<td>(I_{DD})</td>
<td>—</td>
<td>10</td>
<td>20</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>—</td>
<td>2.5</td>
<td>10</td>
<td>mA</td>
</tr>
<tr>
<td>Wait(4)</td>
<td></td>
<td>—</td>
<td>1.8</td>
<td>2.5</td>
<td>mA</td>
</tr>
<tr>
<td>Stop</td>
<td></td>
<td>—</td>
<td>1</td>
<td>1.5</td>
<td>mA</td>
</tr>
<tr>
<td>with OSC, TBM, and LVI modules on(5)</td>
<td></td>
<td>—</td>
<td>20</td>
<td>125</td>
<td>(\mu)A</td>
</tr>
<tr>
<td>with OSC and TBM modules on(5)</td>
<td></td>
<td>—</td>
<td>20</td>
<td>125</td>
<td>(\mu)A</td>
</tr>
<tr>
<td>all modules off(6)</td>
<td></td>
<td>—</td>
<td>20</td>
<td>125</td>
<td>(\mu)A</td>
</tr>
<tr>
<td><strong>Digital I/O ports Hi-Z leakage current</strong></td>
<td>(I_{IL})</td>
<td>—</td>
<td>—</td>
<td>(\pm 10)</td>
<td>(\mu)A</td>
</tr>
<tr>
<td><strong>Input current</strong></td>
<td>(I_{IN})</td>
<td>—</td>
<td>—</td>
<td>(\pm 1)</td>
<td>(\mu)A</td>
</tr>
<tr>
<td><strong>Capacitance</strong> Ports (as input or output)</td>
<td>(C_{OUT})</td>
<td>—</td>
<td>—</td>
<td>12</td>
<td>pF</td>
</tr>
<tr>
<td></td>
<td>(C_{IN})</td>
<td>—</td>
<td>—</td>
<td>8</td>
<td>pF</td>
</tr>
<tr>
<td><strong>POR rearm voltage(7)</strong></td>
<td>(V_{POR})</td>
<td>0</td>
<td>—</td>
<td>100</td>
<td>mV</td>
</tr>
<tr>
<td><strong>POR rise time ramp rate(8)</strong></td>
<td>(R_{POR})</td>
<td>0.035</td>
<td>—</td>
<td>—</td>
<td>V/ms</td>
</tr>
<tr>
<td><strong>Monitor mode entry voltage</strong></td>
<td>(V_{TST})</td>
<td>1.4 (\times V_{DD})</td>
<td>8.5</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td><strong>Pullup resistors(9)</strong> PTD[0:7] RST, IRQ1, IRQ2</td>
<td>(R_{PU1})</td>
<td>21</td>
<td>27</td>
<td>39</td>
<td>k(\Omega)</td>
</tr>
<tr>
<td></td>
<td>(R_{PU2})</td>
<td>21</td>
<td>27</td>
<td>39</td>
<td>k(\Omega)</td>
</tr>
<tr>
<td><strong>Low-voltage inhibit, trip falling voltage</strong></td>
<td>(V_{TRIPF1})</td>
<td>2.90</td>
<td>3.10</td>
<td>3.30</td>
<td>V</td>
</tr>
<tr>
<td><strong>Low-voltage inhibit, trip rising voltage</strong></td>
<td>(V_{TRIPR1})</td>
<td>3.25</td>
<td>3.45</td>
<td>3.65</td>
<td>V</td>
</tr>
</tbody>
</table>
Electrical Specifications

### Table 22-4. DC Electrical Characteristics (5V)

<table>
<thead>
<tr>
<th>Characteristic(1)</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ(2)</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Low-voltage inhibit, trip voltage2</td>
<td>VTRIPF2</td>
<td>2.25</td>
<td>2.45</td>
<td>2.65</td>
<td>V</td>
</tr>
<tr>
<td>VREG(10)</td>
<td>VREG</td>
<td>2.25</td>
<td>2.50</td>
<td>2.75</td>
<td>V</td>
</tr>
</tbody>
</table>

1. $V_{DD} = 4.5$ to 5.5 Vdc, $V_{SS} = 0$ Vdc; timing shown with respect to 20% $V_{DD}$ and 70% $V_{DD}$, unless otherwise noted.
2. Typical values reflect average measurements at midpoint of voltage range, 25 °C only.
3. Run (operating) $I_{DD}$ measured using external 32MHz clock to OSC1; all inputs 0.2 V from rail; no dc loads; less than 100pF on all outputs; $C_L = 20$ pF on OSC2; all ports configured as inputs; OSC2 capacitance linearly affects run $I_{DD}$; measured with all modules enabled.
4. Wait $I_{DD}$ measured using external 32MHz to OSC1; all inputs 0.2 V from rail; no dc loads; less than 100 pF on all outputs.
5. $C_L = 20$ pF on OSC2; all ports configured as inputs; OSC2 capacitance linearly affects wait $I_{DD}$.
6. STOP $I_{DD}$ measured using external 8MHz clock to OSC1; no port pins sourcing current.
7. STOP $I_{DD}$ measured with OSC1 grounded; no port pins sourcing current.
8. Maximum is highest voltage that POR is guaranteed. The rearm voltage is triggered by $V_{REG}$.
9. If minimum $V_{DD}$ is not reached before the internal POR reset is released, RST must be driven low externally until minimum $V_{DD}$ is reached.
10. $R_{PU1}$ and $R_{PU2}$ are measured at $V_{DD} = 5.0$ V.
11. Measured from $V_{DD} = V_{TRIPF1}$ (Min) to 5.5 V.

### 22.6 5V Control Timing

### Table 22-5. Control Timing (5V)

<table>
<thead>
<tr>
<th>Characteristic(1)</th>
<th>Symbol</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Internal operating frequency(2)</td>
<td>$f_{OP}$</td>
<td>—</td>
<td>8</td>
<td>MHz</td>
</tr>
<tr>
<td>RST input pulse width low(3)</td>
<td>$t_{RL}$</td>
<td>100</td>
<td>—</td>
<td>ns</td>
</tr>
</tbody>
</table>

1. $V_{DD} = 4.5$ to 5.5 Vdc; timing shown with respect to 20% $V_{DD}$ and 70% $V_{DD}$, unless otherwise noted.
2. Some modules may require a minimum frequency greater than dc for proper operation; see appropriate table for this information.
3. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset.
### 22.7 5V Oscillator Characteristics

#### Table 22-6. Oscillator Specifications (5V)

<table>
<thead>
<tr>
<th>Characteristic(1)</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Internal oscillator clock frequency</td>
<td>( f_{ICLK} )</td>
<td>64k</td>
<td>88k(2)</td>
<td>104k</td>
<td>Hz</td>
</tr>
<tr>
<td>External reference clock to OSC1(3)</td>
<td>( f_{OSC} )</td>
<td>dc</td>
<td></td>
<td>32M</td>
<td>Hz</td>
</tr>
<tr>
<td>Crystal reference frequency(4)</td>
<td>( f_{XTALCLK} )</td>
<td>1M</td>
<td>—</td>
<td>8M</td>
<td>Hz</td>
</tr>
<tr>
<td>Crystal load capacitance(5)</td>
<td>( C_L )</td>
<td>—</td>
<td>—</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>Crystal fixed capacitance(6)</td>
<td>( C_1 )</td>
<td>—</td>
<td>2 ( \times ) ( C_L )</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>Crystal tuning capacitance(5)</td>
<td>( C_2 )</td>
<td>—</td>
<td>2 ( \times ) ( C_L )</td>
<td>—</td>
<td></td>
</tr>
<tr>
<td>Feedback bias resistor</td>
<td>( R_B )</td>
<td>—</td>
<td>1M</td>
<td>—</td>
<td>( \Omega )</td>
</tr>
<tr>
<td>Series resistor(5)</td>
<td>( R_S )</td>
<td>—</td>
<td>0</td>
<td>—</td>
<td>( \Omega )</td>
</tr>
<tr>
<td>External RC clock frequency</td>
<td>( f_{RCCLK} )</td>
<td></td>
<td>7.6M</td>
<td>Hz</td>
<td></td>
</tr>
<tr>
<td>RC oscillator external R</td>
<td>( R_{EXT} )</td>
<td></td>
<td>—</td>
<td>( \Omega )</td>
<td></td>
</tr>
<tr>
<td>RC oscillator external C</td>
<td>( C_{EXT} )</td>
<td>—</td>
<td>10</td>
<td>—</td>
<td>pF</td>
</tr>
</tbody>
</table>

1. The oscillator circuit operates at \( V_{REG} \).
2. Typical value reflect average measurements at midpoint of voltage range, 25 \(^\circ\)C only.
3. No more than 10% duty cycle deviation from 50%. The max. frequency is limited by an EMC filter.
4. Fundamental mode crystals only.
5. Consult crystal vendor data sheet.

#### Figure 22-1. RC vs. Frequency

![RC vs. Frequency Graph](image-url)
### 22.8 5V ADC Electrical Characteristics

#### Table 22-7. ADC Electrical Characteristics (5V)

<table>
<thead>
<tr>
<th>Characteristic(1)</th>
<th>Symbol</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
<th>Notes</th>
</tr>
</thead>
<tbody>
<tr>
<td>Supply voltage</td>
<td>$V_{DDA}$</td>
<td>4.5</td>
<td>5.5</td>
<td>V</td>
<td>$V_{DDA}$ is an dedicated pin and should be tied to $V_{DD}$ on the PCB with proper decoupling.</td>
</tr>
<tr>
<td>Input range</td>
<td>$V_{ADIN}$</td>
<td>0</td>
<td>$V_{DDA}$</td>
<td>V</td>
<td>$V_{ADIN} \leq V_{DDA}$</td>
</tr>
<tr>
<td>Resolution</td>
<td>$B_{AD}$</td>
<td>10</td>
<td>10</td>
<td>bits</td>
<td></td>
</tr>
<tr>
<td>Absolute accuracy</td>
<td>$A_{AD}$</td>
<td>—</td>
<td>± 1.5</td>
<td>LSB</td>
<td>Includes quantization. $\pm 0.5$ LSB = $\pm 1$ ADC step.</td>
</tr>
<tr>
<td>ADC internal clock</td>
<td>$f_{ADIC}$</td>
<td>500k</td>
<td>1.048M</td>
<td>Hz</td>
<td>$f_{ADIC} = 1/f_{ADIC}$</td>
</tr>
<tr>
<td>Conversion range</td>
<td>$R_{AD}$</td>
<td>$V_{REFL}$</td>
<td>$V_{REFH}$</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>ADC voltage reference high</td>
<td>$V_{REFH}$</td>
<td>—</td>
<td>$V_{DDA} + 0.1$</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>ADC voltage reference low</td>
<td>$V_{REFL}$</td>
<td>$V_{SSA} - 0.1$</td>
<td>—</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>Conversion time</td>
<td>$t_{ADC}$</td>
<td>16</td>
<td>17</td>
<td>$f_{ADIC}$ cycles</td>
<td></td>
</tr>
<tr>
<td>Sample time</td>
<td>$t_{ADS}$</td>
<td>5</td>
<td>—</td>
<td>$f_{ADIC}$ cycles</td>
<td></td>
</tr>
<tr>
<td>Monotonicity</td>
<td>$M_{AD}$</td>
<td>Guaranteed</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Zero input reading</td>
<td>$Z_{ADI}$</td>
<td>000</td>
<td>001</td>
<td>HEX</td>
<td>$V_{ADIN} = V_{REFL}$</td>
</tr>
<tr>
<td>Full-scale reading</td>
<td>$F_{ADI}$</td>
<td>3FD</td>
<td>3FF</td>
<td>HEX</td>
<td>$V_{ADIN} = V_{REFH}$</td>
</tr>
<tr>
<td>Input capacitance</td>
<td>$C_{ADI}$</td>
<td>—</td>
<td>20</td>
<td>pF</td>
<td>Not tested.</td>
</tr>
<tr>
<td>Input impedance</td>
<td>$R_{ADI}$</td>
<td>20M</td>
<td>—</td>
<td>$\Omega$</td>
<td></td>
</tr>
<tr>
<td>$V_{REFH}/V_{REFL}$</td>
<td>$I_{VREF}$</td>
<td>—</td>
<td>1.6</td>
<td>mA</td>
<td>Not tested.</td>
</tr>
</tbody>
</table>

1. $V_{DD} = 4.5$ to $5.5$ Vdc, $V_{SS} = 0$ Vdc, $T_{A} = T_{L}$ to $T_{H}$, unless otherwise noted.
22.9 MMIIC Electrical Characteristics

Table 22-8. MMIIC DC Electrical Characteristics

<table>
<thead>
<tr>
<th>Characteristic(1)</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>Input low</td>
<td>V&lt;sub&gt;IL&lt;/sub&gt;</td>
<td>−0.5</td>
<td>—</td>
<td>0.8</td>
<td>V</td>
<td>Data, clock input low.</td>
</tr>
<tr>
<td>Input high</td>
<td>V&lt;sub&gt;IH&lt;/sub&gt;</td>
<td>2.1</td>
<td>—</td>
<td>5.5</td>
<td>V</td>
<td>Data, clock input high.</td>
</tr>
<tr>
<td>Output low</td>
<td>V&lt;sub&gt;OL&lt;/sub&gt;</td>
<td>—</td>
<td>—</td>
<td>0.4</td>
<td>V</td>
<td>Data, clock output low; @I&lt;sub&gt;PULLUP,MAX&lt;/sub&gt;</td>
</tr>
<tr>
<td>Input leakage</td>
<td>I&lt;sub&gt;LEAK&lt;/sub&gt;</td>
<td>—</td>
<td>—</td>
<td>±5</td>
<td>µA</td>
<td>Input leakage current</td>
</tr>
<tr>
<td>Pullup current</td>
<td>I&lt;sub&gt;PULLUP&lt;/sub&gt;</td>
<td>100</td>
<td>—</td>
<td>350</td>
<td>µA</td>
<td>Current through pull-up resistor or current source. See note.(2)</td>
</tr>
</tbody>
</table>

1. V<sub>DD</sub> = 4.5 to 5.5Vdc, V<sub>SS</sub> = 0 Vdc, T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>, unless otherwise noted.
2. The I<sub>PULLUP</sub> (max) specification is determined primarily by the need to accommodate a maximum of 1.1kΩ equivalent series resistor of removable SMBus devices, such as the smart battery, while maintaining the V<sub>OL</sub> (max) of the bus.

Figure 22-2. MMIIC Signal Timings

See Table 22-9 for MMIIC timing parameters.
## Table 22-9. MMIIC Interface Input/Output Signal Timing

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
<th>Comments</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operating frequency</td>
<td>f\text{SMB}</td>
<td>10</td>
<td>—</td>
<td>100</td>
<td>kHz</td>
<td>MMIIC operating frequency</td>
</tr>
<tr>
<td>Bus free time</td>
<td>t\text{BUF}</td>
<td>4.7</td>
<td>—</td>
<td>—</td>
<td>µs</td>
<td>Bus free time between STOP and START condition</td>
</tr>
<tr>
<td>Repeated start hold time</td>
<td>t\text{HD.STA}</td>
<td>4.0</td>
<td>—</td>
<td>—</td>
<td>µs</td>
<td>Hold time after (repeated) START condition. After this period, the first clock is generated.</td>
</tr>
<tr>
<td>Repeated start setup time</td>
<td>t\text{SU.STA}</td>
<td>4.7</td>
<td>—</td>
<td>—</td>
<td>µs</td>
<td>Repeated START condition setup time.</td>
</tr>
<tr>
<td>Stop setup time</td>
<td>t\text{SU.STO}</td>
<td>4.0</td>
<td>—</td>
<td>—</td>
<td>µs</td>
<td>Stop condition setup time.</td>
</tr>
<tr>
<td>Hold time</td>
<td>t\text{HD.DAT}</td>
<td>300</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>Data hold time.</td>
</tr>
<tr>
<td>Setup time</td>
<td>t\text{SU.DAT}</td>
<td>250</td>
<td>—</td>
<td>—</td>
<td>ns</td>
<td>Data setup time.</td>
</tr>
<tr>
<td>Clock low-time-out</td>
<td>t\text{TIMEOUT}</td>
<td>25</td>
<td>—</td>
<td>35</td>
<td>ms</td>
<td>Clock low time-out. (1)</td>
</tr>
<tr>
<td>Clock low</td>
<td>t\text{LOW}</td>
<td>4.7</td>
<td>—</td>
<td>—</td>
<td>µs</td>
<td>Clock low period.</td>
</tr>
<tr>
<td>Clock high</td>
<td>t\text{HIGH}</td>
<td>4.0</td>
<td>—</td>
<td>—</td>
<td>µs</td>
<td>Clock high period.</td>
</tr>
<tr>
<td>Slave clock low extend time</td>
<td>t\text{LOW.SEXT}</td>
<td>—</td>
<td>—</td>
<td>25</td>
<td>ms</td>
<td>Cumulative clock low extend time (slave device) (3)</td>
</tr>
<tr>
<td>Master clock low extend time</td>
<td>t\text{LOW.MEXT}</td>
<td>—</td>
<td>—</td>
<td>10</td>
<td>ms</td>
<td>Cumulative clock low extend time (master device) (4)</td>
</tr>
<tr>
<td>Fall time</td>
<td>t\text{F}</td>
<td>—</td>
<td>—</td>
<td>300</td>
<td>ns</td>
<td>Clock/Data Fall Time (5)</td>
</tr>
<tr>
<td>Rise time</td>
<td>t\text{R}</td>
<td>—</td>
<td>—</td>
<td>1000</td>
<td>ns</td>
<td>Clock/Data Rise Time (5)</td>
</tr>
</tbody>
</table>

1. Devices participating in a transfer will timeout when any clock low exceeds the value of $T\text{TIMEOUT}$ min. of 25ms. Devices that have detected a timeout condition must reset the communication no later than $T\text{TIMEOUT}$ max of 35ms. The maximum value specified must be adhered to by both a master and a slave as it incorporates the cumulative limit for both a master (10 ms) and a slave (25 ms). Software should turn-off the MMIIC module to release the SDA and SCL lines.

2. $T\text{HIGH MAX}$ provides a simple guaranteed method for devices to detect the idle conditions.

3. $t\text{LOW.SEXT}$ is the cumulative time a slave device is allowed to extend the clock cycles in one message from the initial start to the stop. If a slave device exceeds this time, it is expected to release both its clock and data lines and reset itself.

4. $t\text{LOW.MEXT}$ is the cumulative time a master device is allowed to extend its clock cycles within each byte of a message as defined from start-to-ack, ack-to-ack, or ack-to-stop.

5. Rise and fall time is defined as follows: $T\text{R} = (V_{\text{ILMAX}} - 0.15)$ to $(V_{\text{IHMIN}} + 0.15)$, $T\text{F} = 0.9 \times V_{\text{DD}}$ to $(V_{\text{ILMAX}} - 0.15)$.
## 22.10 CGM Electrical Specification

### Table 22-10. CGM Electrical Specifications

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Symbol</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reference frequency</td>
<td>( f_{RDV} )</td>
<td>1</td>
<td>—</td>
<td>8</td>
<td>MHz</td>
</tr>
<tr>
<td>Range nominal multiplies</td>
<td>( f_{NOM} )</td>
<td>—</td>
<td>125</td>
<td>—</td>
<td>kHz</td>
</tr>
<tr>
<td>VCO center-of-range frequency</td>
<td>( f_{VRS} )</td>
<td>125k</td>
<td>—</td>
<td>40M</td>
<td>Hz</td>
</tr>
<tr>
<td>VCO range linear range multiplier</td>
<td>( L )</td>
<td>1</td>
<td>—</td>
<td>255</td>
<td></td>
</tr>
<tr>
<td>VCO power-of-two-range multiplier</td>
<td>( 2^E )</td>
<td>1</td>
<td>—</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>VCO multiply factor</td>
<td>( N )</td>
<td>1</td>
<td>—</td>
<td>4095</td>
<td></td>
</tr>
<tr>
<td>VCO prescale multiplier</td>
<td>( 2^P )</td>
<td>1</td>
<td>—</td>
<td>8</td>
<td></td>
</tr>
<tr>
<td>Reference divider factor</td>
<td>( R )</td>
<td>1</td>
<td>1</td>
<td>15</td>
<td></td>
</tr>
<tr>
<td>VCO operating frequency</td>
<td>( f_{VCLK} )</td>
<td>125k</td>
<td>—</td>
<td>40M</td>
<td>Hz</td>
</tr>
<tr>
<td>Manual acquisition time</td>
<td>( t_{LOCK} )</td>
<td>—</td>
<td>—</td>
<td>50</td>
<td>ms</td>
</tr>
<tr>
<td>Automatic lock time</td>
<td>( t_{LOCK} )</td>
<td>—</td>
<td>—</td>
<td>50</td>
<td>ms</td>
</tr>
<tr>
<td>PLL jitter(^{(1)})</td>
<td>( f_J )</td>
<td>0</td>
<td>—</td>
<td>( f_{RCLK} \times \frac{0.025% \times 2^P}{N/4} )</td>
<td>Hz</td>
</tr>
</tbody>
</table>

1. Deviation of average bus frequency over 2ms. \( N = \) VCO multiplier.
## 22.11 5V SPI Characteristics

### Table 22-11. SPI Characteristics (5V)

<table>
<thead>
<tr>
<th>Diagram Number (1)</th>
<th>Characteristic(2)</th>
<th>Symbol</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Operating frequency</td>
<td>Master</td>
<td>f_{OP(M)}</td>
<td>f_{OP/128} dc</td>
<td>f_{OP/2}</td>
<td>MHz</td>
</tr>
<tr>
<td>Slave</td>
<td>f_{OP(S)}</td>
<td></td>
<td></td>
<td></td>
<td>MHz</td>
</tr>
<tr>
<td>1</td>
<td>Cycle time</td>
<td>t_{CYC(M)}</td>
<td>2</td>
<td>128</td>
<td>t_{CYC}</td>
</tr>
<tr>
<td></td>
<td>Master</td>
<td>t_{CYC(S)}</td>
<td>1</td>
<td></td>
<td>t_{CYC}</td>
</tr>
<tr>
<td>2</td>
<td>Enable lead time</td>
<td>t_{Lead(S)}</td>
<td>1</td>
<td>—</td>
<td>t_{CYC}</td>
</tr>
<tr>
<td>3</td>
<td>Enable lag time</td>
<td>t_{Lag(S)}</td>
<td>1</td>
<td>—</td>
<td>t_{CYC}</td>
</tr>
<tr>
<td>4</td>
<td>Clock (SPSCK) high time</td>
<td>t_{SCKH(M)}</td>
<td>t_{CYC} –25</td>
<td>64 t_{CYC}</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>Master</td>
<td>t_{SCKH(S)}</td>
<td>1/2 t_{CYC} –25</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>Slave</td>
<td></td>
<td></td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>5</td>
<td>Clock (SPSCK) low time</td>
<td>t_{SCKL(M)}</td>
<td>t_{CYC} –25</td>
<td>64 t_{CYC}</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>Master</td>
<td>t_{SCKL(S)}</td>
<td>1/2 t_{CYC} –25</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>Slave</td>
<td></td>
<td></td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>6</td>
<td>Data setup time (inputs)</td>
<td>t_{SU(M)}</td>
<td>30</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>Master</td>
<td>t_{SU(S)}</td>
<td>30</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>7</td>
<td>Data hold time (inputs)</td>
<td>t_{H(M)}</td>
<td>30</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>Master</td>
<td>t_{H(S)}</td>
<td>30</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>8</td>
<td>Access time, slave(3)</td>
<td>t_{A(CP0)}</td>
<td>0</td>
<td>40</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>CPHA = 0</td>
<td>t_{A(CP1)}</td>
<td>0</td>
<td>40</td>
<td>ns</td>
</tr>
<tr>
<td>9</td>
<td>Disable time, slave(4)</td>
<td>t_{DIS(S)}</td>
<td>—</td>
<td>40</td>
<td>ns</td>
</tr>
<tr>
<td>10</td>
<td>Data valid time, after enable edge</td>
<td>t_{V(M)}</td>
<td>—</td>
<td>50</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>Master</td>
<td>t_{V(S)}</td>
<td>—</td>
<td>50</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>Slave</td>
<td></td>
<td></td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>11</td>
<td>Data hold time, outputs, after enable edge</td>
<td>t_{H0(M)}</td>
<td>0</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>Master</td>
<td>t_{H0(S)}</td>
<td>0</td>
<td>—</td>
<td>ns</td>
</tr>
</tbody>
</table>

1. Numbers refer to dimensions in Figure 22-3 and Figure 22-4.
2. All timing is shown with respect to 20% V_{DD} and 70% V_{DD}, unless noted; 100 pF load on all SPI pins.
3. Time to data active from high-impedance state
4. Hold time to high-impedance state
5. With 100 pF on all SPI pins
5V SPI Characteristics

Figure 22-3. SPI Master Timing

**a) SPI Master Timing (CPHA = 0)**

**b) SPI Master Timing (CPHA = 1)**

**Figure 22-3. SPI Master Timing**
Electrical Specifications

Figure 22-4. SPI Slave Timing

Note: Not defined but normally MSB of character just received

a) SPI Slave Timing (CPHA = 0)

Note: Not defined but normally LSB of character previously transmitted

b) SPI Slave Timing (CPHA = 1)

Figure 22-4. SPI Slave Timing
### 22.12 Memory Characteristics

#### Table 22-12. Memory Characteristics

<table>
<thead>
<tr>
<th>Characteristic</th>
<th>Symbol</th>
<th>Min.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Data retention voltage</td>
<td>$V_{RDR}$</td>
<td>1.3</td>
<td>—</td>
<td>V</td>
</tr>
<tr>
<td>Number of rows per page</td>
<td></td>
<td>8</td>
<td></td>
<td>Rows</td>
</tr>
<tr>
<td>Number of bytes per page</td>
<td></td>
<td>512</td>
<td></td>
<td>Bytes</td>
</tr>
<tr>
<td>Read bus clock frequency</td>
<td>$f_{read}$</td>
<td>32k</td>
<td>8M</td>
<td>Hz</td>
</tr>
<tr>
<td>Page erase time</td>
<td>$t_{erase}$</td>
<td>20k</td>
<td>—</td>
<td>ms</td>
</tr>
<tr>
<td>Mass erase time</td>
<td>$t_{me}$</td>
<td>200</td>
<td>—</td>
<td>ms</td>
</tr>
<tr>
<td>PGM/ERASE to HVEN setup time</td>
<td>$t_{nvs}$</td>
<td>5</td>
<td>—</td>
<td>µs</td>
</tr>
<tr>
<td>High-voltage hold time</td>
<td>$t_{nvh}$</td>
<td>5</td>
<td>—</td>
<td>µs</td>
</tr>
<tr>
<td>High-voltage hold time (mass erase)</td>
<td>$t_{nvh1}$</td>
<td>100</td>
<td>—</td>
<td>µs</td>
</tr>
<tr>
<td>Program hold time</td>
<td>$t_{pgs}$</td>
<td>10</td>
<td>—</td>
<td>µs</td>
</tr>
<tr>
<td>Program time</td>
<td>$t_{prog}$</td>
<td>20</td>
<td>40</td>
<td>µs</td>
</tr>
<tr>
<td>Address/data setup time</td>
<td>$t_{ads}$</td>
<td>20</td>
<td>—</td>
<td>ns</td>
</tr>
<tr>
<td>Address/data hold time</td>
<td>$t_{adh}$</td>
<td>—</td>
<td>30</td>
<td>ns</td>
</tr>
<tr>
<td>Recovery time</td>
<td>$t_{rcv}$</td>
<td>1</td>
<td>—</td>
<td>µs</td>
</tr>
<tr>
<td>Cumulative HV period</td>
<td>$t_{hv}$</td>
<td>—</td>
<td>8</td>
<td>ms</td>
</tr>
<tr>
<td>Row erase endurance</td>
<td></td>
<td>10k</td>
<td>—</td>
<td>Cycles</td>
</tr>
<tr>
<td>Row program endurance</td>
<td></td>
<td>10k</td>
<td>—</td>
<td>Cycles</td>
</tr>
<tr>
<td>Data retention time</td>
<td></td>
<td>10</td>
<td>—</td>
<td>Years</td>
</tr>
</tbody>
</table>

1. $f_{read}$ is defined as the frequency range for which the FLASH memory can be read.
2. If the page erase time is longer than $t_{erase}$ (Min.), there is no erase-disturb, but it reduces the endurance of the FLASH memory.
3. If the mass erase time is longer than $t_{me}$ (Min.), there is no erase-disturb, but it reduces the endurance of the FLASH memory.
4. It is defined as the time it needs before the FLASH can be read after turning off the high voltage charge pump, by clearing HVEN to logic 0.
5. $t_{hv}$ is the cumulative high voltage programming time to the same row before next erase, and the same address can not be programmed twice before next erase.
6. The minimum row endurance value specifies each row of the FLASH memory is guaranteed to work for at least this many erase/program cycles.
7. The minimum row endurance value specifies each row of the FLASH memory is guaranteed to work for at least this many erase/program cycle.
8. The FLASH is guaranteed to retain data over the entire operating temperature range for at least the minimum time specified.
Chapter 23
Mechanical Specifications

23.1 Introduction

This section gives the dimensions for:

- 48-pin plastic low-profile quad flat pack (case #932)
- 44-pin plastic quad flat pack (case #824A)
- 42-pin shrink dual in-line package (case #858)
23.2 48-Pin Low-Profile Quad Flat Pack (LQFP)

Figure 23-1. 48-Pin LQFP (Case #932)

MC68HC908AP A-Family Data Sheet, Rev. 3
23.3 44-Pin Quad Flat Pack (QFP)

NOTES:
2. CONTROLLING DIMENSION: MILLIMETER.
4. DATUMS –A–, –B– AND –D– TO BE DETERMINED AT DATUM PLANE: –H–.
5. DIMENSIONS S AND V TO BE DETERMINED AT SEATING PLANE: –C–.
6. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 (0.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED AT DATUM PLANE: –H–.
7. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT.

DIMENSIONS

<table>
<thead>
<tr>
<th>MILLIMETERS</th>
<th>INCHES</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>9.90</td>
</tr>
<tr>
<td>B</td>
<td>9.90</td>
</tr>
<tr>
<td>C</td>
<td>3.10</td>
</tr>
<tr>
<td>D</td>
<td>0.30</td>
</tr>
<tr>
<td>E</td>
<td>2.00</td>
</tr>
<tr>
<td>F</td>
<td>0.30</td>
</tr>
<tr>
<td>G</td>
<td>0.80</td>
</tr>
<tr>
<td>H</td>
<td>0.35</td>
</tr>
<tr>
<td>J</td>
<td>0.13</td>
</tr>
<tr>
<td>K</td>
<td>0.65</td>
</tr>
<tr>
<td>L</td>
<td>0.08</td>
</tr>
<tr>
<td>M</td>
<td>0.10</td>
</tr>
<tr>
<td>N</td>
<td>0.13</td>
</tr>
<tr>
<td>O</td>
<td>0.13</td>
</tr>
<tr>
<td>P</td>
<td>0.13</td>
</tr>
<tr>
<td>Q</td>
<td>0.13</td>
</tr>
<tr>
<td>R</td>
<td>0.13</td>
</tr>
<tr>
<td>S</td>
<td>12.95</td>
</tr>
<tr>
<td>T</td>
<td>0.13</td>
</tr>
<tr>
<td>U</td>
<td>0.13</td>
</tr>
<tr>
<td>V</td>
<td>12.95</td>
</tr>
<tr>
<td>W</td>
<td>0.40</td>
</tr>
<tr>
<td>X</td>
<td>1.65</td>
</tr>
</tbody>
</table>

Figure 23-2. 44-Pin QFP (Case #824A)
23.4 42-Pin Shrink Dual In-Line Package (SDIP)

NOTES:
2. CONTROLLING DIMENSION: INCH.
3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.
4. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH. MAXIMUM MOLD FLASH 0.25 (0.010).

<table>
<thead>
<tr>
<th>NOTE</th>
<th>DIMENSIONS</th>
<th>UNITS</th>
<th>MIN</th>
<th>MAX</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.</td>
<td>A</td>
<td>MILLIMETERS</td>
<td>1.435</td>
<td>1.465</td>
</tr>
<tr>
<td></td>
<td>B</td>
<td>INCHES</td>
<td>0.540</td>
<td>0.560</td>
</tr>
<tr>
<td></td>
<td>C</td>
<td>MILLIMETERS</td>
<td>0.155</td>
<td>0.200</td>
</tr>
<tr>
<td></td>
<td>D</td>
<td>INCHES</td>
<td>0.014</td>
<td>0.022</td>
</tr>
<tr>
<td></td>
<td>F</td>
<td>MILLIMETERS</td>
<td>0.032</td>
<td>0.046</td>
</tr>
<tr>
<td></td>
<td>G</td>
<td>INCHES</td>
<td>0.070</td>
<td>0.070</td>
</tr>
<tr>
<td></td>
<td>H</td>
<td>MILLIMETERS</td>
<td>0.300</td>
<td>0.300</td>
</tr>
<tr>
<td></td>
<td>J</td>
<td>INCHES</td>
<td>0.008</td>
<td>0.015</td>
</tr>
<tr>
<td></td>
<td>K</td>
<td>MILLIMETERS</td>
<td>0.115</td>
<td>0.135</td>
</tr>
<tr>
<td></td>
<td>L</td>
<td>INCHES</td>
<td>0.020</td>
<td>0.020</td>
</tr>
<tr>
<td></td>
<td>M</td>
<td>MILLIMETERS</td>
<td>0.020</td>
<td>0.040</td>
</tr>
<tr>
<td></td>
<td>N</td>
<td>INCHES</td>
<td>0.020</td>
<td>0.020</td>
</tr>
</tbody>
</table>

Figure 23-3. 42-Pin SDIP (Case #858)
Chapter 24
Ordering Information

24.1 Introduction
This section contains device ordering numbers.

24.2 MC Order Numbers

<table>
<thead>
<tr>
<th>MC Order Number</th>
<th>RAM Size (bytes)</th>
<th>FLASH Size (bytes)</th>
<th>Package</th>
<th>Operating Temperature Range</th>
</tr>
</thead>
<tbody>
<tr>
<td>MC908AP64ACB</td>
<td>2,048</td>
<td>62,368</td>
<td>42-pin SDIP</td>
<td>−40 to +85 °C</td>
</tr>
<tr>
<td>MC908AP64ACFB</td>
<td>2,048</td>
<td>62,368</td>
<td>44-pin QFP</td>
<td>−40 to +85 °C</td>
</tr>
<tr>
<td>MC908AP64ACFA</td>
<td>2,048</td>
<td>62,368</td>
<td>48-pin LQFP</td>
<td>−40 to +85 °C</td>
</tr>
<tr>
<td>MC908AP32ACB</td>
<td>2,048</td>
<td>32,768</td>
<td>42-pin SDIP</td>
<td>−40 to +85 °C</td>
</tr>
<tr>
<td>MC908AP32ACFB</td>
<td>2,048</td>
<td>32,768</td>
<td>44-pin QFP</td>
<td>−40 to +85 °C</td>
</tr>
<tr>
<td>MC908AP32ACFA</td>
<td>2,048</td>
<td>32,768</td>
<td>48-pin LQFP</td>
<td>−40 to +85 °C</td>
</tr>
<tr>
<td>MC908AP16ACB</td>
<td>1,024</td>
<td>16,384</td>
<td>42-pin SDIP</td>
<td>−40 to +85 °C</td>
</tr>
<tr>
<td>MC908AP16ACFB</td>
<td>1,024</td>
<td>16,384</td>
<td>44-pin QFP</td>
<td>−40 to +85 °C</td>
</tr>
<tr>
<td>MC908AP16ACFA</td>
<td>1,024</td>
<td>16,384</td>
<td>48-pin LQFP</td>
<td>−40 to +85 °C</td>
</tr>
<tr>
<td>MC908AP8ACB</td>
<td>1,024</td>
<td>8,192</td>
<td>42-pin SDIP</td>
<td>−40 to +85 °C</td>
</tr>
<tr>
<td>MC908AP8ACFB</td>
<td>1,024</td>
<td>8,192</td>
<td>44-pin QFP</td>
<td>−40 to +85 °C</td>
</tr>
<tr>
<td>MC908AP8ACFA</td>
<td>1,024</td>
<td>8,192</td>
<td>48-pin LQFP</td>
<td>−40 to +85 °C</td>
</tr>
</tbody>
</table>