Rev. 0, 8/2001

Motorola Part Number Affected: MPC106ARXTG



# Application-Specific Information PowerPC RISC Support and Peripheral Chips: MPC106 Part Number Specifications

This document defines a unique part number for a PowerPC<sup>TM</sup> MPC106 PCI Bridge/Memory Controller manufactured by Motorola. It describes changes to recommended operating conditions and revised electrical specifications, as applicable, from those described in the *MPC106 Hardware Specification*.

Specifications provided in this data sheet supersede those of the *MPC106 Hardware Specifications* (order # MPC106EC/D); specifications not addressed herein are unchanged.

Note that headings and tables in this data sheet are not numbered; however, they are intended to correspond directly to the heading or table affected in the general hardware specifications. Any additional information (including tables) not included in the hardware specifications are noted.

Part numbers addressed in this document and a summary of their differences from the general specification are listed in the following table. For more detailed ordering information, see Table 12.

Table 1. Part Numbers Addressed by this Part Number Specification

| Motorola Part Number | Operating Condition | Significant Differences                   |  |
|----------------------|---------------------|-------------------------------------------|--|
|                      | T <sub>J</sub> (°C) | Olgimicant Differences                    |  |
| MPC106ARXTG          | -40 to 105          | Extended temperature; VCO operating range |  |

## 1.4 Electrical and Thermal Characteristics

This section provides any changes to the AC and DC electrical specifications and thermal characteristics for the MPC106 parts described herein.

\*Digital DNA



### 1.4.1 DC Electrical Characteristics

The following table describes the changed thermal operating conditions for the MPC106 part numbers described herein.

**Table 2. Recommended Operating Conditions** 

| Characteristic       | Symbol | Value      | Unit |
|----------------------|--------|------------|------|
| Junction temperature | Tj     | -40 to 105 | °C   |

Note: Parts with TG suffix only.

## 1.4.2.1 Clock AC Specifications

The following tables provides the revised VCO AC timing specifications for the parts described herein. Assume Vdd = AVdd =  $3.3 \pm 5\%$  V dc, OVdd =  $3.3 \pm 5\%$  V dc, GND = 0 V dc, and  $-40 \le T_i \le 105$  °C.

**Table 6. Clock AC Timing Specifications** 

| Num  | Characteristic                      | SYSCLK/Core<br>33/66 MHz |       | SYSCLK/Core<br>33/83.3 MHz |       | Unit |
|------|-------------------------------------|--------------------------|-------|----------------------------|-------|------|
|      |                                     | Min                      | Max   | Min                        | Max   |      |
| _    | 60x processor bus (core) frequency  | 16.67                    | 66    | 16.67                      | 83.3  | MHz  |
| _    | VCO frequency                       | 150                      | 400   | 150                        | 400   | MHz  |
| _    | SYSCLK frequency                    | 16.67                    | 33.33 | 16.67                      | 33.33 | MHz  |
| 1    | SYSCLK cycle time                   | 30.0                     | 60.0  | 30.0                       | 60.0  | ns   |
| 2, 3 | SYSCLK rise and fall time           | _                        | 2.0   | _                          | 2.0   | ns   |
| 4    | SYSCLK duty cycle measured at 1.4 V | 40                       | 60    | 40                         | 60    | %    |
| _    | SYSCLK jitter                       | _                        | ±200  | _                          | ±200  | ps   |
| _    | 106 internal PLL relock time        | _                        | 100   | _                          | 100   | μs   |

# 1.8.1 PLL Configuration

**Table 11. PLL Configuration** 

|                       | Core/SYSCL                    | vco        | Core Frequency (VCO Frequency) in MHz |                   |                   |                     |
|-----------------------|-------------------------------|------------|---------------------------------------|-------------------|-------------------|---------------------|
| PLL[0-3] <sup>1</sup> | PLL[0-3] <sup>1</sup> K Ratio | Multiplier | PCI Bus<br>16.6 MHz                   | PCI Bus<br>20 MHz | PCI Bus<br>25 MHz | PCI Bus<br>33.3 MHz |
| 0010                  | 1:1                           | x8         | _                                     | _                 | _                 | 33.3 (266)          |
| 0101                  | 2:1                           | x4         | _                                     | 40 (160)          | 50 (200)          | 66.6 (266)          |
| 0110                  | 5:2 <sup>2</sup>              | x2         | _                                     | _                 | _                 | 83.3 (166)          |
| 0111                  | 5:2 <sup>2</sup>              | x4         | 41.6 (166)                            | 50 (200)          | 62.5 (250)        | 83.3 (333)          |
| 1000                  | 3:1                           | x2         | _                                     | _                 | 75 (150)          | _                   |



| Caraleveci            | Core/SYSCL              | VCO<br>Multiplier      | Core Frequency (VCO Frequency) in MHz                                                                   |                   |                       |                     |
|-----------------------|-------------------------|------------------------|---------------------------------------------------------------------------------------------------------|-------------------|-----------------------|---------------------|
| PLL[0-3] <sup>1</sup> | K Ratio                 |                        | PCI Bus<br>16.6 MHz                                                                                     | PCI Bus<br>20 MHz | PCI Bus<br>25 MHz     | PCI Bus<br>33.3 MHz |
| 1001                  | 3:1                     | x4                     | _                                                                                                       | 60 (240)          | 75 (300)              | _                   |
| 0011                  | PLL-bypass <sup>3</sup> |                        | 0011 PLL-bypass <sup>3</sup> PLL off SYSCLK clocks core circuitry directly 1x core/SYSCLK ratio implied |                   |                       | ctly                |
| 1111                  | Clock                   | Clock off <sup>4</sup> |                                                                                                         |                   | L off<br>cking occurs |                     |

**Table 11. PLL Configuration (Continued)** 

#### Notes:

# 1.10 Ordering Information

The following table provides the ordering information for the extended temperature MPC106 part numbers described herein.

Table 12. Ordering Information for the PowerPC 106

| Package<br>Type | Device<br>Rev | Process | CPU<br>Frequency<br>(MHz) | Motorola<br>Part Number |
|-----------------|---------------|---------|---------------------------|-------------------------|
| 304<br>CBGAP    | 4.0           | PPC1.4  | 66, 83                    | MPC106ARXTG             |

PLL[0-3] settings not listed are reserved. Some PLL configurations may select bus, CPU, or VCO frequencies which are not useful, not supported, or not tested. See Section 1.4.2.1, "Clock AC Specifications," for valid SYSCLK and VCO frequencies.

<sup>&</sup>lt;sup>2</sup> 5:2 clock modes are only supported by MPC106 Rev 4.0; earlier revisions do not support 5:2 clock modes. The 5:2 modes require a 60x bus clock applied to the 60x clock phase (LBCLAIM) configuration input signal during power-on reset, hard reset, and coming out of sleep and suspend power-saving modes.

<sup>&</sup>lt;sup>3</sup> In PLL-bypass mode, the SYSCLK input signal clocks the internal circuitry directly, the PLL is disabled, and the core/SYSCLK ratio is set for 1:1 mode operation. This mode is intended for factory use and third-party tool vendors only. Note also: The AC timing specifications given in this document do not apply in PLL-bypass mode.

<sup>&</sup>lt;sup>4</sup> In clock-off mode, no clocking occurs inside the MPC106 regardless of the SYSCLK input.



DigitalDNA is a trademark of Motorola, Inc.

The PowerPC name, the PowerPC logotype, and PowerPC 603e are trademarks of International Business Machines Corporation used by Motorola under license from International Business Machines Corporation.

Information in this document is provided solely to enable system and software implementers to use PowerPC microprocessors. There are no express or implied copyright licenses granted hereunder to design or fabricate PowerPC integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

#### HOW TO REACH US:

USA/EUROPE/LOCATIONS NOT LISTED: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217. 1-303-675-2140 or 1-800-441-2447

JAPAN: Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1, Minami-Azabu. Minato-ku, Tokyo 106-8573 Japan. 81-3-3440-3569
ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong. 852-26668334

TECHNICAL INFORMATION CENTER: 1-800-521-6274 HOME PAGE: http://www.motorola.com/semiconductors

DOCUMENT COMMENTS: FAX (512) 933-2625, Attn: RISC Applications Engineering

WORLD WIDE WEB ADDRESSES:

http://www.motorola.com/PowerPC http://www.motorola.com/NetComm http://www.motorola.com/ColdFire



MPC106ARXTGPNS/D