

# Freescale Semiconductor Advance Information

Document Number: MPC7410ECS05AD

Rev. 1.1, 04/2005

# MPC7410 RISC Microprocessor Hardware Specifications Addendum for the MPC7410RX*nnn*PE Series

This document describes part-number-specific changes to recommended operating conditions and revised electrical specifications, as applicable, from those described in the general *MPC7410 Hardware Specifications* (Document No. MPC7410EC).

Specifications provided in this document supersede those in the *MPC7410 Hardware Specifications*, for the part numbers listed in Table A only. Specifications not addressed herein are unchanged. Because this document is frequently updated, refer to http://www.freescale.com or to your Freescale sales office for the latest version.

Note that headings and table numbers in this document are not consecutively numbered. They are intended to correspond to the heading or table affected in the general hardware specification. Part numbers addressed in this document are listed in Table A. For more detailed ordering information see Table 17.

Freescale Part Numbers Affected:

MPC7410RX450PE MPC7410RX500PE MPC7410RX550PE

This document contains information on a new product. Specifications and information herein are subject to change without notice.





#### **Features**

Table A. Part Numbers Addressed by this Data Sheet

| Freescale Part | Operat           | ing Condition | s                   | Significant Differences from Hardware Specification                      |  |  |
|----------------|------------------|---------------|---------------------|--------------------------------------------------------------------------|--|--|
| Number         | CPU<br>Frequency | Vdd           | T <sub>J</sub> (°C) |                                                                          |  |  |
| MPC7410RX450PE | 450 MHz          | 2.0V±50mV     | 0 to 65             | Modified Voltage & Temperature Specification to achieve 450Mhz frequency |  |  |
| MPC7410RX500PE | 500 MHz          | 2.0V±50mV     | 0 to 65             | Modified Voltage & Temperature Specification to achieve 500Mhz frequency |  |  |
| MPC7410RX550PE | 550 MHz          | 2.0V±50mV     | 0 to 65             | Modified Voltage & Temperature Specification to achieve 550Mhz frequency |  |  |

# 2 Features

This section summarizes changes to the features of the MPC7410 described in the MPC7410 Hardware Specifications, of which there were none.

# 4.1 DC Electrical Characteristics

Table 3 provides the recommended operating conditions for the MPC7410 part numbers described herein.

Table 3. Recommended Operating Conditions

| Character                    | istic                            | Symbol          | Recommended<br>Value | Unit |
|------------------------------|----------------------------------|-----------------|----------------------|------|
| Core supply voltage          |                                  | Vdd             | 2.0V ± 50mV          | V    |
| PLL supply voltage           |                                  | AVdd            | 2.0V ± 50mV          | V    |
| L2 DLL supply voltage        |                                  | L2AVdd          | 2.0V ± 50mV          | V    |
| Processor bus supply voltage | BVSEL = 1 or<br>BVSEL = HRESET   | OVdd            | 3.3V ± 165mV         |      |
|                              | BVSEL = HRESET                   | OVdd            | 2.5V ± 125mV         | V    |
|                              | BVSEL = GND                      | OVdd            | 1.8V ± 90mV          | V    |
| L2 bus supply voltage        | L2VSEL = 1 or<br>L2VSEL = HRESET | L2OVdd          | 2.5V ± 125mV         | V    |
|                              | L2VSEL = GND                     | L2OVdd          | 1.8V ± 90mV          | V    |
| Input voltage                | Processor bus                    | V <sub>in</sub> | GND to OVdd          | V    |
|                              | L2 Bus                           | V <sub>in</sub> | GND to L2OVdd        | V    |
|                              | JTAG Signals                     | V <sub>in</sub> | GND to OVdd          | V    |
| Die-junction temperature     | •                                | Tj              | 0-65                 | °C   |

### Note:

These are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed.

MPC7410 RISC Microprocessor Hardware Specifications Addendum for the MPC7410RXnnnPE Series, Rev. 1.1



Table 6 provides the power consumption for the MPC7410 part at the frequencies described herein.

### **Table 6. Power Consumption for MPC7410**

|                                 | Processor (CPU) (CPU) Frequency Frequency |        | Processor<br>(CPU)<br>Frequency | Unit | Notes |  |  |  |  |
|---------------------------------|-------------------------------------------|--------|---------------------------------|------|-------|--|--|--|--|
|                                 | 450Mhz                                    | 500Mhz | 550Mhz                          |      |       |  |  |  |  |
| Full-On Mode                    |                                           |        |                                 |      |       |  |  |  |  |
| Typical                         | 5.9                                       | 6.5    | 7.1                             | W    | 1, 3  |  |  |  |  |
| Maximum                         | 13.2                                      | 14.7   | 16.2                            | W    | 1, 2  |  |  |  |  |
| Doze Mode                       |                                           |        |                                 |      |       |  |  |  |  |
| Maximum                         | 4.5                                       | 5      | 5.5                             | W    | 1, 2  |  |  |  |  |
| Nap Mode                        |                                           |        |                                 |      |       |  |  |  |  |
| Maximum                         | 2.13                                      | 2.25   | 2.37                            | W    | 1, 2  |  |  |  |  |
| Sleep Mode                      |                                           |        |                                 |      |       |  |  |  |  |
| Maximum                         | 2.13                                      | 2.25   | 2.37                            | W    | 1, 2  |  |  |  |  |
| Sleep Mode—PLL and DLL Disabled |                                           |        |                                 |      |       |  |  |  |  |
| Typical                         | 0.5                                       | 0.5    | 0.5                             | W    | 1, 3  |  |  |  |  |
| Maximum                         | 2.0                                       | 2.0    | 2.0                             | W    | 1, 2  |  |  |  |  |

### Notes:

- These values apply for all valid processor bus and L2 bus ratios. The values do not include I/O Supply Power (OVdd and L2OVdd) or PLL/DLL supply power (AVdd and L2AVdd).
   OVdd and L2OVdd power is system dependent, but is typically <10% of Vdd power. Worst case power consumption for AVdd = 15 mw and L2AVdd = 15 mW.
- 2. Maximum power is measured at 65 °C and Vdd = 2.0V while running an entirely cache-resident, contrived sequence of instructions which keep the execution units, including AltiVec, maximally busy.
- 3. Typical power is an average value measured at 65  $^{\circ}$ C and Vdd = 2.0V in a system while running typical benchmarks.



**DC Electrical Characteristics** 

### 4.2.1 Clock AC Specifications

Table 7 provides the additional clock AC timing specifications described in this document. Refer to the *MPC7410 Hardware Specification* for the remaining frequencies.

**Table 7. Clock AC Timing Specifications** 

At recommended operating conditions (See Table 3)

| Characteristic                          | Symbol                                     | 450 MHz |      | 500 MHz |      | 550 MHz |      | Unit  | Notes |
|-----------------------------------------|--------------------------------------------|---------|------|---------|------|---------|------|-------|-------|
| Characteristic                          | Syllibol                                   | Min     | Max  | Min     | Max  | Min     | Max  | Oiiit | Notes |
| Processor frequency                     | f <sub>core</sub>                          | 300     | 450  | 300     | 500  | 300     | 550  | MHz   |       |
| VCO frequency                           | f <sub>VCO</sub>                           | 600     | 900  | 600     | 1000 | 600     | 1100 | MHz   |       |
| SYSCLK frequency                        | f <sub>SYSCLK</sub>                        | 33      | 133  | 33      | 133  | 33      | 133  | MHz   | 1     |
| SYSCLK cycle time                       | t <sub>SYSCLK</sub>                        | 7.5     | 30   | 7.5     | 30   | 7.5     | 30   | ns    |       |
| SYSCLK rise and fall time               | t <sub>KR</sub>                            | _       | 1.0  | _       | 1.0  | _       | 1.0  | ns    | 2     |
|                                         | t <sub>KF</sub>                            | _       | 0.5  | _       | 0.5  | _       | 0.5  | ns    | 3     |
| SYSCLK duty cycle<br>measured at OVdd/2 | t <sub>KHKL</sub> /t <sub>SYS</sub><br>CLK | 40      | 60   | 40      | 60   | 40      | 60   | %     | 4     |
| SYSCLK jitter                           |                                            | —       | ±150 | _       | ±150 | _       | ±150 | ps    | 5     |
| Internal PLL relock time                |                                            | _       | 100  | _       | 100  | _       | 100  | μS    | 6     |

### Note:

See general hardware specification.

### 4.2.2 Processor Bus AC Specifications

Table 8 provides the processor bus AC timing specifications for the MPC7410 part described in this document.

**Table 8. Processor Bus AC Timing Specifications** 

 $At \ Vdd = AVdd = 2.0 \\ V \pm 50 \\ mV; \ 0 \le T_j \le 65 \\ ^{\circ}C, \ OVdd = 2.5 \\ V \pm 0.125 \\ V \ and \ OVdd = 1.8 \\ V \pm 0.090 \\ V, \ 60X \ bus \ at \ 133 \\ MHz \ b$ 

| Parameter                            | Symbol             |     | 00, 550<br>hz | Unit        | Notes   |
|--------------------------------------|--------------------|-----|---------------|-------------|---------|
|                                      |                    | Min | Max           |             |         |
| Mode select input setup to HRESET    | t <sub>MVRH</sub>  | 8   | _             | t<br>sysclk | 2,3,4,5 |
| HRESET to mode select input hold     | t <sub>MXRH</sub>  | 0   | _             | ns          | 2,3,5   |
| Setup Times:                         |                    |     |               | ns          | 10      |
| Address/Transfer Attribute           | t <sub>AVKH</sub>  | 1.4 | _             |             | 6       |
| Transfer Start (TS) Data/Data Parity | t <sub>TSVKH</sub> | 1.4 | _             |             | _       |
| ARTRY/SHD0/SHD1                      | t <sub>DVKH</sub>  | 1.4 | _             |             | 7       |
| All Other Inputs                     | t <sub>ARVKH</sub> | 1.4 | _             |             | _       |
|                                      | t <sub>IVKH</sub>  | 1.4 | _             |             | 8       |



### **Table 8. Processor Bus AC Timing Specifications (continued)**

 $At \ Vdd = AVdd = 2.0V \pm 50mV; \ 0 \le Tj \le 65^{\circ}C, \ OVdd = 2.5V \pm 0.125V \ and \ OVdd = 1.8V \pm 0.090V, \ 60X \ bus \ at \ 133MHz$ 

| Parameter                                                                           | Symbol              | 450, 500, 550<br>Mhz |     | Unit        | Notes          |
|-------------------------------------------------------------------------------------|---------------------|----------------------|-----|-------------|----------------|
|                                                                                     |                     | Min                  | Max |             |                |
| Input Hold Times:                                                                   |                     |                      |     | ns          | 11             |
| Address/Transfer Attribute                                                          | $t_{AXKH}$          | 0                    | _   |             | 6              |
| Transfer Start ( $\overline{TS}$ ) Data/Data Parity                                 | t <sub>TSXKH</sub>  | 0                    | _   |             | _              |
| ARTRY/SHD0/SHD1                                                                     | $t_{DXKH}$          | 0                    | _   |             | 7              |
| All Other Inputs                                                                    | t <sub>ARXKH</sub>  | 0                    | _   |             | _              |
|                                                                                     | $t_{IXKH}$          | 0                    | _   |             | 8              |
| Valid Times:                                                                        |                     |                      |     | ns          | 12             |
| Address/Transfer Attribute                                                          | t <sub>KHAV</sub>   | _                    | 3.0 |             | 6              |
| TS, ABB, DBB<br>Data                                                                | t <sub>KHTSV</sub>  | _                    | 3.0 |             | _              |
| Data Parity                                                                         | $t_{KHDV}$          | _                    | 3.5 |             | 7              |
| ARTRY/SHD0/SHD1                                                                     | $t_{KHDPV}$         | _                    | 3.5 |             | 7              |
| All Other Outputs                                                                   | t <sub>KHARV</sub>  | _                    | 2.3 |             | _              |
|                                                                                     | $t_{KHOV}$          | _                    | 3.0 |             | 9              |
| Output Hold Times:                                                                  |                     |                      |     | ns          | 13             |
| Address/Transfer Attribute                                                          | t <sub>KHAX</sub>   | 0.75                 | _   |             | 6              |
| TS, ABB, DBB<br>Data/Data Parity                                                    | t <sub>KHTSX</sub>  | 0.75                 | _   |             | _              |
| ARTRY/SHD0/SHD1                                                                     | $t_{KHDX}$          | 0.6                  | _   |             | 7              |
| All Other Outputs                                                                   | $t_{KHARX}$         | 0.75                 | _   |             | _              |
|                                                                                     | t <sub>KHOX</sub>   | 0.75                 | _   |             | 9              |
| SYSCLK to Output Enable                                                             | t <sub>KHOE</sub>   | 0.5                  | _   | ns          | 14             |
| SYSCLK to Output High Impedance (all except TS, ABB/AMON(0), ARTRY/SHD, DBB/DMON(0) | t <sub>KHOZ</sub>   | _                    | 3.5 | ns          | 15             |
| SYSCLK to TS, ABB/AMON(0), DBB/DMON(0) High Impedance after precharge               | t <sub>KHABPZ</sub> | _                    | 1.0 | t<br>sysclk | 4,15,<br>16,17 |
| Maximum Delay to ARTRY/SHD0/SHD1 Precharge                                          | t <sub>KHARP</sub>  |                      | 1   | t<br>sysclk | 4,17           |
| SYSCLK to ARTRY/SHD0/SHD1 High Impedance After Precharge                            | t <sub>KHARPZ</sub> | _                    | 2   | t<br>sysclk | 4,17           |

Notes:

See General hardware specification.



**DC Electrical Characteristics** 

# 4.2.3 L2 Clock AC Specifications

Table 9 provides the L2CLK Output AC Timing Specifications for the MPC7410 part described in this document.

### **Table 9. L2CLK Output AC Timing Specifications**

At recommended operating conditions (See Table 3)

| Parameter                | Symbol                                    | 450 MHz |      | 500 MHz |      | 550 MHz |      | Unit  | Notes |
|--------------------------|-------------------------------------------|---------|------|---------|------|---------|------|-------|-------|
| Parameter                | Symbol                                    | Min     | Max  | Min     | Max  | Min     | Max  | Offic | Notes |
| L2CLK frequency          | f <sub>L2CLK</sub>                        | 150     | 225  | 150     | 250  | 150     | 275  | MHz   | 1     |
| L2CLK cycle time         | t <sub>L2CLK</sub>                        | 4.4     | 6.67 | 4.0     | 6.67 | 3.64    | 6.67 | ns    |       |
| L2CLK duty cycle         | t <sub>CHCL</sub> /t <sub>L2</sub><br>CLK | 50      |      | 50      |      | 50      |      | %     | 2     |
| Internal DLL-relock time |                                           | 640     | _    | 640     | _    | 640     | _    | L2CLK | 4     |
| DLL capture window       |                                           |         | ±200 |         | ±200 |         | ±200 | ns    | 5     |

### Note:

See general hardware specification.



# 4.2.4 L2 Bus AC Specifications

Table 10 provides the L2 Bus Interface AC Timing Specifications for the frequencies described in this document.

### **Table 10. L2 Bus Interface AC Timing Specifications**

 $At \ Vdd = AVdd = 2.05 V \pm 50 mV; \ 0 \leq Tj \leq 65^{\circ}C, \ L2OVdd = 2.5 V \pm 0.125 V \ and \ L2OVdd = 1.8 V \pm 0.090 V \ ds = 1.8 V \pm 0.090$ 

| Parameter                                                                                                                                                            | Symbol                                | 450, 50<br>Mi            |                              | Unit | Notes |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------|------------------------------|------|-------|
|                                                                                                                                                                      |                                       | Min                      | Max                          |      |       |
| L2SYNC_IN rise and fall time                                                                                                                                         | t <sub>L2CR</sub> & t <sub>L2CF</sub> | _                        | 1.0                          | ns   | 1     |
| Setup Times:  Data and parity                                                                                                                                        | t <sub>DVL2CH</sub>                   | 1.250                    | 1                            | ns   | 2     |
| Input Hold Times:<br>Data and parity                                                                                                                                 | t <sub>DXL2CH</sub>                   | _                        | 0.0                          | ns   | 2     |
| Valid Times:  All outputs when L2CR[14-15] =  00  All outputs when L2CR[14-15] =  01  All outputs when L2CR[14-15] =  10  All outputs when L2CR[14-15] =  11         | t <sub>L2CHOV</sub>                   |                          | 2.25<br>2.50<br>2.75<br>3.25 | ns   | 3,4   |
| Output Hold Times  All outputs when L2CR[14-15] = 00  All outputs when L2CR[14-15] = 01  All outputs when L2CR[14-15] = 10  All outputs when L2CR[14-15] = 11        | t <sub>L2CHOX</sub>                   | 0.5<br>0.9<br>1.3<br>1.7 |                              | ns   | 3     |
| L2SYNC_IN to high impedance: All outputs when L2CR[14-15] = 00 All outputs when L2CR[14-15] = 01 All outputs when L2CR[14-15] = 10 All outputs when L2CR[14-15] = 11 | t <sub>L2CHOZ</sub>                   |                          | 2.0<br>2.5<br>3.0<br>3.5     | ns   |       |

Notes: See General Hardware Specification



**Document Revision History** 

# 9 Document Revision History

Table 16 provides a revision history for this document.

**Table 16. Document Revision History** 

| Revision | Date      | Substantive Change(s)                                                                                                       |  |  |  |  |
|----------|-----------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1.1      | 4/19/2005 | Document template update                                                                                                    |  |  |  |  |
|          |           | Document ID change from MPC7410RXPEPNS for Part Number Specification to MPC7410ECS05AD for Hardware Specification Addendum. |  |  |  |  |
| 1        | 10/2002   | Minor formatting                                                                                                            |  |  |  |  |
|          |           | Section 1.10.1 - added Table 17 - Part Marking Nomenclature                                                                 |  |  |  |  |
| 0        |           | Initial release.                                                                                                            |  |  |  |  |

# 10 Ordering Information

MPC 7410

# 10.1 Part Numbers Addressed by this Specification

RX

Table 17 provides the ordering information for the MPC7410 part described in this document.

YYY

**Table 17. Part Marking Nomenclature** 

Y

X

|                 | ,                  | 1 17 1    | <i>/</i> ////                       | A                              | <b>A</b>                |
|-----------------|--------------------|-----------|-------------------------------------|--------------------------------|-------------------------|
| Product<br>Code | Part<br>Identifier | Package   | Processor<br>Frequency <sup>1</sup> | Application Modifier           | Revision Level          |
| MPC             | 7410               | RX = CBGA | 450<br>500<br>550                   | P: 2.0 V ± 50 mV<br>0 to 65 °C | E: 1.4; PVR = 800C 1104 |

### Notes:

MPC7410 RISC Microprocessor Hardware Specifications Addendum for the MPC7410RXnnnPE Series, Rev. 1.1

<sup>1.</sup> Processor core frequencies supported by parts addressed by this specification only. Parts addressed by other specifications may support other maximum core frequencies.



# 10.3 Part Marking

Parts are marked as the example shown in Figure 26.



Notes: BGA

nnn is the speed grade of the part
MMMMMM is the 6-digit mask number
ATWLYYWWA is the traceability code
CCCCC is the country of assembly (this space is left blank if parts are assembled in the United States)

Figure 26. Freescale Part Marking for BGA Device



**Ordering Information** 

### THIS PAGE INTENTIONALLY LEFT BLANK

MPC7410 RISC Microprocessor Hardware Specifications Addendum for the MPC7410RXnnnPE Series, Rev. 1.1





### THIS PAGE INTENTIONALLY LEFT BLANK



### How to Reach Us:

#### **Home Page:**

www.freescale.com

#### email:

support@freescale.com

### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com

### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

### For Literature Requests Only:

Freescale Semiconductor
Literature Distribution Center
P.O. Box 5405
Denver, Colorado 80217
(800) 441-2447
303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor
@ hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2002, 2005.

Document Number: MPC7410ECS05AD

Rev. 1.1 04/2005

