# Freescale Semiconductor Advance Information Document Number: MPC7455ECS01AD Rev. 0.1, 10/2005 # MPC7455 RISC Microprocessor Hardware Specifications Addendum for the XPC74*n*5RX*nnnn*LC Series This document describes part-number-specific changes to recommended operating conditions and revised electrical specifications, as applicable, from those described in the general *MPC7455 RISC Microprocessor Hardware Specifications* (Order No. MPC7455EC). The MPC7455 is a PowerPC<sup>TM</sup> microprocessor. The devices described in this specification are no longer in production and this document is provided for reference only. For recommended upgrades or replacement devices, contact your Freescale sales office. Specifications provided in this document supersede those in the *MPC7455 RISC Microprocessor Hardware*Specifications, Rev. 1 or later, for the part numbers listed in Table A only. Specifications not addressed herein are unchanged. Because this document is frequently updated, refer to http://www.freescale.com or contact your Freescale sales office for the latest version. Note that headings and table numbers in this document are not consecutively numbered. They are intended to correspond to the heading or table affected in the general hardware specification. Freescale Part Numbers Affected: XPC7455RX600LC XPC7455RX733LC XPC7455RX800LC XPC7455RX867LC XPC7455RX1000LC XPC7445RX600LC XPC7445RX733LC XPC7445RX800LC XPC7445RX867LC XPC7445RX933LC PPC7445RX1000LC This document contains information on a new product. Specifications and information herein are subject to change without notice. Part numbers addressed in this document are listed in Table A. Table A. Part Numbers Addressed by This Data Sheet | | Į0 | perating Conditio | ns | | |--------------------------|---------------------------|-------------------|------------------------|----------------------------------------------------------------------------------------------------------------| | Freescale<br>Part Number | CPU<br>Frequency<br>(MHz) | V <sub>DD</sub> | T <sub>J</sub><br>(°C) | Significant Differences from<br>Hardware Specification | | XPC7455RX600LC | 600 | 1.6 V ± 50 mV | 0 to 105 | Modified core voltage, core and VCO frequency, and | | XPC7455RX733LC | 733 | | | power specifications; modified PLL_CFG settings. This document describes all XPC74 <i>n</i> 5RX <i>nnnn</i> LC | | XPC7455RX800LC | 800 | | | devices. Rev. 0 of the MPC7455 RISC | | XPC7455RX867LC | 867 | | | Microprocessor Hardware Specifications originally described these devices but later revisions of that | | XPC7455RX933LC | 933 | | | document describe only later devices. | | PPC7455RX1000LC | 1000 | | | | | XPC7445RX600LC | 600 | | | | | XPC7445RX733LC | 733 | | | | | XPC7445RX800LC | 800 | | | | | XPC7445RX867LC | 867 | | | | | XPC7445RX933LC | 933 | | | | | PPC7445RX1000LC | 1000 | | | | **Note:** The X prefix in a Freescale part number designates a "Pilot Production Prototype" as defined by Freescale SOP 3-13. These are from a limited production volume of prototypes manufactured, tested, and Q.A. inspected on a qualified technology to simulate normal production. These parts have only preliminary reliability and characterization data. Before pilot production prototypes may be shipped, written authorization from the customer must be on file in the applicable sales office acknowledging the qualification status and the fact that product changes may still occur while shipping pilot production prototypes. # 1.1 Features This section summarizes changes to the features of the MPC7455 described in the MPC7455 RISC Microprocessor Hardware Specifications. - Power management - 1.6-V processor core # 1.4 General Parameters • Core power supply: $1.6 \text{ V} \pm 50 \text{ mV DC nominal}$ ## 1.5.1 DC Electrical Characteristics Table 4 provides the recommended operating conditions for the MPC7455 part numbers described herein. **Table 4. Recommended Operating Conditions** | Characteristic | Symbol | Recommended<br>Value | Unit | |---------------------|------------------|----------------------|------| | Core supply voltage | $V_{DD}$ | 1.6 V ± 50 mV | V | | PLL supply voltage | AV <sub>DD</sub> | 1.6 V ± 50 mV | ٧ | **Note:** These are the recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed. Table 7 provides the power consumption for the MPC7455 part numbers described herein. **Table 7. Power Consumption for MPC7455** | | | Р | rocessor (CF | PU) Frequenc | ру | | Unit | Notes | | |-----------------|---------|---------|--------------|--------------|---------|-------|-------|---------|--| | | 600 MHz | 733 MHz | 800 MHz | 867 MHz | 933 MHz | 1 GHz | Oilit | Notes | | | Full-Power Mode | | | | | | | | | | | Typical | 13.0 | 15.6 | 17.0 | 18.5 | 19.9 | 21.3 | W | 1, 3 | | | Maximum | 17.5 | 22.0 | 24.0 | 26.0 | 28.0 | 30.0 | W | 1, 2 | | | Doze Mode | | | | | | | | | | | Typical | _ | _ | _ | _ | _ | _ | W | 1, 3, 4 | | | | | • | Nap N | lode | | | | | | | Typical | 1.4 | 1.7 | 1.8 | 1.9 | 2.0 | 2.2 | W | 1, 3 | | | | | | Sleep I | Mode | | | | | | | Typical | 0.85 | 0.90 | 0.90 | 0.95 | 1.00 | 1.00 | W | 1, 3 | | | | | Deep | Sleep Mode | (PLL Disabl | ed) | | | | | | Typical | 500 | 500 | 510 | 570 | 610 | 640 | mW | 1, 3 | | #### Notes: - These values apply for all valid processor bus and L3 bus ratios. The values do not include I/O supply power (OV<sub>DD</sub> and GV<sub>DD</sub>) or PLL supply power (AV<sub>DD</sub>). OV<sub>DD</sub> and GV<sub>DD</sub> power is system dependent, but is typically <5% of V<sub>DD</sub> power. Worst case power consumption for AV<sub>DD</sub> < 3 mW.</li> - 2. Maximum power is measured at nominal V<sub>DD</sub> (see Table 4) while running an entirely cache-resident, contrived sequence of instructions which keep the execution units, with or without AltiVec<sup>™</sup>, maximally busy. - Typical power is an average value measured at the nominal recommended V<sub>DD</sub> (see Table 4) and 65°C in a system while running a typical code sequence. - 4. Doze mode is not a user-definable state; it is an intermediate state between Full-Power and either Nap or Sleep mode. As a result, power consumption for this mode is not tested. Table 8 provides the clock AC timing specifications for the MPC7455 part numbers described herein. ## **Table 8. Clock AC Timing Specifications** At recommended operating conditions. See Table 4. | | | Maximum Processor Core Frequency | | | | | | | | | | | | | | |---------------------|-------------------|----------------------------------|------|------|------|------|------|------|------|------|------|------|------|------|-------| | Characteristic | Symbol | 600 | MHz | 733 | MHz | 800 | MHz | 867 | MHz | 933 | MHz | 1 G | Hz | Unit | Notes | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | | Processor frequency | f <sub>core</sub> | 500 | 600 | 500 | 733 | 500 | 800 | 500 | 867 | 500 | 933 | 500 | 1000 | MHz | 1 | | VCO frequency | f <sub>VCO</sub> | 1000 | 1200 | 1000 | 1466 | 1000 | 1600 | 1000 | 1734 | 1000 | 1866 | 1000 | 2000 | MHz | 1 | ## Notes: Table 12 provides the L3 bus interface AC timing specifications for MSUG2 for the MPC7455 part numbers described herein. Table 12. L3 Bus Interface AC Timing Specifications for MSUG2 At recommended operating conditions. See Table 4. | | | | All Spee | d Grades | | | | |-------------------------------------------|------------------------------------------------|--------------------------------------|-------------------------------------|--------------------------------------|-------------------------------------|-------|---------| | Parameter | Symbol | L2CR[12] = 0 an | d L3CR[12] = 0 <sup>8</sup> | L2CR[12] = 1 an | Unit | Notes | | | | | Min | Max | Min | Max | | | | L3_CLK rise and fall time | t <sub>L3CR</sub> ,<br>t <sub>L3CF</sub> | _ | 1.0 | _ | 1.0 | ns | 1 | | Setup times:<br>Data and parity | t <sub>L3DVEH</sub> ,<br>t <sub>L3DVEL</sub> | - 0.1 | _ | - 0.1 | _ | ns | 2, 3, 4 | | Input hold times:<br>Data and parity | t <sub>L3DXEH</sub> ,<br>t <sub>L3DXEL</sub> | t <sub>L3_ECHO_CLK</sub> /4<br>+ 0.6 | _ | t <sub>L3_ECHO_CLK</sub> /4<br>+ 0.6 | _ | ns | 2, 4 | | Valid times:<br>Data and parity | t <sub>L3CHDV</sub> ,<br>t <sub>L3CLDV</sub> | _ | (- t <sub>L3_CLK</sub> /4)<br>+ 0.4 | _ | (- t <sub>L3_CLK</sub> /4)<br>+ 0.8 | ns | 5, 6, 7 | | Valid times:<br>All other outputs | t <sub>L3CHOV</sub> | _ | t <sub>L3_CLK</sub> /4 + 1.0 | _ | t <sub>L3_CLK</sub> /4 + 1.2 | ns | 5, 7 | | Output hold times:<br>Data and parity | t <sub>L3CHDX</sub> ,<br>t <sub>L3CLDX</sub> , | t <sub>L3_CLK</sub> /4 - 0.4 | _ | t <sub>L3_CLK</sub> /4 - 0.2 | _ | ns | 5, 6, 7 | | Output hold times:<br>All other outputs | t <sub>L3CHOX</sub> | t <sub>L3_CLK</sub> /4 – 0.5 | _ | t <sub>L3_CLK</sub> /4 - 0.3 | _ | ns | 5, 7 | | L3_CLK to high impedance: Data and parity | t <sub>L3CLDZ</sub> | _ | t <sub>L3_CLK</sub> /2 | _ | t <sub>L3_CLK</sub> /2 | ns | | Caution: The SYSCLK frequency, PLL\_CFG[0:4] settings must be chosen such that the resulting SYSCLK (bus) frequency, CPU (core) frequency, and PLL (VCO) frequency do not exceed their respective maximum or minimum operating frequencies (see Table 4 in the MPC7455 RISC Microprocessor Hardware Specifications). Refer to the PLL\_CFG[0:4] signal description in Section 1.9.1, "PLL Configuration," for valid PLL\_CFG[0:4] settings. ## Table 12. L3 Bus Interface AC Timing Specifications for MSUG2 (continued) At recommended operating conditions. See Table 4. | Parameter | Symbol | L2CR[12] = 0 an | d L3CR[12] = 0 <sup>8</sup> | L3CR[12] = 0 <sup>8</sup> L2CR[12] = 1 an | | Unit | Notes | |---------------------------------------------|---------------------|-----------------|------------------------------|-------------------------------------------|------------------------------|------|-------| | | | Min | Max | Min | Max | | | | L3_CLK to high impedance: All other outputs | t <sub>L3CHOZ</sub> | _ | t <sub>L3_CLK</sub> /4 + 2.0 | _ | t <sub>L3_CLK</sub> /4 + 2.0 | ns | | #### Notes: - 1. Rise and fall times for the L3\_CLK output are measured from 20% to 80% of GV<sub>DD</sub>. - 2. For DDR, all input specifications are measured from the midpoint of the signal in question to the midpoint voltage of the rising or falling edge of the input L3\_ECHO\_CLK*n* (see Figure 10 in the *MPC7455 RISC Microprocessor Hardware Specifications*). Input timings are measured at the pins. - 3. For DDR, the input data will typically follow the edge of L3\_ECHO\_CLKn as shown in Figure 10 in the MPC7455 RISC Microprocessor Hardware Specifications. For consistency with other input setup time specifications, this will be treated as negative input setup time. - 4. t<sub>L3\_ECHO\_CLK</sub>/4 is one-fourth the period of L3\_ECHO\_CLK*n*. This parameter indicates that the MPC7455 can latch an input signal that is valid for only a short time before and a short time after the midpoint between the rising and falling (or falling and rising) edges of L3\_ECHO\_CLK*n* at any frequency. - 5. All output specifications are measured from the midpoint voltage of the rising (or for DDR write data, also the falling) edge of L3\_CLK to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see Figure 8 in the MPC7455 RISC Microprocessor Hardware Specifications). - 6. For DDR, the output data will typically lead the edge of L3\_CLKn as shown in Figure 10 in the MPC7455 RISC Microprocessor Hardware Specifications. For consistency with other output valid time specifications, this will be treated as negative output valid time. - 7. t<sub>L3\_CLK</sub>/4 is one-fourth the period of L3\_CLKn. This parameter indicates that the specified output signal is actually launched by an internal clock delayed in phase by 90°. Therefore, there is a frequency component to the output valid and output hold times such that the specified output signal will be valid for approximately one L3\_CLK period starting three-fourths of a clock prior to the edge on which the SRAM will sample it and ending one-fourth of a clock period after the edge it will be sampled. - 8. These configuration bits allow the AC timing of the L3 interface to be altered via software. They must be both set or both cleared; other configurations will increase t<sub>I 3CSKW1</sub>, which may cause unreliable L3 operation. Table 13 provides the L3 bus AC timing specifications for PB2 and Late Write SRAMs for the MPC7455 part numbers described herein. Table 13. L3 Bus Interface AC Timing Specifications for PB2 and Late Write SRAMs At recommended operating conditions. See Table 4. | Parameter | Symbol | L2CR[12]=0 an | d L3CR[12]=0 <sup>6</sup> | L2CR[12]=1 an | Unit | Notes | | |--------------------------------------|------------------------------------------|---------------|---------------------------|---------------|------|-------|------| | | | Min | Max | Min | Max | | | | L3_CLK rise and fall time | t <sub>L3CR</sub> ,<br>t <sub>L3CF</sub> | _ | 1.0 | _ | 1.0 | ns | 1, 5 | | Setup times:<br>Data and parity | t <sub>L3DVEH</sub> | 1.5 | _ | 1.5 | _ | ns | 2, 5 | | Input hold times:<br>Data and parity | t <sub>L3DXEH</sub> | _ | 0.5 | _ | 0.5 | ns | 2, 5 | MPC7455 RISC Microprocessor Hardware Specifications Addendum for the XPC74n5RXnnnnLC Series, Rev. 0.1 Table 13. L3 Bus Interface AC Timing Specifications for PB2 and Late Write SRAMs (continued) At recommended operating conditions. See Table 4. | | | | All Speed Grades | | | | | | | | |---------------------------------------------|---------------------|------------------------------|------------------------------|------------------------------|------------------------------|-------|---------|--|--|--| | Parameter | Symbol | L2CR[12]=0 an | d L3CR[12]=0 <sup>6</sup> | L2CR[12]=1 an | Unit | Notes | | | | | | | | Min | Max | Min | Max | | | | | | | Valid times:<br>Data and parity | t <sub>L3CHDV</sub> | _ | t <sub>L3_CLK</sub> /4 + 1.0 | _ | t <sub>L3_CLK</sub> /4 + 1.2 | ns | 3, 4, 5 | | | | | Valid times:<br>All other outputs | t <sub>L3CHOV</sub> | _ | t <sub>L3_CLK</sub> /4 + 1.0 | _ | t <sub>L3_CLK</sub> /4 + 1.2 | ns | 4 | | | | | Output hold times:<br>Data and parity | t <sub>L3CHDX</sub> | t <sub>L3_CLK</sub> /4 - 0.4 | _ | t <sub>L3_CLK</sub> /4 - 0.2 | _ | ns | 3, 4, 5 | | | | | Output hold times:<br>All other outputs | t <sub>L3CHOX</sub> | t <sub>L3_CLK</sub> /4 - 0.4 | _ | t <sub>L3_CLK</sub> /4 - 0.2 | _ | ns | 4, 5 | | | | | L3_CLK to high impedance: Data and parity | t <sub>L3CHDZ</sub> | _ | 2.0 | _ | 2.0 | ns | 5 | | | | | L3_CLK to high impedance: All other outputs | t <sub>L3CHOZ</sub> | _ | 2.0 | _ | 2.0 | ns | 5 | | | | #### Notes: - 1. Rise and fall times for the L3\_CLK output are measured from 20% to 80% of GV<sub>DD</sub>. - 2. All input specifications are measured from the midpoint of the signal in question to the midpoint voltage of the rising edge of the input L3\_ECHO\_CLKn (see Figure 10 in the MPC7455 RISC Microprocessor Hardware Specifications). Input timings are measured at the pins. - 3. All output specifications are measured from the midpoint voltage of the rising edge of L3\_CLK*n* to the midpoint of the signal in question. The output timings are measured at the pins. All output timings assume a purely resistive 50-Ω load (see Figure 10 in the *MPC7455 RISC Microprocessor Hardware Specifications*). - 4. t<sub>L3\_CLK</sub>/4 is one-fourth the period of L3\_CLKn. This parameter indicates that the specified output signal is actually launched by an internal clock delayed in phase by 90°. Therefore, there is a frequency component to the output valid and output hold times such that the specified output signal will be valid for approximately one L3\_CLK period starting three-fourths of a clock prior to the edge on which the SRAM will sample it and ending one-fourth of a clock period after the edge it will be sampled. - 5. Timing behavior and characterization are currently being evaluated. - 6. These configuration bits allow the AC timing of the L3 interface to be altered via software. They must be both set or both cleared; other configurations will increase t<sub>L3CSKW1</sub> and t<sub>L3CSKW2</sub>, which may cause unreliable L3 operation. # 1.9.1 PLL Configuration The MPC7455 PLL is configured by the PLL\_CFG[0:4] signals; note that PLL\_CFG[4] was formerly called PLL\_EXT in earlier documentation. For a given SYSCLK (bus) frequency, the PLL configuration signals set the internal CPU and VCO frequency of operation. PLL\_CFG[4] will normally be pulled low but can be asserted for extended modes of operation. The PLL configuration for the MPC7455 is shown in Table 17 for a set of example frequencies. In this example, shaded cells represent settings that, for a given SYSCLK frequency, result in core and/or VCO frequencies that do not comply with the 1-GHz column in Table 8. Note that the settings for Rev. C devices are different than those for subsequent devices. Table 17. MPC7455 Microprocessor PLL Configuration Example for 1 GHz Parts | | | Examp | le Bus-to-C | ore Freque | ncy in MHz | (VCO Frequ | uency in MI | Hz) | | |------------------|-------------------------------|-------------------------------|-----------------|---------------|-----------------|---------------|---------------|----------------|----------------| | PLL_CFG<br>[0:4] | Bus-to-<br>Core<br>Multiplier | Core-to-<br>VCO<br>Multiplier | Bus<br>33.3 MHz | Bus<br>50 MHz | Bus<br>66.6 MHz | Bus<br>75 MHz | Bus<br>83 MHz | Bus<br>100 MHz | Bus<br>133 MHz | | 00000 | 0.5x | 2x | | | | | | | | | 01000 | 2x | 2x | | | | | | | | | 01100 | 2.5x | 2x | | | | | | | | | 10000 | 3x | 2x | | | | | | | | | 11100 | 3.5x | 2x | | | | | | | | | 10100 | 4x | 2x | | | | | | | 533<br>(1066) | | 01110 | 4.5x | 2x | | | | | | | 600<br>(1200) | | 10110 | 5x | 2x | | | | | | 500<br>(1000) | 667<br>(1333) | | 10010 | 5.5x | 2x | | | | | | 550<br>(1100) | 733<br>(1466) | | 11010 | 6x | 2x | | | | | | 600<br>(1200) | 800<br>(1600) | | 01010 | 6.5x | 2x | | | | | 540<br>(1080) | 650<br>(1300) | 866<br>(1730) | | 00100 | 7x | 2x | | | | 525<br>(1050) | 580<br>(1160) | 700<br>(1400) | 933<br>(1866) | | 00010 | 7.5x | 2x | | | 500<br>(1000) | 563<br>(1125) | 623<br>(1245) | 750<br>(1500) | 1000<br>(2000) | | 11000 | 8x | 2x | | | 533<br>(1066) | 600<br>(1200) | 664<br>(1328) | 800<br>(1600) | | | 01111 | 9x | 2x | | | 600<br>(1200) | 675<br>(1350) | 747<br>(1494) | 900<br>(1800) | | | 10101 | 10x | 2x | | 500<br>(1000) | 667<br>(1333) | 750<br>(1500) | 830<br>(1660) | 1000<br>(2000) | | | 10011 | 11x | 2x | | 550<br>(1100) | 733<br>(1466) | 825<br>(1650) | 913<br>(1826) | | | | 10111 | 12x | 2x | | 600<br>(1200) | 800<br>(1600) | 900<br>(1800) | 996<br>(1992) | | | Table 17. MPC7455 Microprocessor PLL Configuration Example for 1 GHz Parts (continued) | | | Examp | nple Bus-to-Core Frequency in MHz (VCO Frequency in MHz) | | | | | | | | | |------------------|-------------------------------|------------------------------------------|----------------------------------------------------------|---------------|-----------------|---------------|---------------|----------------|----------------|--|--| | PLL_CFG<br>[0:4] | Bus-to-<br>Core<br>Multiplier | Core-to-<br>VCO<br>Multiplier | Bus<br>33.3 MHz | Bus<br>50 MHz | Bus<br>66.6 MHz | Bus<br>75 MHz | Bus<br>83 MHz | Bus<br>100 MHz | Bus<br>133 MHz | | | | 01011 | 13x | 2x | | 650<br>(1300) | 865<br>(1730) | 975<br>(1950) | | | | | | | 11001 | 14x | 2x | | 700<br>(1400) | 933<br>(1866) | | | | | | | | 00011 | 15x | 2x | 500<br>(1000) | 750<br>(1500) | 1000<br>(2000) | | | | | | | | 11011 | 16x 2x | | 533<br>(1066) | 800<br>(1600) | | | | | | | | | 00110 | PLL off/bypass | | PLL off, SYSCLK clocks core circuitry directly | | | | | | | | | | 11110 | PLI | PLL off PLL off, no core clocking occurs | | | | | | | | | | # 1.11 Ordering Information # 1.11.1 Part Numbers Addressed by This Specification RX Table 21 provides the ordering information for the MPC7455 parts described in this document. **Table 21. Part Marking Nomenclature** | XPC | 74 <i>n</i> 5 | RX | nnnn | X | X | |------------------|--------------------|-----------|-------------------------------------|--------------------------------|-------------------------| | Product<br>Code | Part<br>Identifier | Package | Processor<br>Frequency <sup>1</sup> | Application Modifier | Revision Level | | XPC <sup>2</sup> | 7455<br>7445 | RX = CBGA | 600<br>733<br>800<br>867<br>933 | L: 1.6 V ± 50 mV<br>0 to 105°C | C: 2.1; PVR = 8001 0201 | | PPC <sup>3</sup> | | | 1000 | | | #### Notes: XPC: - 1. Processor core frequencies supported by parts addressed by this specification only. Parts addressed by other specifications may support other maximum core frequencies. - 2. The X prefix in a Freescale part number designates a "Pilot Production Prototype" as defined by Freescale SOP 3-13. These are from a limited production volume of prototypes manufactured, tested, and Q.A. inspected on a qualified technology to simulate normal production. These parts have only preliminary reliability and characterization data. Before pilot production prototypes may be shipped, written authorization from the customer must be on file in the applicable sales office acknowledging the qualification status and the fact that product changes may still occur while shipping pilot production prototypes. - 3. The P prefix in a Freescale part number designates a "Pilot Production Prototype" as defined by Freescale SOP 3-13. These parts have only preliminary reliability and characterization data. Before pilot production prototypes may be shipped, written authorization from the customer must be on file in the applicable sales office acknowledging the qualification status and the fact that product changes may still occur while shipping pilot production prototypes. MPC7455 RISC Microprocessor Hardware Specifications Addendum for the XPC74n5RXnnnnLC Series, Rev. 0.1 # 1.11.3 Part Marking Parts are marked as the example shown in Figure 29. ## Notes: MMMMMM is the 6-digit mask number. ATWLYYWWA is the traceability code. CCCCC is the country of assembly. This space is left blank if parts are assembled in the United States. Figure 29. Freescale Part Marking for CBGA Device # **Document Revision History** Table B provides a revision history for this hardware specification addendum. **Table B. Document Revision History** | Rev.<br>No. | Date | Editor/<br>Writer | Substantive Change(s) | |-------------|------------|-------------------|--------------------------------------------------------------------------------------------| | 0.1 | 07/19/2005 | NB | Changed document order number (was MPC7455RXLCPNS, Rev. 0). Updated to Freescale template. | | 0 | 01/2003 | NB/ME | Initial release. | ## THIS PAGE INTENTIONALLY LEFT BLANK #### How to Reach Us: #### **Home Page:** www.freescale.com #### email: support@freescale.com ## **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com ### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com ### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @ hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. The described product is a PowerPC microprocessor. The PowerPC name is a trademark of IBM Corp. and used under license. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc., 2003, 2005. Document Number: MPC7455ECS01AD Rev. 0.1 10/2005