USB PD and Type-C high voltage sink/source combo switch with protection

Rev. 2 — 4 March 2019

**Product data sheet** 

### 1. General description

The NX20P3483UK is a product with combined multiple power switches and an LDO for USB PD application. The device includes a bidirectional high voltage power switch which supports both 20V sink and 6V source; a 5V power switch for source and a 100mA LDO provides power supply for dead battery operation.

The high voltage power switch has 29V DC tolerance, and is able to sink up to 5A at maximum of 20V and source up to 3.4A at maximum of 6V. When it is configured as a high voltage sink switch, the path has overvoltage protection and reverse current protection features. While it is configured as high voltage source switch, the adjustable overcurrent limit circuit is integrated.

The 5V power switch has an adjustable overcurrent limit, "ideal diode" feature and short circuit protection. The maximum current capability is 3.4A. It supports fast role swap for USB PD3.0 application.

A VBUS discharge circuit is integrated according to USB PD VBUS discharging requirement. To minimize inrush current during normal startup, turn on slew rate control has been built in for all power switches. Over temperature protection is also equipped to automatically isolate the switch terminals when the device is overheated.

The device is controlled through an I<sup>2</sup>C-bus interface, allowing the host to configure switches and program different specified parameters according to an I<sup>2</sup>C register map.

The NX20P3483UK is offered with WLCSP42 package: 0.4mm pitch, 2.51 x 2.91 x 0.525mm, 0.4mm pitch.

### 2. Features and benefits

- Wide supply voltage range for VBUS from 2.8V to 20V
- System power supply V5V from 4.0V to 5.5V
- Chip power supply VDD from 2.7V to 5.5V
- VBUS to VCHG Switch
  - $28m\Omega$  (typical) ultra low ON resistance
  - I<sub>SW</sub> maximum 5A continuous current
  - Bidirectional operation: 20V sink switch from VBUS to VCHG with RCP and 6V source switch from VCHG to VBUS with overcurrent limit
  - Adjustable overcurrent limit for source configuration from 400mA to 3.4A by I<sup>2</sup>C-bus interface
- V5V to VBUS switch
  - $38m\Omega$  (typical) ultra low ON resistance



- I<sub>SW</sub> maximum 3.4A continuous current
- ◆ Adjustable overcurrent limit from 400mA to 3.4A by I<sup>2</sup>C-bus interface
- Integrated high voltage LDO with reverse voltage protection
- Built in slew rate control for all power switches for inrush current limit
- Supports 1MHz Fast Mode Plus I<sup>2</sup>C-bus interface and four different I<sup>2</sup>C slave addresses by ADDR pin
- Safety approvals
  - ◆ UL 62368-1, file no. 20181009- E470128
  - ◆ IEC 62368-1, file no. DK-77044-UL
- Protection circuitry
  - Over-Temperature Protection
  - Over-Voltage Protection
  - Under-Voltage Lockout
  - Reverse current protection
- Surge protection:
  - IEC61000-4-5 exceeds ±95V on VBUS
  - IEC61000-4-5 exceeds ±100V on VBUS with 4.7uF capacitor
- ESD protection
  - IEC61000-4-2 contact discharge exceeds kV on VBUS
  - IEC61000-4-2 air discharge exceeds 15kV on VBUS
  - HBM ANSI/ESDA/JEDEC JS-001 Class 2 exceeds 2kV on all pins
  - CDM ANSI/ESDA/JEDEC JS-002 exceeds 500V
- Operating ambient temperature –40°C to +85°C

### 3. Applications

- Notebook, Ultrabook and Desktop
- USB PD DFP, UFP and DRP
- Tablet and Smart phone

### 4. Ordering information

#### Table 1.Ordering information

| Type number | Package           |         |                                                                                                               |           |
|-------------|-------------------|---------|---------------------------------------------------------------------------------------------------------------|-----------|
|             | Temperature range | Name    | Description                                                                                                   | Version   |
| NX20P3483UK | –40 °C to +85 °C  | WLCSP42 | wafer level chip-scale package; 42 bumps; 2.91 mm<br>x 2.51 mm x 0.525 mm body (backside coating<br>included) | SOT1459-6 |

### 4.1 Ordering options

| Type number | Orderable<br>part number | Package | Packing method                                               | Minimum<br>order quantity | Temperature                                     |
|-------------|--------------------------|---------|--------------------------------------------------------------|---------------------------|-------------------------------------------------|
| NX20P3483UK | NX20P3483UKAZ            | WLCSP42 | reel dry pack, SMD,<br>7" Q1 standard<br>product orientation | 2000                      | $T_{amb} = -40 \circ C \text{ to } +85 \circ C$ |

### 5. Marking

| Table 3. Marking |           |                                                                    |  |  |  |
|------------------|-----------|--------------------------------------------------------------------|--|--|--|
| Line             | Content   | Description                                                        |  |  |  |
| 1                | Pin 1 dot | Pin 1 dot                                                          |  |  |  |
|                  | 3483UK    | Product identification                                             |  |  |  |
| 2                | XXXX      | 4 digit lot number before dot                                      |  |  |  |
|                  | ??        | wafer ID                                                           |  |  |  |
| 3                | Z         | wafer fab code (SSMC)                                              |  |  |  |
|                  | t         | Identification of assembly site (ASE-K)                            |  |  |  |
|                  | D         | RoHS indicator (Dark green)                                        |  |  |  |
|                  | YWW       | Y: Last digits of year code of assembly, WW: week code of assembly |  |  |  |
| 4                | CCC-RRR   | Die x-y coordinate                                                 |  |  |  |

## USB PD and Type-C high voltage sink/source combo switch with protection

### 6. Functional diagram



### 7. Pinning information

### 7.1 Pinning



## USB PD and Type-C high voltage sink/source combo switch with protection



### 7.2 Pin description

| Table 4.     Pin description |                                           |                                                                                              |  |  |  |  |
|------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------|--|--|--|--|
| Symbol                       | Pin                                       | Description                                                                                  |  |  |  |  |
| VBUS                         | C2,C3,C4,C5,D4,D5,<br>E4, E5, F4,F5,G4,G5 | Power supply pin, Connects to TYPE-C Connector VBUS                                          |  |  |  |  |
| VCHG                         | C6,D6, E6,F6,G6                           | connects to system charger input for USB PD voltage charging or output.                      |  |  |  |  |
| V5V                          | D2,E2,F2,G2,<br>D3,E3,F3,G3               | Power supply pin, 5V supply for the device and TYPE-C VBUS output                            |  |  |  |  |
| VDD                          | A1                                        | Chip power supply, connects to system always ON 3.3V power rail or VBAT of 1S battery system |  |  |  |  |
| GND                          | A4,B3,B4,B5,B2                            | ground (0V)                                                                                  |  |  |  |  |
| FRS_EN                       | B6                                        | Fast role swap enable pin, connects to TCPC fast role swap enable output pin                 |  |  |  |  |
| CAP1                         | A3                                        | Internal power rail capacitance pin 1                                                        |  |  |  |  |
| CAP2                         | A6                                        | Internal power rail capacitance pin 2                                                        |  |  |  |  |
| SDA                          | C1                                        | I <sup>2</sup> C Data input/output                                                           |  |  |  |  |

#### NX20P3483UK

| Table 4. Fin descriptionconunued |     |                                                                                                                                                                              |  |  |  |
|----------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Symbol                           | Pin | Description                                                                                                                                                                  |  |  |  |
| SCL                              | B1  | I <sup>2</sup> C Clock input                                                                                                                                                 |  |  |  |
| INT                              | D1  | open drain output; I <sup>2</sup> C interrupt and chip alert                                                                                                                 |  |  |  |
| ADDR                             | E1  | I <sup>2</sup> C address select pin                                                                                                                                          |  |  |  |
| EN_SNK                           | F1  | Input enable pin for HVSNK power switch                                                                                                                                      |  |  |  |
| EN_SRC                           | G1  | Input enable pin for source power switch; the default enable is 5V_SRC power switch. It can be adjusted to enable HV_SRC power switch according to I <sup>2</sup> C register |  |  |  |
| VLDO                             | A5  | LDO output pin                                                                                                                                                               |  |  |  |
| ĒN                               | A2  | Enable pin for whole chip. Internal pull down resistor integrated                                                                                                            |  |  |  |

#### Table 4. Pin description ...continued

NX20P3483UK

### 8. Functional description

#### 8.1 Operation modes

NX20P3483UK can be supplied by VDD power from the system or VBUS power from USB port. Depending upon the power up sequence or availability of VDD and VBUS, the device works in dead battery mode or normal mode. The following sections describe the two modes in detail.

#### 8.1.1 Dead Battery Mode

When VBUS powers up before VDD or VBUS is powered but VDD power is not valid (VDD <VDD UVLO), NX20P3483UK is forced to be in dead battery mode, regardless of the status of EN, EN\_SNK and EN\_SRC pin. In this mode, NX20P3483UK automatically closes HV sink path to charge the battery. The VBUS OVLO in dead battery mode is fixed at 6.8V.

NX20P3483UK only exits from dead battery when the DB\_EXIT bit is set as 1'b1 in register 0Bh by host and VDD is valid (>VDD UVLO). If the DB\_EXIT is set as 1'b1 by host but VDD is less than UVLO, the device stays in dead battery mode and triggers an interrupt to notify host by setting DBEXIT\_ERR in register 04h. In this mode, NX20P3483UK will not support source role and fast role swap.

In dead battery mode, the system can read and write to I<sup>2</sup>C register, but NX20P3483UK will not take any action to respond to the control commands except for DB\_EXIT bit. When NX20P3483UK exits from dead battery mode, the I<sup>2</sup>C register is reset to the default value except for interrupt registers, and the device is controlled by EN\_SNK and EN\_SRC. If the HV sink path needs to be kept closed for charging after exiting dead battery mode, the EN\_SNK pin should be asserted to HIGH 50us before system sets DB\_EXIT bit as "1".

After NX20P3483UK exits from dead battery mode and VDD > VDD UVLO, if system sets DB\_EXIT bit to "0" in register 0Bh; NX20P3483UK will not respond to it and keeps the current status.

While in normal mode, if VDD power is down and VDD < VDD ULVO, the device enters dead battery mode as well and resets DB\_EXIT to "0".

#### 8.1.2 Normal Modes

When VDD powers up before VBUS, VDD is powered but VBUS power is not valid (VBUS < VBUS UVLO) or when NX20P3483UK exits from dead battery mode, the device works in normal mode. The normal modes are controlled by EN, EN\_SNK or EN\_SRC pins as shown in Table 5.

#### Table 5. Operation Modes

| EN | EN_SNK | EN_SRC | Operation mode                                                                                                                        |
|----|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------|
| 0  | 0      | 0      | Standby mode                                                                                                                          |
| 0  | 0      | 1      | Source Mode: default enable 5V_SRC power switch. It can be configured to enable HV_SRC power switch through I <sup>2</sup> C register |

| Table 5. Operation | Modes continued |
|--------------------|-----------------|
|--------------------|-----------------|

| EN | EN_SNK | EN_SRC | Operation mode                                                                                      |
|----|--------|--------|-----------------------------------------------------------------------------------------------------|
| 0  | 1      | 0      | HV Sink Mode: enable HV_SNK power switch                                                            |
| 0  | 1      | 1      | Forbidden, an error interrupt will be reported to system.<br>The device keeps at the current status |
| 1  | х      | х      | Shutdown Mode                                                                                       |

#### 8.1.2.1 HV Sink Mode

In normal mode, when  $\overline{\text{EN}}$  and  $\overline{\text{EN}}_{\text{SRC}}$  are LOW and  $\overline{\text{EN}}_{\text{SNK}}$  is HIGH, NX20P3483UK works in HV Sink mode. It turns on HV Sink path and takes power from VBUS to VCHG.

#### 8.1.2.2 Source Mode

In normal mode, when EN and EN\_SNK are LOW and EN\_SRC is HIGH, NX20P3483UK works in Source mode. By default it turns on 5V Source path and supplies 5V power from V5V to VBUS.

The device supports fast role swap through the 5V Source path. If FRS\_EN is set HIGH or FRS\_AT bit is 1'b1 in register 0Bh, V5V is valid and EN\_SRC=1, 5V source path is enabled with fast turn on feature. NX20P3483UK resumes the VBUS to vSafe5V in 100us.

NX20P3483UK can be configured to VCHG-VBUS Source path through I<sup>2</sup>C-bus interface. When SRC\_SEL bit of register 02h is 1'b1, the EN\_SRC=HIGH enables VCHG-VBUS Source path power switch, which supplies voltage up to 6V from VCHG to VBUS by reverse boost of battery charger.

#### 8.1.2.3 Standby mode

In normal mode, when  $\overline{EN}$ ,  $EN_SNK$  and  $EN_SRC$  are LOW, NX20P3483UK is in standby mode. In this mode, most of internal circuits are turned off to save power. In order to react to system requests, the I<sup>2</sup>C circuits are idle.

#### 8.1.2.4 Shutdown mode

In normal mode, when  $\overline{\text{EN}}$  is HIGH, NX20P3483UK is in shutdown mode. It is a low power mode to save system power consumption.

#### 8.2 VBUS-VCHG Switch

The VBUS-VCHG path is a bidirectional high voltage capable switch. It can be configured to HV sink switch or source switch by I<sup>2</sup>C-bus interface based on system requirement.

#### 8.2.1 VBUS-VCHG HV Sink Mode

When EN\_SNK is HIGH, VBUS-VCHG path works as a HV sink switch. It acts as a charging path to sink current from VBUS to VCHG. In this mode, the switch has adjustable overvoltage protection, reverse current protection from VCHG to VBUS and short circuit protection.

Overvoltage protection

The overvoltage protection trip level can be programed by register 08h as shown in <u>Table 6</u>. Before the system sets NX20P3483UK to HV Sink mode, the OVLO threshold needs to be set if the threshold is not the reset default value, which is 6.8V.

**Product data sheet** 

| OVLO Threshold value |  |  |  |
|----------------------|--|--|--|
| 6V                   |  |  |  |
| 6.8V (default)       |  |  |  |
| 10V                  |  |  |  |
| 11.5V                |  |  |  |
| 14V                  |  |  |  |
| 17V                  |  |  |  |
| 23V                  |  |  |  |
| NA                   |  |  |  |
|                      |  |  |  |

| Table 6. OVLO threshold setting by I <sup>2</sup> C register | Table 6. | <b>OVLO thresho</b> | old setting | by I <sup>2</sup> C | register |
|--------------------------------------------------------------|----------|---------------------|-------------|---------------------|----------|
|--------------------------------------------------------------|----------|---------------------|-------------|---------------------|----------|

When NX20P3483UK is in HV sink mode, the over-voltage lockout (OVLO) circuit disables the VBUS-VCHG power MOSFET. The OV\_HVSNK in register 05h is set as "1" and an interrupt will be issued to notify the host. Once VBUS drops below  $V_{OVLO}$  and no other protection circuit is active, the power MOSFET resumes operation.

• Reverse current protection

The RCP circuit is integrated to prevent leakage from system to port. When the VCHG voltage exceeds the VBUS voltage by 10mV, the device will shutdown the power FET after 4ms de-glitch time. When VCHG voltage exceeds the VBUS voltage by 60mV, the device will shutdown the FET immediately without any de-glitch time. If RCP state is detected before enabling the power FET, the power FET will be kept in OFF state.

• Short circuit protection

The short circuit protection is integrated for this mode. When MOSFET is fully turned on and the current through it exceeds 10A, it turns off MOSFET to protect the device and system. An interrupt will be issued when short circuit protection is triggered by setting SC\_HVSNK as "1" in register 05h. Once the short circuit condition is removed and no other protection circuit is active, the state of the MOSFET is controlled by I<sup>2</sup>C register bit again.

#### 8.2.2 VCHG-VBUS HV Source Mode

When EN\_SRC is HIGH and SRC\_SEL bit is 1'b1 in register 02h, VCHG-VBUS path works as a source switch. It is a source path to supply external accessory up to 6V. In this mode, the switch has adjustable overcurrent limit, reverse current protection from VBUS to VCHG and short circuit protection. The VBUS is also protected with overvoltage protection circuit and the threshold can be adjusted according to <u>Table 6</u>. Before the system sets NX20P3483UK to HV Source mode, the OVLO threshold needs to be set.

• Adjustable overcurrent limit

The HV source mode offers overcurrent limit function. If the device senses  $I_{SW}$  exceeds  $I_{OCP}$  when enabled, OCP is triggered. It limits the output current to  $I_{OCP}$ , and an interrupt is issued to notify host by setting OC\_HVSRC as "1" in register 05h. As a consequence, limiting the output current generates much higher power dissipation on the device, which could lead to over temperature protection (see Section 8.7).

The  $I_{OCP}$  can be adjusted by the register 09h according to <u>Table 7</u> below.

| USB PD and Type-C high voltage sink/ | source combo switch with |
|--------------------------------------|--------------------------|
|                                      | protection               |

| Register Value HVOCP[3:0] | HV Source Switch OCP Threshold Fine Tune value |
|---------------------------|------------------------------------------------|
| 0000                      | 400mA                                          |
| 0001                      | 600mA                                          |
| 0010                      | 800mA                                          |
| 0011                      | 1000mA                                         |
| 0100                      | 1200mA                                         |
| 0101                      | 1400mA                                         |
| 0110                      | 1600mA (Default)                               |
| 0111                      | 1800mA                                         |
| 1000                      | 2000mA                                         |
| 1001                      | 2200mA                                         |
| 1010                      | 2400mA                                         |
| 1011                      | 2600mA                                         |
| 1100                      | 2800mA                                         |
| 1101                      | 3000mA                                         |
| 1110                      | 3200mA                                         |
| 1111                      | 3400mA                                         |

 Table 7.
 HV Source switch OCP threshold setting by I<sup>2</sup>C register

• Reverse current protection

The RCP circuit is integrated to prevent any reverse drive from VBUS to system. When the VBUS voltage exceeds the VCHG voltage by 15mV, the device will shutdown the power FET after 4ms de-glitch time; when VBUS voltage exceeds the VCHG voltage by 100mV, the device will shutdown the FET immediately without any de-glitch time. If RCP state is detected before enabling the power FET, the power FET will be kept in OFF state.

• Short circuit protection

The short circuit protection is integrated for this mode. When MOSFET is fully turned on and the current through it exceeds 7A, it turns off the MOSFET to protect the device and system. An interrupt will be issued when short circuit protection is triggered by setting SC\_HVSRC as "1" in register 05h. Once the short circuit condition is removed and no other protection circuit is active, the state of the MOSFET is controlled by I<sup>2</sup>C register bit again.

#### 8.3 V5V-VBUS 5V Source Switch

When EN\_SRC is HIGH and SRC\_SEL bit is 1'b0 in register 02h, the V5V-VBUS path is turned on and supplies the external accessary for 5V. The switch offers adjustable overcurrent limit, "ideal diode" feature, short circuit protection and overvoltage protection with fixed 6V OVLO trip level.

• Adjustable overcurrent limit

The 5V source switch has overcurrent limit feature. If the device senses  $I_{SW}$  exceeds  $I_{OCP}$  when enabled, OCP is triggered. It limits the output current to  $I_{OCP}$ , an interrupt is issued to notify host by setting OC\_5VSRC as "1". As a consequence, limiting the output current generates much higher power dissipation on the device, which could lead to over temperature protection (see Section 8.7).

Product data sheet

The I<sub>OCP</sub> can be adjusted by the register 0Ah according to Table 8 below.

| Register Value 5VOCP[3:0] | 5V Source Switch OCP Threshold Fine Tune value |  |  |  |  |
|---------------------------|------------------------------------------------|--|--|--|--|
| 0000                      | 400mA                                          |  |  |  |  |
| 0001                      | 600mA                                          |  |  |  |  |
| 0010                      | 800mA                                          |  |  |  |  |
| 0011                      | 1000mA                                         |  |  |  |  |
| 0100                      | 1200mA                                         |  |  |  |  |
| 0101                      | 1400mA                                         |  |  |  |  |
| 0110                      | 1600mA (Default)                               |  |  |  |  |
| 0111                      | 1800mA                                         |  |  |  |  |
| 1000                      | 2000mA                                         |  |  |  |  |
| 1001                      | 2200mA                                         |  |  |  |  |
| 1010                      | 2400mA                                         |  |  |  |  |
| 1011                      | 2600mA                                         |  |  |  |  |
| 1100                      | 2800mA                                         |  |  |  |  |
| 1101                      | 3000mA                                         |  |  |  |  |
| 1110                      | 3200mA                                         |  |  |  |  |
| 1111                      | 3400mA                                         |  |  |  |  |

 Table 8.
 5V Source switch OCP threshold setting by I<sup>2</sup>C register

• "Ideal diode" feature

The 5V source path integrates "ideal diode" feature. It operates like an ideal diode; whenever the VBUS voltage exceeds V5V voltage, the "ideal diode" feature turns off the path and prevents any reverse current from VBUS to V5V node. It protects the V5V lift by the reverse current when VBUS has a hot plug in the following conditions and limits the V5V voltage lift <400mV:

- VBUS<24V, plug in when 5V SRC switch is on
- C<sub>V5V</sub> is in the range of 47uF 100uF
- C<sub>BUS</sub> is in the range of 4.7uF 10uF

If the VBUS,  $C_{V5V}$ , and  $C_{BUS}$  are not in the range or conditions, they may have more reverse current and the VIN voltage lift depends on the conditions.

• Short circuit protection

The short circuit protection is integrated for 5V source path. When MOSFET is fully turned on and the current through it exceeds 7A, it turns off MOSFET to protect device and system. An interrupt will be issued when short circuit protection is triggered by setting OC\_5VSRC as "1" in register 04h. Once the short circuit condition is removed and no other protection circuit is active, the state of the MOSFET is controlled by I<sup>2</sup>C register bit again.

In the customer specific application case, the short circuit protection ensures the V5V voltage stays above 4.65V at the following short circuit testing.

**Product data sheet** 

- $C_{IN}$  = 47µF, VBUS short to GND directly by a metal tweezer; the short resistor to ground is typically 40mΩ
- VIN connected to customer specified DC-DC

#### 8.4 LDO Output

When NX20P3483UK is working at dead battery mode or HV sink mode, the integrated LDO is enabled and regulates the output voltage to 3.3V typically at VBUS>5V. It provides power to the downstream circuits when it is in dead battery mode or there is no battery. The current capability of the LDO is up to 100mA. The output capacitance of the LDO is  $4.7\mu$ F, which should be connected as close as possible to VLDO pin.

When VBUS voltage drops below VLDO specified voltage in <u>Table 26</u>, the LDO is not turned off immediately but follows VBUS voltage drop and turns off when VBUS  $<V_{UVLO}$ .

When over temperature protection is triggered, the LDO is turned off by over temperature protection circuit. It can be turned off by LDO\_SD bit in register 0Bh also for power saving.

#### 8.5 Under-voltage lock-out

When VBUS and V5V exceeds UVLO threshold voltage, the device is in the modes defined in Table 5.

#### 8.6 **VBUS** Discharge

In USB PD specifications, the VBUS voltage is required to be discharged to Vsafe5v and Vsafe0v when VBUS is detached or Hard Reset occurs. NX20P3483UK integrates VBUS discharge circuit and is controlled by VBUSDIS\_EN in register 0Bh. The VBUS discharge function can be shut down by EN pin.

#### 8.7 Over-temperature protection

When NX20P3483UK is conducting and the device temperature exceeds 140 °C, the over-temperature protection (OTP) circuit disables all the power switches and an interrupt will be sent to the host by setting OTP bit as "1" in register 04h. The power switches cannot be re-enabled in over-temperature protection. Once the device temperature decreases to below 120 °C, the device returns to normal operation.

#### 8.8 I<sup>2</sup>C Device Address

Following a START condition, the bus master must send the target slave address followed by a read (R/W = 1) or write (R/W = 0) operation bit. The slave address of the NX20P3483UK is shown in Figure 4. Slave address pin ADDR chooses one of four slave addresses. Table 9 shows all four slave addresses by connecting the ADDR pin to SCL, SDA, GND, or VDD.

#### Table 9. NX20P3483UK address map

| ADDR | Devi | ice family | high-orde | Variable<br>of add | -  | Address |    |     |
|------|------|------------|-----------|--------------------|----|---------|----|-----|
|      | A6   | A5         | A4        | A3                 | A2 | A1      | A0 |     |
| SCL  | 1    | 1          | 1         | 0                  | 0  | 0       | 0  | E0h |
| SDA  | 1    | 1          | 1         | 0                  | 0  | 0       | 1  | E2h |
| GND  | 1    | 1          | 1         | 0                  | 0  | 1       | 0  | E4h |
| VDD  | 1    | 1          | 1         | 0                  | 0  | 1       | 1  | E6h |

The last bit of the first byte defines the reading from or writing to the NX20P3483UK. When setting to logic 1 a read is selected, while logic 0 selects a write operation.



### 8.9 Register Map

The registers of NX20P3483UK are listed in Table 10.

#### Table 10. NX20P3483UK Register map

| Addr<br>(xxh) | Name                    | Туре | Reset<br>Value | Bit 7               | Bit 6              | Bit 5             | Bit 4             | Bit 3              | Bit 2             | Bit 1             | Bit 0            |
|---------------|-------------------------|------|----------------|---------------------|--------------------|-------------------|-------------------|--------------------|-------------------|-------------------|------------------|
| 00h           | Device ID<br>(reserved) | R    | -              |                     | N                  | /endor numbe      | F                 | Revision numbe     | r                 |                   |                  |
| 01h           | Device Status           | R    | 00h            |                     |                    |                   |                   |                    | Mode2             | Mode1             | Mode0            |
| 02h           | Switch Control          | R/W  | 00h            | SRC_SEL             | -                  | -                 | -                 | -                  | -                 | -                 | -                |
| 03h           | Switch Status           | R    | 00h            | -                   | -                  | -                 | -                 | -                  | 5VSRC_STS         | HVSRC_STS         | HVSNK_STS        |
| 04h           | Interrupt1              | C/R  | 00h            | DBEXIT_ER<br>R      | -                  | -                 | OV_5VSRC          | RCP_5VSR<br>C      | SC_5VSRC          | OC_5VSRC          | OTP              |
| 05h           | Interrupt2              | C/R  | 00h            | EN_ERR              | RCP_HVSN<br>K      | SC_HVSNK          | OV_HVSNK          | RCP_HVSR<br>C      | SC_HVSRC          | OC_HVSRC          | OV_HVSRC         |
| 06h           | Interrupt1 Mask         | R/W  | 00h            | DBEXIT_ER<br>R_MASK | -                  | -                 | OV_5VSRC<br>_MASK | RCP_5VSR<br>C_MASK | SC_5VSRC_<br>MASK | OC_5VSRC_<br>MASK | OTP_MASK         |
| 07h           | Interrupt2 Mask         | R/W  | 00h            | EN_ERR_M<br>ASK     | RCP_HVSN<br>K_MASK | SC_HVSNK<br>_MASK | OV_HVSNK<br>_MASK | RCP_HVSR<br>C_MASK | SC_HVSRC_<br>MASK | OC_HVSRC_<br>MASK | OV_HVSRC<br>MASK |
| 08h           | OVLO Threshold          | R/W  | 01h            | -                   | -                  | -                 | -                 | -                  | OVP2              | OVP1              | OVP0             |
| 09h           | HV SRC OCP<br>Threshold | R/W  | 0Bh            | -                   | -                  | -                 | -                 | HVOCP3             | HVOCP2            | HVOCP1            | HVOCP0           |
| 0Ah           | 5V SRC OCP<br>Threshold | R/W  | 0Bh            | -                   | -                  | -                 | -                 | 5VOCP3             | 5VOCP2            | 5VOCP1            | 5VOCP0           |
| 0Bh           | Device Control          | R/W  | 00h            | -                   | -                  | -                 | -                 | FRS_AT             | DB_EXIT           | VBUSDIS_E<br>N    | LDO_SD           |

#### 8.9.1 Device ID Register (Address 00h)

#### Table 11. Device ID Register

| Bit | Name       | Туре | Reset<br>Value | Description                         |
|-----|------------|------|----------------|-------------------------------------|
| 7:3 | Vendor ID  | R    | 00001          | NXP Vendor ID 00001                 |
| 2:0 | Version ID | R    | 010            | Device revision number revision 010 |

#### 8.9.2 Device Status Register (Address 01h)

#### Table 12. Device Status Register

| Bit | Name      | Туре | Reset<br>Value | Description                                 |
|-----|-----------|------|----------------|---------------------------------------------|
| 7:3 | Reserved  | R    | 00h            | default 00h                                 |
| 2:0 | Mode[2:0] | R    | 04h            | Device mode status according to section 8.1 |
|     |           |      | 001            | 000 = Dead battery mode                     |
|     |           |      |                | 001=HV SNK mode                             |
|     |           |      |                | 010 = 5V SRC mode                           |
|     |           |      |                | 011 = HV SRC mode                           |
|     |           |      |                | 100 = Standby mode                          |

#### 8.9.3 Switch Control Register (Address 02h)

This register controls the EN\_SRC turn on 5V SRC switch or HV SRC switch. It is required to set SRC\_SEL bit before assert EN\_SRC pin. The default value is 0h to turn on 5V SRC switch.

#### Table 13. Switch control Register

| Bit | Name     | Туре | Reset<br>Value | Description                 |
|-----|----------|------|----------------|-----------------------------|
| 7   | SRC_SEL  | R/W  | 0h             | 0h = 5V SRC for source path |
|     |          |      |                | 1h = HV SRC for source path |
| 6:0 | Reserved | R/W  | 0h             | Default 0h                  |

#### 8.9.4 Switch Status Register (Address 03h)

This register reports the state of all the power switches of NX20P3483UK.

#### Table 14. Switch status Register

| Bit | Name      | Туре | Reset<br>Value | Description                  |
|-----|-----------|------|----------------|------------------------------|
| 7:3 | Reserved  | R    | 0h             | Default 0h                   |
| 2   | 5VSRC_STS | R    | 0h             | 0h = 5V source switch is off |
|     |           |      |                | 1h = 5V source switch is on  |
| 1   | HVSRC_STS | R    | 0h             | 0h = HV source switch is off |
|     |           |      |                | 1h = HV source switch is on  |
| 0   | HVSNK_STS | R    | 0h             | 0h = HV sink switch is off   |
|     |           |      |                | 1h = HV sink switch is on    |

#### 8.9.5 Interrupt1 Register (Address 04h)

The Interrupt1 register contains flags indicating error flags, 5V source switch fault conditions and a chip level over temperature flag. An event will be latched and only the first occurrence triggers an interrupt (if not masked). Reoccurring events will not change the flags' status or trigger an additional interrupt. The event registers are automatically cleared by reading.

| Bit        | Name       | Туре | Reset<br>Value                 | Description                                            |
|------------|------------|------|--------------------------------|--------------------------------------------------------|
| 7 [        | DBEXIT_ERR | C/R  | 0h                             | Exit dead battery error, please refer to section 8.1.2 |
|            |            |      |                                | 0: No exit dead battery error                          |
|            |            |      |                                | 1: Exit dead battery error occurs                      |
| 6:5        | Reserved   | C/R  | 0h                             | 0h = Default                                           |
| 4 OV_5VSRC | OV_5VSRC   | C/R  | 0h                             | 5V Source switch overvoltage protection                |
|            |            |      | 0: No overvoltage fault        |                                                        |
|            |            |      | 1: overvoltage fault triggered |                                                        |
| 3          | RCP_5VSRC  | C/R  | 0h                             | 5V Source switch RCP                                   |
|            |            |      |                                | 0: No reverse current fault                            |
|            |            |      |                                | 1: Reverse current fault triggered                     |
| 2          | SC_5VSRC   | C/R  | 0h                             | 5V Source switch short circuit protection              |
|            |            |      |                                | 0: No short circuit fault                              |
|            |            |      |                                | 1: Short circuit protection fault triggered            |
| 1          | OC_5VSRC   | C/R  | 0h                             | 5V Source switch overcurrent limit                     |
|            |            |      |                                | 0: No overcurrent fault                                |
|            |            |      |                                | 1: over circuit limit triggered                        |
| 0          | OTP        | C/R  | 0h                             | Chip Over temperature protection                       |
|            |            |      |                                | 0: No over temperature fault                           |
|            |            |      |                                | 1: over temperature protection fault triggered         |

#### Table 15. Interrupt1 Register

#### 8.9.6 Interrupt2 Register (Address 05h)

The Interrupt2 register contains flags indicating HV source and HV sink switch fault conditions. An event will be latched and only the first occurrence triggers an interrupt (if not masked). Reoccurring events will not change the flags' status or trigger an additional interrupt. The event registers are automatically cleared by reading.

#### Table 16. Interrupt2 Register

| Bit | Name   | Туре | Reset<br>Value | Description                             |
|-----|--------|------|----------------|-----------------------------------------|
| 7   | EN_ERR | C/R  | 0h             | EN_SNK and EN_SRC both high error fault |
|     |        |      |                | 0: EN_SNK and EN_SRC are not both high  |
|     |        |      |                | 1: EN_SNK and EN_SRC are both high      |

NX20P3483UK

| USB PD and Type-C high voltage sink/source combo swite | ch with |
|--------------------------------------------------------|---------|
| pro                                                    | tection |

| Bit        | Name      | Туре | Reset<br>Value                              | Description                                 |
|------------|-----------|------|---------------------------------------------|---------------------------------------------|
| 6          | RCP_HVSNK | C/R  | 0h                                          | HV Sink switch RCP                          |
|            |           |      |                                             | 0: No reverse current fault                 |
|            |           |      |                                             | 1: Reverse current fault triggered          |
| 5 SC_HVSNK | C/R       | 0h   | HV Sink switch short circuit protection     |                                             |
|            |           |      | 0: No short circuit fault                   |                                             |
|            |           |      | 1: Short circuit protection fault triggered |                                             |
| 4          | OV_HVSNK  | C/R  | 0h                                          | HV Sink switch overvoltage protection       |
|            |           |      | 0: No overvoltage fault                     |                                             |
|            |           |      | 1: Overvoltage fault triggered              |                                             |
| 3          | RCP_HVSRC | C/R  | 0h                                          | HV Source switch RCP                        |
|            |           |      |                                             | 0: No reverse current fault                 |
|            |           |      |                                             | 1: Reverse current fault triggered          |
| 2          | SC_HVSRC  | C/R  | 0h                                          | HV Source switch short circuit protection   |
|            |           |      |                                             | 0: No short circuit fault                   |
|            |           |      |                                             | 1: Short circuit protection fault triggered |
| 1          | OC_HVSRC  | C/R  | 0h                                          | HV Source switch overcurrent limit          |
|            |           |      |                                             | 0: No overcurrent fault                     |
|            |           |      |                                             | 1: overcurrent limit triggered              |
| 0          | OV_HVSRC  | C/R  | 0h                                          | HV Source switch overvoltage protection     |
|            |           |      |                                             | 0: No overvoltage fault                     |
|            |           |      |                                             | 1: Overvoltage fault triggered              |

#### Table 16. Interrupt2 Register

#### 8.9.7 Interrupt1 Mask Register (Address 06h)

The Interrupt1 Mask register enables the masking (disabling) of the different available interrupt signals of register Interrupt1.

| Bit | Name            | Туре | Reset<br>Value | Description                                               |  |
|-----|-----------------|------|----------------|-----------------------------------------------------------|--|
| 7   | DBEXIT_ERR_MASK | C/R  | 0h             | Dead battery exit error interrupt mask                    |  |
|     |                 |      |                | 0: Can trigger the interrupt                              |  |
|     |                 |      |                | 1: Cannot trigger the interrupt                           |  |
| 6:5 | Reserved        | C/R  | 0h             | 0h = Default                                              |  |
| 4   | OV_5VSRC_MASK   | C/R  | 0h             | 5V Source switch overvoltage protection<br>interrupt mask |  |
|     |                 |      |                | 0: Can trigger the interrupt                              |  |
|     |                 |      |                | 1: Cannot trigger the interrupt                           |  |
| 3   | RCP_5VSRC_MASK  | C/R  | 0h             | 5V Source switch RCP interrupt mask                       |  |
|     |                 |      |                | 0: Can trigger the interrupt                              |  |
|     |                 |      |                | 1: Cannot trigger the interrupt                           |  |

| Bit | Name          | Туре | Reset<br>Value | Description                                                 |
|-----|---------------|------|----------------|-------------------------------------------------------------|
| 2   | SC_5VSRC_MASK | C/R  | 0h             | 5V Source switch short circuit protection<br>interrupt mask |
|     |               |      |                | 0: Can trigger the interrupt                                |
|     |               |      |                | 1: Cannot trigger the interrupt                             |
| 1   | OC_5VSRC_MASK | C/R  | 0h             | 5V Source switch overcurrent protection<br>interrupt mask   |
|     |               |      |                | 0: Can trigger the interrupt                                |
|     |               |      |                | 1: Cannot trigger the interrupt                             |
| 0   | OTP_MASK      | C/R  | 0h             | Chip Over temperature protection interrupt mask             |
|     |               |      |                | 0: Can trigger the interrupt                                |
|     |               |      |                | 1: Cannot trigger the interrupt                             |

#### Table 17. Interrupt1 Register

#### 8.9.8 Interrupt2 Mask Register (Address 07h)

The Interrupt2 Mask register enables the masking (disabling) of the different available interrupt signals of register Interrupt2.

#### Table 18. Interrupt2 Register

| Bit | Name           | Туре | Reset<br>Value | Description                                                 |
|-----|----------------|------|----------------|-------------------------------------------------------------|
| 7   | EN_ERR_MASK    | C/R  | 0h             | EN_SNK and EN_SNK both HIGH error<br>interrupt mask         |
|     |                |      |                | 0: Can trigger the interrupt                                |
|     |                |      |                | 1: Cannot trigger the interrupt                             |
| 6   | RCP_HVSNK_MASK | C/R  | 0h             | HV Sink switch RCP interrupt mask                           |
|     |                |      |                | 0: Can trigger the interrupt                                |
|     |                |      |                | 1: Cannot trigger the interrupt                             |
| 5   | SC_HVSNK_MASK  | C/R  | 0h             | HV Sink switch short circuit protection<br>interrupt mask   |
|     |                |      |                | 0: Can trigger the interrupt                                |
|     |                |      |                | 1: Cannot trigger the interrupt                             |
| 4   | OV_HVSNK_MASK  | C/R  | 0h             | HV Sink switch overvoltage protection<br>interrupt mask     |
|     |                |      |                | 0: Can trigger the interrupt                                |
|     |                |      |                | 1: Cannot trigger the interrupt                             |
| 3   | RCP_HVSRC_MASK | C/R  | 0h             | HV Source switch RCP interrupt mask                         |
|     |                |      |                | 0: Can trigger the interrupt                                |
|     |                |      |                | 1: Cannot trigger the interrupt                             |
| 2   | SC_HVSRC_MASK  | C/R  | 0h             | HV Source switch short circuit protection<br>interrupt mask |
|     |                |      |                | 0: Can trigger the interrupt                                |
|     |                |      |                | 1: Cannot trigger the interrupt                             |

NX20P3483UK

#### Table 18. Interrupt2 Register

| Bit | Name          | Туре | Reset<br>Value | Description                                               |
|-----|---------------|------|----------------|-----------------------------------------------------------|
| 1   | OC_HVSRC_MASK | C/R  | 0h             | HV Source switch overcurrent protection<br>interrupt mask |
|     |               |      |                | 0: Can trigger the interrupt                              |
|     |               |      |                | 1: Cannot trigger the interrupt                           |
| 0   | OV_HVSRC_MASK | C/R  | 0h             | HV Source switch overvoltage protection<br>interrupt mask |
|     |               |      |                | 0: Can trigger the interrupt                              |
|     |               |      |                | 1: Cannot trigger the interrupt                           |

#### 8.9.9 OVLO threshold Register (Address 08h)

This is the register to set the OVLO threshold, please refer to <u>Section 8.2.1</u>.

| Bit | Name     | Туре | Reset<br>Value | Description                                                        |
|-----|----------|------|----------------|--------------------------------------------------------------------|
| 7:3 | Reserved | R/W  | 0h             | 0h=default                                                         |
| 3:0 | OVP[2:0] | R/W  | 01h            | OVLO threshold setting bits. Reset default OVLO threshold is 6.8V. |

#### Table 19. OVLO threshold Register

#### 8.9.10 HV source switch OCP threshold Register (Address 09h)

This is the register to set the HV source switch OCP trip level threshold, please refer to Section 8.2.2.

#### Table 20. HV source switch OCP threshold register

| Bit | Name       | Туре | Reset<br>Value | Description                   |
|-----|------------|------|----------------|-------------------------------|
| 7:4 | Reserved   | R/W  | 0h             | 0h=default                    |
| 3:0 | HVOCP[3:0] | R/W  | 06h            | HV source switch setting bits |

#### 8.9.11 5V source switch OCP threshold Register (Address 0Ah)

This is the register to set the 5V source switch OCP trip level threshold, please refer to <u>Section 8.3</u>.

#### Table 21. 5V source switch OCP threshold register

| Bit | Name       | Туре | Reset<br>Value | Description                   |
|-----|------------|------|----------------|-------------------------------|
| 7:4 | Reserved   | R/W  | 0h             | 0h=default                    |
| 3:0 | 5VOCP[3:0] | R/W  | 06h            | 5V source switch setting bits |

#### 8.9.12 Device control Register (Address 0Bh)

The register controls device status for exiting dead battery mode, enabling VBUS discharge circuit and shutting down LDO.

# USB PD and Type-C high voltage sink/source combo switch with protection

| Bit | Name       | Туре | Reset<br>Value | Description                                   |
|-----|------------|------|----------------|-----------------------------------------------|
| 7:4 | Reserved   | R/W  | 0h             | 0h=default                                    |
| 3   | FRS_AT     | R/W  | 0h             | Activate fast role swap                       |
|     |            |      |                | 0: Fast role swap capability is not activated |
|     |            |      |                | 1: Fast role swap capability is activated     |
| 2   | DB_EXIT    | R/W  | 0h             | Exit dead battery mode                        |
|     |            |      |                | 0: keeps in dead battery mode                 |
|     |            |      |                | 1: Exit dead battery mode                     |
| 1   | VBUSDIS_EN | R/W  | 0h             | VBUS discharge enable bit                     |
|     |            |      |                | 0: VBUS discharge circuit disabled            |
|     |            |      |                | 1: VBUS discharge circuit enabled             |
| 0   | LDO_SD     | R/W  | 0h             | LDO Shut down control bit                     |
|     |            |      |                | 0: LDO is enabled                             |
|     |            |      |                | 1: LDO is shutdown                            |

Product data sheet

#### **Application diagram** 9.

The NX20P3483UK is typically used on a USB PD port in a portable, battery operated device. It provides HV sink path for charging from VBUS to VCHG, 5V source path for Type C 5V output to accessory and HV source path for USB PD output to accessory. Besides the power paths, a 3.3V LDO is integrated to supply TCPM or EC in dead battery operation. The device can be controlled by I<sup>2</sup>C-bus interface by TCPM or system chip.



The device is fully compliant with normal USB PD PHY and TCPC+TCPM structure.

2. The recommended capacitance value for CLDO is 4.7uF

3. The minimum required capacitance value for  $C_{CHG}\,\text{is}\,\,10\text{uF}$ 

4. The minimum required capacitance value for C<sub>BUS</sub> is 4.7uF

5. The minimum required capacitance value for  $C_{5V}$  is 47uF

6. C<sub>CAP1</sub> and C<sub>CAP2</sub> are the capacitors for internal power rail, the recommend C<sub>CAP1</sub> is 1nF 16V capacitor and C<sub>CAP2</sub> is 10nF 25V capacitor

#### NX20P3483UK application diagram Fig 5.

### **10. Limiting values**

#### Table 23. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V).

| Symbol              | Parameter                                          | Conditions                               |     | Min  | Max  | Unit |
|---------------------|----------------------------------------------------|------------------------------------------|-----|------|------|------|
| VI                  | input voltage                                      | VBUS; VCHG                               |     | -0.5 | +29  | V    |
|                     |                                                    | V5V; VDD                                 |     | -0.5 | +6.0 | V    |
|                     |                                                    | EN; SCL; SDA; FRS_EN                     | [1] | -0.5 | +6.0 | V    |
|                     |                                                    | EN_SNK; EN_SRC                           | [1] | -0.5 | +29  | V    |
| Vo                  | output voltage                                     | INT; VLDO                                |     | -0.5 | +6.0 | V    |
|                     |                                                    | CAP1                                     |     | -0.5 | +12  | V    |
|                     |                                                    | CAP2                                     | [2] | -0.5 | +20  | V    |
| I <sub>IK</sub>     | input clamping current                             | $\overline{\rm EN}; V_{\rm I} < -0.5 V;$ |     | -50  | -    | mA   |
| I <sub>SW</sub>     | High voltage Power<br>switch continuous<br>current | V <sub>SW</sub> > -0.5 V                 |     | -    | 5    | A    |
|                     | 5V power switch continuous current                 | V <sub>SW</sub> > -0.5 V                 |     | -    | 3.5  | A    |
| T <sub>j(max)</sub> | maximum junction temperature                       |                                          |     | -40  | +125 | °C   |
| T <sub>stg</sub>    | storage temperature                                |                                          |     | -65  | +150 | °C   |
| P <sub>tot</sub>    | total power dissipation                            | T <sub>amb</sub> =25°C                   | [3] | -    | 2.02 | W    |

[1] The minimum input voltage rating may be exceeded if the input current rating is observed.

[2] Though the CAP2 maximum rating is specified as 20V, CAP2 is a floating source refer to VCHG. If CAP2 is forced by an external power source, the maximum difference between VCHG and CAP2 should be less than 6V.

[3] The (absolute) maximum power dissipation depends on the junction temperature  $T_j$ . Higher power dissipation is allowed in conjunction with lower ambient temperatures. The conditions to determine the specified values are  $T_{amb} = 25$  °C and the use of a two layer PCB.

### 11. Recommended operating conditions

#### Table 24. Recommended operating conditions

| Symbol           | Parameter                   | Conditions                                                | Min     | Max  | Unit |
|------------------|-----------------------------|-----------------------------------------------------------|---------|------|------|
| VI               | input voltage               | VBUS;                                                     | 2.8     | 20   | V    |
|                  |                             | VCHG; as voltage input of source switch from VCHG to VBUS | 4.0     | 6.0  | V    |
|                  |                             | VDD                                                       | 2.7     | 5.5  | V    |
|                  |                             | V5V                                                       | 4.0     | 5.5  | V    |
|                  |                             | EN; SCL; SDA; FRS_EN                                      | 0       | 5.5  | V    |
|                  |                             | EN_SNK; EN_SRC                                            | 0       | 5.5  | V    |
| Vo               | Output voltage              | VLDO; INT                                                 | 0       |      | V    |
|                  |                             | CAP1                                                      | 0       | 10   | V    |
|                  |                             | CAP2                                                      | VCHG-5V | VCHG | V    |
| I <sub>SW</sub>  | High voltage switch current | $T_{amb} = -40 \text{ °C to } +85 \text{ °C}$             | 0       | 5    | A    |
|                  | 5V source switch current    | $T_{amb} = -40 \text{ °C to } +85 \text{ °C}$             | 0       | 3    | А    |
| T <sub>amb</sub> | ambient temperature         |                                                           | -40     | +85  | °C   |

### **12. Thermal characteristics**

| Table 25. | Thermal | characteristics |
|-----------|---------|-----------------|
|           | Incinai | characteristics |

| Symbol               | Parameter                                   | Conditions |     | Тур  | Unit |
|----------------------|---------------------------------------------|------------|-----|------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient |            | [1] | 49.4 | K/W  |

 R<sub>th(j-a)</sub> is dependent upon board layout. To minimize R<sub>th(j-a)</sub>, ensure all pins have a solid connection to larger copper layer areas. In multi-layer PCBs, the second layer should be used to create a large heat spreader area below the device. Avoid using solder-stop varnish under the device.

### **13. Static characteristics**

#### Table 26. Static characteristics

At recommended operating conditions and VDD=3.3V; voltages are referenced to GND (ground = 0 V).

| Symbol                                          | Parameter                   | Conditions                                                                              | T,  | T <sub>amb</sub> = 25 °C |     |     | T <sub>amb</sub> = −40 °C to<br>+85 °C |    |
|-------------------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------|-----|--------------------------|-----|-----|----------------------------------------|----|
|                                                 |                             |                                                                                         | Min | Тур                      | Max | Min | Мах                                    | -  |
| General Specifi                                 | cations                     | -                                                                                       |     |                          |     |     |                                        |    |
| V <sub>IH</sub>                                 | HIGH-level input<br>voltage | EN, EN_SNK, EN_SRC,<br>FRS_EN pins;                                                     | 1.2 | -                        | -   | 1.2 | -                                      | V  |
| V <sub>IL</sub>                                 | LOW-level input<br>voltage  | EN, EN_SNK, EN_SRC,<br>FRS_EN pins;                                                     | -   | -                        | 0.4 | -   | 0.4                                    | V  |
| lı                                              | Input pin leakage           | EN, FRS_EN pins; V <sub>I</sub> =0V                                                     | -   | 0.1                      | -   | -1  | 1                                      | μA |
|                                                 | current                     | EN, FRS_EN pins; V <sub>I</sub> =5V                                                     | -   | 5                        | -   | 3   | 8                                      | μA |
|                                                 |                             | EN_SNK, EN_SRC pins; V <sub>I</sub> =0V                                                 | -   | 0.1                      | -   | -1  | 1                                      | μA |
|                                                 |                             | EN_SNK, EN_SRC pins; V <sub>I</sub> =5V                                                 | -   | 5                        | -   | 3   | 8                                      | μA |
| CI                                              | input capacitance           | EN, FRS_EN pin; V <sub>I(VDD)</sub> = 5V                                                | -   | 4.5                      | -   | -   | -                                      | pF |
|                                                 |                             | EN_SNK, EN_SRC pins;<br>V <sub>I(VDD)</sub> = 5V                                        | -   | 8                        | -   | -   | -                                      | pF |
| R <sub>pd</sub>                                 | pull-down resistance        | EN pin;                                                                                 |     | 1                        | -   | -   | -                                      | MΩ |
| I <sub>q_VDD_HVSINK</sub> VDD quiescent current |                             |                                                                                         | -   | 1                        | -   | -   | 5                                      | μA |
|                                                 |                             | EN = 0 V; HV sink mode,<br>VDD=5V, VBUS=5V                                              | -   | 155                      | -   | -   | 225                                    | μA |
| 1                                               | VBUS quiescent<br>current   | EN = 0 V; HV sink mode,<br>VDD=3.3V, VBUS=5V                                            | -   | 205                      | -   | -   | 300                                    | μA |
|                                                 |                             | EN = 0 V; HV sink mode,<br>VDD=5V, VBUS=5V                                              | -   | 50                       | -   | -   | 75                                     | μA |
| I <sub>q_VDD_HVSRC</sub>                        | VDD quiescent<br>current    | EN = 0 V; HV source mode,<br>VDD=3.3V, VCHG=5V, I <sub>LOAD</sub> =<br>0A               | -   | 1                        | -   | -   | 5                                      | μA |
|                                                 |                             | EN = 0 V; HV source mode,<br>VDD=5V, VCHG=5V, I <sub>LOAD</sub> = 0A                    | -   | 210                      | -   | -   | 275                                    | μA |
| I <sub>q_VBUS_HVSRC</sub>                       | VCHG quiescent<br>current   | EN = 0 V; HV source mode,<br>VDD=3.3V, VCHG=5V, I <sub>LOAD</sub> =<br>0A               | -   | 360                      | -   | -   | 500                                    | μA |
|                                                 |                             | EN = 0 V; HV source mode,<br>VDD=5V, VCHG=5V, I <sub>LOAD</sub> = 0A                    | -   | 150                      | -   | -   | 225                                    | μA |
| I <sub>q_VDD_5</sub> vsrc                       | VDD quiescent<br>current    | EN = 0 V; HV source mode,<br>VDD=3.3V, V5V=5V, I <sub>LOAD</sub> = 0A                   | -   | 1                        | -   | -   | 5                                      | μA |
|                                                 |                             | EN = 0 V; HV source mode,<br>VDD=5V, V5V=5V, I <sub>LOAD</sub> = 0A                     | -   | 130                      | -   | -   | 190                                    | μA |
| I <sub>q_V5V_5VSRC</sub>                        | V5V quiescent<br>current    | EN = 0 V; HV source mode,<br>VDD=3.3V, V5V=5V, I <sub>LOAD</sub> = 0A                   | -   | 1.25                     | -   | -   | 1.62                                   | mA |
|                                                 |                             | $\overline{\text{EN}}$ = 0 V; HV source mode,<br>VDD=5V, V5V=5V, I <sub>LOAD</sub> = 0A | -   | 1.12                     | -   | -   | 1.5                                    | mA |

#### Table 26. Static characteristics ... continued

At recommended operating conditions and VDD=3.3V; voltages are referenced to GND (ground = 0 V).

| Symbol                     | Parameter                                 | Conditions                                                              | T,  | <sub>amb</sub> = 25 | S°C | T <sub>amb</sub> = −40 °C to<br>+85 °C |      | Unit |
|----------------------------|-------------------------------------------|-------------------------------------------------------------------------|-----|---------------------|-----|----------------------------------------|------|------|
|                            |                                           |                                                                         | Min | Тур                 | Max | Min                                    | Мах  |      |
| I <sub>q_standby</sub>     | VDD quiescent                             | EN = 0V; No switch in<br>operation, VDD=3.3V                            | -   | 7.5                 | -   | -                                      | 24   | μA   |
|                            |                                           | EN = 0V; No switch in<br>operation, VDD=5V                              | -   | 8.5                 | -   | -                                      | 25   | μA   |
| I <sub>q_shutdown</sub>    | VDD quiescent                             | <u>EN</u> = 5V;                                                         | -   | 1.8                 | -   | -                                      | 4    | μA   |
| V <sub>VBUS_UVLO</sub>     | under-voltage                             | VBUS Rising; EN = 0 V                                                   | -   | 2.6                 | -   | 2.45                                   | 2.75 | V    |
|                            | lockout release<br>voltage                | VBUS Falling;                                                           | -   | 2.5                 | -   |                                        |      | V    |
| V <sub>VDD_UVLO</sub>      | under-voltage                             | VDD Rising; $\overline{EN} = 0 V$                                       | -   | 2.5                 | -   | 2.35                                   | 2.65 | V    |
|                            | lockout release<br>voltage                | VDD Falling;                                                            | -   | 2.4                 | -   |                                        |      | V    |
| V <sub>V5V_UVLO</sub>      | under-voltage                             | V5V Rising; EN = 0 V                                                    | -   | 3.6                 | -   | 3.4                                    | 3.8  | V    |
|                            | lockout release<br>voltage                | V5V Falling;                                                            | -   | 3.5                 | -   |                                        |      | V    |
| V <sub>VHCG_UVLO</sub>     | under-voltage                             | VCHG Rising; EN = 0 V                                                   | -   | 3.6                 | -   | 3.4                                    | 3.8  | V    |
|                            | lockout release<br>voltage                | VCHG Falling;                                                           | -   | 3.5                 | -   |                                        |      | V    |
| V <sub>VLDO</sub>          | LDO output voltage                        | VBUS=5V; I <sub>LOAD</sub> =100mA                                       | -   | 3.3                 | -   | 3.0                                    | 3.6  | V    |
| HV SNK Switch S            | pecifications                             |                                                                         |     |                     |     |                                        |      |      |
| Vovlo_hvsnk_acc            | Overvoltage lockout voltage accuracy      | VBUS Rising; EN = 0 V; For all<br>OVLO level set by <u>Table 6</u>      | -5  | -                   | 5   | -5                                     | 5    | %    |
| V <sub>hys(OVLO)</sub>     | Overvoltage lockout<br>hysteresis voltage | VBUS Falling; EN = 0 V; For all<br>OVLO level set by <u>Table 6</u>     | -   | 2                   | -   | 1                                      | 3    | %    |
| V <sub>RCP_HVSNK</sub>     | HV SNK RCP trig<br>level                  | $V_{\text{RCP}_{HVSNK}} = V_{(VCHG)} - V_{(VBUS)}$                      | -   | 10                  | -   | 6                                      | 14   | mV   |
| V <sub>RCPS_HVSNK</sub>    | HV SNK Severe<br>RCP trig level           | $V_{\text{RCP}_{\text{HVSNK}}} = V_{(\text{VCHG})} - V_{(\text{VBUS})}$ | -   | 60                  | -   | 40                                     | 80   | mV   |
| I <sub>S(OFF)_</sub> HVSNK | VBUS OFF state<br>leakage                 | HV SNK Switch OFF;<br>VBUS=5V                                           | -   | 5                   | -   | -                                      | 10   | μA   |
|                            |                                           | HV SNK Switch OFF;<br>VBUS=20V                                          | -   | 15                  | -   | -                                      | 30   | μA   |
|                            | VCHG OFF state<br>leakage                 | HV SNK Switch OFF;<br>VCHG=5V                                           | -   | 1                   | -   | -                                      | 5    | μA   |
|                            |                                           | HV SNK Switch OFF;<br>VCHG=20V                                          | -   | 4                   | -   | -                                      | 16   | μA   |
| I <sub>S(ON)_</sub> HVSNK  | RCP Leakage<br>current                    | EN = 0 V; HVSNK switch is<br>enabled; VCHG=5V; VBUS=0V                  | -   | 1                   | -   | -                                      | 5    | μA   |
| I <sub>SCP_HVSNK</sub>     | HV SNK Switch<br>short protection         | HVSNK switch is enabled                                                 | -   | 10                  | -   | 8                                      | -    | A    |
| HV SRC Switch S            | pecifications                             | ,                                                                       |     |                     | 1   |                                        | 1    |      |
| I <sub>OCP_HVSRC_ACC</sub> | HV SRC Switch<br>overcurrent              | $V_{VCHG}$ =4V to 6v; $\overline{EN}$ = 0 V;<br>I <sub>OCP</sub> >1A    | -10 | -                   | 10  | -10                                    | 10   | %    |
|                            | protection accuracy                       | $V_{VCHG}$ =4V to 6V; $\overline{EN}$ = 0 V;<br>$I_{OCP}$ <1A           | -20 | -                   | 20  | -20                                    | 20   | %    |

#### Table 26. Static characteristics ... continued

At recommended operating conditions and VDD=3.3V; voltages are referenced to GND (ground = 0 V).

| Symbol                         | Parameter                       | Conditions                                                                 | T,  | <sub>amb</sub> = 25 | S°C | T <sub>amb</sub> = √<br>+85 °C | Unit |    |
|--------------------------------|---------------------------------|----------------------------------------------------------------------------|-----|---------------------|-----|--------------------------------|------|----|
|                                |                                 |                                                                            | Min | Тур                 | Max | Min                            | Max  | -  |
| V <sub>RCP_HVSRC</sub>         | HV SRC RCP trig<br>level        | $V_{\text{RCP}_{\text{HVSRC}}} = V_{(\text{VBUS})} - V_{(\text{VCHG})}$    | -   | 15                  | -   | 8                              | 21   | mV |
| V <sub>RCPS_HVSRC</sub>        | HV SRC Severe<br>RCP trig level | $V_{\text{RCP}_{\text{HVSRC}}} = V_{(\text{VBUS})} - V_{(\text{VCHG})}$    | -   | 100                 | -   | 70                             | 130  | mV |
| I <sub>S(OFF)_HVSRC</sub>      | VBUS OFF state<br>leakage       |                                                                            |     | 5                   | -   | -                              | 10   | μA |
|                                |                                 | HV SRC Switch OFF;<br>VBUS=20V                                             | -   | 15                  | -   | -                              | 30   | μA |
|                                | VCHG OFF state<br>leakage       | HV SRC Switch OFF;<br>VCHG=5V                                              | -   | 1                   | -   | -                              | 5    | μA |
| I <sub>S(ON)_HVSRC</sub>       | RCP Leakage current             | EN = 0 V; HVSRC switch is<br>enabled; VCHG=0V; VBUS=5V                     | -   | 1                   | -   | -                              | 5    | μA |
| I <sub>SCP_HVSRC</sub>         | HV SRC Switch short protection  | HVSRC switch is enabled and at normal operation                            | -   | 10                  | -   | 7                              | -    | A  |
|                                |                                 | HVSRC switch is enabled and after OCP triggered                            | -   | 6.5                 | -   | 4.5                            | -    | A  |
| 5V SRC Switch                  | Specifications                  |                                                                            |     |                     |     |                                |      |    |
| I <sub>OCP_5VSRC_ACC</sub>     | 5V SRC Switch<br>overcurrent    | $V_{V5V}$ =4V to 5.5V; $\overline{EN}$ = 0 V;<br>I <sub>OCP</sub> >1A      | -   | -                   | -   | -10                            | 10   | %  |
|                                | protection accuracy             | $V_{V5V}$ =4V to 5.5V; $\overline{EN}$ = 0 V;<br>I <sub>OCP</sub> >1A      | -   | -                   | -   | -20                            | 20   | %  |
| V <sub>RCP_5VSRC</sub>         | 5V SRC RCP trig<br>level        | $V_{\text{RCP}_5\text{VSRC}} = V_{(\text{VBUS})} - V_{(\text{V5V})}$       | -   | 10                  | -   | 6                              | 14   | mV |
| V <sub>RCPS_5VSRC</sub>        | 5V SRC Severe<br>RCP trig level | $V_{\text{RCP}\_5\text{VSRC}} = V_{(\text{VBUS})} - V_{(\text{V5V})}$      | -   | 60                  | -   | 40                             | 80   | mV |
| I <sub>S(OFF)_</sub> 5VSRC     | VBUS OFF state leakage          | 5V SRC Switch OFF;<br>VBUS=5V                                              | -   | 5                   | -   | -                              | 10   | μA |
|                                |                                 | 5V SRC Switch OFF;<br>VBUS=20V                                             | -   | 15                  | -   | -                              | 30   | μA |
|                                | V5V OFF state<br>leakage        | 5V SRC Switch OFF; V5V=5V                                                  | -   | 1                   | -   | -                              | 5    | μA |
| I <sub>S(ON)_5VSRC</sub>       | RCP Leakage current             | EN = 0 V; 5VSRC switch is<br>enabled; V5V=0V; VBUS=5V                      | -   | 1                   | -   | -                              | 5    | μA |
| I <sub>SCP_5VSRC</sub>         | 5V SRC Switch short protection  | 5VSRC switch is enabled and at normal operation                            | -   | 7                   | -   | 5                              | -    | A  |
|                                |                                 | 5VSRC switch is enabled and after OCP triggered                            | -   | 6                   | -   | 4.5                            | -    | A  |
| I <sup>2</sup> C-bus Interface | e Specifications                | ,                                                                          |     | 1                   | 1   | -1                             | 1    |    |
| V <sub>IH</sub>                | HIGH-level input voltage        | SCL, SDA; VDD= 2.7V to 5.5V                                                | 1.2 | -                   | -   | 1.2                            | -    | V  |
| V <sub>IL</sub>                | LOW-level input voltage         | SCL, SDA; VDD= 2.7V to 5.5V                                                | -   | -                   | 0.4 | -                              | 0.4  | V  |
| V <sub>OL</sub>                | LOW-level output voltage        | $\overline{\text{INT}}$ pin; VDD= 2.7V to 5.5V;<br>I <sub>load</sub> = 1mA | -   | -                   | 0.4 | -                              | 0.4  | V  |

#### Table 26. Static characteristics ...continued

At recommended operating conditions and VDD=3.3V; voltages are referenced to GND (ground = 0 V).

|                         |                                                                          | -                |     |                          |     |     |                                        |     |  |
|-------------------------|--------------------------------------------------------------------------|------------------|-----|--------------------------|-----|-----|----------------------------------------|-----|--|
| Symbol                  | Parameter                                                                | Conditions       | T   | T <sub>amb</sub> = 25 °C |     |     | T <sub>amb</sub> = −40 °C to<br>+85 °C |     |  |
|                         |                                                                          |                  | Min | Тур                      | Max | Min | Max                                    |     |  |
| f <sub>CLK_I2C</sub>    | I <sup>2</sup> C bus clock<br>frequency                                  |                  | 0   | -                        | 1   | 0   | 1                                      | MHz |  |
| Thermal Protect         | ction                                                                    |                  |     |                          |     |     |                                        |     |  |
| T <sub>th(otp)</sub>    | over temperature<br>shutdown threshold<br>temperature                    | VDD=2.7V to 5.5V | -   | 140                      | -   | -   | -                                      | °C  |  |
| T <sub>th(otp)hys</sub> | hysteresis of over<br>temperature<br>protection threshold<br>temperature | VIN=2.7V to 5.5V | -   | 20                       | -   | -   | -                                      | °C  |  |



#### 13.1 Graphs



### 13.2 ON resistance

#### Table 27. ON resistance

At recommended operating conditions; voltages are referenced to GND (ground = 0 V)

| Symbol                | Parameter                           | Conditions                   | Tai | <sub>mb</sub> = 25 | °C  | T <sub>amb</sub> = -40 | °C to +85 °C | Unit |
|-----------------------|-------------------------------------|------------------------------|-----|--------------------|-----|------------------------|--------------|------|
|                       |                                     |                              | Min | Тур                | Max | Min                    | Max          |      |
| R <sub>ON_HVSNK</sub> | ON resistance                       | I <sub>LOAD</sub> = 1 A      |     |                    |     |                        |              |      |
|                       |                                     | V <sub>I(VBUS)</sub> = 5.0 V | -   | 28                 | 32  | -                      | 42           | mΩ   |
|                       |                                     | V <sub>I(VBUS)</sub> = 20 V  | -   | 28                 | 32  | -                      | 42           | mΩ   |
| R <sub>ON_HVSRC</sub> | ON resistance                       | I <sub>LOAD</sub> = 1 A      |     |                    |     |                        |              |      |
|                       |                                     | V <sub>I(VCHG)</sub> = 5.0 V | -   | 28                 | 32  | -                      | 42           | mΩ   |
| R <sub>ON_5VSRC</sub> | R <sub>ON_5VSRC</sub> ON resistance | I <sub>LOAD</sub> = 1 A      |     |                    |     |                        |              |      |
|                       |                                     | V <sub>I(V5V)</sub> = 5.0 V  | -   | 38                 | 43  | -                      | 57           | mΩ   |

### 13.3 ON resistance graphs



USB PD and Type-C high voltage sink/source combo switch with protection





NX20P3483UK

### **14. Dynamic characteristics**

#### Table 28. Dynamic characteristics

At recommended operating conditions; voltages are referenced to GND (ground = 0 V); for test circuit see Figure 16.

| Symbol                        | Parameter                                    | Conditions                                                                                                                                                              | Ta  | <sub>imb</sub> = 25 | °C  | T <sub>amb</sub> = −40 °C to<br>+85 °C |     | Unit |
|-------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------|-----|----------------------------------------|-----|------|
|                               |                                              |                                                                                                                                                                         | Min | Тур                 | Max | Min                                    | Мах |      |
| HV SNK Switch                 | specifications                               | 1                                                                                                                                                                       | 1   |                     | 1   |                                        |     |      |
| t <sub>DEB_HVSNK</sub>        | HV SNK Switch<br>De-bounce time              | Time from V <sub>UVLO</sub> <vbus<v<sub>OVLO<br/>to V<sub>(VCHG)</sub> = 10% of V<sub>(VBUS)</sub></vbus<v<sub>                                                         | -   | 15                  | -   | -                                      | -   | ms   |
| t <sub>TLH_HVSNK</sub>        | HV SNK Switch<br>VCHG rise time              | $      V_{(VCHG)} \text{ from 10\% to 90\% } V_{(VBUS)};                                    $                                                                           |     |                     |     |                                        |     |      |
|                               |                                              | V <sub>I(VIN)</sub> = 5V                                                                                                                                                | -   | 1.8                 | -   | -                                      | 2.7 | ms   |
|                               |                                              | V <sub>I(VIN)</sub> = 20V                                                                                                                                               | -   | 2.3                 | -   | -                                      | 3.5 | ms   |
| t <sub>dis(OVP)</sub>         | OVLO turn off<br>time                        | From $V_{(VBUS)}$ > $V_{OVLO}$ to $V_{(VCHG)}$ =<br>80% of $V_{(VIN)}$ ; $R_{Load}$ = 100 $\Omega$ ; $C_{Load}$<br>= 0 $\mu$ F; $V_{I(VBUS)}$ = 20V; VIN rise<br>>2V/us | -   | 30                  | -   | -                                      | 100 | ns   |
| t <sub>dis_HVSNK</sub>        | HV SNK Switch<br>Disable time                | $ \begin{array}{l} \mbox{From $\overline{EN}$ to $V_{(VBUS)}$ = 90\% of} \\ \mbox{$V_{(VIN)}$; $V_{I(VIN)}$ = 5V; $C_{Load}$ = 0$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$     | -   | 5                   | -   | 3                                      | 7   | μs   |
| t <sub>dis(RCPS)_</sub> HVSNK | HV SNK Switch<br>Severe RCP<br>Disable time  | From HV Sink Severe RCP to switch turn off                                                                                                                              | -   | 3.5                 | -   | 3                                      | 4   | μs   |
| t <sub>degl_HVSNK</sub>       | HV SNK Switch<br>RCP de-glitch<br>time       | Time from $V_{UVLO} < VIN < V_{OVLO}$ to $V_{(VCHG)} = 10\%$ of $V_{(VIN)}$                                                                                             | -   | 4                   | -   | -                                      | -   | ms   |
| t <sub>SCP_HVSNK</sub>        | Short circuit<br>protection<br>response time | VBUS=5V; Time from short<br>circuit happened to switch turn off                                                                                                         | -   | 2.5                 | -   | -                                      | -   | μs   |
| HV SRC Switch                 | specifications                               | 1                                                                                                                                                                       | 1   |                     |     |                                        | 1   |      |
| t <sub>EN_HVSRC</sub>         | HV SRC Switch<br>Enable time                 | EN_SRC= HIGH to $V_{(VBUS)}$ =<br>10% of $V_{(VCHG)}$ ; $C_{Load}$ = 10µF;<br>$R_{Load}$ = 100Ω                                                                         | -   | 5                   | -   | -                                      | 9   | ms   |
| t <sub>TLH_HVSRC</sub>        | HV SRC Switch<br>VBUS rise time              | $      V_{(VBUS)} \text{ from 10\% to 90\% } V_{(VCHG)}; \\       C_{Load} = 10 \mu \text{F};  \text{R}_{Load} = 100 \Omega $                                           |     |                     |     |                                        |     |      |
|                               |                                              | V <sub>I(VCHG)</sub> = 5V                                                                                                                                               | -   | 1.8                 | -   | -                                      | 2.7 | ms   |
| t <sub>dis_HVSRC</sub>        | HV SRC Switch<br>Disable time                | $      EN_SRC=LOW to V_{(VBUS)} = 90\% \\ of V_{(VCHG)}; V_{I(VCHG)} = 5V; C_{Load} = \\ 0 \mu F; R_{Load} = 100 \Omega $                                               | -   | 5                   | -   | 3                                      | 7   | μs   |
| $t_{dis(RCPS)_HVSRC}$         | HV SRC Switch<br>Severe RCP<br>Disable time  | From HV source severe RCP to switch turn off                                                                                                                            | -   | 1                   | -   | -                                      | 2   | us   |
| t <sub>degl_RCP_HVSRC</sub>   | HV SRC Switch<br>RCP de-glitch<br>time       | Time from $V_{UVLO}$ < VCHG < $V_{OVLO}$<br>to $V_{(VCHG)}$ = 10% of $V_{(VIN)}$                                                                                        | -   | 4                   | -   | -                                      | -   | ms   |
| t <sub>degl_OCP_HVSRC</sub>   | HV SRC Switch<br>OCP de-glitch<br>time       | De-glitch Time from overcurrent<br>to OC_HVSRC interrupt                                                                                                                | -   | 8                   | -   | -                                      | -   | ms   |

#### Table 28. Dynamic characteristics ...continued

At recommended operating conditions; voltages are referenced to GND (ground = 0 V); for test circuit see Figure 16.

| Symbol                       | Parameter                                    | Conditions                                                                                                       | Ta  | umb = 25 | °C  | T <sub>amb</sub> = | 40 °C to | Unit |
|------------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----|----------|-----|--------------------|----------|------|
|                              |                                              |                                                                                                                  | Min | Тур      | Max | Min                | Max      | -    |
| t <sub>SCP_HVSRC</sub>       | Short circuit<br>protection<br>response time | VCHG=5V; Time from short<br>circuit happened to switch turn off                                                  | -   | 1        | -   | -                  | -        | μs   |
| 5V SRC Switch                | specifications                               |                                                                                                                  |     |          |     |                    |          |      |
| t <sub>EN_5VSRC</sub>        | 5V SRC Switch<br>Enable time                 | EN_SRC=HIGH to $V_{(VBUS)}$ =<br>90% of $V_{(V5V)}$ ; $C_{Load}$ = 10µF;<br>$R_{Load}$ = 100Ω                    |     |          |     |                    |          |      |
|                              |                                              | Non Fast role swap mode                                                                                          | -   | 2.8      | -   | -                  | -        | ms   |
|                              | Fast role swap mode                          |                                                                                                                  | -   | 60       | -   | -                  | 90       | μs   |
| t <sub>TLH_5</sub> vsrc      | 5V SRC Switch<br>VCHG rise time              | $V_{(VBUS)}$ from 10% to 90% $V_{(V5V)}$ ;<br>$C_{Load}$ = 10µF; $R_{Load}$ = 100Ω                               |     |          |     |                    |          |      |
|                              |                                              | Non Fast role swap mode                                                                                          | -   | 1.3      | -   | -                  | -        | ms   |
|                              |                                              | Fast role swap mode                                                                                              | -   | 50       | -   | -                  | 80       | μs   |
| t <sub>dis_5VSRC</sub>       | 5V SRC Switch<br>Disable time                | EN_SRC=LOW to $V_{(VBUS)}$ = 90% of $V_{(V5V)}$ ; $V_{I(V5V)}$ = 5V; $C_{Load}$ = 0µF; $R_{Load}$ = 100 $\Omega$ | -   | 5        | -   | 3                  | 7        | μs   |
| $t_{dis(RCPS)_5VSRC}$        | 5V SRC Switch<br>RCP Disable<br>time         | From VBUS>V5V+50mV to switch turn off                                                                            | -   | 1        | -   | -                  | 1.5      | μs   |
| t <sub>degl_RCP_5VSRC</sub>  | 5V SRC Switch<br>RCP de-glitch<br>time       | Time from V <sub>UVLO</sub> <vbus<v<sub>OVLO to V<sub>(VCHG)</sub> = 10% of V<sub>(VIN)</sub></vbus<v<sub>       | -   | 4        | -   | -                  | -        | ms   |
| t <sub>degl_OCP_5</sub> vsrc | 5V SRC Switch<br>OCP de-glitch<br>time       | De-glitch Time from overcurrent<br>to OC_5VSRC interrupt                                                         | -   | 8        | -   | -                  | -        | ms   |
| t <sub>SCP_5VSRC</sub>       | Short circuit<br>protection<br>response time | V5V=5V; Time from short circuit happened to switch turn off                                                      | -   | 0.5      | -   | -                  | -        | μs   |
| t <sub>VBUSDISCHARGE</sub>   | Time taken for                               | VDD= 3.3V;                                                                                                       | -   | -        | -   | -                  | 650      | ms   |
|                              | VIN discharge                                | Load Capacitance = 10µF VBUS<br>pin going down below                                                             |     |          |     |                    |          |      |
|                              |                                              | Vsafe0V after VBUS detached<br>and switch disabled                                                               |     |          |     |                    |          |      |
|                              |                                              | VDD= 3.3V;                                                                                                       | -   | -        | -   | -                  | 275      | ms   |
|                              |                                              | Load Capacitance = $10\mu$ F                                                                                     |     |          |     |                    |          |      |
|                              |                                              | VBUS pin going down below                                                                                        |     |          |     |                    |          |      |
|                              |                                              | Vsafe5V (when initial voltage is                                                                                 |     |          |     |                    |          |      |
|                              |                                              | >5V) after VBUS detached and<br>switch disabled                                                                  |     |          |     |                    |          |      |

## USB PD and Type-C high voltage sink/source combo switch with protection

### 14.1 Waveform and test circuits



#### Table 29. Measurement points

| Supply voltage      | EN Input              | Output             |                     |  |  |
|---------------------|-----------------------|--------------------|---------------------|--|--|
| V <sub>I(VIN)</sub> | V <sub>M</sub>        | V <sub>X</sub>     | V <sub>Y</sub>      |  |  |
| 5.0 V; 20.0V        | $0.5\times V_{I(EN)}$ | $0.9 	imes V_{OH}$ | $0.1 \times V_{OH}$ |  |  |



#### Table 30. Test data

| Supply voltage   | EN Input                 | Load  |                   |  |  |
|------------------|--------------------------|-------|-------------------|--|--|
| V <sub>EXT</sub> | V <sub>I(EN)</sub>       | CL    | R <sub>LOAD</sub> |  |  |
| 5.0 V; 20.0V     | 0 to V <sub>I(VIN)</sub> | 22 μF | 100 Ω             |  |  |







## USB PD and Type-C high voltage sink/source combo switch with protection

### 15. Package outline



| DIMENSIONS | (mm | are the | original | dimensions | ) |
|------------|-----|---------|----------|------------|---|
| DIMENSION  |     |         | onginar  | unnensions | , |

| UNIT |      | А     | A <sub>1</sub> | A <sub>2</sub> | b    | D    | Е    | е   | e <sub>1</sub> | e <sub>2</sub> | v    | w    | у    |
|------|------|-------|----------------|----------------|------|------|------|-----|----------------|----------------|------|------|------|
|      | MAX. | 0.565 | 0.23           | 0.350          | 0.29 | 2.94 | 2.54 |     |                |                |      |      |      |
| mm   | NOM. | 0.525 | 0.20           | 0.325          | 0.26 | 2.91 | 2.51 | 0.4 | 2.4            | 2.0            | 0.05 | 0.02 | 0.03 |
|      | MIN. | 0.485 | 0.17           | 0.300          | 0.23 | 2.88 | 2.48 |     |                |                |      |      |      |

NOTE: Backside coating 25 um

#### Fig 27. Package outline SOT1459-6 (WLCSP42)

NX20P3483UK

### **16.** Packing information

# 16.1 SOT1459-6 (WLCSP42); reel dry pack, SMD, 7" Q1 standard product orientation ordering code (12NC) ending 012

#### 16.1.1 Dimensions and quantities

#### Table 31. Dimensions and quantities

|          |      | Reels<br>per box |
|----------|------|------------------|
| 180 × 12 | 2000 | 1                |

[1] d = reel diameter; w = tape width.

[2] Packing quantity dependent on specific product type.

View ordering and availability details at NXP order portal, or contact your local NXP representative.

#### 16.1.2 Product orientation



#### 16.1.3 Carrier tape dimensions



#### Table 32. Carrier tape dimensions

In accordance with IEC 60286-3.

| A <sub>0</sub> (mm) | B₀ (mm)                           | K <sub>0</sub> (mm) | T (mm)        | P <sub>1</sub> (mm)              | W (mm)     |
|---------------------|-----------------------------------|---------------------|---------------|----------------------------------|------------|
| $2.71\pm0.05$       | $\textbf{3.11} \pm \textbf{0.05}$ | $0.72\pm0.05$       | $0.25\pm0.02$ | $\textbf{8.0} \pm \textbf{0.10}$ | 12 +.30/10 |

### **17. Abbreviations**

| Table 33. Abbreviations |                              |  |  |  |
|-------------------------|------------------------------|--|--|--|
| Acronym                 | Description                  |  |  |  |
| ESD                     | ElectroStatic Discharge      |  |  |  |
| CDM                     | Charged Device Model         |  |  |  |
| НВМ                     | Human Body Model             |  |  |  |
| USB                     | Universal Serial Bus         |  |  |  |
| VOIP                    | Voice over Internet Protocol |  |  |  |

### 18. Revision history

#### Table 34.Revision history

| Document ID       | Release date                               | Data sheet status            | Change notice | Supersedes        |
|-------------------|--------------------------------------------|------------------------------|---------------|-------------------|
| NX20P3483UK v.2.0 | 20190304                                   | Product data sheet           | -             | NX20P3483UK v.1.0 |
| Modifications:    | <ul> <li>Updated <u>Section</u></li> </ul> | on 2 "Features and benefits" |               |                   |
| NX20P3483UK v.1.0 | 20181026                                   | Product data sheet           | -             | -                 |

### **19. Legal information**

#### **19.1 Data sheet status**

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 19.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

### 19.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malifunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

### USB PD and Type-C high voltage sink/source combo switch with protection

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Non-automotive qualified products** — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

### 20. Contact information

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

#### 19.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

42 of 43

USB PD and Type-C high voltage sink/source combo switch with protection

### 21. Contents

| 1          | General description 1                     |
|------------|-------------------------------------------|
| 2          | Features and benefits 1                   |
| 3          | Applications 3                            |
| 4          | Ordering information 3                    |
| 4.1        | Ordering options                          |
| 5          | Marking                                   |
| 6          | Functional diagram 4                      |
| 7          | Pinning information 5                     |
| 7.1        | Pinning                                   |
| 7.2        | Pin description                           |
| 8          | Functional description 8                  |
| 8.1        | Operation modes 8                         |
| 8.1.1      | Dead Battery Mode8                        |
| 8.1.2      | Normal Modes 8                            |
| 8.1.2.1    | HV Sink Mode                              |
| 8.1.2.2    | Source Mode 9                             |
| 8.1.2.3    | Standby mode 9                            |
| 8.1.2.4    | Shutdown mode 9                           |
| 8.2        | VBUS-VCHG Switch 9                        |
| 8.2.1      | VBUS-VCHG HV Sink Mode                    |
| 8.2.2      | VCHG-VBUS HV Source Mode 10               |
| 8.3        | V5V-VBUS 5V Source Switch                 |
| 8.4        | LDO Output                                |
| 8.5<br>8.6 | Under-voltage lock-out                    |
| 8.7        | VBUS Discharge                            |
| 8.8        | l <sup>2</sup> C Device Address           |
| 8.9        | Register Map                              |
| 8.9.1      | Device ID Register (Address 00h) 16       |
| 8.9.2      | Device Status Register (Address 01h) 16   |
| 8.9.3      | Switch Control Register (Address 02h) 16  |
| 8.9.4      | Switch Status Register (Address 03h) 16   |
| 8.9.5      | Interrupt1 Register (Address 04h)         |
| 8.9.6      | Interrupt2 Register (Address 05h) 17      |
| 8.9.7      | Interrupt1 Mask Register (Address 06h) 18 |
| 8.9.8      | Interrupt2 Mask Register (Address 07h) 19 |
| 8.9.9      | OVLO threshold Register (Address 08h) 20  |
| 8.9.10     | HV source switch OCP threshold Register   |
|            | (Address 09h) 20                          |
| 8.9.11     | 5V source switch OCP threshold Register   |
| 0.0.40     | (Address 0Ah)                             |
| 8.9.12     | Device control Register (Address 0Bh) 20  |
| 9          | Application diagram 22                    |
| 10         | Limiting values 23                        |
| 11         | Recommended operating conditions 23       |
| 12         | Thermal characteristics                   |
|            |                                           |

| 13     | Static characteristics                        | 25 |
|--------|-----------------------------------------------|----|
| 13.1   | Graphs                                        | 28 |
| 13.2   | ON resistance                                 | 30 |
| 13.3   | ON resistance graphs                          | 30 |
| 14     | Dynamic characteristics                       | 32 |
| 14.1   | Waveform and test circuits                    | 34 |
| 15     | Package outline                               | 38 |
| 16     | Packing information                           | 39 |
| 16.1   | SOT1459-6 (WLCSP42); reel dry pack, SMD,      | 7" |
|        | Q1 standard product orientation ordering code |    |
|        | (12NC) ending 012                             | 39 |
| 16.1.1 | Dimensions and quantities                     | 39 |
| 16.1.2 | Product orientation                           | 39 |
| 16.1.3 | Carrier tape dimensions                       | 39 |
| 17     | Abbreviations                                 | 40 |
| 18     | Revision history                              | 40 |
| 19     | Legal information                             | 41 |
| 19.1   | Data sheet status                             | 41 |
| 19.2   | Definitions                                   | 41 |
| 19.3   | Disclaimers                                   | 41 |
| 19.4   | Trademarks                                    | 42 |
| 20     | Contact information                           | 42 |
| 21     | Contents                                      | 43 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2019.

#### IXP B.V. 2019.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 4 March 2019 Document identifier: NX20P3483UK

All rights reserved.