# **PCAL9722**

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and reset

Rev. 1.1 — 1 May 2023

Product data sheet

## 1 General description

The PCAL9722 is a 22-bit general purpose I/O expander that provides remote I/O expansion for most microcontroller families via the SPI interface. The ultra low-voltage interface allows for direct connection to a microcontroller operating down to 1.1 V.

NXP I/O expanders provide a simple solution when additional I/Os are needed while keeping interconnections to a minimum, for example, in battery-powered mobile applications for interfacing to sensors, push buttons, keypad, etc. In addition to providing a flexible set of GPIOs, it simplifies interconnection of a processor running at one voltage level down to 1.1 V to I/O devices operating at a different voltage level 1.65 V to 5.5 V. The PCAL9722 has built-in level shifting feature that makes these devices extremely flexible in mixed power supply systems where communication between incompatible I/O voltages is required, allowing seamless communications with next-generation low voltage microprocessors and microcontrollers on the interface side (SPI) and peripherals at a higher voltage on the port side.

There are two supply voltages for PCAL9722:  $V_{DD(SPI)}$  and  $V_{DD(P)}$ .  $V_{DD(SPI)}$  provides the supply voltage for the interface at the master side (for example, a microcontroller) and the  $V_{DD(P)}$  provides the supply for core circuits and Port P. The bidirectional voltage level translation in the PCAL9722 is provided through  $V_{DD(SPI)}$ .  $V_{DD(SPI)}$  should be connected to the  $V_{DD}$  of the external SPI lines. This indicates the  $V_{DD}$  level of the SPI to the PCAL9722, while the voltage level on Port P of the PCAL9722 is determined by the  $V_{DD(P)}$ .

The PCAL9722 works up to 5 MHz of SCLK speed and implements Agile I/O, which are additional features specifically designed to enhance the I/O. These additional features are: programmable output drive strength, latchable inputs, programmable pull-up/pull-down resistors, maskable interrupt, interrupt status register, programmable open-drain or push-pull outputs.

Additional Agile I/O Plus features include interrupts that can be specified by level or edge, and can be cleared individually without disturbing the other interrupt events. Also, switch debounce hardware is implemented.

At power-on, the I/Os are configured as inputs. However, the system master can enable the I/Os as either inputs or outputs by writing to the I/O configuration bits. The data for each input or output is kept in the corresponding input or output register. The polarity of the Input Port register can be inverted with the Polarity Inversion register, saving external logic gates. Programmable pull-up and pull-down resistors eliminate the need for discrete components.

The system master can reset the PCAL9722 in the event of a time-out or other improper operation by asserting a LOW in the RESET input. The power-on reset puts the registers in their default state and initializes the SPI state machine. The RESET pin causes the same reset/initialization to occur without de-powering the part.

The PCAL9722 open-drain interrupt (INT) output is activated when any input state differs from its corresponding Input Port register state and is used to indicate to the system master that an input state has changed. As well, the INT output can be specified to activate on input pin edges. There are a large number of interrupt mask functions available to maximize flexibility.

INT can be connected to the interrupt input of a microcontroller. By sending an interrupt signal on this line, the remote I/O can inform the microcontroller if there is incoming data on its ports without communication via the SPI bus. Thus, the PCAL9722 can remain a simple slave device. The input latch feature holds or latches the



Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

input pin state and keeps the logic values that created the interrupt until the master can service the interrupt. This minimizes the host's interrupt service response for fast moving inputs.

The device Port P outputs have 25 mA sink capabilities for directly driving LEDs while consuming low device current.

One hardware pin (ADDR) can be used to program and vary the fixed SPI address and allow up to two devices to share the same SPI bus.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

### 2 Features and benefits

- · SPI bus to parallel port expander
- 5 MHz SPI bus
- Operating power supply voltage range of 1.1 V to 5.5 V on the SPI bus side
- Allows bidirectional voltage-level translation and GPIO expansion between 1.1 V to 5.5 V on SPI and 1.8 V, 2.5 V, 3.3 V, 5.5 V on Port P
- Low standby current consumption: 2.0 μA typical at 3.3 V V<sub>DD</sub>
- Schmitt trigger action allows slow input transition and better switching noise immunity at the SPI inputs (SCLK, SDIN, CS)
  - $V_{hvs} = 0.11 \text{ V (typical) at } 1.1 \text{ V}$
  - V<sub>hys</sub> = 0.18 V (typical) at 1.8 V
  - $V_{hys} = 0.33 V (typical) at 3.3 V$
  - V<sub>hvs</sub> = 0.55 V (typical) at 5.5 V
- 5.5 V tolerant I/O ports and SPI bus pins
- Active LOW reset input (RESET)
- Open-drain active LOW interrupt output (INT)
- · Internal power-on reset
- · Noise filter on SPI inputs
- Latched outputs with 25 mA drive maximum capability for directly driving LEDs
- Latch-up performance exceeds 100 mA per JESD 78, Class II
- ESD protection exceeds JESD 22
  - 2000 V Human-Body Model (A114-A)
  - 1000 V Charged-Device Model (C101)
- Package offered: HVQFN32

### 2.1 Agile I/O features

- · Output port configuration: bank selectable or pin selectable push-pull or open-drain output stages
- Interrupt status: read-only register identifies the source of an interrupt
- Bit-wise I/O programming features:
  - Output drive strength: four programmable drive strengths to reduce rise and fall times in low-capacitance applications
  - Input latch: Input Port register values changes are kept until the Input Port register is read
  - Pull-up/pull-down enable: floating input or pull-up/pull-down resistor enable
  - Pull-up/pull-down selection: 100 kΩ pull-up/pull-down resistor selection
  - Interrupt mask: mask prevents the generation of the interrupt when input changes state to prevent spurious interrupts

### 2.2 Additional Agile I/O Plus features

- · Interrupt edge specification on a bit-by-bit basis
- · Interrupt individual clear without disturbing other events
- · Read all interrupt events without clear
- · Switch debounce hardware

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

# 3 Ordering information

Table 1. Ordering information

| Type number                    | Topside | Package | Package                                                                                                                                    |          |  |  |  |  |
|--------------------------------|---------|---------|--------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|
|                                | marking | Name    | ame Description                                                                                                                            |          |  |  |  |  |
| PCAL9722HN                     | L9722   | HVQFN32 | plastic, thermal enhanced very thin quad flat package; 0.125 dimple wettable flank; 32 terminals; 0.5 mm pitch; 5 mm x 5 mm x 0.85 mm body | SOT617-3 |  |  |  |  |
| PCAL9722HN/Q900 <sup>[1]</sup> | 9722Q   | HVQFN32 | plastic, thermal enhanced very thin quad flat package; 0.125 dimple wettable flank; 32 terminals; 0.5 mm pitch; 5 mm x 5 mm x 0.85 mm body | SOT617-3 |  |  |  |  |

<sup>[1]</sup> Automotive AEC-Q100 (Grade 1) compliant. Contact NXP support for PPAP.

## 3.1 Ordering options

Table 2. Ordering options

| Type number                    | Orderable part number | Package | Packing method           | Minimum<br>order<br>quantity | Temperature                          |
|--------------------------------|-----------------------|---------|--------------------------|------------------------------|--------------------------------------|
| PCAL9722HN                     | PCAL9722HNMP          | HVQFN32 | Reel 13" Q2/T3 SMD<br>DP | 6000                         | T <sub>amb</sub> = -40 °C to +85 °C  |
| PCAL9722HN/Q900 <sup>[1]</sup> | PCAL9722HN/Q900MP     | HVQFN32 | Reel 13" Q2/T3 SMD<br>DP | 6000                         | T <sub>amb</sub> = -40 °C to +125 °C |

<sup>[1]</sup> Automotive AEC-Q100 (Grade 1) compliant. Contact NXP support for PPAP.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

# 4 Block diagram



Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

# 5 Pinning information

## 5.1 Pinning



## 5.2 Pin description

Table 3. Pin description

| Symbol               | Pin                 | Туре | Description                                                                                                                     |
|----------------------|---------------------|------|---------------------------------------------------------------------------------------------------------------------------------|
| SCLK                 | 29                  | 1    | SPI serial clock input                                                                                                          |
| SDIN                 | 30                  | I    | SPI serial data input                                                                                                           |
| V <sub>DD(SPI)</sub> | PI) 31 power supply |      | Supply voltage of SPI bus. Connect directly to the $V_{DD}$ of the external SPI bus master. Provides voltage-level translation. |
| INT                  | 32                  | 0    | Interrupt output. Connect to V <sub>DD(SPI)</sub> or V <sub>DD(P)</sub> through a pull-up resistor.                             |
| P0_0 <sup>[1]</sup>  | 1                   | I/O  | Port 0 input/output 0                                                                                                           |
| P0_1 <sup>[1]</sup>  | 2                   | I/O  | Port 0 input/output 1                                                                                                           |
| P0_2 <sup>[1]</sup>  | 3                   | I/O  | Port 0 input/output 2                                                                                                           |
| P0_3 <sup>[1]</sup>  | 4                   | I/O  | Port 0 input/output 3                                                                                                           |
| P0_4 <sup>[1]</sup>  | 5                   | I/O  | Port 0 input/output 4                                                                                                           |
| P0_5 <sup>[1]</sup>  | 6                   | I/O  | Port 0 input/output 5                                                                                                           |
| P0_6 <sup>[1]</sup>  | 7                   | I/O  | Port 0 input/output 6                                                                                                           |
| P0_7 <sup>[1]</sup>  | 8                   | I/O  | Port 0 input/output 7                                                                                                           |
| P1_0 <sup>[2]</sup>  | 9                   | I/O  | Port 1 input/output 0                                                                                                           |
| P1_1 <sup>[2]</sup>  | 10                  | I/O  | Port 1 input/output 1                                                                                                           |
| P1_2 <sup>[2]</sup>  | 11                  | I/O  | Port 1 input/output 2                                                                                                           |
| P1_3 <sup>[2]</sup>  | 12                  | I/O  | Port 1 input/output 3                                                                                                           |
| P1_4 <sup>[2]</sup>  | 13                  | I/O  | Port 1 input/output 4                                                                                                           |
|                      |                     | 1    |                                                                                                                                 |

**PCAL9722 NXP Semiconductors** 

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

Table 3. Pin description...continued

| Symbol              | Pin | Туре         | Description                                                                                                         |
|---------------------|-----|--------------|---------------------------------------------------------------------------------------------------------------------|
| P1_5 <sup>[2]</sup> | 14  | I/O          | Port 1 input/output 5                                                                                               |
| P1_6 <sup>[2]</sup> | 15  | I/O          | Port 1 input/output 6                                                                                               |
| P1_7 <sup>[2]</sup> | 16  | I/O          | Port 1 input/output 7                                                                                               |
| P2_0 <sup>[3]</sup> | 17  | I/O          | Port 2 input/output 0                                                                                               |
| P2_1 <sup>[3]</sup> | 18  | I/O          | Port 2 input/output 1                                                                                               |
| P2_2 [3]            | 19  | I/O          | Port 2 input/output 2                                                                                               |
| P2_3 <sup>[3]</sup> | 20  | I/O          | Port 2 input/output 3                                                                                               |
| P2_4 <sup>[3]</sup> | 21  | I/O          | Port 2 input/output 4                                                                                               |
| P2_5 <sup>[3]</sup> | 22  | I/O          | Port 2 input/output 5                                                                                               |
| CS                  | 23  | ı            | SPI chip select input                                                                                               |
| SDOUT               | 24  | 0            | SPI serial data output                                                                                              |
| V <sub>SS</sub>     | 25  | ground       | Supply ground                                                                                                       |
| ADDR                | 26  | I            | Address input. Connect directly to V <sub>DD(SPI)</sub> or ground.                                                  |
| V <sub>DD(P)</sub>  | 27  | power supply | Supply voltage of PCAL9722 for Port P                                                                               |
| RESET               | 28  | I            | Active LOW reset input. Connect to V <sub>DD(SPI)</sub> through a pull-up resistor if no active connection is used. |

Pins P0\_0 to P0\_7 correspond to bits P0.0 to P0.7. At power-on, all I/Os are configured as inputs.

Pins P1\_0 to P1\_7 correspond to bits P1.0 to P1.7. At power-on, all I/Os are configured as inputs. Pins P2\_0 to P2\_5 correspond to bits P2.0 to P2.5. At power-on, all I/Os are configured as inputs.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

## 6 Functional description

Refer to Figure 1.

#### 6.1 Device address

Following a Chip Select  $(\overline{CS})$  asserted condition (from HIGH to LOW), the bus master must send the target slave address followed by a read (R/W = 1) or write (R/W = 0) operation bit. The slave address of the PCAL9722 is shown in Figure 3. Slave address pin ADDR chooses one of two slave addresses. Table 4 shows all two slave addresses by connecting the ADDR pin to  $V_{SS}$ , or  $V_{DD}$ .

Table 4. PCAL9722 address map

| ADDR            | Device fami | Variable portion of address | Address |     |   |   |   |     |
|-----------------|-------------|-----------------------------|---------|-----|---|---|---|-----|
|                 | A6          | A5                          | A0      |     |   |   |   |     |
| V <sub>SS</sub> | 0           | 1                           | 0       | 40h |   |   |   |     |
| $V_{DD}$        | 0           | 1                           | 0       | 0   | 0 | 0 | 1 | 42h |

The last bit of the first byte defines the reading from or writing to the PCAL9722. When set to logic 1 a read is selected, while logic 0 selects a write operation.



#### 6.2 Interface definition

Table 5. Interface definition

| Table 5. Interface definition |         |      |      |      |      |      |      |         |  |  |  |  |  |
|-------------------------------|---------|------|------|------|------|------|------|---------|--|--|--|--|--|
| Byte                          |         | Bit  |      |      |      |      |      |         |  |  |  |  |  |
|                               | 7 (MSB) | 6    | 5    | 4    | 3    | 2    | 1    | 0 (LSB) |  |  |  |  |  |
| SPI-bus slave address         | L       | Н    | L    | L    | L    | L    | ADDR | R/W     |  |  |  |  |  |
| I/O data bus                  | P0.7    | P0.6 | P0.5 | P0.4 | P0.3 | P0.2 | P0.1 | P0.0    |  |  |  |  |  |
|                               | P1.7    | P1.6 | P1.5 | P1.4 | P1.3 | P1.2 | P1.1 | P1.0    |  |  |  |  |  |
|                               | -       | -    | P2.5 | P2.4 | P2.3 | P2.2 | P2.1 | P2.0    |  |  |  |  |  |

## 6.3 Pointer register and command byte

Following the first byte of the slave address, the bus master sends a command byte, which is write only and stored in the pointer register in the PCAL9722. The lowest 7 bits (B[6:0] in <u>Table 6</u>) are used as a pointer to determine which register is accessed and the highest bit is used as Auto-Increment (AI) as shown in <u>Figure 4</u>. At power-up or hardware reset, the pointer register defaults to 00h, with the AI bit set to '0' and the lowest seven bits set to '000 0000'.

When the Auto-Increment bit is set (AI = 1), the seven low-order bits of the pointer register are automatically incremented after a read or write until the chip select  $\overline{(CS)}$  is de-asserted. This allows the user to program the

PCAL9722

All information provided in this document is subject to legal disclaimers.

© 2023 NXP B.V. All rights reserved.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

registers sequentially without modifying the pointer register. The contents of these bits will roll over to '000 0000' after the last register (address = 76h) is accessed. Unimplemented register addresses (reserved registers) are skipped. If more than 52 bytes are written, the address will loop back to the register which is indicated by the seven low-order bits in the pointer register, and previously-written data will be overwritten. The de-assertion of chip select ( $\overline{CS}$ ) condition will keep the pointer register value in the last read or write location.

When the Auto-Increment bit is cleared (AI = 0), the 2 least significant bits are automatically incremented after a read or write for 3-register group which allows the user to program each of the 3-register group sequentially. If more than 3 bytes of data are read or written when AI is 0, previous data in the selected registers will be overwritten. For example: if input port 1 is read first, the next 2nd byte will be input port 2, and next 3nd byte will be input port 0, there is no limit on the number of data bytes for this read operation. There are two special 6-register groups: output drive strength (40h~45h) and interrupt edge (60h~65h) registers will allow user to program each of the 6-register group sequentially. Only Output port configuration register location (5Ch) remains in the same location after a successive read or write.

| AI | В6 | B5 | В4 | В3 | B2 | B1 | В0 |                                            |
|----|----|----|----|----|----|----|----|--------------------------------------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | — default value at power-up<br>or HW reset |

aaa-015941

AI = Auto-Increment

Figure 4. Pointer register bits

Table 6. Command byte

|    | Po | inter | regis | ster b | its |    | Command               | Register                               | Protocol        | Power-up                 |
|----|----|-------|-------|--------|-----|----|-----------------------|----------------------------------------|-----------------|--------------------------|
| В6 | B5 | B4    | В3    | B2     | B1  | В0 | byte<br>(hexadecimal) |                                        |                 | default                  |
| 0  | 0  | 0     | 0     | 0      | 0   | 0  | 00h                   | Input port 0                           | read byte       | xxxx xxxx <sup>[1]</sup> |
| 0  | 0  | 0     | 0     | 0      | 0   | 1  | 01h                   | Input port 1                           | read byte       | xxxx xxxx <sup>[1]</sup> |
| 0  | 0  | 0     | 0     | 0      | 1   | 0  | 02h                   | Input port 2                           | read byte       | xxxx xxxx <sup>[1]</sup> |
| 0  | 0  | 0     | 0     | 0      | 1   | 1  | 03h                   | reserved <sup>[2]</sup>                | reserved        | reserved                 |
| 0  | 0  | 0     | 0     | 1      | 0   | 0  | 04h                   | Output port 0                          | read/write byte | 1111 1111                |
| 0  | 0  | 0     | 0     | 1      | 0   | 1  | 05h                   | Output port 1                          | read/write byte | 1111 1111                |
| 0  | 0  | 0     | 0     | 1      | 1   | 0  | 06h                   | Output port 2                          | read/write byte | 1111 1111                |
| 0  | 0  | 0     | 0     | 1      | 1   | 1  | 07h                   | reserved <sup>[2]</sup>                | reserved        | reserved                 |
| 0  | 0  | 0     | 1     | 0      | 0   | 0  | 08h                   | Polarity Inversion port 0              | read/write byte | 0000 0000                |
| 0  | 0  | 0     | 1     | 0      | 0   | 1  | 09h                   | Polarity Inversion port 1              | read/write byte | 0000 0000                |
| 0  | 0  | 0     | 1     | 0      | 1   | 0  | 0Ah                   | Polarity Inversion port 2              | read/write byte | 0000 0000                |
| 0  | 0  | 0     | 1     | 0      | 1   | 1  | 0Bh                   | reserved <sup>[2]</sup>                | reserved        | reserved                 |
| 0  | 0  | 0     | 1     | 1      | 0   | 0  | 0Ch                   | Configuration port 0                   | read/write byte | 1111 1111                |
| 0  | 0  | 0     | 1     | 1      | 0   | 1  | 0Dh                   | Configuration port 1                   | read/write byte | 1111 1111                |
| 0  | 0  | 0     | 1     | 1      | 1   | 0  | 0Eh                   | Configuration port 2                   | read/write byte | 1111 1111                |
| -  | -  | -     | -     | -      | -   | -  | 0Fh to 3Fh            | reserved <sup>[2]</sup>                | reserved        | reserved                 |
| 1  | 0  | 0     | 0     | 0      | 0   | 0  | 40h                   | Output drive strength register port 0A | read/write byte | 1111 1111                |
| 1  | 0  | 0     | 0     | 0      | 0   | 1  | 41h                   | Output drive strength register port 0B | read/write byte | 1111 1111                |

PCAL9722

All information provided in this document is subject to legal disclaimers.

© 2023 NXP B.V. All rights reserved.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

Table 6. Command byte...continued

|    | Pointer register bits |    |    |    |    | mucu | Command               | Register                                    | Protocol        | Power-up  |
|----|-----------------------|----|----|----|----|------|-----------------------|---------------------------------------------|-----------------|-----------|
| B6 | B5                    | B4 | В3 | B2 | B1 | В0   | byte<br>(hexadecimal) |                                             |                 | default   |
| 1  | 0                     | 0  | 0  | 0  | 1  | 0    | 42h                   | Output drive strength register port 1A      | read/write byte | 1111 1111 |
| 1  | 0                     | 0  | 0  | 0  | 1  | 1    | 43h                   | Output drive strength register port 1B      | read/write byte | 1111 1111 |
| 1  | 0                     | 0  | 0  | 1  | 0  | 0    | 44h                   | Output drive strength register port 2A      | read/write byte | 1111 1111 |
| 1  | 0                     | 0  | 0  | 1  | 0  | 1    | 45h                   | Output drive strength register port 2B      | read/write byte | 1111 1111 |
| 1  | 0                     | 0  | 0  | 1  | 1  | 0    | 46h                   | reserved <sup>[2]</sup>                     | reserved        | reserved  |
| 1  | 0                     | 0  | 0  | 1  | 1  | 1    | 47h                   | reserved <sup>[2]</sup>                     | reserved        | reserved  |
| 1  | 0                     | 0  | 1  | 0  | 0  | 0    | 48h                   | Input latch register port 0                 | read/write byte | 0000 0000 |
| 1  | 0                     | 0  | 1  | 0  | 0  | 1    | 49h                   | Input latch register port 1                 | read/write byte | 0000 0000 |
| 1  | 0                     | 0  | 1  | 0  | 1  | 0    | 4Ah                   | Input latch register port 2                 | read/write byte | 0000 0000 |
| 1  | 0                     | 0  | 1  | 0  | 1  | 1    | 4Bh                   | reserved <sup>[2]</sup>                     | reserved        | reserved  |
| 1  | 0                     | 0  | 1  | 1  | 0  | 0    | 4Ch                   | Pull-up/pull-down enable register port 0    | read/write byte | 0000 0000 |
| 1  | 0                     | 0  | 1  | 1  | 0  | 1    | 4Dh                   | Pull-up/pull-down enable register port      | read/write byte | 0000 0000 |
| 1  | 0                     | 0  | 1  | 1  | 1  | 0    | 4Eh                   | Pull-up/pull-down enable register port 2    | read/write byte | 0000 0000 |
| 1  | 0                     | 0  | 1  | 1  | 1  | 1    | 4Fh                   | reserved <sup>[2]</sup>                     | reserved        | reserved  |
| 1  | 0                     | 1  | 0  | 0  | 0  | 0    | 50h                   | Pull-up/pull-down selection register port 0 | read/write byte | 1111 1111 |
| 1  | 0                     | 1  | 0  | 0  | 0  | 1    | 51h                   | Pull-up/pull-down selection register port 1 | read/write byte | 1111 1111 |
| 1  | 0                     | 1  | 0  | 0  | 1  | 0    | 52h                   | Pull-up/pull-down selection register port 2 | read/write byte | 1111 1111 |
| 1  | 0                     | 1  | 0  | 0  | 1  | 1    | 53h                   | reserved <sup>[2]</sup>                     | reserved        | reserved  |
| 1  | 0                     | 1  | 0  | 1  | 0  | 0    | 54h                   | Interrupt mask register port 0              | read/write byte | 1111 1111 |
| 1  | 0                     | 1  | 0  | 1  | 0  | 1    | 55h                   | Interrupt mask register port 1              | read/write byte | 1111 1111 |
| 1  | 0                     | 1  | 0  | 1  | 1  | 0    | 56h                   | Interrupt mask register port 2              | read/write byte | 1111 1111 |
| 1  | 0                     | 1  | 0  | 1  | 1  | 1    | 57h                   | reserved <sup>[2]</sup>                     | reserved        | reserved  |
| 1  | 0                     | 1  | 1  | 0  | 0  | 0    | 58h                   | Interrupt status register port 0            | read byte       | 0000 0000 |
| 1  | 0                     | 1  | 1  | 0  | 0  | 1    | 59h                   | Interrupt status register port 1            | read byte       | 0000 0000 |
| 1  | 0                     | 1  | 1  | 0  | 1  | 0    | 5Ah                   | Interrupt status register port 2            | read byte       | 0000 0000 |
| 1  | 0                     | 1  | 1  | 0  | 1  | 1    | 5Bh                   | reserved <sup>[2]</sup>                     | reserved        | reserved  |
| 1  | 0                     | 1  | 1  | 1  | 0  | 0    | 5Ch <sup>[3]</sup>    | Output port configuration register          | read/write byte | 0000 0000 |
| 1  | 0                     | 1  | 1  | 1  | 0  | 1    | 5Dh                   | reserved <sup>[2]</sup>                     | reserved        | reserved  |
| 1  | 0                     | 1  | 1  | 1  | 1  | 0    | 5Eh                   | reserved <sup>[2]</sup>                     | reserved        | reserved  |
| 1  | 0                     | 1  | 1  | 1  | 1  | 1    | 5Fh                   | reserved <sup>[2]</sup>                     | reserved        | reserved  |
| 1  | 1                     | 0  | 0  | 0  | 0  | 0    | 60h                   | Interrupt edge register port 0A             | read/write byte | 0000 0000 |

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

Table 6. Command byte...continued

|    | Ро | inter | regis | ster b | its |    | Command               | Register                                            | Protocol        | Power-up                 |
|----|----|-------|-------|--------|-----|----|-----------------------|-----------------------------------------------------|-----------------|--------------------------|
| В6 | B5 | B4    | В3    | B2     | B1  | В0 | byte<br>(hexadecimal) |                                                     |                 | default                  |
| 1  | 1  | 0     | 0     | 0      | 0   | 1  | 61h                   | Interrupt edge register port 0B                     | read/write byte | 0000 0000                |
| 1  | 1  | 0     | 0     | 0      | 1   | 0  | 62h                   | Interrupt edge register port 1A                     | read/write byte | 0000 0000                |
| 1  | 1  | 0     | 0     | 0      | 1   | 1  | 63h                   | Interrupt edge register port 1B                     | read/write byte | 0000 0000                |
| 1  | 1  | 0     | 0     | 1      | 0   | 0  | 64h                   | Interrupt edge register port 2A                     | read/write byte | 0000 0000                |
| 1  | 1  | 0     | 0     | 1      | 0   | 1  | 65h                   | Interrupt edge register port 2B                     | read/write byte | 0000 0000                |
| 1  | 1  | 0     | 0     | 1      | 1   | 0  | 66h                   | reserved <sup>[2]</sup>                             | reserved        | reserved                 |
| 1  | 1  | 0     | 0     | 1      | 1   | 1  | 67h                   | reserved <sup>[2]</sup>                             | reserved        | reserved                 |
| 1  | 1  | 0     | 1     | 0      | 0   | 0  | 68h                   | Interrupt clear register port 0                     | write byte      | 0000 0000                |
| 1  | 1  | 0     | 1     | 0      | 0   | 1  | 69h                   | Interrupt clear register port 1                     | write byte      | 0000 0000                |
| 1  | 1  | 0     | 1     | 0      | 1   | 0  | 6Ah                   | Interrupt clear register port 2                     | write byte      | 0000 0000                |
| 1  | 1  | 0     | 1     | 0      | 1   | 1  | 6Bh                   | reserved <sup>[2]</sup>                             | reserved        | reserved                 |
| 1  | 1  | 0     | 1     | 1      | 0   | 0  | 6Ch                   | Input status port 0                                 | read byte       | xxxx xxxx <sup>[1]</sup> |
| 1  | 1  | 0     | 1     | 1      | 0   | 1  | 6Dh                   | Input status port 1                                 | read byte       | xxxx xxxx <sup>[1]</sup> |
| 1  | 1  | 0     | 1     | 1      | 1   | 0  | 6Eh                   | Input status port 2                                 | read byte       | xxxx xxxx <sup>[1]</sup> |
| 1  | 1  | 0     | 1     | 1      | 1   | 1  | 6Fh                   | reserved <sup>[2]</sup>                             | reserved        | reserved                 |
| 1  | 1  | 1     | 0     | 0      | 0   | 0  | 70h                   | Individual pin output port 0 configuration register | read/write byte | 0000 0000                |
| 1  | 1  | 1     | 0     | 0      | 0   | 1  | 71h                   | Individual pin output port 1 configuration register | read/write byte | 0000 0000                |
| 1  | 1  | 1     | 0     | 0      | 1   | 0  | 72h                   | Individual pin output port 2 configuration register | read/write byte | 0000 0000                |
| 1  | 1  | 1     | 0     | 0      | 1   | 1  | 73h                   | reserved <sup>[2]</sup>                             | reserved        | reserved                 |
| 1  | 1  | 1     | 0     | 1      | 0   | 0  | 74h                   | Switch debounce enable 0                            | read/write byte | 0000 0000                |
| 1  | 1  | 1     | 0     | 1      | 0   | 1  | 75h                   | Switch debounce enable 1                            | read/write byte | 0000 0000                |
| 1  | 1  | 1     | 0     | 1      | 1   | 0  | 76h                   | Switch debounce count                               | read/write byte | 0000 0000                |
| -  | -  | -     | -     | -      | -   | -  | 77h to 7Fh            | reserved <sup>[2]</sup>                             | reserved        | reserved                 |

<sup>[1]</sup> Undefined

## 6.4 Register descriptions

### 6.4.1 Input port registers (00h, 01h, 02h)

The Input port registers (registers 00h, 01h, 02h) reflect the incoming logic levels of the pins. The Input port registers are read only; writes to these registers have no effect. The default value 'X' is determined by the externally applied logic level. If a pin is configured as an output (registers 04h, 05h, 06h), the port value is equal to the actual voltage level on that pin. If the output is configured as open-drain (register 5Ch and registers 70h, 71h, 72h), the input port value is forced to 0. An Input port register group read operation is performed as described in Section 7.5.

PCAL9722

All information provided in this document is subject to legal disclaimers.

© 2023 NXP B.V. All rights reserved.

<sup>[2]</sup> These registers marked "reserved" should not be written, and the master will not be acknowledged when accessed.

<sup>[3]</sup> Successive read and write accesses to remain at this register address.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

After reading input port registers, all interrupts will be cleared.

Table 7. Input port 0 register (address 00h)

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | 10.7 | 10.6 | 10.5 | 10.4 | 10.3 | 10.2 | 10.1 | 10.0 |
| Default | Х    | Х    | Х    | Х    | Х    | Х    | Х    | Х    |

#### Table 8. Input port 1 register (address 01h)

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | I1.7 | I1.6 | I1.5 | l1.4 | I1.3 | I1.2 | I1.1 | I1.0 |
| Default | Х    | Х    | Х    | Х    | Х    | Х    | Х    | Х    |

#### Table 9. Input port 2 register (address 02h)

| Bit     | 7      | 6      | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|--------|--------|------|------|------|------|------|------|
| Symbol  | 12.7   | 12.6   | 12.5 | 12.4 | 12.3 | 12.2 | I2.1 | 12.0 |
| Default | 0 (NA) | 0 (NA) | Х    | Х    | Х    | Х    | Х    | Х    |

## 6.4.2 Output port registers (04h, 05h, 06h)

The Output port registers (registers 04h, 05h, 06h) show the outgoing logic levels of the pins defined as outputs by the Configuration register. Bit values in these registers have no effect on pins defined as inputs. In turn, reads from these registers reflect the value that was written to these registers, **not** the actual pin value. A register group write is described in <u>Section 7.3</u> and a register group read is described in <u>Section 7.5</u>.

Table 10. Output port 0 register (address 04h)

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | O0.7 | O0.6 | O0.5 | O0.4 | O0.3 | O0.2 | O0.1 | O0.0 |
| Default | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

#### Table 11. Output port 1 register (address 05h)

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | O1.7 | O1.6 | O1.5 | O1.4 | O1.3 | O1.2 | O1.1 | O1.0 |
| Default | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

#### Table 12. Output port 2 register (address 06h)

|         |        | • •    |      |      |      |      |      |      |
|---------|--------|--------|------|------|------|------|------|------|
| Bit     | 7      | 6      | 5    | 4    | 3    | 2    | 1    | 0    |
| Symbol  | O2.7   | O2.6   | O2.5 | O2.4 | O2.3 | O2.2 | 02.1 | O2.0 |
| Default | 1 (NA) | 1 (NA) | 1    | 1    | 1    | 1    | 1    | 1    |

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

## 6.4.3 Polarity inversion registers (08h, 09h, 0Ah)

The Polarity inversion registers (registers 08h, 09h, 0Ah) allow polarity inversion of pins defined as inputs by the Configuration register. If a bit in these registers is set (written with '1'), the corresponding port pin's polarity is inverted in the input register. If a bit in this register is cleared (written with a '0'), the corresponding port pin's polarity is retained. A register group write is described in Section 7.3 and a register group read is described in Section 7.5.

Table 13. Polarity inversion port 0 register (address 08h)

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | N0.7 | N0.6 | N0.5 | N0.4 | N0.3 | N0.2 | N0.1 | N0.0 |
| Default | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

Table 14. Polarity inversion port 1 register (address 09h)

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | N1.7 | N1.6 | N1.5 | N1.4 | N1.3 | N1.2 | N1.1 | N1.0 |
| Default | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

Table 15. Polarity inversion port 2 register (address 0Ah)

| Bit     | 7      | 6      | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|--------|--------|------|------|------|------|------|------|
| Symbol  | N2.7   | N2.6   | N2.5 | N2.4 | N2.3 | N2.2 | N2.1 | N2.0 |
| Default | 0 (NA) | 0 (NA) | 0    | 0    | 0    | 0    | 0    | 0    |

### 6.4.4 Configuration registers (0Ch, 0Dh, 0Eh)

The Configuration registers (registers 0Ch, 0Dh, 0Eh) configure the direction of the I/O pins. If a bit in these registers is set to 1, the corresponding port pin is enabled as a high-impedance input. If a bit in these registers is cleared to 0, the corresponding port pin is enabled as an output. A register group write is described in Section 7.3 and a register group read is described in Section 7.5.

Table 16. Configuration port 0 register (address 0Ch)

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | C0.7 | C0.6 | C0.5 | C0.4 | C0.3 | C0.2 | C0.1 | C0.0 |
| Default | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

Table 17. Configuration port 1 register (address 0Dh)

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | C1.7 | C1.6 | C1.5 | C1.4 | C1.3 | C1.2 | C1.1 | C1.0 |
| Default | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

Table 18. Configuration port 2 register (address 0Eh)

| Bit     | 7      | 6      | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|--------|--------|------|------|------|------|------|------|
| Symbol  | C2.7   | C2.6   | C2.5 | C2.4 | C2.3 | C2.2 | C2.1 | C2.0 |
| Default | 1 (NA) | 1 (NA) | 1    | 1    | 1    | 1    | 1    | 1    |

### 6.4.5 Output drive strength registers (40h, 41h, 42h, 43h, 44h, 45h)

The Output drive strength registers control the output drive level of the GPIO. Each GPIO can be configured independently to a certain output current level by two register control bits. For example Port 0.7 is controlled by register 41h CC0.7 (bits [7:6]), Port 0.6 is controlled by register 41h CC0.6 (bits [5:4]). The output drive level of the GPIO is programmed  $00b = 0.25 \times$ ,  $01b = 0.5 \times$ ,  $10b = 0.75 \times$  or  $11b = 1 \times$  of the drive capability of the I/O. See Section 8.1 for more details. A register group write operation is described in Section 7.3. A register group read operation is described in Section 7.5.

Table 19. Current control port 0A register (address 40h)

| Bit     | 7     | 6 | 5  | 4   | 3     | 2 | 1     | 0 |
|---------|-------|---|----|-----|-------|---|-------|---|
| Symbol  | CC0.3 |   | CC | 0.2 | CC0.1 |   | CC0.0 |   |
| Default | 1     | 1 | 1  | 1   | 1     | 1 | 1     | 1 |

#### Table 20. Current control port 0B register (address 41h)

| Bit     | 7  | 6   | 5  | 4   | 3  | 2   | 1  | 0   |
|---------|----|-----|----|-----|----|-----|----|-----|
| Symbol  | СС | 0.7 | CC | 0.6 | CC | 0.5 | CC | 0.4 |
| Default | 1  | 1   | 1  | 1   | 1  | 1   | 1  | 1   |

#### Table 21. Current control port 1A register (address 42h)

| Bit     | 7  | 6   | 5  | 4   | 3  | 2   | 1  | 0   |
|---------|----|-----|----|-----|----|-----|----|-----|
| Symbol  | CC | 1.3 | CC | 1.2 | CC | 1.1 | CC | 1.0 |
| Default | 1  | 1   | 1  | 1   | 1  | 1   | 1  | 1   |

#### Table 22. Current control port 1B register (address 43h)

| Bit     | 7     | 6 | 5  | 4   | 3        | 2 | 1  | 0     |  |
|---------|-------|---|----|-----|----------|---|----|-------|--|
| Symbol  | CC1.7 |   | CC | 1.6 | .6 CC1.5 |   | CC | CC1.4 |  |
| Default | 1     | 1 | 1  | 1   | 1        | 1 | 1  | 1     |  |

#### Table 23. Current control port 2A register (address 44h)

| Bit     | 7     | 6 | 5 | 4   | 3         | 2 | 1  | 0   |
|---------|-------|---|---|-----|-----------|---|----|-----|
| Symbol  | CC2.3 |   |   | 2.2 | 2 CC2.1 C |   | CC | 2.0 |
| Default | 1     | 1 | 1 | 1   | 1         | 1 | 1  | 1   |

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

Table 24. Current control port 2B register (address 45h)

| Bit     | 7     | 6      | 5     | 4      | 3  | 2   | 1  | 0   |
|---------|-------|--------|-------|--------|----|-----|----|-----|
| Symbol  | CC2.7 | 7 (NA) | CC2.6 | 6 (NA) | CC | 2.5 | CC | 2.4 |
| Default | 1     | 1      | 1     | 1      | 1  | 1   | 1  | 1   |

## 6.4.6 Input latch registers (48h, 49h, 4Ah)

The input latch registers (registers 48h, 49h, 4Ah) enable and disable the input latch of the I/O pins. These registers are effective only when the pin is configured as an input port. When an input latch register bit is 0, the corresponding input pin state is not latched. A state change in the corresponding input pin generates an interrupt. A read of the input register clears the interrupt. If the input goes back to its initial logic state before the input port register is read, then the interrupt is cleared.

When an input latch register bit is 1, the corresponding input pin state is latched. A change of state of the input generates an interrupt and the input logic value is loaded into the corresponding bit of the input port register (registers 0, 1 and 2). A read of the input port register clears the interrupt. If the input pin returns to its initial logic state before the input port register is read, then the interrupt is not cleared and the corresponding bit of the input port register keeps the logic value that initiated the interrupt.

For example, if the P0\_4 input was as logic 0 and the input goes to logic 1 then back to logic 0, the input port 0 register will capture this change and an interrupt is generated (if unmasked). When the read is performed on the input port 0 register, the interrupt is cleared, assuming there were no additional input(s) that have changed, and bit 4 of the input port 0 register will read '1'. The next read of the input port register bit 4 register should now read '0'.

An interrupt remains active when a non-latched input simultaneously switches state with a latched input and then returns to its original state. A read of the input register reflects only the change of state of the latched input and also clears the interrupt. The interrupt is cleared if the input latch register changes from latched to non-latched configuration and I/O pins return to its original state.

If the input pin is changed from latched to non-latched input, a read from the input port register reflects the current port logic level. If the input pin is changed from non-latched to latched input, the read from the input register reflects the latched logic level. A register group write operation is described in <u>Section 7.3</u>. A register group read operation is described in <u>Section 7.5</u>.

Table 25. Input latch port 0 register (address 48h)

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | L0.7 | L0.6 | L0.5 | L0.4 | L0.3 | L0.2 | L0.1 | L0.0 |
| Default | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

Table 26. Input latch port 1 register (address 49h)

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | L1.7 | L1.6 | L1.5 | L1.4 | L1.3 | L1.2 | L1.1 | L1.0 |
| Default | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

Table 27. Input latch port 2 register (address 4Ah)

| Bit    | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|--------|------|------|------|------|------|------|------|------|
| Symbol | L2.7 | L2.6 | L2.5 | L2.4 | L2.3 | L2.2 | L2.1 | L2.0 |

PCAL9722

All information provided in this document is subject to legal disclaimers.

© 2023 NXP B.V. All rights reserved

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

Table 27. Input latch port 2 register (address 4Ah)...continued

| Bit     | 7      | 6      | 5 | 4 | 3 | 2 | 1 | 0 |
|---------|--------|--------|---|---|---|---|---|---|
| Default | 0 (NA) | 0 (NA) | 0 | 0 | 0 | 0 | 0 | 0 |

#### 6.4.7 Pull-up/pull-down enable registers (4Ch, 4Dh, 4Eh)

The pull-up and pull-down enable registers allow the user to enable or disable pull-up/pull-down resistors on the I/O pins. Setting the bit to logic 1 enables the selection of pull-up/pull-down resistors. Setting the bit to logic 0 disconnects the pull-up/pull-down resistors from the I/O pins. Also, the resistors will be disconnected when the outputs are configured as open-drain outputs (see Section 6.4.11 and Section 6.4.15). Use the pull-up/pull-down registers to select either a pull-up or pull-down resistor. A register group write operation is described in Section 7.3. A register group read operation is described in Section 7.5.

Table 28. Pull-up/pull-down enable port 0 register (address 4Ch)

| Bit     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------|-------|-------|-------|-------|-------|-------|-------|-------|
| Symbol  | PE0.7 | PE0.6 | PE0.5 | PE0.4 | PE0.3 | PE0.2 | PE0.1 | PE0.0 |
| Default | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

Table 29. Pull-up/pull-down enable port 1 register (address 4Dh)

| Bit     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------|-------|-------|-------|-------|-------|-------|-------|-------|
| Symbol  | PE1.7 | PE1.6 | PE1.5 | PE1.4 | PE1.3 | PE1.2 | PE1.1 | PE1.0 |
| Default | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

Table 30. Pull-up/pull-down enable port 2 register (address 4Eh)

| Bit     | 7      | 6      | 5     | 4     | 3     | 2     | 1     | 0     |
|---------|--------|--------|-------|-------|-------|-------|-------|-------|
| Symbol  | PE2.7  | PE2.6  | PE2.5 | PE2.4 | PE2.3 | PE2.2 | PE2.1 | PE2.0 |
| Default | 0 (NA) | 0 (NA) | 0     | 0     | 0     | 0     | 0     | 0     |

#### 6.4.8 Pull-up/pull-down selection registers (50h, 51h, 52h)

The I/O port can be configured to have pull-up or pull-down resistor by programming the pull-up/pull-down selection register. Setting a bit to logic 1 selects a 100 k $\Omega$  pull-up resistor for that I/O pin. Setting a bit to logic 0 selects a 100 k $\Omega$  pull-down resistor for that I/O pin. If the pull-up/down feature is disconnected, writing to this register will have no effect on I/O pin. Typical value is 100 k $\Omega$  with minimum of 50 k $\Omega$  and maximum of 150 k $\Omega$ . A register group write operation is described in Section 7.3. A register group read operation is described in Section 7.5.

Table 31. Pull-up/pull-down selection port 0 register (address 50h)

| Bit     | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|---------|--------|--------|--------|--------|--------|--------|--------|--------|
| Symbol  | PUD0.7 | PUD0.6 | PUD0.5 | PUD0.4 | PUD0.3 | PUD0.2 | PUD0.1 | PUD0.0 |
| Default | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      |

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

Table 32. Pull-up/pull-down selection port 1 register (address 51h)

| Bit     | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|---------|--------|--------|--------|--------|--------|--------|--------|--------|
| Symbol  | PUD1.7 | PUD1.6 | PUD1.5 | PUD1.4 | PUD1.3 | PUD1.2 | PUD1.1 | PUD1.0 |
| Default | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      |

Table 33. Pull-up/pull-down selection port 2 register (address 52h)

| Bit     | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|---------|--------|--------|--------|--------|--------|--------|--------|--------|
| Symbol  | PUD2.7 | PUD2.6 | PUD2.5 | PUD2.4 | PUD2.3 | PUD2.2 | PUD2.1 | PUD2.0 |
| Default | 1 (NA) | 1 (NA) | 1      | 1      | 1      | 1      | 1      | 1      |

## 6.4.9 Interrupt mask registers (54h, 55h, 56h)

Interrupt mask registers are set to logic 1 upon power-on, disabling interrupts during system start-up. Interrupts may be enabled by setting corresponding mask bits to logic 0.

If an input changes state and the corresponding bit in the Interrupt mask register is set to 1, the interrupt is masked and the interrupt pin will not be asserted. If the corresponding bit in the Interrupt mask register is set to 0, the interrupt pin will be asserted.

When an input changes state and the resulting interrupt is masked (interrupt mask bit is 1), setting the input mask register bit to 0 will cause the interrupt pin to be asserted. If the interrupt mask bit of an input that is currently the source of an interrupt is set to 1, the interrupt pin will be de-asserted. A register group write operation is described in <u>Section 7.3</u>. A register group read operation is described in <u>Section 7.5</u>.

Table 34. Interrupt mask port 0 register (address 54h) bit description

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | M0.7 | M0.6 | M0.5 | M0.4 | M0.3 | M0.2 | M0.1 | M0.0 |
| Default | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

Table 35. Interrupt mask port 1 register (address 55h) bit description

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | M1.7 | M1.6 | M1.5 | M1.4 | M1.3 | M1.2 | M1.1 | M1.0 |
| Default | 1    | 1    | 1    | 1    | 1    | 1    | 1    | 1    |

Table 36. Interrupt mask port 2 register (address 56h) bit description

| Bit     | 7      | 6      | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|--------|--------|------|------|------|------|------|------|
| Symbol  | M2.7   | M2.6   | M2.5 | M2.4 | M2.3 | M2.2 | M2.1 | M2.0 |
| Default | 1 (NA) | 1 (NA) | 1    | 1    | 1    | 1    | 1    | 1    |

## 6.4.10 Interrupt status registers (58h, 59h, 5Ah)

The read-only interrupt status registers are used to identify the source of an interrupt. When read, a logic 1 indicates that the corresponding input pin was the source of the interrupt. A logic 0 indicates that the input pin is not the source of an interrupt.

PCAL9722

All information provided in this document is subject to legal disclaimers.

© 2023 NXP B.V. All rights reserved.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

When a corresponding bit in the interrupt mask register is set to 1 (masked), the interrupt status bit will return logic 0. A register group read operation is described in <u>Section 7.5</u>.

Table 37. Interrupt status port 0 register (address 58h) bit description

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | S0.7 | S0.6 | S0.5 | S0.4 | S0.3 | S0.2 | S0.1 | S0.0 |
| Default | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

Table 38. Interrupt status port 1 register (address 59h) bit description

| Bit     | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|------|------|------|------|------|------|------|------|
| Symbol  | S1.7 | S1.6 | S1.5 | S1.4 | S1.3 | S1.2 | S1.1 | S1.0 |
| Default | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

Table 39. Interrupt status port 2 register (address 5Ah) bit description

| Bit     | 7      | 6      | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|--------|--------|------|------|------|------|------|------|
| Symbol  | S2.7   | S2.6   | S2.5 | S2.4 | S2.3 | S2.2 | S2.1 | S2.0 |
| Default | 0 (NA) | 0 (NA) | 0    | 0    | 0    | 0    | 0    | 0    |

#### 6.4.11 Output port configuration register (5Ch)

The output port configuration register selects port-wise push-pull or open-drain I/O stage. A logic 0 configures the I/O as push-pull (Q1 and Q2 are active, see <u>Figure 5</u>). A logic 1 configures the I/O as open-drain (Q1 is disabled, Q2 is active) and the recommended command sequence is to program this register (5Ch) before the Configuration register (0Ch, 0Dh, 0Eh) sets the port pins as outputs.

ODEN0 configures Port 0 x, ODEN1 configures Port 1 x, and ODEN2 configures Port 2 x.

Individual pins may be programmed as open-drain or push-pull by programming Individual Pin Output Configuration registers (70h, 71h, 72h). See <u>Section 6.4.15</u> for more information.

A register group read or write operation is not allowed on this register. Successive read or write accesses will remain at this register address.

Table 40. Output port configuration register (address 5Ch)

| Bit     | 7 | 6       | 5        | 4     | 3     | 2     | 1 | 0 |
|---------|---|---------|----------|-------|-------|-------|---|---|
| Symbol  |   |         | reserved | ODEN2 | ODEN1 | ODEN0 |   |   |
| Default | 0 | 0 0 0 0 |          |       |       |       | 0 | 0 |

#### 6.4.12 Interrupt edge registers (60h, 61h, 62h and 63h, 64h, 65h)

The interrupt edge registers determine what action on an input pin will cause an interrupt along with the Interrupt Mask registers (54h, 55h and 56h). If the Interrupt is enabled (set '0' in the Mask register) and the action at the corresponding pin matches the required activity, the INT output will become active. The default value for each pin is 00b or level triggered, meaning a level change on the pin will cause an interrupt event. A level triggered action means a change in logic state (HIGH-to-LOW or LOW-to-HIGH), since the last read of the Input port (00h, 01h or 02h) which can be latched with a corresponding '1' set in the Input Latch register (48h, 49h, 4Ah). If the Interrupt edge register entry is set to 11b, any edge, positive- or negative-going, causes an interrupt event. If an entry is 01b, only a positive-going edge will cause an interrupt event, while a 10b will

PCAL9722

All information provided in this document is subject to legal disclaimers.

© 2023 NXP B.V. All rights reserved.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

require a negative-going edge to cause an interrupt event. These edge interrupt events are latched, regardless of the status of the Input Latch register (48h, 49h, 4Ah). These edged interrupts can be cleared in a number of ways: Reading input port registers (00h, 01h, 02h); setting the Interrupt Mask register (54h, 55h, 56h) to 1 (masked); setting the Interrupt Clear register (68h, 69h, 6Ah) to 1 (this is a write-only register); resetting the Interrupt Edge register (60h to 65h) back to 0. A register group write operation is described in Section 7.3. A register group read operation is described in Section 7.5.

Table 41. Interrupt edge port 0A register (address 60h)

| Bit     | 7  | 6   | 5     | 4 | 3   | 2   | 1   | 0   |
|---------|----|-----|-------|---|-----|-----|-----|-----|
| Symbol  | IE | 0.3 | IE0.2 |   | IEC | ).1 | IEC | 0.0 |
| Default | 0  | 0   | 0     | 0 | 0   | 0   | 0   | 0   |

Table 42. Interrupt edge port 0B register (address 61h)

| Bit     | 7  | 6   | 5     | 4 | 3  | 2   | 1     | 0 |
|---------|----|-----|-------|---|----|-----|-------|---|
| Symbol  | IE | 0.7 | IE0.6 |   | IE | ).5 | IE0.4 |   |
| Default | 0  | 0   | 0     | 0 | 0  | 0   | 0     | 0 |

Table 43. Interrupt edge port 1A register (address 62h)

| Bit     | 7   | 6   | 5               | 4   | 3               | 2   | 1               | 0   |
|---------|-----|-----|-----------------|-----|-----------------|-----|-----------------|-----|
| Symbol  | IE. | 1.3 | IE <sup>2</sup> | 1.2 | IE <sup>2</sup> | 1.1 | IE <sup>2</sup> | 1.0 |
| Default | 0   | 0   | 0               | 0   | 0               | 0   | 0               | 0   |

Table 44. Interrupt edge port 1B register (address 63h)

|         | <u> </u> |   | ,     | , |       |   |       |   |
|---------|----------|---|-------|---|-------|---|-------|---|
| Bit     | 7        | 6 | 5     | 4 | 3     | 2 | 1     | 0 |
| Symbol  | IE1.7    |   | IE1.6 |   | IE1.5 |   | IE1.4 |   |
| Default | 0        | 0 | 0     | 0 | 0     | 0 | 0     | 0 |

Table 45. Interrupt edge port 2A register (address 64h)

|         | <u> </u> |   | •     | , |       |   |       |   |
|---------|----------|---|-------|---|-------|---|-------|---|
| Bit     | 7        | 6 | 5     | 4 | 3     | 2 | 1     | 0 |
| Symbol  | IE2.3    |   | IE2.2 |   | IE2.1 |   | IE2.0 |   |
| Default | 0        | 0 | 0 0   |   | 0     | 0 | 0     | 0 |

Table 46. Interrupt edge port 2B register (address 65h)

| Bit     | 7          | 6 | 5     | 4          | 3 | 2     | 1 | 0     |  |
|---------|------------|---|-------|------------|---|-------|---|-------|--|
| Symbol  | IE2.7 (NA) |   | IE2.6 | IE2.6 (NA) |   | IE2.5 |   | IE2.4 |  |
| Default | 0          | 0 | 0 0   |            | 0 | 0     | 0 | 0     |  |

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

Table 47. Interrupt edge bits (IEx.x)

| Bit 1 | Bit 0 | Description                                               |
|-------|-------|-----------------------------------------------------------|
| 0     | 0     | level-triggered interrupt                                 |
| 0     | 1     | positive-going (rising) edge triggered interrupt          |
| 1     | 0     | negative-going (falling) edge triggered interrupt         |
| 1     | 1     | any edge (positive or negative-going) triggered interrupt |

#### 6.4.13 Interrupt clear registers (68h, 69h, 6Ah)

The write-only interrupt clear registers clear individual interrupt sources (status bit). Setting an individual bit or any combination of bits to logic 1 will reset the corresponding interrupt source, so if that source was the only event causing an interrupt, the  $\overline{\text{INT}}$  will be cleared. After writing a logic 1 the bit returns to logic 0. A register group write operation is described in Section 7.3.

Table 48. Interrupt clear port 0 register (address 68h) bit description

| Bit     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------|-------|-------|-------|-------|-------|-------|-------|-------|
| Symbol  | IC0.7 | IC0.6 | IC0.5 | IC0.4 | IC0.3 | IC0.2 | IC0.1 | IC0.0 |
| Default | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

Table 49. Interrupt clear port 1 register (address 69h) bit description

| Bit     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------|-------|-------|-------|-------|-------|-------|-------|-------|
| Symbol  | IC1.7 | IC1.6 | IC1.5 | IC1.4 | IC1.3 | IC1.2 | IC1.1 | IC1.0 |
| Default | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

Table 50. Interrupt clear port 2 register (address 6Ah) bit description

| Bit     | 7      | 6      | 5     | 4     | 3     | 2     | 1     | 0     |
|---------|--------|--------|-------|-------|-------|-------|-------|-------|
| Symbol  | IC2.7  | IC2.6  | IC2.5 | IC2.4 | IC2.3 | IC2.2 | IC2.1 | IC2.0 |
| Default | 0 (NA) | 0 (NA) | 0     | 0     | 0     | 0     | 0     | 0     |

#### 6.4.14 Input status registers (6Ch, 6Dh, 6Eh)

The read-only input status registers function exactly like Input Port 0, 1 and 2 (00h, 01h, 02h) without resetting the interrupt logic. This allows inspection of the actual state of the input pins without upsetting internal logic. If the pin is configured as an input, the port read is unaffected by input latch logic or other features, the state of the register is simply a reflection of the current state of the input pins. If a pin is configured as an output by the Configuration register (0Ch, 0Dh, 0Eh), and is also configured as open-drain (register 5Ch and 70h, 71h, 72h), the read for that pin will always return 0, otherwise that state of that pin is returned. A register group read operation is described in Section 7.5.

Table 51. Input status port 0 register (address 6Ch) bit description

| Bit     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------|-------|-------|-------|-------|-------|-------|-------|-------|
| Symbol  | 110.7 | 110.6 | 110.5 | 110.4 | 110.3 | 110.2 | IIO.1 | 110.0 |
| Default | Х     | Х     | Х     | Х     | Х     | Х     | Х     | Х     |

PCAL9722

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

Table 52. Input status port 1 register (address 6Dh) bit description

| Bit     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------|-------|-------|-------|-------|-------|-------|-------|-------|
| Symbol  | II1.7 | II1.6 | II1.5 | II1.4 | II1.3 | II1.2 | II1.1 | II1.0 |
| Default | Х     | Х     | Х     | Х     | Х     | Х     | Х     | Х     |

Table 53. Input status port 2 register (address 6Eh) bit description

| Bit     | 7      | 6      | 5     | 4     | 3     | 2     | 1     | 0     |
|---------|--------|--------|-------|-------|-------|-------|-------|-------|
| Symbol  | 112.7  | II2.6  | II2.5 | II2.4 | II2.3 | 112.2 | II2.1 | II2.0 |
| Default | 0 (NA) | 0 (NA) | Х     | Х     | Х     | Х     | Х     | Х     |

## 6.4.15 Individual pin output configuration registers (70h, 71h, 72h)

The individual pin output configuration registers modify output configuration (push-pull or open-drain) set by the Output Port Configuration register (5Ch).

If the ODENx bit is set at logic 0 (push-pull), any bit set to logic 1 in the IOCRx register will reverse the output state of that pin only to open-drain. When ODENx bit is set at logic 1 (open-drain), a logic 1 in IOCRx will set that pin to push-pull.

The recommended command sequence to program the output pin is to program ODENx (5Ch), the IOCRx, and finally the Configuration register (0Ch, 0Dh, 0Eh) to set the pins as outputs. A register group write operation is described in Section 7.3. A register group read operation is described in Section 7.5.

Table 54. Individual pin output configuration register 0 (address 70h) bit description

|         |         |         | _       | •       | ,       | •       |         |         |
|---------|---------|---------|---------|---------|---------|---------|---------|---------|
| Bit     | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
| Symbol  | IOCR0.7 | IOCR0.6 | IOCR0.5 | IOCR0.4 | IOCR0.3 | IOCR0.2 | IOCR0.1 | IOCR0.0 |
| Default | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       |

Table 55. Individual pin output configuration register 1 (address 71h) bit description

| Bit     | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|---------|---------|---------|---------|---------|---------|---------|---------|---------|
| Symbol  | IOCR1.7 | IOCR1.6 | IOCR1.5 | IOCR1.4 | IOCR1.3 | IOCR1.2 | IOCR1.1 | IOCR1.0 |
| Default | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       |

Table 56. Individual pin output configuration register 2 (address 72h) bit description

| Bit     | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|---------|---------|---------|---------|---------|---------|---------|---------|---------|
| Symbol  | IOCR2.7 | IOCR2.6 | IOCR2.5 | IOCR2.4 | IOCR2.3 | IOCR2.2 | IOCR2.1 | IOCR2.0 |
| Default | 0 (NA)  | 0 (NA)  | 0       | 0       | 0       | 0       | 0       | 0       |

#### 6.4.16 Switch debounce enable registers (74h, 75h)

The switch debounce enable registers enable the switch debounce function for Port 0 and Port 1 pins. If a pin on Port 0 or Port 1 is designated as an input, a logic 1 in the Switch debounce enable register will connect debounce logic to that pin. If a pin is assigned as an output (via Configuration Port 0 or Port 1 register) the debounce logic is not connected to that pin and it will function as a normal output. The switch debounce logic

PCAL9722

All information provided in this document is subject to legal disclaimers.

© 2023 NXP B.V. All rights reserved.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

requires an oscillator time base input and if this function is used, P0\_0 is designated as the oscillator input. If P0\_0 is not configured as input and if SD0.0 is not set to logic 1, then switch debounce logic is not connected to any pin. See Section 6.9 for additional information about Switch debounce logic functionality.

Table 57. Switch debounce enable Port 0 register (address 74h) bit description

| Bit     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------|-------|-------|-------|-------|-------|-------|-------|-------|
| Symbol  | SD0.7 | SD0.6 | SD0.5 | SD0.4 | SD0.3 | SD0.2 | SD0.1 | SD0.0 |
| Default | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

Table 58. Switch debounce enable Port 1 register (address 75h) bit description

| Bit     | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|---------|-------|-------|-------|-------|-------|-------|-------|-------|
| Symbol  | SD1.7 | SD1.6 | SD1.5 | SD1.4 | SD1.3 | SD1.2 | SD1.1 | SD1.0 |
| Default | 0     | 0     | 0     | 0     | 0     | 0     | 0     | 0     |

#### 6.4.17 Switch debounce count register (76h)

The switch debounce count register is used to count the debounce time that the switch debounce logic uses to determine if a switch connected to one of the Port 0 or Port 1 pins finally stays open (logic 1) or closed (logic 0). This number, together with the oscillator frequency supplied to P0\_0, determines the debounce time (for example, the debounce time will be 10 µs if this register is set to 0Ah and external oscillator frequency is 1 MHz). See Section 6.9 for further information.

Table 59. Switch debounce count register (address 76h) bit description [1]

| Bit     | 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
|---------|--------|--------|--------|--------|--------|--------|--------|--------|
| Symbol  | SDC0.7 | SDC0.6 | SDC0.5 | SDC0.4 | SDC0.3 | SDC0.2 | SDC0.1 | SDC0.0 |
| Default | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 0      |

<sup>[1]</sup> The switch debounce logic is disabled if this register is set to 00h.

### 6.5 I/O port

When an I/O is configured as an input, FETs Q1 and Q2 are off, which creates a high-impedance input. The input voltage may be raised above  $V_{DD(P)}$  to a maximum of 5.5 V.

If the I/O is configured as an output, Q1 or Q2 is enabled, depending on the state of the Output port register. In this case, there are low-impedance paths between the I/O pin and either  $V_{DD(P)}$  or  $V_{SS}$ . The external voltage applied to this I/O pin should not exceed the recommended levels for proper operation.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and



#### 6.6 Power-on reset

When power (from 0 V) is applied to  $V_{DD(P)}$ , an internal power-on reset holds the PCAL9722 in a reset condition until  $V_{DD(P)}$  has reached  $V_{POR}$ . At that time, the reset condition is released and the PCAL9722 registers and SPI bus state machine initializes to their default states. After that,  $V_{DD(P)}$  must be lowered to below  $V_{POR}$  and back up to the operating voltage for a power-reset cycle. See Section 8.2.

## 6.7 Reset input (RESET)

The RESET input can be asserted to initialize the system while keeping the  $V_{DD(P)}$  at its operating level. A reset can be accomplished by holding the RESET pin LOW for a minimum of  $t_{w(rst)}$ . The PCAL9722 registers and SPI bus state machine are changed to their default state once RESET is LOW (0). When RESET is HIGH (1), the I/O levels at the P port can be changed externally or through the master. This input requires a pull-up resistor to  $V_{DD(SPI)}$  if no active connection is used.

## 6.8 Interrupt output (INT)

The  $\overline{\text{INT}}$  output has an open-drain structure and requires pull-up resistor to  $V_{DD(P)}$  or  $V_{DD(SPI)}$  depending on the application. When any current input port state differs from its corresponding input port register state, the interrupt output pin is asserted (logic 0) to indicate the system master (MCU) that one of input port states has

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

changed. A pin configured as an output cannot cause an interrupt. Changing an I/O from an output to an input may cause a false interrupt to occur, if the state of the pin does not match the contents of the input port register.

In order to enable the interrupt output, the following three conditions must be satisfied:

- The GPIO must be configured as an input port by writing "1" to configuration port registers (0Ch, 0Dh, 0Eh)
- The interrupt mask registers (54h, 55h, 56h) must set to "0" to unmask interrupt sources.
- The interrupt edge registers (60h to 65h) select what action on each input pin will cause an interrupt; there are four different interrupt trigger modes: level trigger, rising-edge trigger, falling-edge trigger, or any edge trigger.

The input latch registers (48h, 49h, 4Ah) control each input pin either to enable latched input state or non-latched input state. When input pin is set to latch state, it will hold or latch the input pin state (keep the logic value) and generate an interrupt until the master can service the interrupt. This minimizes the host's interrupt service response for fast moving inputs.

Any interrupt status bit can be cleared and  $\overline{\text{INT}}$  pin de-asserted by using one of the following methods and conditions:

- Power on reset (POR), hardware reset from RESET pin
- · Read input port registers (00h, 01h, 02h)
- Write logic 1 to interrupt clear registers (68h, 69h, 6Ah)
- Write logic 1 to interrupt mask registers (54h, 55h, 56h)
- Write logic 0 to configuration registers (0Ch, 0Dh, 0Eh), set pin as output port.
- Input pin goes back to its initial state in level trigger and non-latch mode
- · Input pin goes back to its initial state in level trigger and change latch to non-latch mode
- · Change the interrupt trigger mode from level trigger to edge trigger or vice versa in interrupt edge registers

When using the input latch feature, the input pin state is latched. The interrupt is de-asserted only when data is read from the port that generated the interrupt. The interrupt reset occurs when  $\overline{CS}$  is de-asserted (from LOW to HIGH). Any change of the inputs after resetting is detected and is transmitted as  $\overline{INT}$ .

### 6.9 Switch debounce circuitry

Mechanical switches do not make clean make-or-break connections and the contacts can 'bounce' for a significant period of time before settling into a steady-state condition. This can confuse fast processors and make the physical interface difficult to design and the software interface difficult to make reliable.

The PCAL9722 implements hardware to ease the hardware interface by debouncing switch closures with dedicated circuitry. P0\_1 to P0\_7, P1\_0 to P1\_7 can connect to this debounce hardware on a pin-by-pin basis. These switch debouncers remove bounce when a switch opens or closes by requiring that sequentially clocked inputs remain in the same state for a number of sampling periods. The output does not change until the input is stable for a programmable duration. The circuit block diagram (Figure 7) shows the functional blocks consisting of an external oscillator, counter, edge detector, and D flip-flop. When the switch input state changes, the edge detector will reset the counter. When the switch input state is stable for the full qualification period, the counter clocks the flip-flop, updating the output. Figure 8 shows the typical opening and closing switch debounce operation timing.

To use the debounce circuitry, set the port pins (P0\_1 to P0\_7, and P1\_0 to P1\_7) with switches attached in the Switch Debounce Enable 0 and 1 registers (74h, 75h). Connect an external oscillator signal on P0\_0, which serves as a time base to the debounce timer. Finally, set a delay time in the Switch Debounce Count register (76h). The combination of time base of the external oscillator and the debounce count sets the qualification debounce period or  $t_{DP}$  in Figure 8. Note that all debounce counters will use the same time base and count, but they all function independently.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and





The first time external clock is connected, external clock is required to wait 9 clock cycles for the debounce circuit in normal operation.

Figure 7. Debouncer block diagram

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and



 $t_{DP}$  = [PERIOD of EXT CLOCK] \* [Debounce counter(76h)] = 1  $\mu$ s \* 10 = 10  $\mu$ s (if external clock = 1 MHz, debounce count register (76h) = 0Ah)

Figure 8. Switch debounce timing

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

## 7 Characteristics of the 4-wire SPI serial-bus interface

The PCAL9722 communicates through an addressable SPI-compatible 4-wire serial bidirectional interface (read or write). The interface has three inputs and one output: serial clock (SCLK), active LOW chip select (/CS), serial data in (SDIN) and serial data out (SDOUT). /CS must be low to clock data into the device, and SDIN must be stable when sampled on the rising edge of SCLK. The PCAL9722 will ignore all activity on SCLK and SDIN except when /CS is low.

## 7.1 SPI-compatible 4-wire serial interface signals

**CS**: The active LOW Chip Select line is used to activate and access the SPI slaves. As long as  $\overline{CS}$  is HIGH, all slaves will ignore the clock and data inputs, and the data output is in high impedance state. Whenever this pin is in a logic LOW state, data can be transferred between the master and all slaves.

**SCLK**: Serial clock is provided by SPI master and determines the speed of the data transfer. All receiving and sending data are done synchronously (clocks the internal SPI shift register and the output driver) to this clock. It should be in its idle state (low) when  $\overline{CS}$  is de-asserted (HIGH).

**SDIN**: Serial Data In is sampled on the rising edge of SCLK into the internal shift registers when  $\overline{CS}$  is asserted (LOW). The device ignores all activity on SDIN when CS is de-asserted.

**SDOUT**: Serial Data Out is the pin on which the internal shift registers data is shifted out serially. SDOUT is in a high-impedance state until the  $\overline{CS}$  pin goes to a logic LOW state. New data will appear at the SDOUT pin following the falling edge of SCLK during read cycle.

This SPI-compatible 4-wire serial interface allows multiple slaves to be connected to the same  $\overline{CS}$ . Each slave is identified using a unique slave address from ADDR input pin for the address encoding up to two possible slave addresses.

#### 7.2 Data format

- SDIN Data input for write: at least 24 bits or [16 + (N\*8)] bits (N is number of data byte to write; N ≥ 1)
- SDOUT Data output for read: data bytes start read back after first two bytes (slave address byte and register address byte).
- Clock frequency: up to 5 MHz

The slave address is assigned by the first 7-bit only two slave addresses available either 40h (ADDR=0) or 42h (ADDR=1) and the 8th bit is to indicate either write (R/W=0) or read (R/W=1) operation, and the register address (00h - 76h) on the serial map is specified by the next byte. The third byte transfers the data to the address specified by the register address that was written by the second byte and if the data subsequently continues even after this, the register address is automatically incremented for the fourth and subsequent bytes. As a result, it is possible to send the data continuously from the specified address. Data of less than one byte is ignored.



#### 7.3 Write access sequence

In write operation, when 24 SCLK clock signals have been input during the low period of /CS, the SDIN is taken in at the rising edge of SCLK. If the number of SCLK clock signals during the low period of /CS is 23 or less, the

PCAL9722

All information provided in this document is subject to legal disclaimers.

© 2023 NXP B.V. All rights reserved

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

SDIN is not taken in. If it is 25 or more, the register address is automatically incremented every time 1 byte is taken in.

Register write sequences always begin from the bus idle condition. The bus idle condition refers to the /CS being high and the SCLK being low.

The registers are written using the following write sequence for one byte of data (from a bus idle condition):

- 1. Drive  $\overline{\text{CS}}$  low. This enables the internal shift register.
- 2. Shift 24 bits of data into the device in a MSB first fashion. Data must be stable during the rising edge of SCLK.
- 3. The first 7-bit is set for slave address and the 8th bit of the first byte data must be a '0' indicating it is a write only transfer.
- 4. The second 8 bits of data should be the address of the register that is intended to write.
- 5. After the last bit of data is transferred, drive SCLK low if there is no more data to be transferred.
- 6. De-assert  $\overline{\text{CS}}$  (drive it high) to end of write cycle.

If fewer than 24 bits of data are transferred before de-asserting /CS then the data is ignored and the register will not be updated. The write transfer format is shown in the <u>Figure 10</u> below.



If more than 24 bits of data are transferred i.e. there are more than 24 clock pulses before de-asserting the CS, the register address is auto incremented. Auto Increment is discussed in a section below.

#### 7.4 Auto increment

When the Auto-Increment bit is set (AI = 1; MSB bit) in register address (the second byte). The register address is incremented sequentially from the register which is indicated by the seven low-order bits in the pointer register and once the last address (76h) in the register map is reached, the address is rolled over to the first address (00h), and previously-written data will be overwritten.



PCAL9722

All information provided in this document is subject to legal disclaimers.

© 2023 NXP B.V. All rights reserved.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

## 7.5 Read Access Sequence

In read operation, the registers are read using the following read sequence (from a bus idle condition) as shown in <u>Figure 12</u>.

- 1. Drive  $\overline{\text{CS}}$  low. This enables the internal shift register.
- 2. Shift 24 bits of data into the device in a MSB first fashion. Data must be stable during the rising edge of SCLK
- 3. The first 7-bit is set for slave address and the 8th bit of the first byte data must be a '1' indicating it is a read only transfer.
- 4. The second 8 bits of data should be the address of the register that is intended to read.
- 5. The third data byte is NOP (no operation) which is dummy data byte (don't care).
- 6. The read data is shifted out on SDOUT starting from dummy data byte when SCLK is continuously running from SPI master.
- 7. After the last bit of data is transferred, drive SCLK low if there is no more data to be transferred.
- 8. De-assert  $\overline{\text{CS}}$  (drive it high) to end of read cycle.



#### 7.6 System configuration

A device generating a message is a 'transmitter'; a device receiving is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves' as shown in Figure 13, two PCAL9722 slave devices can be interfaced to a common SPI bus by connecting SDIN inputs together, connecting SCLK inputs together, connecting TCS inputs together, and connecting SDOUT outputs together to a micro-controller master device. Each PCAL9722 device has address selection input pin ADDR to set the slave address.



PCAL9722

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

# 8 Application design-in information



Device address configured as 0100 000x for this example.

P0\_0 and P0\_2 through P1\_0 are configured as inputs.

P0 1 and P1 1 through P1 7, and P2 0 through P2 5 are configured as outputs.

1. External resistors are required for inputs (on P port) that may float. If a driver to an input will never let the input float, a resistor is not needed with internal pull-up or pull-down resistor option. If an output in the P port is configured as an output, there is no need for external pull-up resistors.

Figure 14. Typical application

## 8.1 Output drive strength control

The Output drive strength registers allow the user to control the output drive level of the GPIO. Each GPIO can be configured independently to one of the four possible output current levels. By programming these bits the user is changing the number of transistor pairs or 'fingers' that drive the I/O pad.

<u>Figure 15</u> shows a simplified output stage. The behavior of the pad is affected by the Configuration register, the output port data, and the current control register. When the Current Control register bits are programmed to 01b, then only two of the fingers are active, reducing the current drive capability by 50 %.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and



Reducing the current drive capability may be desirable to reduce system noise. When the output switches (transitions from H/L), there is a peak current that is a function of the output drive selection. This peak current runs through  $V_{DD}$  and  $V_{SS}$  package inductance and will create noise (some radiated, but more critically Simultaneous Switching Noise (SSN)). In other words, switching many outputs at the same time will create ground and supply noise. The output drive strength control through the Output Drive Strength registers allows the user to mitigate SSN issues without the need of additional external components.

### 8.2 Power-on reset requirements

In the event of a glitch or data corruption, PCAL9722 can be reset to its default conditions by using the poweron reset feature. Power-on reset requires that the device go through a power cycle to be completely reset. This reset also happens when the device is powered on for the first time in an application.

The two types of power-on reset are shown in Figure 16 and Figure 17.



Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and



<u>Table 60</u> specifies the performance of the power-on reset feature for PCAL9722 for both types of power-on reset.

Table 60. Recommended supply sequencing and ramp rates

T<sub>amb</sub> = 25 °C (unless otherwise noted). Not tested; specified by design.

| Symbol                 | Parameter                         | Condition                                                                               |     | Min | Тур | Max  | Unit |
|------------------------|-----------------------------------|-----------------------------------------------------------------------------------------|-----|-----|-----|------|------|
| (dV/dt) <sub>f</sub>   | fall rate of change of voltage    | Figure 16                                                                               |     | 0.1 | -   | 2000 | ms   |
| (dV/dt) <sub>r</sub>   | rise rate of change of voltage    | Figure 16                                                                               |     | 0.1 | -   | 2000 | ms   |
| t <sub>d(rst)</sub>    | reset delay time                  | Figure 16; re-ramp time when V <sub>DD(P)</sub> drops below 0.2 V or to V <sub>SS</sub> |     | 1   | -   | -    | μs   |
|                        |                                   | Figure 17; re-ramp time when V <sub>DD(P)</sub> drops to V <sub>POR(min)</sub> - 50 mV  |     | 1   | -   | -    | μs   |
| $\Delta V_{DD(gl)}$    | glitch supply voltage difference  | Figure 18                                                                               | [1] | -   | -   | 1.0  | V    |
| t <sub>w(gl)VDD</sub>  | supply voltage glitch pulse width | Figure 18                                                                               | [2] | -   | -   | 10   | μs   |
| V <sub>POR(trip)</sub> | power-on reset trip voltage       | falling V <sub>DD(P)</sub>                                                              |     | 0.7 | -   | -    | V    |
|                        |                                   | rising V <sub>DD(P)</sub>                                                               |     | -   | -   | 1.5  | V    |

<sup>[1]</sup> Level that  $V_{DD(P)}$  can glitch down to with a ramp rate at 0.4  $\mu$ s/V, but not cause a functional disruption when  $t_{w(gl)VDD}$  < 1  $\mu$ s.

Glitches in the power supply can also affect the power-on reset performance of this device. The glitch width  $(t_{w(gl)VDD})$  and glitch height  $(\Delta V_{DD(gl)})$  are dependent on each other. The bypass capacitance, source impedance, and device impedance are factors that affect power-on reset performance. Figure 18 and Table 60 provide more information on how to measure these specifications.



 $V_{POR}$  is critical to the power-on reset.  $V_{POR}$  is the voltage level at which the reset condition is released and all the registers and the SPI bus state machine are initialized to their default states. The value of  $V_{POR}$  differs based on the  $V_{DD}$  being lowered to or from 0 V. Figure 19 and Table 60 provide more details on this specification.

<sup>[2]</sup> Glitch width that will not cause a functional disruption when  $\Delta V_{DD(gl)} = 0.5 \times V_{DD(P)}$ .

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and



## 8.3 Device current consumption with internal pull-up and pull-down resistors

The PCAL9722 integrates programmable pull-up and pull-down resistors to eliminate external components when pins are configured as inputs and pull-up or pull-down resistors are required (for example, nothing is driving the inputs to the power supply rails. Since these pull-up and pull-down resistors are internal to the device itself, they contribute to the current consumption of the device and must be considered in the overall system design.

The pull-up or pull-down function is selected in registers 50h, 51h and 52h, while the resistor is connected by the enable registers 4Ch, 4Dh and 4Eh. The configuration of the resistors is shown in <u>Figure 5</u>.

If the resistor is configured as a pull-up, that is, connected to  $V_{DD}$ , a current will flow from the  $V_{DD(P)}$  pin through the resistor to ground when the pin is held LOW. This current will appear as additional  $I_{DD}$  upsetting any current consumption measurements.

In the same manner, if the resistor is configured as a pull-down and the pin is held HIGH, current will flow from the power supply through the pin to the  $V_{SS}$  pin. While this current will not be measured as part of  $I_{DD}$ , one must be mindful of the 200 mA limiting value through  $V_{SS}$ .

The pull-up and pull-down resistors are simple resistors and the current is linear with voltage. The resistance specification for these devices spans from 50 k $\Omega$  with a nominal 100 k $\Omega$  value. Any current flow through these resistors is additive by the number of pins held HIGH or LOW and the current can be calculated by Ohm's law. See Figure 23 for a graph of supply current versus the number of pull-up resistors.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

# 9 Limiting values

Table 61. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol               | Parameter                                | Conditions                                                              |     | Min  | Max  | Unit |
|----------------------|------------------------------------------|-------------------------------------------------------------------------|-----|------|------|------|
| V <sub>DD(SPI)</sub> | SPI bus supply voltage                   |                                                                         |     | -0.5 | +6.5 | V    |
| V <sub>DD(P)</sub>   | supply voltage port P                    |                                                                         |     | -0.5 | +6.5 | V    |
| $V_{I(P)}$           | input voltage on all ports               |                                                                         | [1] | -0.5 | +6.5 | V    |
| V <sub>O(P)</sub>    | output voltage on all ports              |                                                                         | [1] | -0.5 | +6.5 | V    |
| $V_{I(I)}$           | input voltage on SPI-bus,<br>RESET, ADDR |                                                                         |     | -0.5 | +6.5 | V    |
| V <sub>O(I)</sub>    | output voltage on SPI-bus, INT           |                                                                         |     | -0.5 | +6.5 | V    |
| I <sub>IK</sub>      | input clamping current                   | ADDR, RESET, SCLK, CS; V <sub>I</sub> < 0 V                             |     | -    | ±20  | mA   |
| I <sub>OK</sub>      | output clamping current                  | INT; V <sub>O</sub> < 0 V                                               |     | -    | ±20  | mA   |
| I <sub>IOK</sub>     | input/output clamping current            | P port; $V_O < 0 V$ or $V_O > V_{DD(P)}$                                |     | -    | ±20  | mA   |
|                      |                                          | SDIN, SDOUT; $V_O < 0 \text{ V or } V_O > V_{DD(SPI)}$                  |     | -    | ±20  | mA   |
| I <sub>OL</sub>      | LOW-level output current                 | continuous; P port; $V_O = 0 V \text{ to } V_{DD(P)}$                   |     | -    | 50   | mA   |
|                      |                                          | continuous; SDOUT, INT;<br>V <sub>O</sub> = 0 V to V <sub>DD(SPI)</sub> |     | -    | 25   | mA   |
| I <sub>OH</sub>      | HIGH-level output current                | continuous; P port; $V_O = 0 V$ to $V_{DD(P)}$                          |     | -    | 25   | mA   |
| I <sub>DD</sub>      | supply current                           | continuous through V <sub>SS</sub>                                      |     | -    | 200  | mA   |
| I <sub>DD(P)</sub>   | supply current port P                    | continuous through V <sub>DD(P)</sub>                                   |     | -    | 160  | mA   |
| I <sub>DD(SPI)</sub> | SPI bus supply current                   | continuous through V <sub>DD(SPI)</sub>                                 |     | -    | 10   | mA   |
| T <sub>stg</sub>     | storage temperature                      |                                                                         |     | -65  | +150 | °C   |
| T <sub>j(max)</sub>  | maximum junction temperature             |                                                                         |     | -    | 150  | °C   |

<sup>[1]</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

# 10 Recommended operating conditions

Table 62. Operating conditions

| Symbol               | Parameter                 | Conditions                                | Min                      | Max                      | Unit |
|----------------------|---------------------------|-------------------------------------------|--------------------------|--------------------------|------|
| V <sub>DD(SPI)</sub> | SPI supply voltage        |                                           | 1.1                      | 5.5                      | V    |
| V <sub>DD(P)</sub>   | supply voltage port P     |                                           | 1.65                     | 5.5                      | V    |
| V <sub>IH</sub>      | HIGH-level input voltage  | SCLK, SDIN, CS, RESET, ADDR               | $0.7 \times V_{DD(SPI)}$ | 5.5                      | V    |
|                      |                           | P2_5 to P0_0                              | $0.7 \times V_{DD(P)}$   | 5.5                      | V    |
| V <sub>IL</sub>      | LOW-level input voltage   | SCLK, SDIN, CS, RESET, ADDR               | -0.5                     | $0.3 \times V_{DD(SPI)}$ | V    |
|                      |                           | P2_5 to P0_0                              | -0.5                     | $0.3 \times V_{DD(P)}$   | V    |
| I <sub>OH</sub>      | HIGH-level output current | P2_5 to P0_0                              | -                        | 10                       | mA   |
| I <sub>OL</sub>      | LOW-level output current  | P2_5 to P0_0                              | -                        | 25                       | mA   |
| T <sub>amb</sub>     | ambient temperature       | operating in free air;<br>PCAL9722HN      | -40                      | +85                      | °C   |
|                      |                           | operating in free air;<br>PCAL9722HN/Q900 | -40                      | +150                     | °C   |

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

## 11 Thermal characteristics

Table 63. Thermal characteristics

| Symbol               | Parameter                                                         | Conditions      |     | Max  | Unit |
|----------------------|-------------------------------------------------------------------|-----------------|-----|------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient on a JEDEC 2S2P board | HVQFN32 package | [1] | 34.6 | K/W  |

<sup>[1]</sup> The package thermal resistance is calculated in accordance with JESD 51-7.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

## 12 Static characteristics

Table 64. Static characteristics for PCAL9722HN

 $T_{amb}$  = -40 °C to +85 °C;  $V_{DD(SPI)}$  = 1.1 V to 5.5 V; unless otherwise specified.

| Symbol           | Parameter                 | Conditions                                                                                                                                           | Min                           | Typ <sup>[1]</sup> | Max                           | Unit |
|------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------------|-------------------------------|------|
| V <sub>IK</sub>  | input clamping voltage    | I <sub>I</sub> = -18 mA                                                                                                                              | -1.2                          | -                  | -                             | V    |
| V <sub>POR</sub> | power-on reset voltage    | $V_I = V_{DD(P)}$ or $V_{SS}$ ; $I_O = 0$ mA                                                                                                         | -                             | 1.2                | 1.5                           | V    |
| V <sub>OH</sub>  | HIGH-level output voltage | P port; I <sub>OH</sub> = -8 mA; CCX.X = 11b                                                                                                         |                               | '                  | -                             | _    |
|                  | [2]                       | V <sub>DD(P)</sub> = 1.65 V                                                                                                                          | 1.2                           | -                  | -                             | V    |
|                  |                           | V <sub>DD(P)</sub> = 2.3 V                                                                                                                           | 1.8                           | -                  | -                             | V    |
|                  |                           | V <sub>DD(P)</sub> = 3 V                                                                                                                             | 2.6                           | -                  | -                             | V    |
|                  |                           | V <sub>DD(P)</sub> = 4.5 V                                                                                                                           | 4.1                           | -                  | -                             | V    |
|                  |                           | P port; $I_{OH}$ = -2.5 mA and CCX.X = 00b; $I_{OH}$ = -5 mA and CCX.X = 01b; $I_{OH}$ = -7.5 mA and CCX.X = 10b; $I_{OH}$ = -10 mA and CCX.X = 11b; |                               |                    |                               |      |
|                  |                           | V <sub>DD(P)</sub> = 1.65 V                                                                                                                          | 1.1                           | -                  | -                             | V    |
|                  |                           | V <sub>DD(P)</sub> = 2.3 V                                                                                                                           | 1.7                           | -                  | -                             | V    |
|                  |                           | V <sub>DD(P)</sub> = 3 V                                                                                                                             | 2.5                           | -                  | -                             | V    |
|                  |                           | V <sub>DD(P)</sub> = 4.5 V                                                                                                                           | 4.0                           | -                  | -                             | V    |
|                  |                           | SDOUT port                                                                                                                                           |                               |                    |                               |      |
|                  |                           | V <sub>DD(SPI)</sub> ≤ 1.65 V, I <sub>OH</sub> = -0.4 mA                                                                                             | 0.8 ×<br>V <sub>DD(SPI)</sub> | -                  | -                             | V    |
|                  |                           | V <sub>DD(SPI)</sub> ∴> 1.65 V, I <sub>OH</sub> = -4 mA                                                                                              | V <sub>DD(SPI)</sub> - 0.3    | -                  | -                             | V    |
| V <sub>OL</sub>  | LOW-level output voltage  | P port; I <sub>OL</sub> = 8 mA; CCX.X = 11b                                                                                                          |                               |                    |                               |      |
|                  | [2]                       | V <sub>DD(P)</sub> = 1.65 V                                                                                                                          | -                             | -                  | 0.45                          | V    |
|                  |                           | V <sub>DD(P)</sub> = 2.3 V                                                                                                                           | -                             | -                  | 0.25                          | V    |
|                  |                           | V <sub>DD(P)</sub> = 3 V                                                                                                                             | -                             | -                  | 0.25                          | V    |
|                  |                           | V <sub>DD(P)</sub> = 4.5 V                                                                                                                           | -                             | -                  | 0.20                          | V    |
|                  |                           | P port; $I_{OL}$ = 2.5 mA and CCX.X = 00b; $I_{OL}$ = 5 mA and CCX.X = 01b; $I_{OL}$ = 7.5 mA and CCX.X = 10b; $I_{OL}$ = 10 mA and CCX.X = 11b;     |                               |                    |                               |      |
|                  |                           | V <sub>DD(P)</sub> = 1.65 V                                                                                                                          | -                             | -                  | 0.5                           | V    |
|                  |                           | V <sub>DD(P)</sub> = 2.3 V                                                                                                                           | -                             | -                  | 0.3                           | V    |
|                  |                           | V <sub>DD(P)</sub> = 3 V                                                                                                                             | -                             | -                  | 0.25                          | V    |
|                  |                           | V <sub>DD(P)</sub> = 4.5 V                                                                                                                           | -                             | -                  | 0.2                           | V    |
|                  |                           | SDOUT port                                                                                                                                           |                               |                    | -                             |      |
|                  |                           | V <sub>DD(SPI)</sub> ≤ 1.65 V, I <sub>OL</sub> = 1.2 mA                                                                                              | -                             | -                  | 0.2 ×<br>V <sub>DD(SPI)</sub> | V    |

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

Table 64. Static characteristics for PCAL9722HN...continued

 $T_{amb}$  = -40 °C to +85 °C;  $V_{DD(SPI)}$  = 1.1 V to 5.5 V; unless otherwise specified.

| Symbol | Parameter                    | Conditions                                                                                                                                                                                                                                                                                                                                             | Min | Typ <sup>[1]</sup> | Max  | Unit |
|--------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|------|------|
|        |                              | V <sub>DD(SPI)</sub> ∴> 1.65 V, I <sub>OL</sub> = 4 mA                                                                                                                                                                                                                                                                                                 | -   | -                  | 0.4  | V    |
| OL     | LOW-level output current [3] | INT; V <sub>OL</sub> = 0.4 V; V <sub>DD(P)</sub> = 1.65 V to 5.5 V                                                                                                                                                                                                                                                                                     | 3   | [4]                | -    | mA   |
| I      | input current                | ADDR, SCLK, SDIN, $\overline{CS}$ , and $\overline{RESET}$ ;<br>$V_{DD(P)} = 1.65 \text{ V to } 5.5 \text{ V; } V_I = V_{DD(SPI)} \text{ or } V_{SS}$                                                                                                                                                                                                  | -   | -                  | ±1   | μΑ   |
| IH     | HIGH-level input current     | P port without internal pull-up resistor; V <sub>I</sub> = V <sub>DD(P)</sub> ; V <sub>DD(P)</sub> = 1.65 V to 5.5 V                                                                                                                                                                                                                                   | -   | -                  | 1    | μΑ   |
| IL     | LOW-level input current      | P port without internal pull-up resistor; V <sub>I</sub> = V <sub>SS</sub> ; V <sub>DD(P)</sub> = 1.65 V to 5.5 V                                                                                                                                                                                                                                      | -   | -                  | 1    | μΑ   |
| DD     | supply current               | $\begin{split} &I_{DD(SPI)} + I_{DD(P)};\\ &SCLK, SDIN, \overline{CS}, P \ port, ADDR, \overline{RESET};\\ &V_{I} \ on \ ADDR, \ SDIN, \overline{CS} \ and \ \overline{RESET} = \\ &V_{DD(SPI)} \ or \ V_{SS};\\ &V_{I} \ on \ P \ port = V_{DD(P)}; \ I_{O} = 0 \ mA; \ I/O = \\ &inputs \end{split}$                                                 |     |                    |      |      |
|        |                              | V <sub>DD(P)</sub> = 3.6 V to 5.5 V; f <sub>SCLK</sub> = 5 MHZ                                                                                                                                                                                                                                                                                         | -   | 500                | 750  | μΑ   |
|        |                              | V <sub>DD(P)</sub> = 2.3 V to 3.6 V; f <sub>SCLK</sub> = 5 MHZ                                                                                                                                                                                                                                                                                         | -   | 300                | 500  | μA   |
|        |                              | V <sub>DD(P)</sub> = 1.65 V to 2.3 V; f <sub>SCLK</sub> = 5 MHZ                                                                                                                                                                                                                                                                                        | -   | 200                | 350  | μΑ   |
|        |                              | V <sub>DD(P)</sub> = 3.6 V to 5.5 V; f <sub>SCLK</sub> = 0 MHZ                                                                                                                                                                                                                                                                                         | -   | 3                  | 12   | μΑ   |
|        |                              | V <sub>DD(P)</sub> = 2.3 V to 3.6 V; f <sub>SCLK</sub> = 0 MHZ                                                                                                                                                                                                                                                                                         | -   | 2                  | 6.5  | μΑ   |
|        |                              | V <sub>DD(P)</sub> = 1.65 V to 2.3 V; f <sub>SCLK</sub> = 0 MHZ                                                                                                                                                                                                                                                                                        | -   | 1.5                | 4.5  | μΑ   |
|        |                              | Active mode; $I_{DD(SPI)} + I_{DD(P)}$ ;<br>SCLK, SDIN, $\overline{CS}$ , P port, ADDR, $\overline{RESET}$ ;<br>$V_I$ on SDIN, $\overline{CS}$ , ADDR, and $\overline{RESET} = V_{DD(SPI)}$ or $V_{SS}$ ;<br>$V_I$ on P port = $V_{DD(P)}$ ; $I_O = 0$ mA; $I/O = 1$ inputs; $f_{SCLK} = 5$ MHZ;<br>continuous register read with 100 pF load on SDOUT |     |                    |      |      |
|        |                              | V <sub>DD(P)</sub> = 3.6 V to 5.5 V                                                                                                                                                                                                                                                                                                                    | -   | 2500               | 4200 | μΑ   |
|        |                              | V <sub>DD(P)</sub> = 2.3 V to 3.6 V                                                                                                                                                                                                                                                                                                                    | -   | 2200               | 3200 | μΑ   |
|        |                              | V <sub>DD(P)</sub> = 1.65 V to 2.3 V                                                                                                                                                                                                                                                                                                                   | -   | 1800               | 2800 | μΑ   |
|        |                              | with pull-ups enabled; $I_{DD(SPI)} + I_{DD(P)}$ ; P port, ADDR, RESET; $V_I$ on ADDR, SCLK, SDIN, $\overline{CS}$ , and RESET = $V_{DD(SPI)}$ or $V_{SS}$ ; $V_I$ on P port = $V_{SS}$ ; $I_O$ = 0 mA; $I_O$ = inputs with pull-up enabled; $f_{SCLK}$ = 0 kHz                                                                                        |     |                    |      | ,    |
|        | į.                           |                                                                                                                                                                                                                                                                                                                                                        |     |                    |      |      |

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

Table 64. Static characteristics for PCAL9722HN...continued

 $T_{amb}$  = -40 °C to +85 °C;  $V_{DD(SPI)}$  = 1.1 V to 5.5 V; unless otherwise specified.

| Symbol               | Parameter                                             | Conditions                                                                                                                                                                 | Min | Typ <sup>[1]</sup> | Max | Unit |
|----------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|------|
| $\Delta I_{DD}$      | additional quiescent<br>supply current <sup>[5]</sup> | ADDR, SCLK, SDIN, $\overline{CS}$ , and $\overline{RESET}$ ; one input at $V_{DD(SPI)}$ - 0.6 V, other inputs at $V_{DD(SPI)}$ or $V_{SS}$ ; $V_{DD(P)}$ = 1.65 V to 5.5 V | -   | -                  | 30  | μA   |
|                      |                                                       | P port; one input at $V_{DD(P)}$ - 0.6 V, other inputs at $V_{DD(P)}$ or $V_{SS}$ ; $V_{DD(P)}$ = 1.65 V to 5.5 V                                                          | -   | -                  | 80  | μА   |
| Ci                   | input capacitance <sup>[6]</sup>                      | $V_{I} = V_{DD(SPI)}$ or $V_{SS}$ ; $V_{DD(P)} = 1.65 \text{ V}$ to 5.5 V                                                                                                  | -   | 6                  | 7   | pF   |
| C <sub>io</sub>      | input/output capacitance                              | $V_{I/O} = V_{DD(SPI)}$ or $V_{SS}$ ; $V_{DD(P)} = 1.65 \text{ V}$ to 5.5 V                                                                                                | -   | 7                  | 8   | pF   |
|                      |                                                       | $V_{I/O} = V_{DD(P)}$ or $V_{SS}$ ; $V_{DD(P)} = 1.65$ V to 5.5 V                                                                                                          | -   | 7.5                | 8.5 | pF   |
| R <sub>pu(int)</sub> | internal pull-up resistance                           | input/output                                                                                                                                                               | 50  | 100                | 150 | kΩ   |
| R <sub>pd(int)</sub> | internal pull-down resistance                         | input/output                                                                                                                                                               | 50  | 100                | 150 | kΩ   |

For I<sub>DD</sub>, all typical values are at nominal supply voltage (1.8 V, 2.5 V, 3.3 V or 3.6 V V<sub>DD</sub>) and T<sub>amb</sub> = 25 °C. Except for I<sub>DD</sub>, the typical values are at V<sub>DD(P)</sub> =  $V_{\text{DD}(\text{SP})}$  = 3.3 V and  $T_{\text{amb}}$  = 25 °C. The total current sourced by all I/Os must be limited to 160 mA. Each I/O must be externally limited to a maximum of 25 mA and each octal (P0\_0 to P0\_7 and P1\_0 to P1\_7) must be limited to a maximum current of

Table 65. Static characteristics for PCAL9722HN/Q900

 $T_{amb}$  = -40 °C to +125 °C;  $V_{DD(SPI)}$  = 1.1 V to 5.5 V; unless otherwise specified.

| Symbol           | Parameter                 | Conditions                                                                                                                                           | Min  | Typ <sup>[1]</sup> | Max | Unit |
|------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|-----|------|
| V <sub>IK</sub>  | input clamping voltage    | I <sub>I</sub> = -18 mA                                                                                                                              | -1.2 | -                  | -   | V    |
| V <sub>POR</sub> | power-on reset voltage    | $V_I = V_{DD(P)}$ or $V_{SS}$ ; $I_O = 0$ mA                                                                                                         | -    | 1.2                | 1.5 | V    |
| V <sub>OH</sub>  | HIGH-level output voltage | P port; I <sub>OH</sub> = -8 mA; CCX.X = 11b                                                                                                         |      |                    |     |      |
|                  | I-J                       | V <sub>DD(P)</sub> = 1.65 V                                                                                                                          | 1.2  | -                  | -   | V    |
|                  |                           | V <sub>DD(P)</sub> = 2.3 V                                                                                                                           | 1.8  | -                  | -   | V    |
|                  |                           | V <sub>DD(P)</sub> = 3 V                                                                                                                             | 2.6  | -                  | -   | V    |
|                  |                           | V <sub>DD(P)</sub> = 4.5 V                                                                                                                           | 4.1  | -                  | -   | V    |
|                  |                           | P port; $I_{OH}$ = -2.5 mA and CCX.X = 00b; $I_{OH}$ = -5 mA and CCX.X = 01b; $I_{OH}$ = -7.5 mA and CCX.X = 10b; $I_{OH}$ = -10 mA and CCX.X = 11b; |      |                    |     |      |
|                  |                           | V <sub>DD(P)</sub> = 1.65 V                                                                                                                          | 1.1  | -                  | -   | V    |
|                  |                           | V <sub>DD(P)</sub> = 2.3 V                                                                                                                           | 1.7  | -                  | -   | V    |
|                  |                           | V <sub>DD(P)</sub> = 3 V                                                                                                                             | 2.5  | -                  | -   | V    |
|                  |                           | V <sub>DD(P)</sub> = 4.5 V                                                                                                                           | 4.0  | -                  | -   | V    |

All information provided in this document is subject to legal disclaimers.

<sup>[2]</sup> [3] 100 mA, for a device total of 200 mA. Typical value for  $T_{amb} = 25 \,^{\circ}\text{C}$ .  $V_{OL} = 0.4 \,\text{V}$  and  $V_{DD(SPI)} = V_{DD(P)} = 3.3 \,\text{V}$ . Typical value for  $V_{DD(SPI)} = V_{DD(P)} < 2.5 \,\text{V}$ ,  $V_{OL} = 0.6 \,\text{V}$ . Internal pull-up/pull-down resistors disabled.

Value not tested in production, but guaranteed by design and characterization.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

Table 65. Static characteristics for PCAL9722HN/Q900...continued

 $T_{amb}$  = -40 °C to +125 °C;  $V_{DD(SPI)}$  = 1.1 V to 5.5 V; unless otherwise specified.

| Symbol          | Parameter                    | Conditions                                                                                                                                                                                                                                                                                                                        | Min                           | Typ <sup>[1]</sup> | Max                           | Unit |
|-----------------|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|--------------------|-------------------------------|------|
|                 |                              | SDOUT port                                                                                                                                                                                                                                                                                                                        |                               |                    |                               |      |
|                 |                              | V <sub>DD(SPI)</sub> ≤ 1.65 V, I <sub>OH</sub> = -0.4 mA                                                                                                                                                                                                                                                                          | 0.8 ×<br>V <sub>DD(SPI)</sub> | -                  | -                             | V    |
|                 |                              | V <sub>DD(SPI)</sub> ∴> 1.65 V, I <sub>OH</sub> = -4 mA                                                                                                                                                                                                                                                                           | V <sub>DD(SPI)</sub> - 0.3    | -                  | -                             | V    |
| V <sub>OL</sub> | LOW-level output voltage     | P port; I <sub>OL</sub> = 8 mA; CCX.X = 11b                                                                                                                                                                                                                                                                                       |                               |                    |                               |      |
|                 | الم                          | V <sub>DD(P)</sub> = 1.65 V                                                                                                                                                                                                                                                                                                       | -                             | -                  | 0.45                          | V    |
|                 |                              | V <sub>DD(P)</sub> = 2.3 V                                                                                                                                                                                                                                                                                                        | -                             | -                  | 0.25                          | V    |
|                 |                              | V <sub>DD(P)</sub> = 3 V                                                                                                                                                                                                                                                                                                          | -                             | -                  | 0.25                          | V    |
|                 |                              | V <sub>DD(P)</sub> = 4.5 V                                                                                                                                                                                                                                                                                                        | -                             | -                  | 0.20                          | V    |
|                 |                              | P port; $I_{OL}$ = 2.5 mA and CCX.X = 00b; $I_{OL}$ = 5 mA and CCX.X = 01b; $I_{OL}$ = 7.5 mA and CCX.X = 10b; $I_{OL}$ = 10 mA and CCX.X = 11b;                                                                                                                                                                                  |                               |                    |                               |      |
|                 |                              | V <sub>DD(P)</sub> = 1.65 V                                                                                                                                                                                                                                                                                                       | -                             | -                  | 0.5                           | V    |
|                 |                              | V <sub>DD(P)</sub> = 2.3 V                                                                                                                                                                                                                                                                                                        | -                             | -                  | 0.3                           | V    |
|                 |                              | V <sub>DD(P)</sub> = 3 V                                                                                                                                                                                                                                                                                                          | -                             | -                  | 0.25                          | V    |
|                 |                              | V <sub>DD(P)</sub> = 4.5 V                                                                                                                                                                                                                                                                                                        | -                             | -                  | 0.2                           | V    |
|                 |                              | SDOUT port                                                                                                                                                                                                                                                                                                                        |                               |                    | •                             | _    |
|                 |                              | V <sub>DD(SPI)</sub> ≤ 1.65 V, I <sub>OL</sub> = 1.2 mA                                                                                                                                                                                                                                                                           | -                             | -                  | 0.2 ×<br>V <sub>DD(SPI)</sub> | V    |
|                 |                              | V <sub>DD(SPI)</sub> ∴> 1.65 V, I <sub>OL</sub> = 4 mA                                                                                                                                                                                                                                                                            | -                             | -                  | 0.4                           | V    |
| loL             | LOW-level output current [3] | INT; V <sub>OL</sub> = 0.4 V; V <sub>DD(P)</sub> = 1.65 V to 5.5 V                                                                                                                                                                                                                                                                | 3                             | [4]                | -                             | mA   |
| lı              | input current                | ADDR, SCLK, SDIN, $\overline{CS}$ , and $\overline{RESET}$ ;<br>$V_{DD(P)} = 1.65 \text{ V to } 5.5 \text{ V; } V_I = V_{DD(SPI)} \text{ or } V_{SS}$                                                                                                                                                                             | -                             | -                  | ±1                            | μΑ   |
| Іін             | HIGH-level input current     | P port without internal pull-up resistor; V <sub>I</sub> = V <sub>DD(P)</sub> ; V <sub>DD(P)</sub> = 1.65 V to 5.5 V                                                                                                                                                                                                              | -                             | -                  | 1                             | μA   |
| IL              | LOW-level input current      | P port without internal pull-up resistor; V <sub>I</sub> = V <sub>SS</sub> ; V <sub>DD(P)</sub> = 1.65 V to 5.5 V                                                                                                                                                                                                                 | -                             | -                  | 1                             | μA   |
| I <sub>DD</sub> | supply current               | $\begin{split} &I_{DD(SPI)} + I_{DD(P)};\\ &SCLK, SDIN, \overline{CS}, P \text{ port, ADDR, }\overline{RESET};\\ &V_{I} \text{ on ADDR, SDIN, }\overline{CS} \text{ and }\overline{RESET} = \\ &V_{DD(SPI)} \text{ or }V_{SS};\\ &V_{I} \text{ on P port} = V_{DD(P)}; I_{O} = 0 \text{ mA}; I/O = \\ &\text{inputs} \end{split}$ |                               |                    |                               |      |
|                 |                              | V <sub>DD(P)</sub> = 3.6 V to 5.5 V; f <sub>SCLK</sub> = 5 MHZ                                                                                                                                                                                                                                                                    | -                             | 500                | 750                           | μA   |
|                 |                              | V <sub>DD(P)</sub> = 2.3 V to 3.6 V; f <sub>SCLK</sub> = 5 MHZ                                                                                                                                                                                                                                                                    | -                             | 300                | 500                           | μA   |
|                 |                              | V <sub>DD(P)</sub> = 1.65 V to 2.3 V; f <sub>SCLK</sub> = 5 MHZ                                                                                                                                                                                                                                                                   | -                             | 200                | 350                           | μA   |

PCAL9722

All information provided in this document is subject to legal disclaimers.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

Table 65. Static characteristics for PCAL9722HN/Q900...continued

 $T_{amb}$  = -40 °C to +125 °C;  $V_{DD(SPI)}$  = 1.1 V to 5.5 V; unless otherwise specified.

| Symbol               | Parameter                                          | Conditions                                                                                                                                                                                                                                                                                                                                             | Min | Typ <sup>[1]</sup> | Max  | Unit |
|----------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|------|------|
|                      |                                                    | V <sub>DD(P)</sub> = 3.6 V to 5.5 V; f <sub>SCLK</sub> = 0 MHZ                                                                                                                                                                                                                                                                                         | -   | 3                  | 12   | μΑ   |
|                      |                                                    | V <sub>DD(P)</sub> = 2.3 V to 3.6 V; f <sub>SCLK</sub> = 0 MHZ                                                                                                                                                                                                                                                                                         | -   | 2                  | 6.5  | μΑ   |
|                      |                                                    | V <sub>DD(P)</sub> = 1.65 V to 2.3 V; f <sub>SCLK</sub> = 0 MHZ                                                                                                                                                                                                                                                                                        | -   | 1.5                | 4.5  | μΑ   |
|                      |                                                    | Active mode; $I_{DD(SPI)} + I_{DD(P)}$ ;<br>SCLK, SDIN, $\overline{CS}$ , P port, ADDR, $\overline{RESET}$ ;<br>$V_I$ on SDIN, $\overline{CS}$ , ADDR, and $\overline{RESET} = V_{DD(SPI)}$ or $V_{SS}$ ;<br>$V_I$ on P port = $V_{DD(P)}$ ; $I_O = 0$ mA; $I/O = 1$ inputs; $f_{SCLK} = 5$ MHZ;<br>continuous register read with 100 pF load on SDOUT |     |                    |      |      |
|                      |                                                    | V <sub>DD(P)</sub> = 3.6 V to 5.5 V                                                                                                                                                                                                                                                                                                                    | -   | 2500               | 4200 | μΑ   |
|                      |                                                    | V <sub>DD(P)</sub> = 2.3 V to 3.6 V                                                                                                                                                                                                                                                                                                                    | -   | 2200               | 3200 | μΑ   |
|                      |                                                    | V <sub>DD(P)</sub> = 1.65 V to 2.3 V                                                                                                                                                                                                                                                                                                                   | -   | 1800               | 2800 | μA   |
|                      |                                                    | with pull-ups enabled; $I_{DD(SPI)} + I_{DD(P)}$ ; P port, ADDR, RESET; $V_I$ on ADDR, SCLK, SDIN, $\overline{CS}$ , and RESET = $V_{DD(SPI)}$ or $V_{SS}$ ; $V_I$ on P port = $V_{SS}$ ; $I_O$ = 0 mA; $I_O$ = inputs with pull-up enabled; $I_{SCLK}$ = 0 kHz                                                                                        |     |                    |      |      |
|                      |                                                    | V <sub>DD(P)</sub> = 1.65 V to 5.5 V                                                                                                                                                                                                                                                                                                                   | -   | 1.65               | 2.4  | mA   |
| ΔI <sub>DD</sub>     | additional quiescent supply current <sup>[5]</sup> | ADDR, SCLK, SDIN, $\overline{CS}$ , and $\overline{RESET}$ ; one input at $V_{DD(SPI)}$ - 0.6 V, other inputs at $V_{DD(SPI)}$ or $V_{SS}$ ; $V_{DD(P)}$ = 1.65 V to 5.5 V                                                                                                                                                                             | -   | -                  | 30   | μΑ   |
|                      |                                                    | P port; one input at $V_{DD(P)}$ - 0.6 V, other inputs at $V_{DD(P)}$ or $V_{SS}$ ; $V_{DD(P)}$ = 1.65 V to 5.5 V                                                                                                                                                                                                                                      | -   | -                  | 80   | μА   |
| C <sub>i</sub>       | input capacitance [6]                              | $V_1 = V_{DD(SPI)}$ or $V_{SS}$ ; $V_{DD(P)} = 1.65 \text{ V}$ to 5.5 V                                                                                                                                                                                                                                                                                | -   | 6                  | 7    | pF   |
| C <sub>io</sub>      | input/output capacitance                           | $V_{I/O} = V_{DD(SPI)}$ or $V_{SS}$ ; $V_{DD(P)} = 1.65 \text{ V}$ to 5.5 V                                                                                                                                                                                                                                                                            | -   | 7                  | 8    | pF   |
|                      |                                                    | $V_{I/O} = V_{DD(P)}$ or $V_{SS}$ ; $V_{DD(P)} = 1.65 \text{ V}$ to 5.5 V                                                                                                                                                                                                                                                                              | -   | 7.5                | 8.5  | pF   |
| R <sub>pu(int)</sub> | internal pull-up resistance                        | input/output                                                                                                                                                                                                                                                                                                                                           | 50  | 100                | 150  | kΩ   |
| R <sub>pd(int)</sub> | internal pull-down resistance                      | input/output                                                                                                                                                                                                                                                                                                                                           | 50  | 100                | 150  | kΩ   |

For I<sub>DD</sub>, all typical values are at nominal supply voltage (1.8 V, 2.5 V, 3.3 V or 3.6 V V<sub>DD</sub>) and T<sub>amb</sub> = 25 °C. Except for I<sub>DD</sub>, the typical values are at V<sub>DD(P)</sub> =  $V_{DD(SPI)}$  = 3.3 V and  $T_{amb}$  = 25 °C. The total current sourced by all I/Os must be limited to 160 mA.

Each I/O must be externally limited to a maximum of 25 mA and each octal (P0\_0 to P0\_7 and P1\_0 to P1\_7) must be limited to a maximum current of 100 mA, for a device total of 200 mA.

Typical value for  $T_{amb} = 25$  °C.  $V_{OL} = 0.4$  V and  $V_{DD(SPI)} = V_{DD(P)} = 3.3$  V. Typical value for  $V_{DD(SPI)} = V_{DD(P)} < 2.5$  V,  $V_{OL} = 0.6$  V.

Internal pull-up/pull-down resistors disabled.

Value not tested in production, but guaranteed by design and characterization. [6]

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

# 12.1 Typical characteristics













Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

# 13 Dynamic characteristics

Table 66. SPI bus interface timing requirements

Over recommended operating free air temperature range, unless otherwise specified. See Figure 29.

| Symbol                  | Parameter                              | Conditions              | V <sub>DD(SPI)</sub> ≤ 1.65 |     | V <sub>DD(SPI)</sub> ≤ 5.5 |     |      |
|-------------------------|----------------------------------------|-------------------------|-----------------------------|-----|----------------------------|-----|------|
|                         |                                        |                         | Min                         | Max | Min                        | Max | Unit |
| f <sub>SCLK</sub>       | maximum input clock frequency          |                         | -                           | 2   | -                          | 5   | MHz  |
| t <sub>LOW</sub>        | LOW period of the SCLK clock           |                         | 250                         | -   | 100                        | -   | ns   |
| t <sub>HIGH</sub>       | HIGH period of the SCLK clock          |                         | 250                         | -   | 100                        | -   | ns   |
| t <sub>DS</sub>         | SDIN to SCLK set-up time               |                         | 20                          | -   | 20                         | -   | ns   |
| t <sub>DH</sub>         | SDIN to SCLK hold time                 |                         | 30                          | -   | 30                         | -   | ns   |
| t <sub>CSS</sub>        | CSn to SCLK rise set-up time           |                         | 100                         | -   | 100                        | -   | ns   |
| t <sub>CS_HI</sub>      | minimum CSn de-asserted HIGH time      |                         | 200                         | -   | 200                        | -   | ns   |
| t <sub>CSH</sub>        | SCLK fall to CSn de-asserted hold time |                         | 20                          | -   | 20                         | -   | ns   |
| t <sub>DIS(SDOUT)</sub> | SDOUT disable time                     | C <sub>L</sub> = 100 pF | -                           | 150 | -                          | 150 | ns   |
| t <sub>V(SDOUT)</sub>   | SDOUT valid time                       | C <sub>L</sub> = 100 pF | -                           | 200 | -                          | 200 | ns   |



Table 67. Reset timing requirements

Over recommended operating free air temperature range, unless otherwise specified. See Figure 31.

| Symbol                | Parameter           | Conditions |     | SPI | bus | Unit |
|-----------------------|---------------------|------------|-----|-----|-----|------|
|                       |                     |            |     | Min | Max |      |
| t <sub>w(rst)</sub>   | reset pulse width   |            |     | 150 | -   | ns   |
| t <sub>rec(rst)</sub> | reset recovery time |            |     | 500 | -   | ns   |
| t <sub>rst</sub>      | reset time          |            | [1] | 600 | -   | ns   |

<sup>[1]</sup> Minimum time for SDOUT to become HIGH.

PCAL9722

All information provided in this document is subject to legal disclaimers.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

Table 68. Switching characteristics

Over recommended operating free air temperature range;  $C_L \le 100 \text{ pF}$ ; unless otherwise specified. See <u>Figure 30</u>.

| Symbol                | Parameter              | Conditions          |  | SPI bus |     | SPI bus |  | Unit |
|-----------------------|------------------------|---------------------|--|---------|-----|---------|--|------|
|                       |                        |                     |  | Min     | Max |         |  |      |
| t <sub>v(INT)</sub>   | valid time on pin INT  | from P port to INT  |  | -       | 1   | μs      |  |      |
| t <sub>rst(INT)</sub> | reset time on pin INT  | from SCLK to INT    |  | -       | 1   | μs      |  |      |
| t <sub>v(Q)</sub>     | data output valid time | from SCLK to P port |  | -       | 400 | ns      |  |      |
| t <sub>su(D)</sub>    | data input set-up time | from P port to SCLK |  | 30      | -   | ns      |  |      |
| t <sub>h(D)</sub>     | data input hold time   | from P port to SCLK |  | 10      | -   | ns      |  |      |

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

### 14 Parameter measurement information







Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

# 15 Package information

#### 15.1 Package summary

Terminal position code Q: (quad)

Package type descriptive code: HVQFN32 Package type industry code: HVQFN32

Package style descriptive code: HVQFN (thermal enhanced very thin quad flatpack; no leads)

Package body material type: P (plastic)

JEDEC package outline code: MO-220

Mounting method type: S (surface mount)

Issue date: 22-10-2002

Manufacturer package code: 98ASA01350D

Table 69. Package summary

| Parameter                      | Min | Nom  | Max | Unit |
|--------------------------------|-----|------|-----|------|
| package length                 | 4.9 | 5    | 5.1 | mm   |
| package width                  | 4.9 | 5    | 5.1 | mm   |
| seated height                  | 0.8 | 0.85 | 1   | mm   |
| nominal pitch                  | -   | 0.5  | -   | mm   |
| actual quantity of termination | -   | 32   | -   |      |

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

## 15.2 Package outline



Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

## 15.3 Soldering



Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

# 16 Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

### 16.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 16.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- · Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- · The moisture sensitivity level of the packages
- · Package placement
- · Inspection and repair
- · Lead-free soldering versus SnPb soldering

#### 16.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

#### 16.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see Figure 34) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board

PCAL9722

All information provided in this document is subject to legal disclaimers.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak
temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to
make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low
enough that the packages and/or boards are not damaged. The peak temperature of the package depends on
package thickness and volume and is classified in accordance with <u>Table 70</u> and <u>Table 71</u>

Table 70. SnPb eutectic process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |     |  |  |
|------------------------|---------------------------------|-----|--|--|
|                        | /olume (mm³)                    |     |  |  |
|                        | < 350 ≥ 350                     |     |  |  |
| < 2.5                  | 235                             | 220 |  |  |
| ≥ 2.5                  | 220                             | 220 |  |  |

Table 71. Lead-free process (from J-STD-020D)

| Package thickness (mm) | Package reflow temperature (°C) |             |     |  |  |  |  |
|------------------------|---------------------------------|-------------|-----|--|--|--|--|
|                        | Volume (mm³)                    | olume (mm³) |     |  |  |  |  |
|                        | < 350   350 to 2000   > 2000    |             |     |  |  |  |  |
| < 1.6                  | 260                             | 260         | 260 |  |  |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245 |  |  |  |  |
| > 2.5                  | 250                             | 250 245 245 |     |  |  |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 34.



For further information on temperature profiles, refer to Application Note AN10365 "Surface mount reflow soldering description".

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

# 17 Abbreviations

#### Table 72. Abbreviations

| Acronym | Description                  |
|---------|------------------------------|
| ESD     | ElectroStatic Discharge      |
| FET     | Field-Effect Transistor      |
| GPIO    | General Purpose Input/Output |
| I/O     | Input/Output                 |
| LED     | Light-Emitting Diode         |
| LSB     | Least Significant Bit        |
| MISO    | Master In, Slave Out         |
| MOSI    | Master Out, Slave In         |
| MSB     | Most Significant Bit         |
| РСВ     | Printed-Circuit Board        |
| POR     | Power-On Reset               |
| PRR     | Pulse Repetition Rate        |
| SPI     | Serial Peripheral Interface  |

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

# 18 Revision history

#### Table 73. Revision history

| Document ID    | Release date                                                                  | Data sheet status  | Change notice | Supersedes     |
|----------------|-------------------------------------------------------------------------------|--------------------|---------------|----------------|
| PCAL9722 v.1.1 | 20230501                                                                      | Product data sheet | -             | PCAL9722 v.1.0 |
| Modifications: | <u>Table 2</u> : Updated orderable part number and packing method information |                    |               |                |
| PCAL9722 v.1.0 | 20221208                                                                      | Product data sheet | -             | -              |

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

# 19 Legal information

#### 19.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="https://www.nxp.com">https://www.nxp.com</a>.

#### 19.2 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 19.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

PCAL9722

All information provided in this document is subject to legal disclaimers.

# Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Suitability for use in non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at <a href="PSIRT@nxp.com">PSIRT@nxp.com</a>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

#### 19.4 Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

## **Tables**

| Tab. 2. Ordering options         4           Tab. 3. Pin description         6           Tab. 4. PCAL9722 address map         8           Tab. 5. Infracting definition         8           Tab. 6. Command byte         9           Tab. 7. Input port 0 register (address 00h)         12           Tab. 8. Input port 1 register (address 01h)         12           Tab. 9. Input port 1 register (address 01h)         12           Tab. 10. Output port 0 register (address 04h)         12           Tab. 11. Output port 1 register (address 05h)         12           Tab. 12. Output port 2 register (address 05h)         12           Tab. 13. Polarity inversion port 0 register (address 06h)         12           Tab. 14. Polarity inversion port 1 register (address 06h)         12           Tab. 15. Polarity inversion port 2 register (address 06h)         13           Tab. 16. Configuration port 1 register (address 06h)         13           Tab. 17. Incircuration port 1 register (address 06h)         13           Tab. 18. Configuration port 1 register (address 06h)         13           Tab. 19. Current control port 0 register (address 06h)         14           Tab. 20. Current control port 0 Register (address 06h)         14           Tab. 21. Current control port 0 Register (address 06h)         14           Tab. 22. Cu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Tab. 1.   | Ordering information                 |     | Tab. 38.             | Interrupt status port 1 register (address |     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------------------|-----|----------------------|-------------------------------------------|-----|
| Tab. 5.         PCAL 9722 address map.         .8         Tab. 5.         1 Tab. 5.         Command byte         .8         Tab. 6.         Command byte         .9         Tab. 7.         Tab. 7.         Tab. 7.         Tab. 7.         Tab. 7.         Tab. 8.         Input port 0 register (address 0th).         .12         Tab. 8.         Input port 1 register (address 0th).         .12         Tab. 19.         Tab. 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |           |                                      |     |                      |                                           | 18  |
| Tab. 5. Interface definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |                                      |     | Tab. 39.             |                                           |     |
| Tab 6.         Command byte         9         5Ch)         18           1ab 7.         Input port 0 register (address 00h)         12         Tab. 8.         Input port 1 register (address 01h)         12         Tab. 9.         Input port 1 register (address 02h)         12         Tab. 10.         Output port 1 register (address 02h)         12         Tab. 11.         Output port 1 register (address 06h)         12         Tab. 12.         Output port 1 register (address 06h)         12         Tab. 43.         Interrupt edge port 08 register (address 61h)         19           Tab. 12.         Output port 1 register (address 06h)         12         Tab. 43.         Interrupt edge port 18 register (address 69h)         19           Tab. 13.         Polarity inversion port 0 register (address 06h)         13         Tab. 43.         Interrupt edge port 18 register (address 69h)         19           Tab. 14.         Polarity inversion port 1 register (address 06h)         13         Tab. 43.         Interrupt edge port 18 register (address 69h)         19           Tab. 15.         Polarity inversion port 2 register (address 06h)         13         Tab. 43.         Interrupt edge port 18 register (address 69h)         19           Tab. 15.         Polarity inversion port 2 register (address 06h)         13         Tab. 43.         Interrupt edge port 18 register (address 69h)         14 <td< td=""><td></td><td></td><td></td><td></td><td></td><td> 18</td></td<>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |           |                                      |     |                      |                                           | 18  |
| Tab. 7.Input port 0 register (address 00h)12Tab. 8.Input port 1 register (address 01h)12Tab. 8.Input port 2 register (address 01h)12Tab. 42.Interrupt edge port 0A register (address 60h)19Tab. 10.Output port 1 register (address 05h)12Tab. 43.Interrupt edge port 0B register (address 61h)12Tab. 12.Output port 1 register (address 05h)12Tab. 43.Interrupt edge port 1A register (address 62h)18Tab. 13.Polarity inversion port 1 register (address 62h)13Tab. 44.Polarity inversion port 1 register (address 62h)13Tab. 15.Polarity inversion port 2 register (address 62h)13Tab. 45.Interrupt edge port 1A register (address 62h)19Tab. 16.Configuration port 0 register (address 62h)13Tab. 45.Interrupt edge port 1B register (address 64h)19Tab. 17.Configuration port 1 register (address 62h)13Tab. 45.Interrupt edge port 1A register (address 64h)19Tab. 18.Configuration port 1 register (address 62h)13Tab. 45.Interrupt edge port 1A register (address 64h)14Tab. 19.Configuration port 1 register (address 62h)13Tab. 45.Interrupt edge port 1A register (address 64h)14Tab. 20.Current control port 1 register (address 62h)14Tab. 49.Interrupt edge port 1A register (address 64h)14Tab. 21.Tab. 22.Current control port 1A register (address 24h)14Tab. 49.Interrupt edge port 1A register (address 64h)14 <td>Tab. 5.</td> <td></td> <td></td> <td>Tab. 40.</td> <td></td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Tab. 5.   |                                      |     | Tab. 40.             |                                           |     |
| Tab. 8.Input port 1 register (address Oth).1260h).19Tab. 9.Input port 2 register (address Ozh).12Tab. 42.Interrupt edge port 0B register (address San).Tab. 10.Output port 1 register (address 06h).12Tab. 43.Interrupt edge port 1A register (address San).19Tab. 11.Output port 2 register (address 06h).12Tab. 43.Interrupt edge port 1A register (address San).19Tab. 12.Output port 2 register (address 06h).13Tab. 44.Interrupt edge port 1B register (address San).19Tab. 12.Polarity inversion port 0 register (address 06h).13Tab. 44.Interrupt edge port 1B register (address San).19Tab. 14.Polarity inversion port 12 register (address 06h).13Tab. 44.Interrupt edge port 2B register (address San).13Tab. 15.Polarity inversion port 0 register (address 06h).13Tab. 44.Interrupt edge port 2B register (address 66h).14Tab. 16.Configuration port 0 register (address 06h).13Tab. 47.Interrupt edge port 2B register (address 66h).14Tab. 16.Configuration port 0 register (address 06h).14Tab. 47.Interrupt edge port 2B register (address 66h).14Tab. 17.Configuration port 0 register (address 06h).14Tab. 47.Interrupt edge port 2B register (address 66h).14Tab. 27.Current control port 0 Port 2 register (address 44h).14Tab. 47.Interrupt edge port 1B register (address 66h).14Tab. 28.Current control port                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Tab. 6.   |                                      |     |                      |                                           | 18  |
| Tab. 9. Input port 2 register (address O4h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Tab. 7.   | Input port 0 register (address 00h)  | 12  | Tab. 41.             | Interrupt edge port 0A register (address  |     |
| Tab. 10. Output port 1 register (address oSh).  Tab. 11. Output port 1 register (address oSh).  Tab. 12. Output port 2 register (address oSh).  Tab. 13. Polarity inversion port 0 register (address oBh).  Tab. 14. Polarity inversion port 1 register (address oBh).  Tab. 15. Polarity inversion port 1 register (address oBh).  Tab. 16. Configuration port 2 register (address oBh).  Tab. 17. Configuration port 1 register (address oBh).  Tab. 18. Configuration port 2 register (address oBh).  Tab. 19. Current control port 0A register (address oBh).  Tab. 19. Current control port 0B register (address oBh).  Tab. 19. Current control port 1B register (address oBh).  Tab. 20. Current control port 1B register (address oBh).  Tab. 21. Current control port 1B register (address oBh).  Tab. 22. Current control port 1B register (address oBh).  Tab. 23. Current control port 1B register (address oBh).  Tab. 24. Tab. 25. Input latch port 1 register (address oBh).  Tab. 26. Input latch port 1 register (address oBh).  Tab. 27. Input latch port 1 register (address oBh).  Tab. 28. Pull-up/pull-down enable port 1 register (address oBh).  Tab. 29. Pull-up/pull-down enable port 1 register (address oBh).  Tab. 30. Pull-up/pull-down selection port 2 register (address 54h).  Tab. 31. Pull-up/pull-down selection port 2 register (address 54h).  Tab. 33. Pull-up/pull-down selection port 2 register (address 55h).  bit description.  Tab. 36. Interrupt mask port 1 register (address 55h).  bit description.  Tab. 48. Interrupt edge port 1A register (address 63h).  15ab. 49. Interrupt edge port 1B register (address 63h).  15ab. 41. Interrupt edge port 2A register (address 63h).  15ab. 41. Interrupt edge port 2B register (address 63h).  15ab. 42. Interrupt edge port 2A register (address 63h).  15ab. 43. Interrupt edge port 2A register (address 63h).  15ab. 44. Interrupt edge port 2B register (address 63h).  15ab. 45. Interrupt edge port 2A register (address 63h).  15ab. 48. Interrupt edge port 2B register (address 63h).  15ab. 48. Interrupt edge port 2 | Tab. 8.   | Input port 1 register (address 01h)  | 12  |                      | 60h)                                      | 19  |
| Tab. 1. Output port 1 register (address 06h) 12 Tab. 1.3 Polarity inversion port 0 register (address 06h) 12 Tab. 1.4 Polarity inversion port 1 register (address 06h) 13 Tab. 1.5 Polarity inversion port 2 register (address 08h) 13 Tab. 1.6 Polarity inversion port 1 register (address 08h) 13 Tab. 1.6 Polarity inversion port 2 register (address 08h) 13 Tab. 1.6 Polarity inversion port 2 register (address 08h) 13 Tab. 1.6 Polarity inversion port 2 register (address 08h) 13 Tab. 1.6 Configuration port 0 register (address 08h) 13 Tab. 1.6 Configuration port 1 register (address 08h) 13 Tab. 1.6 Configuration port 1 register (address 08h) 14 Tab. 1.6 Configuration port 1 register (address 08h) 14 Tab. 1.6 Courrent control port 0.4 register (address 18h) 14 Tab. 2.0 Current control port 1.4 register (address 48h) 15 Tab. 2.1 Current control port 1.4 register (address 48h) 15 Tab. 2.2 Current control port 2.4 register (address 48h) 15 Tab. 2.5 Input latch port 0 register (address 48h) 15 Tab. 2.5 Input latch port 1 register (address 48h) 15 Tab. 2.7 Input latch port 1 register (address 48h) 15 Tab. 2.9 Pull-up/pull-down enable port 1 register (address 48h) 15 Tab. 3.1 Pull-up/pull-down enable port 1 register (address 48h) 15 Tab. 3.2 Pull-up/pull-down enable port 1 register (address 48h) 15 Tab. 3.3 Pull-up/pull-down enable port 1 register (address 48h) 15 Tab. 3.3 Pull-up/pull-down enable port 1 register (address 48h) 15 Tab. 3.4 Pull-up/pull-down enable port 1 register (address 48h) 15 Tab. 3.5 Interrupt mask port 0 register (address 56h) 17 Tab. 3.5 Interrupt mask port 1 register (address 56h) 17 Tab. 3.6 Interrupt mask port 2 register (address 56h) 17 Tab. 3.7 Interrupt mask port 1 register (address 56h) 17 Tab. 3.8 Interrupt mask port 1 register (address 56h) 17 Tab. 3.9 Interrupt mask port 1 register (address 56h) 17 Tab. 3.1 Interrupt mask port 1 register (address 56h) 17 Tab. 3.7 Interrupt mask port 1 register (address 56h) 17 Tab. 3.8 Interrupt mask port 1 register (address 56h) 17 Tab. 3.9 Interrupt mask port  | Tab. 9.   | Input port 2 register (address 02h)  | 12  | Tab. 42.             | Interrupt edge port 0B register (address  |     |
| Tab. 12. Output port 2 register (address 06h). 12 Tab. 13. Polarity inversion port 0 register (address 08h). 13 Tab. 14. Polarity inversion port 1 register (address 08h). 13 Tab. 15. Polarity inversion port 1 register (address 08h). 13 Tab. 16. Configuration port 0 register (address 00h). 13 Tab. 17. Configuration port 1 register (address 00h). 13 Tab. 18. Configuration port 1 register (address 00h). 13 Tab. 19. Current control port 0A register (address 00h). 14 Tab. 20. Current control port 0B register (address 40h). 14 Tab. 21. Current control port 1A register (address 44h). 14 Tab. 22. Current control port 1B register (address 44h). 14 Tab. 23. Current control port 1B register (address 44h). 15 Tab. 26. Input latch port 0 register (address 44h). 15 Tab. 27. Input latch port 1 register (address 44h). 15 Tab. 28. Pull-up/pull-down enable port 1 register (address 44h). 15 Tab. 30. Pull-up/pull-down enable port 1 register (address 44h). 15 Tab. 31. Pull-up/pull-down selection port 1 register (address 54h). 16 Tab. 32. Pull-up/pull-down selection port 1 register (address 54h). 16 Tab. 33. Pull-up/pull-down selection port 1 register (address 54h). 17 Tab. 34. Interrupt dege port 1B register (address 63h) 18 Tab. 45. Interrupt edge port 2A register (address 64h). 19 Tab. 46. Interrupt edge port 2A register (address 65h) 18 Tab. 47. Interrupt edge port 2A register (address 65h) 18 Tab. 48. Interrupt edge port 2A register (address 65h) 18 Tab. 47. Interrupt edge port 2A register (address 65h) 18 Tab. 47. Interrupt edge port 2A register (address 65h) 18 Tab. 48. Interrupt edge port 2A register (address 65h) 18 Tab. 47. Interrupt edge port 2A register (address 65h) 18 Tab. 47. Interrupt edge port 2A register (address 65h) 18 Tab. 48. Interrupt edge port 2A register (address 65h) 18 Tab. 49. Interrupt edge port 2A register (address 65h) 18 Tab. 49. Interrupt edge port 2A register (address 65h) 18 Tab. 49. Interrupt edge port 2A register (address 65h) 18 Tab. 49. Interrupt edge port 2A register (address 65h) 18 Tab. 49.  | Tab. 10.  | Output port 0 register (address 04h) | 12  |                      | 61h)                                      | 19  |
| Tab. 13. Polarity inversion port 0 register (address 08h) 13 Tab. 14. Polarity inversion port 1 register (address 08h) 13 Tab. 15. Polarity inversion port 2 register (address 08h) 13 Tab. 15. Polarity inversion port 2 register (address 08h) 13 Tab. 16. Configuration port 1 register (address 08h) 13 Tab. 17. Configuration port 1 register (address 08h) 14 Tab. 18. Configuration port 2 register (address 08h) 14 Tab. 19. Current control port 0A register (address 08h) 14 Tab. 20. Current control port 0B register (address 08h) 14 Tab. 21. Current control port 1B register (address 08h) 14 Tab. 22. Current control port 1B register (address 14h) 14 Tab. 23. Current control port 1B register (address 14h) 14 Tab. 24. Current control port 1B register (address 14h) 14 Tab. 25. Input latch port 0 register (address 14h) 15 Tab. 27. Input latch port 1 register (address 48h) 15 Tab. 28. Pull-up/pull-down enable port 1 register (address 48h) 15 Tab. 29. Pull-up/pull-down enable port 1 register (address 48h) 15 Tab. 30. Pull-up/pull-down enable port 1 register (address 54h) 16 Tab. 31. Pull-up/pull-down enable port 2 register (address 54h) 17 Tab. 33. Pull-up/pull-down enable port 2 register (address 55h) 17 Tab. 34. Interrupt mask port 0 register (address 55h) 17 Tab. 35. Interrupt mask port 1 register (address 55h) 17 Tab. 36. Interrupt mask port 1 register (address 55h) 17 Tab. 37. Interrupt mask port 1 register (address 55h) 17 Tab. 37. Interrupt mask port 1 register (address 55h) 17 Tab. 37. Interrupt mask port 1 register (address 55h) 17 Tab. 37. Interrupt mask port 1 register (address 55h) 17 Tab. 38. Interrupt mask port 1 register (address 55h) 17 Tab. 37. Interrupt mask port 1 register (address 55h) 17 Tab. 38. Interrupt mask port 1 register (address 55h) 17 Tab. 39. Interrupt mask port 1 register (address 55h) 17 Tab. 30. Interrupt mask port 1 register (address 55h) 17 Tab. 37. Interrupt mask p                                                                                                                                 | Tab. 11.  | Output port 1 register (address 05h) | 12  | Tab. 43.             | Interrupt edge port 1A register (address  |     |
| 08h   13                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Tab. 12.  | Output port 2 register (address 06h) | 12  |                      | 62h)                                      | 19  |
| Tab. 14. Polarity inversion port 1 register (address 90h).  Tab. 15. Polarity inversion port 2 register (address 50h).  Tab. 16. Configuration port 1 register (address 0Ch).  Tab. 17. Configuration port 1 register (address 0Ch).  Tab. 18. Configuration port 2 register (address 0Ch).  Tab. 19. Current control port 0A register (address Seth).  Tab. 20. Current control port 0B register (address 40h).  Tab. 21. Current control port 1A register (address 42h).  Tab. 22. Current control port 1B register (address 43h).  Tab. 23. Current control port 1B register (address 43h).  Tab. 24. Current control port 2B register (address 43h).  Tab. 25. Input latch port 2 register (address 43h).  Tab. 26. Input latch port 1 register (address 43h).  Tab. 27. Input latch port 1 register (address 43h).  Tab. 28. Pull-up/pull-down enable port 1 register (address 43h).  Tab. 29. Pull-up/pull-down enable port 1 register (address 43h).  Tab. 30. Pull-up/pull-down selection port 1 register (address 54h).  Tab. 31. Pull-up/pull-down selection port 2 register (address 54h).  Tab. 33. Interrupt mask port 0 register (address 55h).  Tab. 34. Interrupt mask port 1 register (address 55h).  Tab. 35. Interrupt mask port 1 register (address 55h).  Tab. 36. Interrupt mask port 1 register (address 55h).  Tab. 37. Interrupt mask port 1 register (address 55h).  Tab. 38. Interrupt mask port 1 register (address 55h).  Tab. 39. Interrupt mask port 1 register (address 55h).  Tab. 39. Interrupt mask port 1 register (address 55h).  Tab. 30. Interrupt mask port 1 register (address 55h).  Tab. 30. Interrupt mask port 1 register (address 55h).  Tab. 31. Interrupt mask port 1 register (address 55h).  Tab. 33. Interrupt mask port 1 register (address 55h).  Tab. 34. Interrupt mask port 1 register (address 55h).  Tab. 35. Interrupt mask port 1 register (address 55h).  Tab. 36. Interrupt mask port 1 register (address 55h).  Tab. 37. Interrupt mask port 1 register (address 55h).  Tab. 38. Interrupt mask port 1 register (address 55h).  Tab. 39. Interrupt mask port 1  | Tab. 13.  |                                      | 40  | Tab. 44.             |                                           | 40  |
| Osh   Polarity inversion port 2 register (address OAh)   13   Tab. 16.   Configuration port 0 register (address OCh)   13   Tab. 17.   Tab. 18.   Configuration port 1 register (address OCh)   13   Tab. 18.   Configuration port 1 register (address OCh)   13   Tab. 18.   Configuration port 1 register (address OCh)   14   Tab. 18.   Configuration port 2 register (address OCh)   14   Tab. 19.   Current control port OA register (address OCh)   14   Tab. 20.   Current control port OB register (address 40h)   14   Tab. 21.   Current control port 1A register (address 42h)   14   Tab. 22.   Current control port 1B register (address 42h)   14   Tab. 23.   Current control port 2A register (address 48h)   15   Tab. 25.   Input status port 1 register (address 6Ch)   16   Tab. 27.   Input status port 2 register (address 6Ch)   16   Tab. 28.   Pull-up/pull-down enable port 0 register (address 48h)   15   Tab. 29.   Pull-up/pull-down enable port 1 register (address 48h)   15   Tab. 29.   Pull-up/pull-down enable port 1 register (address 48h)   15   Tab. 30.   Pull-up/pull-down enable port 2 register (address 48h)   16   Tab. 37.   Pull-up/pull-down selection port 2 register (address 55h)   17   Tab. 61.   Interrupt tedep port 2B register (address 6Ch)   18   Tab. 48.   Interrupt address 6Ch)   18   Tab. 48.   Interrupt address 6Ch)   18   Tab. 49.   Interrupt address 6Ch)   18   Tab. 50.   Interrupt address 6Ch)   18   Tab. 51.   Input status port 2 register (address 6Ch)   18   Tab. 52.   Input status port 2 register (address 6Ch)   18   Tab. 53.   Interrupt address 6Ch)   18   Tab. 54.   Tab. 55.   Individual pin output configuration register   18   Tab. 57.   Switch debounce enable Port 0 register   (address 57h)   Tab. 58.   Switch debounce enable Port 1 register   (address 57h)   Tab. 61.   Tab. 62.   Tab. 63.   Tab. 64.   Tab. 64.   Tab. 64.   Tab. 64.   Tab. 64.   Tab. 65.   Tab. 66.   Tab. 67.      | T 1 44    |                                      | 13  | T                    |                                           | 19  |
| Tab. 15. Polarity inversion port 2 register (address OAh) 13 Tab. 16. Configuration port 0 register (address OCh) 13 Tab. 17. Configuration port 1 register (address ODh) 13 Tab. 18. Configuration port 1 register (address OBh) 14 Tab. 19. Current control port 0A register (address OBh) 14 Tab. 20. Current control port 0B register (address Mah) 15 Tab. 21. Current control port 1A register (address Mah) 15 Tab. 23. Current control port 1B register (address Mah) 15 Tab. 24. Current control port 2B register (address Mah) 15 Tab. 25. Input latch port 0 register (address Mah) 15 Tab. 26. Input latch port 1 register (address Mah) 15 Tab. 27. Input latch port 1 register (address Mah) 15 Tab. 29. Pull-up/pull-down enable port 1 register (address Mah) 15 Tab. 29. Pull-up/pull-down enable port 1 register (address Mah) 15 Tab. 31. Pull-up/pull-down enable port 1 register (address Mah) 15 Tab. 31. Pull-up/pull-down enable port 1 register (address Mah) 15 Tab. 31. Pull-up/pull-down enable port 1 register (address Mah) 15 Tab. 31. Pull-up/pull-down enable port 1 register (address Mah) 15 Tab. 32. Pull-up/pull-down enable port 1 register (address Mah) 15 Tab. 33. Pull-up/pull-down enable port 1 register (address Mah) 15 Tab. 34. Pull-up/pull-down enable port 1 register (address Mah) 15 Tab. 35. Interrupt takes port 0 register (address Mah) 15 Tab. 36. Pull-up/pull-down enable port 1 register (address Mah) 15 Tab. 37. Pull-up/pull-down enable port 1 register (address Mah) 15 Tab. 38. Pull-up/pull-down enable port 1 register (address Mah) 15 Tab. 39. Pull-up/pull-down enable port 1 register (address Mah) 15 Tab. 50. Pull-up/pull-down enable port 1 register (address Mah) 15 Tab. 50. Pull-up/pull-down enable port 1 register (address Mah) 15 Tab. 50. Pull-up/pull-down enable port 1 register (address Mah) 15 Tab. 50. Pull-up/pull-down enable port 1 register (address Mah) 15 Tab. 50. Pull-up/pull-down enable port 1 register (address Mah) 15 Tab. 50. Pull-up/pull-down enable port 1 register (address Mah) 15 Tab. 50. Pull-up/pull-down en | lab. 14.  |                                      | 13  | lab. 45.             |                                           | 10  |
| OAh)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Tah 15    |                                      | 10  | Tah 46               | ·                                         | 10  |
| Tab. 16. Configuration port 0 register (address OCh) 13 Tab. 17. Configuration port 1 register (address ODh) 13 Tab. 18. Configuration port 2 register (address ODh) 14 Tab. 19. Current control port 0A register (address 40h) 14 Tab. 20. Current control port 0B register (address 41h) 14 Tab. 21. Current control port 1A register (address 42h) 14 Tab. 22. Current control port 1B register (address 43h) 14 Tab. 23. Current control port 2A register (address 44h) 14 Tab. 24. Current control port 2B register (address 44h) 14 Tab. 25. Input latch port 0 register (address 48h) 15 Tab. 26. Input latch port 1 register (address 44h) 15 Tab. 27. Input latch port 1 register (address 4Ah) 15 Tab. 29. Pull-up/pull-down enable port 1 register (address 4Ah) 15 Tab. 29. Pull-up/pull-down enable port 1 register (address 4Ah) 16 Tab. 30. Pull-up/pull-down selection port 1 register (address 55h) 16 Tab. 31. Pull-up/pull-down selection port 1 register (address 55h) 16 Tab. 33. Pull-up/pull-down selection port 1 register (address 55h) 17 Tab. 34. Interrupt lcaer port 0 register (address 6Ah) 14 Tab. 49. Interrupt clear port 1 register (address 6Ah) 14 Tab. 49. Interrupt clear port 1 register (address 6Ah) 14 Tab. 49. Interrupt clear port 1 register (address 6Ah) 15 Tab. 50. Interrupt clear port 1 register (address 6Ah) 15 Tab. 51. Interrupt clear port 1 register (address 6Ah) 15 Tab. 52. Input status port 1 register (address 6Ah) 15 Tab. 53. Individual pin output configuration register (address 4Ah) 15 Tab. 54. Individual pin output configuration register (address 57h) bit description 21 Tab. 55. Individual pin output configuration register (address 57h) bit description 21 Tab. 56. Individual pin output configuration register (address 57h) bit description 22 Tab. 57. Switch debounce enable Port 1 register (address 57h) bit description 22 Tab. 68. Switch debounce enable Port 1 register (address 57h) bit description 22 T                                                                                                                         | 100. 10.  |                                      | 13  | 145. <del>1</del> 0. |                                           | 10  |
| Tab. 17. Configuration port 1 register (address ODh)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Tab 16    |                                      |     | Tab 47               |                                           |     |
| Tab. 18. Configuration port 2 register (address OEh)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |           |                                      |     |                      |                                           | 20  |
| Tab. 19. Current control port 0A register (address 40h) bit description 20  Tab. 21. Current control port 1A register (address 42h) 14  Tab. 22. Current control port 1B register (address 44h) 15  Tab. 23. Current control port 2A register (address 44h) 15  Tab. 24. Current control port 2B register (address 44h) 15  Tab. 25. Input latch port 0 register (address 44h) 15  Tab. 26. Input latch port 0 register (address 44h) 15  Tab. 27. Input latch port 1 register (address 44h) 15  Tab. 28. Pull-up/pull-down enable port 0 register (address 44h) 15  Tab. 29. Pull-up/pull-down enable port 1 register (address 44h) 15  Tab. 30. Pull-up/pull-down enable port 1 register (address 42h) 16  Tab. 31. Pull-up/pull-down enable port 1 register (address 54h) 16  Tab. 32. Pull-up/pull-down enable port 1 register (address 55h) 16 description 17  Tab. 33. Interrupt mask port 1 register (address 55h) 16 tid description 17  Tab. 34. Interrupt mask port 2 register (address 55h) 16 tid description 17  Tab. 35. Interrupt tatus port 2 register (address 56h) 17  Tab. 36. Interrupt tatus port 2 register (address 56h) 17  Tab. 37. Interrupt mask port 2 register (address 56h) 17  Tab. 38. Interrupt mask port 2 register (address 56h) 16 tid description 17  Tab. 39. Interrupt tatus port 1 register (address 6Ch) 16 tid description 17  Tab. 50. Interrupt clear port 1 register (address 6Ch) 16 tid description 17  Tab. 51. Interrupt clear port 1 register (address 6Ch) 16 tid description 17  Tab. 51. Interrupt clear port 1 register (address 6Ch) 16 tid description 17  Tab. 51. Interrupt clear port 1 register (address 6Ch) 16 tid description 17  Tab. 52. Input status port 1 register (address 6Ch) 16 tid description 19  Tab. 53. Interrupt cear port 2 register (address 14h) 16 tid description 19  Tab. 54. Individual pin output configuration register 19  Tab. 55. Individual pin output configuration register 19  Tab. 56. Individual pin output configuration register 19  Tab. 57. Switch debounce enable Port 1 register 19  Tab. 58. Switch debounce enable Por |           |                                      |     | 1ab. 40.             |                                           | 20  |
| 40h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |           |                                      | 14  | Tab 40               |                                           | 20  |
| Tab. 20. Current control port 0B register (address 41h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1ab. 19.  |                                      | 1/1 | 1ab. 49.             |                                           | 20  |
| 41h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Tab 20    | ,                                    | 14  | Tab 50               |                                           | 20  |
| Tab. 21. Current control port 1A register (address 42h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1ab. 20.  |                                      | 14  | 1ab. 50.             |                                           | 20  |
| 42h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Tah 21    |                                      | 17  | Tah 51               |                                           | 20  |
| Tab. 22. Current control port 1B register (address 43h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 10D. Z 1. |                                      | 1/1 | 145. 51.             |                                           | 20  |
| 43h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Tah 22    |                                      | 17  | Tah 52               |                                           | 20  |
| Tab. 23. Current control port 2A register (address 44h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Idb. ZZ.  |                                      | 1/1 | 145. 52.             |                                           | 21  |
| 44h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Tah 23    |                                      | 14  | Tah 53               |                                           | ∠ ۱ |
| Tab. 24. Current control port 2B register (address 45h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 140. 20.  |                                      | 1/1 | 1ab. 55.             |                                           | 21  |
| 45h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Tab 24    |                                      | 14  | Tab 54               |                                           | ∠ ۱ |
| Tab. 25. Input latch port 0 register (address 48h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1ab. 24.  |                                      | 15  | 1ab. 54.             |                                           | 21  |
| Tab. 26. Input latch port 1 register (address 49h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Tah 25    |                                      |     | Tah 55               |                                           | ∠ ۱ |
| Tab. 27. Input latch port 2 register (address 4Ah)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |           |                                      |     | 1ab. 55.             |                                           | 21  |
| Tab. 28. Pull-up/pull-down enable port 0 register (address 4Ch)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           |                                      |     | Tah 56               |                                           | 1   |
| (address 4Ch)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |           | ,                                    | 10  | 1ab. 50.             |                                           | 21  |
| Tab. 29. Pull-up/pull-down enable port 1 register (address 4Dh)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 140. 20.  |                                      | 16  | Tab 57               |                                           | ∠ ۱ |
| (address 4Dh)16Tab. 58.Switch debounce enable Port 1 registerTab. 30.Pull-up/pull-down enable port 2 register(address 75h) bit description22(address 4Eh)16Tab. 59.Switch debounce count register (addressTab. 31.Pull-up/pull-down selection port 0 register76h) bit description22(address 50h)16Tab. 60.Recommended supply sequencing andTab. 32.Pull-up/pull-down selection port 1 registerramp rates32(address 51h)17Tab. 61.Limiting values34Tab. 33.Pull-up/pull-down selection port 2 registerTab. 62.Operating conditions35(address 52h)17Tab. 63.Thermal characteristics36Tab. 34.Interrupt mask port 0 register (address 54h)<br>bit description17Tab. 64.Static characteristics for PCAL9722HN37Tab. 35.Interrupt mask port 1 register (address 55h)<br>bit description17Tab. 66.SPI bus interface timing requirements46Tab. 36.Interrupt mask port 2 register (address 56h)<br>bit description17Tab. 68.Switching characteristics47Tab. 37.Interrupt status port 0 register (addressTab. 69.Package summary51                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Tab 20    |                                      | 10  | 1ab. 57.             |                                           | 22  |
| Tab. 30. Pull-up/pull-down enable port 2 register (address 4Eh)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1ab. 29.  |                                      | 16  | Tob 50               |                                           | 22  |
| (address 4Eh)16Tab. 59.Switch debounce count register (addressTab. 31.Pull-up/pull-down selection port 0 register (address 50h)16Tab. 60.Recommended supply sequencing and ramp ratesTab. 32.Pull-up/pull-down selection port 1 register (address 51h)17Tab. 61.Limiting values34Tab. 33.Pull-up/pull-down selection port 2 register (address 52h)17Tab. 62.Operating conditions35Tab. 34.Interrupt mask port 0 register (address 54h) bit description17Tab. 64.Static characteristics for PCAL9722HN37Tab. 35.Interrupt mask port 1 register (address 55h) bit description17Tab. 66.SPI bus interface timing requirements46Tab. 36.Interrupt mask port 2 register (address 56h) bit description17Tab. 67.Reset timing requirements46Tab. 37.Interrupt status port 0 register (address17Tab. 69.Package summary51                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Tab 30    |                                      | 10  | 1ab. 56.             |                                           | 22  |
| Tab. 31. Pull-up/pull-down selection port 0 register (address 50h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1ab. 50.  |                                      | 16  | Tab 50               |                                           | ∠∠  |
| (address 50h)16Tab. 60.Recommended supply sequencing and ramp ratesTab. 32.Pull-up/pull-down selection port 1 register (address 51h)17Tab. 61.Limiting values34Tab. 33.Pull-up/pull-down selection port 2 register (address 52h)17Tab. 62.Operating conditions35Tab. 34.Interrupt mask port 0 register (address 54h) bit description17Tab. 63.Thermal characteristics for PCAL9722HN37Tab. 35.Interrupt mask port 1 register (address 55h) bit description17Tab. 65.Static characteristics for PCAL9722HN/Tab. 36.Interrupt mask port 2 register (address 56h) bit description17Tab. 66.SPI bus interface timing requirements46Tab. 37.Interrupt status port 0 register (address17Tab. 69.Package summary51                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Tob 21    |                                      | 10  | 1ab. 59.             |                                           | 22  |
| Tab. 32. Pull-up/pull-down selection port 1 register (address 51h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1ab. 31.  |                                      | 16  | Tab 60               |                                           | ∠∠  |
| (address 51h)17Tab. 61. Limiting values34Tab. 33. Pull-up/pull-down selection port 2 register<br>(address 52h)17Tab. 62. Operating conditions35Tab. 34. Interrupt mask port 0 register (address 54h)<br>bit description17Tab. 63. Thermal characteristics36Tab. 35. Interrupt mask port 1 register (address 55h)<br>bit description17Tab. 65. Static characteristics for PCAL9722HN/Tab. 36. Interrupt mask port 2 register (address 56h)<br>bit description17Tab. 66. SPI bus interface timing requirements46Tab. 37. Interrupt status port 0 register (address17Tab. 68. Switching characteristics47Tab. 37. Interrupt status port 0 register (address18Tab. 69. Package summary51                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | T-6 00    |                                      | 10  | 1ab. 60.             |                                           | 20  |
| Tab. 33. Pull-up/pull-down selection port 2 register (address 52h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1ab. 32.  |                                      | 47  | T-L C1               |                                           |     |
| (address 52h)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | T-1- 00   |                                      | 17  |                      |                                           |     |
| Tab. 34. Interrupt mask port 0 register (address 54h) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1ab. 33.  |                                      | 47  |                      |                                           |     |
| bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | T-1- 04   |                                      | 17  |                      |                                           |     |
| Tab. 35. Interrupt mask port 1 register (address 55h) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1ab. 34.  |                                      | 47  |                      |                                           | 37  |
| bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | T-1- 05   |                                      | 17  | 1ab. 65.             |                                           | 20  |
| Tab. 36. Interrupt mask port 2 register (address 56h) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1ab. 35.  |                                      | 47  | T 1 00               |                                           |     |
| bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | T-1- 00   |                                      | 1/  |                      |                                           |     |
| Tab. 37. Interrupt status port 0 register (address Tab. 69. Package summary51                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ıab. 36.  |                                      | 4-  |                      |                                           |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | T         |                                      | 17  |                      |                                           |     |
| 58n) bit description18 Iab. 70. SnPb eutectic process (from J-STD-020D) 55                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | iab. 37.  |                                      | 40  |                      |                                           |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           | obn) bit description                 | 18  | iab. /0.             | SnPb eutectic process (from J-STD-020D)   | 55  |

PCAL9722

| Tab. 71. | Lead-free process (from J-STD-020D)55 | Tab. 73. | Revision history | 57 |
|----------|---------------------------------------|----------|------------------|----|
| Tab. 72. | Abbreviations56                       |          |                  |    |

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

# **Figures**

| Fig. 1.<br>Fig. 2. | Block diagram of PCAL9722 (positive logic)5 Pin configuration for HVQFN326 | Fig. 21. | Standby supply current versus ambient temperature | 42 |
|--------------------|----------------------------------------------------------------------------|----------|---------------------------------------------------|----|
| Fig. 3.            | PCAL9722 address8                                                          | Fig. 22. | Supply current versus supply voltage              |    |
| Fig. 4.            | Pointer register bits9                                                     | Fig. 23. | Supply current versus number of I/O held          |    |
| Fig. 5.            | Simplified schematic of P0_0 to P2_523                                     | J        | LOW                                               | 42 |
| Fig. 6.            | Switch contact bounce25                                                    | Fig. 24. | I/O sink current vs LOW-level output              |    |
| Fig. 7.            | Debouncer block diagram25                                                  | Ü        | voltage                                           | 43 |
| Fig. 8.            | Switch debounce timing26                                                   | Fig. 25. | I/O source current vs HIGH-level output           |    |
| Fig. 9.            | SPI data format27                                                          | · ·      | voltage                                           | 44 |
| Fig. 10.           | Write access28                                                             | Fig. 26. | LOW-level output voltage vs temperature           |    |
| Fig. 11.           | Write with auto increment28                                                | Fig. 27. | I/O high voltage vs temperature                   |    |
| Fig. 12.           | Read access29                                                              | Fig. 28. | Definition of timing                              |    |
| Fig. 13.           | System level configuration                                                 | Fig. 29. | Interrupt load circuit and voltage                |    |
| Fig. 14.           | Typical application30                                                      | · ·      | waveforms                                         | 48 |
| Fig. 15.           | Simplified output stage31                                                  | Fig. 30. | P port load circuit and voltage waveforms         | 49 |
| Fig. 16.           | VDD(P) is lowered below 0.2 V or to 0 V                                    | Fig. 31. | Reset load circuits and voltage waveforms         | 50 |
| -                  | and then ramped up to VDD(P)31                                             | Fig. 32. | Package outline SOT617-3 (HVQFN32)                | 52 |
| Fig. 17.           | VDD(P) is lowered below the POR                                            | Fig. 33. | Reflow soldering footprint for HVQFN32            |    |
|                    | threshold, then ramped back up to VDD(P)32                                 | · ·      | (SOT617-3)                                        | 53 |
| Fig. 18.           | Glitch width and glitch height32                                           | Fig. 34. | Temperature profiles for large and small          |    |
| Fig. 19.           | Power-on reset voltage (VPOR)33                                            | -        | components                                        | 55 |
| Fig. 20.           | Supply current versus ambient temperature42                                |          | •                                                 |    |

Ultra low-voltage translating 22-bit SPI I/O expander with Agile I/O features, interrupt output and

8.1 8.2 8.3

9 10 11 12 12.1 13 14 15 15.1 15.2 15.3 16 16.1 16.2 16.3 16.4 17 18 19

### **Contents**

| 1                      | General description1                                                     |
|------------------------|--------------------------------------------------------------------------|
| 2                      | Features and benefits3                                                   |
| 2.1                    | Agile I/O features3                                                      |
| 2.2                    | Additional Agile I/O Plus features3                                      |
| 3                      | Ordering information4                                                    |
| 3.1                    | Ordering options4                                                        |
| 4                      | Block diagram5                                                           |
| 5                      | Pinning information6                                                     |
| 5.1                    | Pinning6                                                                 |
| 5.2                    | Pin description6                                                         |
| 6                      | Functional description8                                                  |
| 6.1                    | Device address8                                                          |
| 6.2                    | Interface definition8                                                    |
| 6.3                    | Pointer register and command byte8                                       |
| 6.4                    | Register descriptions11                                                  |
| 6.4.1                  | Input port registers (00h, 01h, 02h)11                                   |
| 6.4.2                  | Output port registers (04h, 05h, 06h)12                                  |
| 6.4.3                  | Polarity inversion registers (08h, 09h, 0Ah) 13                          |
| 6.4.4                  | Configuration registers (0Ch, 0Dh, 0Eh)13                                |
| 6.4.5                  | Output drive strength registers (40h, 41h,                               |
|                        | 42h, 43h, 44h, 45h)14                                                    |
| 6.4.6                  | Input latch registers (48h, 49h, 4Ah)15                                  |
| 6.4.7                  | Pull-up/pull-down enable registers (4Ch,                                 |
|                        | 4Dh, 4Eh)16                                                              |
| 6.4.8                  | Pull-up/pull-down selection registers (50h,                              |
|                        | 51h, 52h) 16                                                             |
| 6.4.9                  | Interrupt mask registers (54h, 55h, 56h)17                               |
| 6.4.10                 | Interrupt status registers (58h, 59h, 5Ah) 17                            |
| 6.4.11                 | Output port configuration register (5Ch) 18                              |
| 6.4.12                 | Interrupt edge registers (60h, 61h, 62h and                              |
|                        | 63h, 64h, 65h) 18                                                        |
| 6.4.13                 | Interrupt clear registers (68h, 69h, 6Ah)20                              |
| 6.4.14                 | Input status registers (6Ch, 6Dh, 6Eh)                                   |
| 6.4.15                 | Individual pin output configuration registers                            |
| 0 4 40                 | (70h, 71h, 72h)21                                                        |
| 6.4.16                 | Switch debounce enable registers (74h,                                   |
| o 4 4 <del>-</del>     | 75h)21                                                                   |
| 6.4.17                 | Switch debounce count register (76h)                                     |
| 6.5                    | I/O port22                                                               |
| 6.6                    | Power-on reset                                                           |
| 6.7                    | Reset input (RESET)                                                      |
| 6.8                    | Interrupt output (INT)                                                   |
| 6.9<br><b>7</b>        | Switch debounce circuitry24 Characteristics of the 4-wire SPI serial-bus |
| 1                      | interface                                                                |
| 7.1                    | SPI-compatible 4-wire serial interface                                   |
| 7.1                    | signals27                                                                |
| 7.2                    | Data format                                                              |
| 7.3                    | Write access sequence                                                    |
| 7.3<br>7.4             | Auto increment                                                           |
| 7. <del>4</del><br>7.5 | Read Access Sequence                                                     |
| 7.6                    | System configuration                                                     |
| 8                      | Application design-in information30                                      |

| Output drive strength control            | 30 |
|------------------------------------------|----|
| Power-on reset requirements              | 31 |
| Device current consumption with internal |    |
| pull-up and pull-down resistors          |    |
| Limiting values                          | 34 |
| Recommended operating conditions         |    |
| Thermal characteristics                  | 36 |
| Static characteristics                   |    |
| Typical characteristics                  | 42 |
| Dynamic characteristics                  | 46 |
| Parameter measurement information        | 48 |
| Package information                      | 51 |
| Package summary                          | 51 |
| Package outline                          | 52 |
| Soldering                                | 53 |
| Soldering of SMD packages                | 54 |
| Introduction to soldering                |    |
| Wave and reflow soldering                |    |
| Wave soldering                           |    |
| Reflow soldering                         |    |
| Abbreviations                            | 56 |
| Revision history                         | 57 |
| Legal information                        |    |
|                                          |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.