1 General description

The PN7462 family is a family of 32-bit Arm Cortex-M0-based NFC microcontrollers offering high performance and low power consumption. It has a simple instruction set and memory addressing along with a reduced code size compared to existing architectures. PN7462 family offers an all in one solution, with features such as NFC, supporting all NFC Forum modes, microcontroller, optional contact smart card reader, and software in a single chip. It operates at CPU frequencies of up to 20 MHz.

<table>
<thead>
<tr>
<th>Contact smart card reader</th>
<th>ISO/IEC 7816 UART</th>
<th>Contactless interface</th>
<th>Available Flash memory</th>
<th>SRAM data memory</th>
<th>General purposes I/O</th>
<th>Package type</th>
</tr>
</thead>
<tbody>
<tr>
<td>PN7462AUHN</td>
<td>PN7462AUEV</td>
<td>PN7412AUHN</td>
<td>PN7362AUHN</td>
<td>PN7362AUEV</td>
<td>PN7360AUHN</td>
<td>PN7360AUEV</td>
</tr>
<tr>
<td>Class A, B, C</td>
<td>No</td>
<td>Class A, B, C</td>
<td>No</td>
<td>No</td>
<td>No</td>
<td>No</td>
</tr>
<tr>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
<td>No</td>
<td>No</td>
<td>Yes</td>
</tr>
<tr>
<td>Yes</td>
<td>Yes</td>
<td>No</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
<td>Yes</td>
</tr>
<tr>
<td>160 kB</td>
<td>160 kB</td>
<td>160 kB</td>
<td>160 kB</td>
<td>160 kB</td>
<td>80 kB</td>
<td>80 kB</td>
</tr>
<tr>
<td>12 kB</td>
<td>12 kB</td>
<td>12 kB</td>
<td>12 kB</td>
<td>12 kB</td>
<td>12 kB</td>
<td>12 kB</td>
</tr>
<tr>
<td>12 up-to 21</td>
<td>14 up-to 21</td>
<td>12 up-to 21</td>
<td>14 up-to 21</td>
<td>14 up-to 21</td>
<td>14 up-to 21</td>
<td>14 up-to 21</td>
</tr>
<tr>
<td>HVQFN64</td>
<td>VFBGA64</td>
<td>HVQFN64</td>
<td>HVQFN64</td>
<td>VFBGA64</td>
<td>HVQFN64</td>
<td>VFBGA64</td>
</tr>
</tbody>
</table>

Having the differences listed in the table above, all products within the PN7462 family are equipped with 12 kB of SRAM data memory and 4 kB EEPROM. All products within the family also include one host interface with either high-speed mode I²C-bus, SPI, USB or high-speed UART, and two master interfaces, SPI and Fast-mode Plus I²C-bus. Four general-purpose counter/timers, a random number generator, one CRC coprocessor and up to 21 general-purpose I/O pins.

The PN7462 family NFC microcontroller offers a one chip solution to build contactless, or contact and contactless applications. It is equipped with a highly integrated high-power output NFC-IC for contactless communication at 13.56 MHz enabling EMV-compliance on RF level, without additional external active components.

By integrating a contact ISO/IEC 7816 interface on a single chip, the PN7462AUHN provides a solution for dual interface smart card readers. Whereas the PN7412AUHN offers a solution for a contact reader only. The PN7462AUHN and PN7412AUHN contact interfaces offer a high level of security for the card by performing current limiting, short-
circuit detection, ESD protection as well as supply supervision. On PN7462AUHN, PN7412AUHN and PN7462AUEV, an additional UART output is also implemented to address applications where more than one contact card slot is needed. It enables an easy connection to multiple smart card slot interfaces like TDA8026.

PN7462AUHN and PN7412AUHN provide thermal and short-circuit protection on all card contacts. It also provides automatic activation and deactivation sequences initiated by software or hardware.
2 Features and benefits

2.1 Integrated contact interface frontend

This chapter applies to the products with contact interface only.

- Class A, B, and C cards can work on 1.8 V, 3 V, and 5 V supply
- Specific ISO UART, variable baud rate through frequency or division ratio programming, error management at character level for T = 0, and extra guard time register
- DC-to-DC converter for class A support starting at 3 V, and class B support starting at 2.7 V
- Thermal and short-circuit protection on contact cards
- Automatic activation and deactivation sequence, initiated by software or by hardware in case of short-circuit, card removal, overheating, and $V_{DD}$ or $V_{DD}$ drop-out
- Enhanced ESD protection (> 12 kV)
- ISO/IEC 7816 compliant
- Compliance with EMV contact protocol specification
- Clock generation up to 13.56 MHz
- Synchronous card support
- Possibility to extend the number of contact interfaces, with the addition of slot extenders such as TDA8026

2.2 Integrated ISO/IEC 7816-3&4 UART interface

This chapter applies to the products with Integrated ISO/IEC 7816 UART interface only.

The PN7462 family offers the possibility to extend the number of contact interfaces available. It uses an I/O auxiliary interface to connect a slot extension (TDA8035 - 1 slot, TDA8020 - 2 slots, and TDA8026 - 5 slots).

- Class A (5 V), class B (3 V), and class C (1.8 V) smart card supply
- Protection of smart card
- Three protected half-duplex bidirectional buffered I/O lines (C4, C7, and C8)
- Compliant with ISO/IEC 7816 and EMVCo standards

2.3 Integrated contactless interface frontend

This chapter applies to the products with integrated contactless interface only.

- High RF output power frontend IC for transfer speed up to 848 kbit/s
- NFC IP1 and NFC IP2 support
- Full NFC Forum tag support (type 1, type 2, type 3, type 4A, type 4B and type 5)
- P2P active and passive, target, and initiator
- Card emulation ISO14443 type A
- ISO/IEC 14443 type A and type B
- MIFARE products using Crypto 1
- ISO/IEC 15693, and ISO/IEC 18000-3 mode 3
- Low-power card detection
• Dynamic Power Control (DPC)
• Adaptive Wave Control (AWC)
• Adaptive Range Control (ARC)
• Compliance with EMV contactless protocol specification

2.4 Cortex-M0 microcontroller

• Processor core
  – Arm Cortex: 32-bit M0 processor
  – Built-in Nested Vectored Interrupt Controller (NVIC)
  – Non-maskable interrupt
  – 24-bit system tick timer
  – Running frequency of up to 20 MHz
  – Clock management to enable low power consumption

• Memory
  – Flash: 160 kB / 80 kB
  – SRAM: 12 kB
  – EEPROM: 4 kB
  – 40 kB boot ROM included, including USB mass storage primary boot loader for code download

• Debug option
  – Serial Wire Debug (SWD) interface

• Peripherals
  – Host interface:
    – USB 2.0 full speed with USB 3.0 hub connection capability
    – HSUART for serial communication, supporting standards speeds from 9600 bauds to 115200 bauds, and faster speed up to 1.288 Mbit/s
    – SPI with half-duplex and full duplex capability with speeds up to 7 Mbit/s
    – I²C supporting standard mode, fast mode, and high-speed mode with multiple address supports
  – Master interface:
    – SPI with half-duplex capability from 1 Mbit/s to 6.78 Mbit/s
    – I²C supporting standard mode, fast mode, fast mode plus, and clock stretching
  – Up to 21 General-Purpose I/O (GPIO) with configurable pull-up/pull-down resistors
  – GPIO1 to GPIO12 can be used as edge and level sensitive interrupt sources

• Power
  – Two reduced power modes: standby mode and hard power-down mode
  – Supports suspend mode for USB host interface
  – Processor wake-up from hard power-down mode, standby mode, suspend mode via host interface, GPIOs, RF field detection
  – Integrated PMU to adjust internal regulators automatically, to minimize the power consumption during all possible power modes
  – Power-on reset
  – RF supply: external, or using an integrated LDO (TX LDO, configurable with 3 V, 3.3 V, 3.6 V, 4.5 V, and 4.75 V)
  – Pad voltage supply: external 3.3 V or 1.8 V, or using an integrated LDO (3.3 V supply)

• Timers
- Four general-purpose timers
- Programmable Watchdog Timer (WDT)
- CRC coprocessor
- Random number generator
- Clocks
  - Crystal oscillator at 27.12 MHz
  - Dedicated PLL at 48 MHz for the USB
  - Integrated HFO 20 MHz and LFO 365 kHz
- General
  - HVQFN64 package
  - VFBGA64 package
  - Temperature range: -40 °C to +85 °C
3 Applications

- Physical access control
- Gaming
- USB NFC reader, including dual interface smart card readers
- Home banking, payment readers EMVCo compliant
- High integration devices
- NFC applications

All information provided in this document is subject to legal disclaimers.
# Quick reference data

Table 2. Quick reference data

Operating range: -40 °C to +85 °C unless specified; contact interface: \( V_{DDP(VBUS)} = V_{DDP(VBUS)} \); contactless interface: internal LDO not used

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{DDP(VBUS)} )</td>
<td>power supply voltage on pin VBUS</td>
<td>card emulation, passive target (PLM)</td>
<td>2.3</td>
<td></td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>all RF modes; class B and class C contact interface support</td>
<td>2.7</td>
<td></td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>all RF modes; class A, class B and class C contact interface support</td>
<td>3</td>
<td></td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>( V_{DD(PVDD)} )</td>
<td>PVDD supply voltage</td>
<td>1.8 V</td>
<td></td>
<td>1.65</td>
<td>1.8</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3.3 V</td>
<td></td>
<td>3</td>
<td>3.3</td>
<td>V</td>
</tr>
<tr>
<td>( I_{DDP(VBUS)} )</td>
<td>power supply current on pin VBUS</td>
<td>in hard power-down mode; ( T = 25 ^\circ C; V_{DDP(VBUS)} = 5.5 ) V; RST_N = 0</td>
<td>-</td>
<td>12</td>
<td>18</td>
<td>( \mu A )</td>
</tr>
<tr>
<td></td>
<td></td>
<td>stand by mode; ( T = 25 ^\circ C; V_{DDP(VBUS)} = 3.3 ) V; external PVDD LDO used</td>
<td>-</td>
<td>18</td>
<td></td>
<td>( \mu A )</td>
</tr>
<tr>
<td></td>
<td></td>
<td>stand by mode; ( T = 25 ^\circ C; V_{DDP(VBUS)} = 5.5 ) V; internal PVDD LDO used</td>
<td>-</td>
<td>55</td>
<td></td>
<td>( \mu A )</td>
</tr>
<tr>
<td></td>
<td></td>
<td>suspend mode, USB interface; ( V_{DDP(VBUS)} = 5.5 ) V; external PVDD supply; ( T = 25 ^\circ C )</td>
<td>-</td>
<td>120</td>
<td>250</td>
<td>( \mu A )</td>
</tr>
<tr>
<td>( I_{DD(TVDD)} )</td>
<td>TVDD supply current</td>
<td>on pin TVDD_IN; maximum supported current by the contactless interface</td>
<td>-</td>
<td></td>
<td>250</td>
<td>mA</td>
</tr>
<tr>
<td>( P_{max} )</td>
<td>maximum power dissipation</td>
<td></td>
<td>-</td>
<td></td>
<td>1050</td>
<td>mW</td>
</tr>
<tr>
<td>( T_{amb} )</td>
<td>ambient temperature</td>
<td>JEDEC PCB</td>
<td>-40</td>
<td></td>
<td>+85</td>
<td>°C</td>
</tr>
</tbody>
</table>

All information provided in this document is subject to legal disclaimers.
## 5 Ordering information

The table below lists the ordering information of the PN7462 family.

<table>
<thead>
<tr>
<th>Type number</th>
<th>Package</th>
<th>Name</th>
<th>Description</th>
<th>Version</th>
</tr>
</thead>
<tbody>
<tr>
<td>PN7462AUHN</td>
<td>HVQFN64</td>
<td>160 kB memory; contact interface; ISO/IEC 7816-3&amp;4 UART interface; plastic thermal enhanced very thin quad flat package; no leads; 64 terminals; body 9 × 9 × 0.85 mm</td>
<td>SOT804-4</td>
<td></td>
</tr>
<tr>
<td>PN7462AUEV</td>
<td>VFBGA64</td>
<td>160 kB memory; no contact interface; ISO/IEC 7816-3&amp;4 UART interface; plastic very thin fine-pitch ball grid array package; 64 balls; 4.5 mm x 4.5 mm x 0.80 mm</td>
<td>SOT1307-2</td>
<td></td>
</tr>
<tr>
<td>PN7412AUHN</td>
<td>HVQFN64</td>
<td>160 kB memory; contact interface; ISO/IEC 7816-3&amp;4 UART interface; no contactless interface plastic thermal enhanced very thin quad flat package; no leads; 64 terminals; body 9 × 9 × 0.85 mm</td>
<td>SOT804-4</td>
<td></td>
</tr>
<tr>
<td>PN7362AUHN</td>
<td>HVQFN64</td>
<td>160 kB memory; no contact interface; no ISO/IEC 7816-3&amp;4 UART interface; plastic thermal enhanced very thin quad flat package; no leads; 64 terminals; body 9 × 9 × 0.85 mm</td>
<td>SOT804-4</td>
<td></td>
</tr>
<tr>
<td>PN7362AUEV</td>
<td>VFBGA64</td>
<td>160 kB memory; no contact interface; no ISO/IEC 7816-3&amp;4 UART interface; plastic very thin fine-pitch ball grid array package; 64 balls; 4.5 mm x 4.5 mm x 0.80 mm</td>
<td>SOT1307-2</td>
<td></td>
</tr>
<tr>
<td>PN7360AUHN</td>
<td>HVQFN64</td>
<td>80 kB memory; no contact interface; no ISO/IEC 7816-3&amp;4 UART interface; plastic thermal enhanced very thin quad flat package; no leads; 64 terminals; body 9 × 9 × 0.85 mm</td>
<td>SOT804-4</td>
<td></td>
</tr>
<tr>
<td>PN7360AUEV</td>
<td>VFBGA64</td>
<td>80 kB memory; no contact interface; no ISO/IEC 7816-3&amp;4 UART interface; plastic very thin fine-pitch ball grid array package; 64 balls; 4.5 mm x 4.5 mm x 0.80 mm</td>
<td>SOT1307-2</td>
<td></td>
</tr>
</tbody>
</table>
6 Block diagram

6.1 Block diagram PN7462 HVQFN64

![Block Diagram PN7462 HVQFN64](image)

Figure 1. Block diagram
6.2 Block diagram PN7462 VFBGA64

Figure 2. Block diagram
6.3 Block diagram PN7412 HVQFN64

Figure 3. Block diagram
6.4 Block diagram PN736X

Figure 4. Block diagram
7 Pinning information

7.1 Pinning HVQFN64

Important note: the inner leads below the package are internally connected to the PIN. Special care needs to be taken during the design so that no conductive part is present under these PINs, which could cause short cuts.

Figure 5. Pin configuration PN736X

Figure 6. Pin configuration PN7462

Figure 7. Pin configuration PN7412
## 7.2 Pin description HVQFN64

<table>
<thead>
<tr>
<th>Pin</th>
<th>Symbol</th>
<th>Description PN736X</th>
<th>Symbol PN7462</th>
<th>Description PN7462</th>
<th>Symbol PN7412</th>
<th>Description PN7412</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>I2CM_S DA</td>
<td>I²C-bus serial data I/O master/GPIO13</td>
<td>I2CM_S DA</td>
<td>I²C-bus serial data I/O master/GPIO13</td>
<td>I2CM_S DA</td>
<td>I²C-bus serial data I/O master/GPIO13</td>
</tr>
<tr>
<td>2</td>
<td>CLK_A UX</td>
<td>GPIO14</td>
<td>CLK_A UX</td>
<td>auxiliary card contact clock/GPIO14</td>
<td>CLK_A UX</td>
<td>auxiliary card contact clock/GPIO14</td>
</tr>
<tr>
<td>3</td>
<td>IO_AUX</td>
<td>GPIO15</td>
<td>IO_AUX</td>
<td>auxiliary card contact I/O/GPIO15</td>
<td>IO_AUX</td>
<td>auxiliary card contact I/O/GPIO15</td>
</tr>
<tr>
<td>4</td>
<td>INT_A UX</td>
<td>GPIO16</td>
<td>INT_A UX</td>
<td>auxiliary card contact interrupt/GPIO16</td>
<td>INT_A UX</td>
<td>auxiliary card contact interrupt/GPIO16</td>
</tr>
<tr>
<td>5</td>
<td>n.c.</td>
<td>not connected</td>
<td>PRES</td>
<td>card presence</td>
<td>PRES</td>
<td>card presence</td>
</tr>
<tr>
<td>6</td>
<td>ATX_A</td>
<td>SPI slave select input (NSS_S)/I²C-bus serial clock input (SCL_S)/HSUART TX</td>
<td>ATX_A</td>
<td>SPI slave select input (NSS_S)/I²C-bus serial clock input (SCL_S)/HSUART TX</td>
<td>ATX_A</td>
<td>SPI slave select input (NSS_S)/I²C-bus serial clock input (SCL_S)/HSUART TX</td>
</tr>
<tr>
<td>7</td>
<td>ATX_B</td>
<td>SPI slave data input (MOSI_S)/I²C-bus serial data I/O (SDA_S)/HSUART TX</td>
<td>ATX_B</td>
<td>SPI slave data input (MOSI_S)/I²C-bus serial data I/O (SDA_S)/HSUART TX</td>
<td>ATX_B</td>
<td>SPI slave data input (MOSI_S)/I²C-bus serial data I/O (SDA_S)/HSUART TX</td>
</tr>
<tr>
<td>8</td>
<td>ATX_C</td>
<td>USB D+/SPI slave data output (MISO_S)/I²C-bus address bit0 input/HSUART RTS</td>
<td>ATX_C</td>
<td>USB D+/SPI slave data output (MISO_S)/I²C-bus address bit0 input/HSUART RTS</td>
<td>ATX_C</td>
<td>USB D+/SPI slave data output (MISO_S)/I²C-bus address bit0 input/HSUART RTS</td>
</tr>
<tr>
<td>9</td>
<td>ATX_D</td>
<td>USB D-/SPI clock input (SCK_S)/I²C-bus address bit1 input/HSUART CTS</td>
<td>ATX_D</td>
<td>USB D-/SPI clock input (SCK_S)/I²C-bus address bit1 input/HSUART CTS</td>
<td>ATX_D</td>
<td>USB D-/SPI clock input (SCK_S)/I²C-bus address bit1 input/HSUART CTS</td>
</tr>
<tr>
<td>10</td>
<td>PVDD_IN</td>
<td>pad supply voltage input</td>
<td>PVDD_IN</td>
<td>pad supply voltage input</td>
<td>PVDD_IN</td>
<td>pad supply voltage input</td>
</tr>
<tr>
<td>11</td>
<td>DVDD</td>
<td>digital core logic supply voltage input</td>
<td>DVDD</td>
<td>digital core logic supply voltage input</td>
<td>DVDD</td>
<td>digital core logic supply voltage input</td>
</tr>
<tr>
<td>12</td>
<td>DWL_R EQ</td>
<td>entering in download mode</td>
<td>DWL_R EQ</td>
<td>entering in download mode</td>
<td>DWL_R EQ</td>
<td>entering in download mode</td>
</tr>
<tr>
<td>13</td>
<td>IRQ</td>
<td>interrupt request output</td>
<td>IRQ</td>
<td>interrupt request output</td>
<td>IRQ</td>
<td>interrupt request output</td>
</tr>
<tr>
<td>14</td>
<td>SWDC_LK</td>
<td>SW serial debug line clock</td>
<td>SWDC_LK</td>
<td>SW serial debug line clock</td>
<td>SWDC_LK</td>
<td>SW serial debug line clock</td>
</tr>
<tr>
<td>15</td>
<td>SWDIO</td>
<td>SW serial debug line input/output</td>
<td>SWDIO</td>
<td>SW serial debug line input/output</td>
<td>SWDIO</td>
<td>SW serial debug line input/output</td>
</tr>
<tr>
<td>16</td>
<td>GPIO1</td>
<td>general-purpose I/O/SPI master select2 output</td>
<td>GPIO1</td>
<td>general-purpose I/O/SPI master select2 output</td>
<td>GPIO1</td>
<td>general-purpose I/O/SPI master select2 output</td>
</tr>
<tr>
<td>17</td>
<td>GPIO2</td>
<td>general-purpose I/O</td>
<td>GPIO2</td>
<td>general-purpose I/O</td>
<td>GPIO2</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>18</td>
<td>GPIO3</td>
<td>general-purpose I/O</td>
<td>GPIO3</td>
<td>general-purpose I/O</td>
<td>GPIO3</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>19</td>
<td>GPIO4</td>
<td>general-purpose I/O</td>
<td>GPIO4</td>
<td>general-purpose I/O</td>
<td>GPIO4</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>20</td>
<td>GPIO5</td>
<td>general-purpose I/O</td>
<td>GPIO5</td>
<td>general-purpose I/O</td>
<td>GPIO5</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>Pin</td>
<td>Symbol PN736X</td>
<td>Description PN736X</td>
<td>Symbol PN7462</td>
<td>Description PN7462</td>
<td>Symbol PN7412</td>
<td>Description PN7412</td>
</tr>
<tr>
<td>-----</td>
<td>---------------</td>
<td>---------------------</td>
<td>---------------</td>
<td>---------------------</td>
<td>---------------</td>
<td>---------------------</td>
</tr>
<tr>
<td>21</td>
<td>GPIO6</td>
<td>general-purpose I/O</td>
<td>GPIO6</td>
<td>general-purpose I/O</td>
<td>GPIO6</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>22</td>
<td>GPIO7</td>
<td>general-purpose I/O</td>
<td>GPIO7</td>
<td>general-purpose I/O</td>
<td>GPIO7</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>23</td>
<td>GPIO8</td>
<td>general-purpose I/O</td>
<td>GPIO8</td>
<td>general-purpose I/O</td>
<td>GPIO8</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>24</td>
<td>GPIO9</td>
<td>general-purpose I/O</td>
<td>GPIO9</td>
<td>general-purpose I/O</td>
<td>GPIO9</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>25</td>
<td>GPIO10</td>
<td>general-purpose I/O</td>
<td>GPIO10</td>
<td>general-purpose I/O</td>
<td>GPIO10</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>26</td>
<td>GPIO11</td>
<td>general-purpose I/O</td>
<td>GPIO11</td>
<td>general-purpose I/O</td>
<td>GPIO11</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>27</td>
<td>GPIO12</td>
<td>general-purpose I/O</td>
<td>GPIO12</td>
<td>general-purpose I/O</td>
<td>GPIO12</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>28</td>
<td>RXN</td>
<td>receiver input</td>
<td>RXN</td>
<td>receiver input</td>
<td>n.c.</td>
<td>See UM10858 for connection details</td>
</tr>
<tr>
<td>29</td>
<td>RXP</td>
<td>receiver input</td>
<td>RXP</td>
<td>receiver input</td>
<td>n.c.</td>
<td>See UM10858 for connection details</td>
</tr>
<tr>
<td>30</td>
<td>VMID</td>
<td>receiver reference voltage input</td>
<td>VMID</td>
<td>receiver reference voltage input</td>
<td>n.c.</td>
<td>See UM10858 for connection details</td>
</tr>
<tr>
<td>31</td>
<td>TX2</td>
<td>antenna driver output</td>
<td>TX2</td>
<td>antenna driver output</td>
<td>n.c.</td>
<td>keep unconnected</td>
</tr>
<tr>
<td>32</td>
<td>TVSS</td>
<td>ground for antenna power supply</td>
<td>TVSS</td>
<td>ground for antenna power supply</td>
<td>TVSS</td>
<td>ground for antenna power supply</td>
</tr>
<tr>
<td>33</td>
<td>TX1</td>
<td>antenna driver output</td>
<td>TX1</td>
<td>antenna driver output</td>
<td>n.c.</td>
<td>keep unconnected</td>
</tr>
<tr>
<td>34</td>
<td>TVDD_IN</td>
<td>antenna driver supply voltage input</td>
<td>TVDD_IN</td>
<td>antenna driver supply voltage input</td>
<td>n.c.</td>
<td>Connect to GND</td>
</tr>
<tr>
<td>35</td>
<td>ANT1</td>
<td>antenna connection for load modulation in card emulation and P2P passive target modes</td>
<td>ANT1</td>
<td>antenna connection for load modulation in card emulation and P2P passive target modes</td>
<td>n.c.</td>
<td>See UM10858 for connection details</td>
</tr>
<tr>
<td>36</td>
<td>ANT2</td>
<td>antenna connection for load modulation in card emulation and P2P passive target modes</td>
<td>ANT2</td>
<td>antenna connection for load modulation in card emulation and P2P passive target modes</td>
<td>n.c.</td>
<td>See UM10858 for connection details</td>
</tr>
<tr>
<td>37</td>
<td>TVDD_OUT</td>
<td>antenna driver supply, output of TX_LDO</td>
<td>TVDD_OUT</td>
<td>antenna driver supply, output of TX_LDO</td>
<td>TVDD_OUT</td>
<td>antenna driver supply, output of TX_LDO</td>
</tr>
<tr>
<td>38</td>
<td>VUP_TX</td>
<td>supply of the contactless TX_LDO</td>
<td>VUP_TX</td>
<td>supply of the contactless TX_LDO</td>
<td>VUP_TX</td>
<td>supply of the contactless TX_LDO</td>
</tr>
<tr>
<td>39</td>
<td>VDD</td>
<td>1.8 V regulator output for digital blocks</td>
<td>VDD</td>
<td>1.8 V regulator output for digital blocks</td>
<td>VDD</td>
<td>1.8 V regulator output for digital blocks</td>
</tr>
<tr>
<td>40</td>
<td>XTAL1</td>
<td>27.12 MHz clock input for crystal</td>
<td>XTAL1</td>
<td>27.12 MHz clock input for crystal</td>
<td>XTAL1</td>
<td>27.12 MHz clock input for crystal</td>
</tr>
<tr>
<td>41</td>
<td>XTAL2</td>
<td>27.12 MHz clock input for crystal</td>
<td>XTAL2</td>
<td>27.12 MHz clock input for crystal</td>
<td>XTAL2</td>
<td>27.12 MHz clock input for crystal</td>
</tr>
<tr>
<td>42</td>
<td>RST_N</td>
<td>reset pin</td>
<td>RST_N</td>
<td>reset pin</td>
<td>RST_N</td>
<td>reset pin</td>
</tr>
<tr>
<td>43</td>
<td>VBUS</td>
<td>main supply voltage input of microcontroller</td>
<td>VBUS</td>
<td>main supply voltage input of microcontroller</td>
<td>VBUS</td>
<td>main supply voltage input of microcontroller</td>
</tr>
<tr>
<td>44</td>
<td>PVDD_OUT</td>
<td>output of PVDD_LDO for pad voltage supply</td>
<td>PVDD_OUT</td>
<td>output of PVDD_LDO for pad voltage supply</td>
<td>PVDD_OUT</td>
<td>output of PVDD_LDO for pad voltage supply</td>
</tr>
<tr>
<td>45</td>
<td>GNDP</td>
<td>Ground</td>
<td>GNDP</td>
<td>Ground</td>
<td>GNDP</td>
<td>Ground</td>
</tr>
<tr>
<td>Pin</td>
<td>Symbol PN736X</td>
<td>Description PN736X</td>
<td>Symbol PN7462</td>
<td>Description PN7462</td>
<td>Symbol PN7412</td>
<td>Description PN7412</td>
</tr>
<tr>
<td>-----</td>
<td>---------------</td>
<td>---------------------</td>
<td>---------------</td>
<td>---------------------</td>
<td>---------------</td>
<td>---------------------</td>
</tr>
<tr>
<td>46</td>
<td>n.c.</td>
<td>not connected</td>
<td>SAM</td>
<td>DC-to-DC converter connection</td>
<td>SAM</td>
<td>DC-to-DC converter connection</td>
</tr>
<tr>
<td>47</td>
<td>n.c.</td>
<td>not connected</td>
<td>SCVDD</td>
<td>input LDO for DC-to-DC converter</td>
<td>SCVDD</td>
<td>input LDO for DC-to-DC converter</td>
</tr>
<tr>
<td>48</td>
<td>VBUSP</td>
<td>Connected to VBUS</td>
<td>VBUSP</td>
<td>main supply for the contact interface</td>
<td>VBUSP</td>
<td>main supply for the contact interface</td>
</tr>
<tr>
<td>49</td>
<td>n.c.</td>
<td>not connected</td>
<td>SAP</td>
<td>DC-to-DC converter connection</td>
<td>SAP</td>
<td>DC-to-DC converter connection</td>
</tr>
<tr>
<td>50</td>
<td>n.c.</td>
<td>not connected</td>
<td>VUP</td>
<td>reserved; connected to GND through a decoupling capacitance</td>
<td>VUP</td>
<td>reserved; connected to GND through a decoupling capacitance</td>
</tr>
<tr>
<td>51</td>
<td>n.c.</td>
<td>not connected</td>
<td>VCC</td>
<td>card supply output of contact interface</td>
<td>VCC</td>
<td>card supply output of contact interface</td>
</tr>
<tr>
<td>52</td>
<td>n.c.</td>
<td>not connected</td>
<td>RST</td>
<td>reset pin of contact interface</td>
<td>RST</td>
<td>reset pin of contact interface</td>
</tr>
<tr>
<td>53</td>
<td>n.c.</td>
<td>not connected</td>
<td>CLK</td>
<td>clock pin of contact interface</td>
<td>CLK</td>
<td>clock pin of contact interface</td>
</tr>
<tr>
<td>54</td>
<td>GNDC</td>
<td>connected to the ground</td>
<td>GNDC</td>
<td>connected to the ground</td>
<td>GNDC</td>
<td>connected to the ground</td>
</tr>
<tr>
<td>55</td>
<td>n.c.</td>
<td>not connected</td>
<td>AUX1</td>
<td>C4 card I/O pin of contact interface</td>
<td>AUX1</td>
<td>C4 card I/O pin of contact interface</td>
</tr>
<tr>
<td>56</td>
<td>n.c.</td>
<td>not connected</td>
<td>AUX2</td>
<td>C8 card I/O pin of contact interface</td>
<td>AUX2</td>
<td>C8 card I/O pin of contact interface</td>
</tr>
<tr>
<td>57</td>
<td>n.c.</td>
<td>not connected</td>
<td>IO</td>
<td>card I/O</td>
<td>IO</td>
<td>card I/O</td>
</tr>
<tr>
<td>58</td>
<td>USB_V BUS</td>
<td>used for USB VBUS detection</td>
<td>USB_V BUS</td>
<td>used for USB VBUS detection</td>
<td>USB_V BUS</td>
<td>used for USB VBUS detection</td>
</tr>
<tr>
<td>59</td>
<td>PVDD_M_IN</td>
<td>pad supply voltage input for master interfaces</td>
<td>PVDD_M_IN</td>
<td>pad supply voltage input for master interfaces</td>
<td>PVDD_M_IN</td>
<td>pad supply voltage input for master interfaces</td>
</tr>
<tr>
<td>60</td>
<td>SPI_M_SN</td>
<td>SPI master select 1 output/GPIO17</td>
<td>SPI_M_SN</td>
<td>SPI master select 1 output/GPIO17</td>
<td>SPI_M_SN</td>
<td>SPI master select 1 output/GPIO17</td>
</tr>
<tr>
<td>61</td>
<td>SPI_SC CLK</td>
<td>SPI master clock output/GPIO18</td>
<td>SPI_SC CLK</td>
<td>SPI master clock output/GPIO18</td>
<td>SPI_SC CLK</td>
<td>SPI master clock output/GPIO18</td>
</tr>
<tr>
<td>62</td>
<td>SPI_MOSI</td>
<td>SPI master data output/GPIO19</td>
<td>SPI_MOSI</td>
<td>SPI master data output/GPIO19</td>
<td>SPI_MOSI</td>
<td>SPI master data output/GPIO19</td>
</tr>
<tr>
<td>63</td>
<td>SPI_MISO</td>
<td>SPI master data input/GPIO20</td>
<td>SPI_MISO</td>
<td>SPI master data input/GPIO20</td>
<td>SPI_MISO</td>
<td>SPI master data input/GPIO20</td>
</tr>
<tr>
<td>64</td>
<td>I2CM_SCL</td>
<td>i²C-bus serial clock output master/GPIO21</td>
<td>I2CM_SCL</td>
<td>i²C-bus serial clock output master/GPIO21</td>
<td>I2CM_SCL</td>
<td>i²C-bus serial clock output master/GPIO21</td>
</tr>
</tbody>
</table>

Die pad: GND  Ground  GND  Ground  GND  Ground
## Pin configuration VFBGA64

Figure 8. Pin configuration VFBGA64

## Pin description VFBGA64

### Table 5. Pin description

<table>
<thead>
<tr>
<th>Pin</th>
<th>Symbol</th>
<th>Description PN736X</th>
<th>Symbol PN7462</th>
<th>Description PN7462</th>
</tr>
</thead>
<tbody>
<tr>
<td>A1</td>
<td>I2CM_SDA</td>
<td>I2C-bus serial data I/O master/GPIO13</td>
<td>I2CM_SDA</td>
<td>I2C-bus serial data I/O master/GPIO13</td>
</tr>
<tr>
<td>A2</td>
<td>SPI_MISO</td>
<td>SPI master data input/GPIO20</td>
<td>SPI_MISO</td>
<td>SPI master data input/GPIO20</td>
</tr>
<tr>
<td>A3</td>
<td>PVDD_M_IN</td>
<td>pad supply voltage input for master interfaces</td>
<td>PVDD_M_IN</td>
<td>pad supply voltage input for master interfaces</td>
</tr>
<tr>
<td>A4</td>
<td>VBUSP</td>
<td>Connected to VBUS</td>
<td>VBUSP</td>
<td>Connected to VBUS</td>
</tr>
<tr>
<td>A5</td>
<td>VBUS</td>
<td>main supply voltage input of microcontroller</td>
<td>VBUS</td>
<td>main supply voltage input of microcontroller</td>
</tr>
<tr>
<td>A6</td>
<td>PVSS</td>
<td>Pad ground</td>
<td>PVSS</td>
<td>Pad ground</td>
</tr>
<tr>
<td>A7</td>
<td>PVDD_OUT</td>
<td>output of PVDD_LDO for pad voltage supply</td>
<td>PVDD_OUT</td>
<td>output of PVDD_LDO for pad voltage supply</td>
</tr>
<tr>
<td>A8</td>
<td>XTAL2</td>
<td>27.12 MHz clock input for crystal</td>
<td>XTAL2</td>
<td>27.12 MHz clock input for crystal</td>
</tr>
<tr>
<td>B1</td>
<td>INT_AUX</td>
<td>GPIO16</td>
<td>INT_AUX</td>
<td>auxiliary card contact interrupt/GPIO16</td>
</tr>
<tr>
<td>B2</td>
<td>ATX_A</td>
<td>SPI slave select input (NSS_S)/I2C-bus serial clock input (SCL_S)/HSUART RX</td>
<td>ATX_A</td>
<td>SPI slave select input (NSS_S)/I2C-bus serial clock input (SCL_S)/HSUART RX</td>
</tr>
<tr>
<td>B3</td>
<td>SPI_MOSI</td>
<td>SPI master data output/GPIO19</td>
<td>SPI_MOSI</td>
<td>SPI master data output/GPIO19</td>
</tr>
<tr>
<td>B4</td>
<td>SPI_MSN</td>
<td>SPI master select 1 output/GPIO17</td>
<td>SPI_MSN</td>
<td>SPI master select 1 output/GPIO17</td>
</tr>
<tr>
<td>B5</td>
<td>USB_VBUS</td>
<td>used for USB VBUS detection</td>
<td>USB_VBUS</td>
<td>used for USB VBUS detection</td>
</tr>
<tr>
<td>B6</td>
<td>PVSS</td>
<td>Pad ground</td>
<td>PVSS</td>
<td>Pad ground</td>
</tr>
<tr>
<td>B7</td>
<td>PVSS</td>
<td>Pad ground</td>
<td>PVSS</td>
<td>Pad ground</td>
</tr>
<tr>
<td>B8</td>
<td>XTAL1</td>
<td>27.12 MHz clock input for crystal</td>
<td>XTAL1</td>
<td>27.12 MHz clock input for crystal</td>
</tr>
<tr>
<td>C1</td>
<td>CLK_AUX</td>
<td>GPIO14</td>
<td>CLK_AUX</td>
<td>auxiliary card contact clock/GPIO14</td>
</tr>
<tr>
<td>C2</td>
<td>ATX_B</td>
<td>SPI slave data input (MOSI_S)/I2C-bus serial data I/O (SDA_S)/HSUART TX</td>
<td>ATX_B</td>
<td>SPI slave data input (MOSI_S)/I2C-bus serial data I/O (SDA_S)/HSUART TX</td>
</tr>
<tr>
<td>Pin</td>
<td>Symbol PN736X</td>
<td>Description PN736X</td>
<td>Symbol PN7462</td>
<td>Description PN7462</td>
</tr>
<tr>
<td>-----</td>
<td>---------------</td>
<td>---------------------</td>
<td>---------------</td>
<td>---------------------</td>
</tr>
<tr>
<td>C3</td>
<td>I2CM_SCL</td>
<td>I²C-bus serial clock output master/ GPIO21</td>
<td>I2CM_SCL</td>
<td>I²C-bus serial clock output master/ GPIO21</td>
</tr>
<tr>
<td>C4</td>
<td>SPI_SCLK</td>
<td>SPI master clock output/GPIO18</td>
<td>SPI_SCLK</td>
<td>SPI master clock output/GPIO18</td>
</tr>
<tr>
<td>C5</td>
<td>DVSS</td>
<td>Digital ground</td>
<td>DVSS</td>
<td>Digital ground</td>
</tr>
<tr>
<td>C6</td>
<td>PVSS</td>
<td>Pad ground</td>
<td>PVSS</td>
<td>Pad ground</td>
</tr>
<tr>
<td>C7</td>
<td>RST_N</td>
<td>reset pin</td>
<td>RST_N</td>
<td>reset pin</td>
</tr>
<tr>
<td>C8</td>
<td>VDD</td>
<td>1.8 V regulator output for digital blocks</td>
<td>VDD</td>
<td>1.8 V regulator output for digital blocks</td>
</tr>
<tr>
<td>D1</td>
<td>PVDD_IN</td>
<td>pad supply voltage input</td>
<td>PVDD_IN</td>
<td>pad supply voltage input</td>
</tr>
<tr>
<td>D2</td>
<td>ATX_C</td>
<td>USB D+/SPI slave data output (MISO_S)/I²C-bus address bit0 input/ HSIUART RTS</td>
<td>ATX_C</td>
<td>USB D+/SPI slave data output (MISO_S)/I²C-bus address bit0 input/ HSIUART RTS</td>
</tr>
<tr>
<td>D3</td>
<td>IRQ</td>
<td>interrupt request output</td>
<td>IRQ</td>
<td>interrupt request output</td>
</tr>
<tr>
<td>D4</td>
<td>IO_AUX</td>
<td>GPIO15</td>
<td>IO_AUX</td>
<td>auxiliary card contact I/O/GPIO15</td>
</tr>
<tr>
<td>D5</td>
<td>DVSS</td>
<td>Digital ground</td>
<td>DVSS</td>
<td>Digital ground</td>
</tr>
<tr>
<td>D6</td>
<td>PVSS</td>
<td>Pad ground</td>
<td>PVSS</td>
<td>Pad ground</td>
</tr>
<tr>
<td>D7</td>
<td>PVSS</td>
<td>Pad ground</td>
<td>PVSS</td>
<td>Pad ground</td>
</tr>
<tr>
<td>D8</td>
<td>VUP_TX</td>
<td>supply of the contactless TX_LDO</td>
<td>VUP_TX</td>
<td>supply of the contactless TX_LDO</td>
</tr>
<tr>
<td>E1</td>
<td>DVDD</td>
<td>digital core logic supply voltage input</td>
<td>DVDD</td>
<td>digital core logic supply voltage input</td>
</tr>
<tr>
<td>E2</td>
<td>ATX_D</td>
<td>USB D-/SPI clock input (SCK_S)/I²C-bus address bit1 input/HSUART CTS</td>
<td>ATX_D</td>
<td>USB D-/SPI clock input (SCK_S)/I²C-bus address bit1 input/HSUART CTS</td>
</tr>
<tr>
<td>E3</td>
<td>GPIO1</td>
<td>general-purpose I/O/SPI master select2 output</td>
<td>GPIO1</td>
<td>general-purpose I/O/SPI master select2 output</td>
</tr>
<tr>
<td>E4</td>
<td>GPIO5</td>
<td>general-purpose I/O</td>
<td>GPIO5</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>E5</td>
<td>DVSS</td>
<td>Digital ground</td>
<td>DVSS</td>
<td>Digital ground</td>
</tr>
<tr>
<td>E6</td>
<td>AVSS</td>
<td>Analog ground</td>
<td>AVSS</td>
<td>Analog ground</td>
</tr>
<tr>
<td>E7</td>
<td>ANT2</td>
<td>antenna connection for load modulation in card emulation and P2P passive target modes</td>
<td>ANT2</td>
<td>antenna connection for load modulation in card emulation and P2P passive target modes</td>
</tr>
<tr>
<td>E8</td>
<td>TVDD_OUT</td>
<td>antenna driver supply, output of TX_LDO</td>
<td>TVDD_OUT</td>
<td>antenna driver supply, output of TX_LDO</td>
</tr>
<tr>
<td>F1</td>
<td>DWL_REQ</td>
<td>entering in download mode</td>
<td>DWL_REQ</td>
<td>entering in download mode</td>
</tr>
<tr>
<td>F2</td>
<td>SWDIO</td>
<td>SW serial debug line input/output</td>
<td>SWDIO</td>
<td>SW serial debug line input/output</td>
</tr>
<tr>
<td>F3</td>
<td>GPIO6</td>
<td>general-purpose I/O</td>
<td>GPIO6</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>F4</td>
<td>GPIO9</td>
<td>general-purpose I/O</td>
<td>GPIO9</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>F5</td>
<td>GPIO12</td>
<td>general-purpose I/O</td>
<td>GPIO12</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>F6</td>
<td>AVSS</td>
<td>Analog ground</td>
<td>AVSS</td>
<td>Analog ground</td>
</tr>
<tr>
<td>F7</td>
<td>ANT1</td>
<td>antenna connection for load modulation in card emulation and P2P passive target modes</td>
<td>ANT1</td>
<td>antenna connection for load modulation in card emulation and P2P passive target modes</td>
</tr>
<tr>
<td>F8</td>
<td>TVDD_IN</td>
<td>antenna driver supply voltage input</td>
<td>TVDD_IN</td>
<td>antenna driver supply voltage input</td>
</tr>
<tr>
<td>Pin</td>
<td>Symbol PN736X</td>
<td>Description PN736X</td>
<td>Symbol PN7462</td>
<td>Description PN7462</td>
</tr>
<tr>
<td>-----</td>
<td>---------------</td>
<td>----------------------------------------</td>
<td>---------------</td>
<td>-------------------</td>
</tr>
<tr>
<td>G1</td>
<td>SWDCLK</td>
<td>SW serial debug line clock</td>
<td>SWDCLK</td>
<td>SW serial debug line clock</td>
</tr>
<tr>
<td>G2</td>
<td>GPIO4</td>
<td>general-purpose I/O</td>
<td>GPIO4</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>G3</td>
<td>GPIO7</td>
<td>general-purpose I/O</td>
<td>GPIO7</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>G4</td>
<td>GPIO8</td>
<td>general-purpose I/O</td>
<td>GPIO8</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>G5</td>
<td>GPIO10</td>
<td>general-purpose I/O</td>
<td>GPIO10</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>G6</td>
<td>GPIO11</td>
<td>general-purpose I/O</td>
<td>GPIO11</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>G7</td>
<td>AVSS</td>
<td>Analog ground</td>
<td>AVSS</td>
<td>Analog ground</td>
</tr>
<tr>
<td>G8</td>
<td>TX1</td>
<td>antenna driver output</td>
<td>TX1</td>
<td>antenna driver output</td>
</tr>
<tr>
<td>H1</td>
<td>GPIO3</td>
<td>general-purpose I/O</td>
<td>GPIO3</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>H2</td>
<td>GPIO2</td>
<td>general-purpose I/O</td>
<td>GPIO2</td>
<td>general-purpose I/O</td>
</tr>
<tr>
<td>H3</td>
<td>VMID</td>
<td>receiver reference voltage input</td>
<td>VMID</td>
<td>receiver reference voltage input</td>
</tr>
<tr>
<td>H4</td>
<td>RXN</td>
<td>receiver input</td>
<td>RXN</td>
<td>receiver input</td>
</tr>
<tr>
<td>H5</td>
<td>RXP</td>
<td>receiver input</td>
<td>RXP</td>
<td>receiver input</td>
</tr>
<tr>
<td>H6</td>
<td>TVSS</td>
<td>Antenna driver ground</td>
<td>TVSS</td>
<td>Antenna driver ground</td>
</tr>
<tr>
<td>H7</td>
<td>TX2</td>
<td>antenna driver output</td>
<td>TX2</td>
<td>antenna driver output</td>
</tr>
<tr>
<td>H8</td>
<td>TVSS</td>
<td>Antenna driver ground</td>
<td>TVSS</td>
<td>Antenna driver ground</td>
</tr>
</tbody>
</table>
8 Functional description

8.1 Arm Cortex-M0 microcontroller

The PN7462 family is an Arm Cortex-M0-based 32-bit microcontroller, optimized for low-cost designs, high energy efficiency, and simple instruction set.

The CPU operates on an internal clock, which can be configured to provide frequencies such as 20 MHz, 10 MHz, and 5 MHz.

The peripheral complement of the PN7462 family includes a 160 kB flash memory, a 12 kB SRAM, and a 4 kB EEPROM. It also includes one configurable host interface (Fast-mode Plus and high-speed I²C, SPI, HSUART, and USB), two master interfaces (Fast-mode Plus I²C, SPI), 4 timers, 12 general-purpose I/O pins, one ISO/IEC 7816 contact card interface (PN7462AUHN only), one ISO/IEC 7816-3&4 UART (PN7462AUHN and PN7462AUEV only) and one 13.56 MHz contactless interface.

8.2 Memories

8.2.1 On-chip flash programming memory

The PN7462 family contains 160 / 80 kB on-chip flash program memory depending on the version. The flash can be programmed using In-System Programming (ISP) or In-Application Programming (IAP) via the on-chip boot loader software.

The flash memory is divided into two instances of 80 kB each, with each sector consisting of individual pages of 64 bytes.

8.2.1.1 Memory mapping

The flash memory mapping is described in Figure 9.

![Flash memory mapping](image)

Figure 9. Flash memory mapping
8.2.2 EEPROM

The PN7462 family embeds 4 kB of on-chip byte-erasable and byte-programmable EEPROM data memory.

The EEPROM can be programmed using In-System Programming (ISP).

8.2.2.1 Memory mapping

Figure 10. EEPROM memory mapping

8.2.3 SRAM

The PN7462 family contains a total of 12 kB on-chip static RAM memory.

8.2.3.1 Memory mapping

The SRAM memory mapping is shown in Figure 11.
8.2.4 ROM

The PN7462 family contains 40 kB of on-chip ROM memory. The on-chip ROM contains boot loader, USB mass storage primary download, and the following Application Programming Interfaces (APIs):

- In-Application Programming (IAP) support for flash
- Lifecycle management of debug interface, code write protection of flash memory and USB mass storage primary download
- USB descriptor configuration
- Configuration of timeout and source of pad supply

8.2.5 Memory map

The PN7462 family incorporates several distinct memory regions. Figure 12 shows the memory map, from the user program perspective, following reset.

The APB peripheral area is 512 kB in size, and is divided to allow up to 32 peripherals. Only peripherals from 0 to 15 are accessible. Each peripheral allocates 16 kB, which simplifies the address decoding for the peripherals. APB memory map is described in Figure 13 and Figure 14.
PN7462 family memory map

Figure 12. PN7462 family memory map
### Figure 13. APB memory map PN736X

<table>
<thead>
<tr>
<th>APB ID</th>
<th>APB IF name</th>
<th>Connected IP</th>
</tr>
</thead>
<tbody>
<tr>
<td>16 to 31</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>SPI_MASTER_APB</td>
<td>SPI Master IF</td>
</tr>
<tr>
<td>12</td>
<td>I2C_MASTER_APB</td>
<td>I2C Master IF</td>
</tr>
<tr>
<td>11</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>USB_APB</td>
<td>HostIF (USB) IP</td>
</tr>
<tr>
<td>9</td>
<td>PCR_APB</td>
<td>PowerClockResetModule IP</td>
</tr>
<tr>
<td>8</td>
<td>HOST_APB</td>
<td>HostIF (I2C/HSU/BufMgt) IP</td>
</tr>
<tr>
<td>7</td>
<td>TIMERS_APB</td>
<td>Timer IP</td>
</tr>
<tr>
<td>6</td>
<td>RNG_APB</td>
<td>RNG IP</td>
</tr>
<tr>
<td>5</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>CLOCKGEN_APB</td>
<td>Clock Gen module</td>
</tr>
<tr>
<td>3</td>
<td>CRC_APB</td>
<td>CRC IP</td>
</tr>
<tr>
<td>2</td>
<td>PMU_APB</td>
<td>PMU modules</td>
</tr>
<tr>
<td>1</td>
<td>CL_APB</td>
<td>Contactless IP</td>
</tr>
<tr>
<td>0</td>
<td>Reserved</td>
<td></td>
</tr>
</tbody>
</table>

### Figure 14. APB memory map PN7462

<table>
<thead>
<tr>
<th>APB ID</th>
<th>APB IF name</th>
<th>Connected IP</th>
</tr>
</thead>
<tbody>
<tr>
<td>16 to 31</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>SPI_MASTER_APB</td>
<td>SPI Master IF</td>
</tr>
<tr>
<td>12</td>
<td>I2C_MASTER_APB</td>
<td>I2C Master IF</td>
</tr>
<tr>
<td>11</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>USB_APB</td>
<td>HostIF (USB) IP</td>
</tr>
<tr>
<td>9</td>
<td>PCR_APB</td>
<td>PowerClockResetModule IP</td>
</tr>
<tr>
<td>8</td>
<td>HOST_APB</td>
<td>HostIF (I2C/HSU/BufMgt) IP</td>
</tr>
<tr>
<td>7</td>
<td>TIMERS_APB</td>
<td>Timer IP</td>
</tr>
<tr>
<td>6</td>
<td>RNG_APB</td>
<td>RNG IP</td>
</tr>
<tr>
<td>5</td>
<td>CTUART_APB</td>
<td>Contact UART IP</td>
</tr>
<tr>
<td>4</td>
<td>CLOCKGEN_APB</td>
<td>Clock Gen module</td>
</tr>
<tr>
<td>3</td>
<td>CRC_APB</td>
<td>CRC IP</td>
</tr>
<tr>
<td>2</td>
<td>PMU_APB</td>
<td>PMU modules</td>
</tr>
<tr>
<td>1</td>
<td>CL_APB</td>
<td>Contactless IP</td>
</tr>
<tr>
<td>0</td>
<td>Reserved</td>
<td></td>
</tr>
</tbody>
</table>
8.3 Nested Vectored Interrupt Controller (NVIC)

Cortex-M0 includes a Nested Vectored Interrupt Controller (NVIC). The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

8.3.1 NVIC features

- System exceptions and peripheral interrupts control
- Support 32 vectored interrupts
- Four interrupt priority levels with hardware priority level masking
- One Non-Maskable Interrupt (NMI) connected to the watchdog interrupt
- Software interrupt generation

8.3.2 Interrupt sources

The following table lists the interrupt sources available in the PN7462 family microcontroller.

Table 6. Interrupt sources

<table>
<thead>
<tr>
<th>EIRQ#</th>
<th>Source</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>timer 0/1/2/3</td>
<td>general-purpose timer 0/1/2/3 interrupt</td>
</tr>
<tr>
<td>1</td>
<td>-</td>
<td>reserved</td>
</tr>
<tr>
<td>2</td>
<td>CLIF</td>
<td>contactless interface module interrupt</td>
</tr>
<tr>
<td>3</td>
<td>EECTRL</td>
<td>EEPROM controller</td>
</tr>
<tr>
<td>4</td>
<td>-</td>
<td>reserved</td>
</tr>
<tr>
<td>5</td>
<td>-</td>
<td>reserved</td>
</tr>
<tr>
<td>6</td>
<td>host IF</td>
<td>TX or RX buffer from I(^2)C, SPI, HSU, or USB module</td>
</tr>
<tr>
<td>EIRQ#</td>
<td>Source</td>
<td>Description</td>
</tr>
<tr>
<td>-------</td>
<td>----------</td>
<td>-----------------------------------------------------------------------------</td>
</tr>
<tr>
<td>7</td>
<td>contact IF</td>
<td>ISO7816 contact module interrupt</td>
</tr>
<tr>
<td>8</td>
<td>-</td>
<td>reserved</td>
</tr>
<tr>
<td>9</td>
<td>PMU</td>
<td>power management unit (temperature sensor, over current, overload, and VBUS level)</td>
</tr>
<tr>
<td>10</td>
<td>SPI master</td>
<td>TX or RX buffer from SPI master module</td>
</tr>
<tr>
<td>11</td>
<td>I²C master</td>
<td>TX or RX buffer from I²C master module</td>
</tr>
<tr>
<td>12</td>
<td>PCR</td>
<td>high temperature from temperature sensor 0 and 1; interrupt to CPU from PCR to indicate wake-up from suspend mode; out of standby; out of suspend; event on GPIOs configured as inputs</td>
</tr>
<tr>
<td>13</td>
<td>PCR</td>
<td>interrupt common GPIO1 to GPIO12</td>
</tr>
<tr>
<td>14</td>
<td>PCR</td>
<td>interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO1</td>
</tr>
<tr>
<td>15</td>
<td>PCR</td>
<td>interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO2</td>
</tr>
<tr>
<td>16</td>
<td>PCR</td>
<td>interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO3</td>
</tr>
<tr>
<td>17</td>
<td>PCR</td>
<td>interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO4</td>
</tr>
<tr>
<td>18</td>
<td>PCR</td>
<td>interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO5</td>
</tr>
<tr>
<td>19</td>
<td>PCR</td>
<td>interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO6</td>
</tr>
<tr>
<td>20</td>
<td>PCR</td>
<td>interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO7</td>
</tr>
<tr>
<td>21</td>
<td>PCR</td>
<td>interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO8</td>
</tr>
<tr>
<td>22</td>
<td>PCR</td>
<td>interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO9</td>
</tr>
<tr>
<td>23</td>
<td>PCR</td>
<td>interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO10</td>
</tr>
<tr>
<td>24</td>
<td>PCR</td>
<td>interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO11</td>
</tr>
<tr>
<td>25</td>
<td>PCR</td>
<td>interrupt (rise/fall/both-edge/level-high/level-low interrupt as programmed) GPIO12</td>
</tr>
<tr>
<td>26</td>
<td>-</td>
<td>reserved</td>
</tr>
<tr>
<td>27</td>
<td>-</td>
<td>reserved</td>
</tr>
<tr>
<td>28</td>
<td>-</td>
<td>reserved</td>
</tr>
<tr>
<td>29</td>
<td>-</td>
<td>reserved</td>
</tr>
<tr>
<td>30</td>
<td>-</td>
<td>reserved</td>
</tr>
<tr>
<td>31</td>
<td>-</td>
<td>reserved</td>
</tr>
<tr>
<td>NMI[1]</td>
<td>WDT</td>
<td>watchdog interrupt is connected to the non-maskable interrupt pin</td>
</tr>
</tbody>
</table>
8.4 GPIOs

The PN7462 family has up to 21 general-purpose I/O (GPIO) with configurable pull-up and pull-down resistors, up to 9 of those GPIOs are multiplexed with SPI master, I²C-bus master and AUX pins (if available).

Pins can be dynamically configured as inputs or outputs. GPIO read/write are made by the FW using dedicated registers that allow reading, setting, or clearing inputs. The value of the output register can be read back, as well as the current state of the input pins.

8.4.1 GPIO features

- Dynamic configuration as input or output
- 3.3 V and 1.8 V signaling
- Programmable weak pull-up and weak pull-down
- Independent interrupts for GPIO1 to GPIO12
- Interrupts: edge or level sensitive
- GPIO1 to GPIO12 can be programmed as wake-up sources
- Programmable spike filter (3 ns)
- Programmable slew rate (3 ns and 10 ns)
- Hysteresis receiver with disable option

8.4.2 GPIO configuration

The GPIO configuration is done through the PCR module (power, clock, and reset).

8.4.3 GPIO interrupts

GPIO1 to GPIO12 can be programmed to generate an interrupt on a level, a rising or falling edge or both.

8.5 CRC engine 16/32 bits

The PN7462 family has a configurable 16/32-bit parallel CRC co-processor.

The 16-bit CRC is compliant to X.25 (CRC-CCITT, ISO/IEC 13239) standard with a generator polynome of:

\[ g(x) = x^{16} + x^{12} + x^5 + 1 \]

The 32-bit CRC is compliant to the ethernet/AAL5 (IEEE 802.3) standard with a generator polynome of:

\[ g(x) = x^{32} + x^{26} + x^{23} + x^{22} + x^{16} + x^{12} + x^{11} + x^{10} + x^8 + x^7 + x^5 + x^4 + x^2 + x + 1 \]

CRC calculation is performed in parallel, meaning that one CRC calculation is performed in one clock cycle. The standard CRC 32 polynome is compliant with FIPS140-2.
Note: No final XOR calculation is performed.

Following are the CRC engine features:

- Configurable CRC preset value
- Selectable LSB or MSB first
- CRC 32 calculation based on 32-bit, 16-bit, and 8-bit words
- CRC16 calculation based on 32-bit, 16-bit, and 8-bit words
- Supports bit order reverse

8.6 Random Number Generator (RNG)

The PN7462 family integrates a random number generator. It consists of an analog True Random Number Generator (TRNG), and a digital Pseudo Random Number Generator (PRNG). The TRNG is used for loading a new seed in the PRNG.

The random number generator features:

- 8-bit random number
- Compliant with FIPS 140-2
- Compliant with BSI AIS20 and SP800-22

8.7 Master interfaces

8.7.1 I²C master interface

The PN7462 family contains one I²C master and one I²C slave controller. This chapter describes the master interface. For more information on the I²C slave controller, refer to Section 8.8.2.

The I²C-bus is bidirectional for inter-IC control using only two wires: a Serial Clock Line (SCL) and a Serial Data Line (SDA). Each device has a unique address. The device can operate either as a receive-only device (such as LCD driver) or a transmitter with the capability to both receive and send information (such as memory).

8.7.1.1 I²C features

The I²C master interface supports the following features:

- Standard I²C-compliant bus interface with open-drain pins
- Standard-mode, fast mode, and fast mode plus (up to 1 Mbit/s).
- Support I²C master mode only.
- Programmable clocks allowing versatile rate control.
- Clock stretching
- 7-bit and 10-bit I²C slave addressing
- LDM/STM instruction support
- Maximum data frame size up to 1024 bytes

8.7.2 SPI interface

The PN7462 family contains one SPI master controller and one SPI slave controller.
The SPI master controller transmits the data from the system RAM to the SPI external slaves. Similarly, it receives data from the SPI external slaves and stores them into the system RAM. It can compute a CRC for received frames and automatically compute and append CRC for outgoing frames (optional feature).

8.7.2.1 SPI features

The SPI master interface provides the following features:

- SPI master interface: synchronous, half-duplex
- Supports Motorola SPI frame formats only (SPI block guide V04.0114 (Freescale) specification)
- Maximum SPI data rate of 6.78 Mbit/s
- Multiple data rates such as 1, 1.51, 2.09, 2.47, 3.01, 4.52, 5.42 and 6.78 Mbit/s
- Up to two slaves select with selectable polarity
- Programmable clock polarity and phase
- Supports 8-bit transfers only
- Maximum frame size: 511 data bytes payload + 1 CRC byte
- Optional 1 byte CRC calculation on all data of TX and RX buffer
- AHB master interface for data transfer

8.8 Host interfaces

The PN7462 family embeds four different interfaces for host connection: USB, HSUART, I\textsuperscript{2}C, and SPI.

The four interfaces share the buffer manager and the pins; see Table 7.

Table 7. Pin description for host interface

<table>
<thead>
<tr>
<th>Name</th>
<th>SPI</th>
<th>\textsuperscript{2}C</th>
<th>USB</th>
<th>HSU</th>
</tr>
</thead>
<tbody>
<tr>
<td>ATX_A</td>
<td>NSS_S</td>
<td>SCL_S</td>
<td>-</td>
<td>HSU_RX</td>
</tr>
<tr>
<td>ATX_B</td>
<td>MOSI_S</td>
<td>SDA_S</td>
<td>-</td>
<td>HSU_TX</td>
</tr>
<tr>
<td>ATX_C</td>
<td>MISO_S</td>
<td>\textsuperscript{2}C_ADR0</td>
<td>DP</td>
<td>HSU_RTS_N</td>
</tr>
<tr>
<td>ATX_D</td>
<td>SCK_S</td>
<td>\textsuperscript{2}C_ADR1</td>
<td>DM</td>
<td>HSU_CTS_N</td>
</tr>
</tbody>
</table>

The interface selection is done by configuring the Power Clock Reset (PCR) registers.

Note: The host interface pins should not be kept floating.

8.8.1 High-speed UART

The PN7462 family has a high-speed UART which can operate in slave mode only.

Following are the HSUART features:

- Standard bit-rates are 9600, 19200, 38400, 57600, 115200, and up to 1.288 Mbit/s
- Supports full duplex communication
- Supports only one operational mode: start bit, 8 data bits (LSB), and stop bits
- The number of “stop bits” programmable for RX and TX is 1 stop bit or 2 stop bits
- Configurable length of EOF (1-bit to 122-bits)
Table 8. HUART baudrates

<table>
<thead>
<tr>
<th>Bit rate (kBd)</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>9.6</td>
<td></td>
</tr>
<tr>
<td>19.2</td>
<td></td>
</tr>
<tr>
<td>38.4</td>
<td></td>
</tr>
<tr>
<td>57.6</td>
<td></td>
</tr>
<tr>
<td>115.2</td>
<td></td>
</tr>
<tr>
<td>230.4</td>
<td></td>
</tr>
<tr>
<td>460.8</td>
<td></td>
</tr>
<tr>
<td>921.6</td>
<td></td>
</tr>
<tr>
<td>1288 K</td>
<td></td>
</tr>
</tbody>
</table>

8.8.2 \(^2\)C host interface controller

The PN7462 family contains one \(^2\)C master and one \(^2\)C slave controller. This section describes the slave interface used for host communication. For more information on the \(^2\)C master controller, refer to Section 8.7.1.

The \(^2\)C-bus is bidirectional and uses only two wires: a Serial Clock Line (SCL) and a Serial Data Line (SDA). \(^2\)C standard mode (100 kbit/s), fast mode (400 kbit/s and up to 1 Mbit/s), and high-speed mode (3.4 Mbit/s) are supported.

8.8.2.1 \(^2\)C host interface features

The PN7462 family \(^2\)C slave interface supports the following features:

- Support slave \(^2\)C bus
- Standard mode, fast mode (extended to 1 Mbit/s support), and high-speed modes
- Supports 7-bit addressing mode only
- Selection of the \(^2\)C address done by two pins  
  - It supports multiple addresses
  - The upper bits of the \(^2\)C slave address are hard-coded. The value corresponds to the NXP identifier for \(^2\)C blocks. The value is 0101 0XXb.
- General call (software reset only)
- Software reset (in standard mode and fast mode only)

Table 9. \(^2\)C interface addressing

<table>
<thead>
<tr>
<th>(^2)C_ADR1</th>
<th>(^2)C_ADR0</th>
<th>(^2)C address (R/W = 0, write)</th>
<th>(^2)C address (R/W = 0, read)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>0 × 28</td>
<td>0 × 28</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0 × 29</td>
<td>0 × 29</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0 × 2A</td>
<td>0 × 2A</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0 × 2B</td>
<td>0 × 2B</td>
</tr>
</tbody>
</table>

8.8.3 SPI host/Slave interface

The PN7462 family host interface can be used as SPI slave interface.
The SPI slave controller operates on a four wire SSI: Master In Slave Out (MISO), Master Out Slave In (MOSI), Serial Clock (SCK), and Not Slave Select (NSS). The SPI slave select polarity is fixed to positive polarity.

### 8.8.3.1 SPI host interface features

The SPI host/slave interface has the following features:

- SPI speeds up to 7 Mbit/s
- Slave operation only
- 8-bit data format only
- Programmable clock polarity and phase
- SPI slave select polarity selection fixed to positive polarity
- Half-duplex in HDLL mode
- Full-duplex in native mode

If no data is available, the MISO line is kept idle by making all the bits high (0xFF). Toggling the NSS line indicates a new frame.

**Note:** Programmable echo-back operation is not supported.

### Table 10. SPI configuration

<table>
<thead>
<tr>
<th>Connection</th>
<th>CPHA switch: Clock phase: Defines the sampling edge of MOSI data</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>CPHA = 1: Data are sampled on MOSI on the even clock edges of SCK, after NSS goes low</td>
</tr>
<tr>
<td></td>
<td>CPHA = 0: Data are sampled on MOSI on the odd clock edges of SCK, after NSS goes low</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>CPOL switch: Clock polarity</th>
</tr>
</thead>
<tbody>
<tr>
<td>IFSEL1 = 0: The clock is idle low, and the first valid edge of SCK is a rising one</td>
</tr>
<tr>
<td>IFSEL1 = 0: The clock is idle high, and the first valid edge of SCK is a falling one</td>
</tr>
</tbody>
</table>

### 8.8.4 USB interface

The Universal Serial Bus (USB) is a 4-wire bus that supports communication between a host and up to 127 peripherals. The host controller allocates the USB bandwidth to attached devices through a token-based protocol. The bus supports hot-plugging and dynamic configuration of devices. The host controller initiates all transactions. The PN7462 family USB interface consists of a full-speed device controller with on-chip PHY (physical layer) for device functions.

#### 8.8.4.1 Full speed USB device controller

The PN7462 family embeds a USB device peripheral, compliant with USB 2.0 specification, full speed. It is interoperable with USB 3.0 host devices.

The device controller enables 12 Mbit/s data exchange with a USB host controller. It consists of a register interface, serial interface engine, and endpoint buffer memory. The serial interface engine decodes the USB data stream and writes data to the appropriate endpoint buffer.

The status of a completed USB transfer or error condition is indicated via status registers. If enabled, an interrupt is generated.

Following are the USB interface features:
• Fully compliant with USB 2.0 specification (full speed)
• Dedicated USB PLL available
• Supports 14 physical (7 logical) endpoints including one control endpoint
• Each non-control endpoint supports bulk, interrupt, or isochronous endpoint types
• Single or double buffering allowed
• Support wake-up from suspend mode on USB activity and remote wake-up
• Soft-connect supported

8.9 Contact interface

Note: This following chapter applies to PN7462AUHN, PN7412AUHN and PN7462AUEV only. PN7462AUHN and PN7412AUHN embed a contact interface and I/O auxiliary interface. PN7462AUEV embeds the I/O auxiliary interface only.

The PN7462 and PN7412 integrate an ISO/IEC 7816 interface to enable the communication with a contact smart card. It does not require addition of an external contact frontend for reading payment cards, SAM for secure applications, etc. It offers a high level of security for the card by performing current limitation, short-circuit detection, ESD protection as well as supply supervision.

PN7462 and PN7412 also offer the possibility to extend the number of contact interfaces available. They use an I/O auxiliary interface to connect a slot extension (TDA8035 - 1 slot, TDA8020 - 2 slots, and TDA8026 - 5 slots).

• Class A (5 V), class B (3 V), and class C (1.8 V) smart card supply
• Protection of smart card
• Three protected half-duplex bidirectional buffered I/O lines (C4, C7, and C8)
• Compliant with ISO/IEC 7816 and EMVCo 4.3 standards

8.9.1 Contact interface features and benefits

• Protection of the smart card
  – Thermal and current limitation in the event of short-circuit (pins I/O, VCC)
  – VCC regulation: 5 V, 3 V, and 1.8 V
  – Automatic deactivation initiated by hardware in the event of a short-circuit, card take-off, overheating, falling of PN7462 supply
  – Enhanced card-side ElectroStatic Discharge (ESD) protection of greater than 8 kV
• Support of class A, class B, and class C contact smart cards
• DC-to-DC converter for VCC generation to enable support of class A and class B cards with low input voltages
• Built-in debouncing on card presence contact
• Compliant with ISO/IEC 7816 and EMVCo 4.3 standards
• Card clock generation up to 13.56 MHz using external crystal oscillator (27.12 MHz); provides synchronous frequency changes of fXTAL / 2, fXTAL / 3, fXTAL / 4, fXTAL / 5, fXTAL / 6, fXTAL / 8, and fXTAL / 16
• Specific ISO/IEC UART with APB access for automatic convention processing, variable baud rate through frequency or division ratio programming, error management at character level for T = 0 and extra guard time register
  – FIFO 1 character to 32 characters in both reception and transmission mode
  – Parity error counter in reception mode and transmission mode with automatic retransmission
Cards clock stop (at HIGH or LOW level)
Automatic activation and deactivation sequence through a sequencer
Supports the asynchronous protocols $T = 0$ and $T = 1$ in accordance with ISO/IEC 7816 and EMV
Versatile 24-bit timeout counter for Answer To Reset (ATR) and waiting times processing
Specific Elementary Time Unit (ETU) counter for Block Guard Time (BGT); 22 ETU in $T = 1$ and 16 ETU in $T = 0$
Supports synchronous cards

### 8.9.2 Voltage supervisor

The PN7462 integrates a voltage monitor to ensure that sufficient voltage is available for the contact interface; see Section 8.15.4 and Section 9.1.3.

In order to provide the right voltage needed for the various ISO/IEC 7816 contact card classes (A, B, or C), the following voltages are needed:

- $V_{DDP(VBUS)} > 2.7$ V for support of class B and class C contact cards
- $V_{DDP(VBUS)} > 3$ V for support of class A contact cards
- **Remark:** To support class A cards, DC-to-DC converter is used in doubler mode. To support class B cards with $V_{DDP(VBUS)} < 3.9$ V, DC-to-DC converter is used in doubler mode. To support class B cards with $V_{DDP(VBUS)} > 3.9$ V, DC-to-DC converter is used in follower mode.

Figure 16 shows the classes that are supported, depending on $V_{DDP(VBUS)}$.

![Figure 16. $V_{DDP(VBUS)}$, supported contact cards classes, and card deactivation](aaa-021128)

When the $V_{DDP(VBUS)}$ is going below the threshold value, in the one of the conditions indicated below, a card deactivation is performed:

- Class A card activated, and $V_{DDP(VBUS)}$ going below 3 V
- Class B card activated, and $V_{DDP(VBUS)}$ going below 3.9 V (DC-to-DC converter in follower mode)
- Class B card activated, and $V_{DDP(VBUS)}$ going below 2.7 V (DC-to-DC converter in doubler mode)
- Class C card activated, and $V_{DDP(VBUS)}$ going below 2.7 V
The VBUSP voltage monitor can be configured so that an automatic “card deactivation” sequence is performed automatically when $V_{DDP(VBUSP)}$ is going below the threshold value.

### 8.9.3 Clock circuitry

The card clock is generated from the crystal oscillator, connected on the pin XTAL1 and XTAL2.

The card frequency is configured through the contact interface registers. The following value can be chosen: $f_{XTAL}/2$, $f_{XTAL}/3$, $f_{XTAL}/4$, $f_{XTAL}/5$, $f_{XTAL}/6$, $f_{XTAL}/8$, and $f_{XTAL}/16$.

It is possible to put the card clock to a logical level 0 or 1 (clock stop feature).

The duty cycle on the pin CLK is between 45 % and 55 %, for all the available clock dividers.

### 8.9.4 I/O circuitry

The three data lines I/O, AUX1, and AUX2 are identical.

I/O is referenced to $V_{CC}$. To enter in the idle state, the I/O line is pulled HIGH via a 10 kΩ resistor (I/O to $V_{CC}$).

The active pull-up feature ensures fast LOW to HIGH transitions. At the end of the active pull-up pulse, the output voltage depends on the internal pull-up resistor and the load current.

The maximum frequency on these lines is 1.5 MHz.

### 8.9.5 VCC regulator

VCC regulator delivers up to 60 mA for class A cards (0 V to 5 V). It also delivers up to 55 mA for class B cards (0 V to 3 V) and up to 35 mA for class C cards (from 0 V to 1.8 V).

The VCC has an internal overload detection at approximately 110 mA for class A and B, and 90 mA for class C.

This detection is internally filtered, allowing the card to draw spurious current pulses as defined in EMVCo specification, without causing a deactivation. The average current value must remain below the maximum.

### 8.9.6 Activation sequence

The presence of a contact card is indicated to PN7462 through PRESN signal. If all supply conditions are met, the PN7462 may start an activation sequence. Figure 17 shows the activation sequence.

The sequencer clock is based on the crystal oscillator: $f_{seq} = f_{XTAL}/10$. When the contact interface is active, the period for activation phases is: $T = 64/f_{seq} = 23.6 \, \mu s$. 
Figure 17. Contact interface - activation sequence

Once the activation sequence is triggered, the following sequence takes place:

- Contact LDOs and DC-to-DC converter (when relevant) starts at $t_1$
- VCC starts rising from 0 to the required voltage (5 V, 3 V, and 1.8 V) at $t_2$
- IO rises to VCC at $t_3$
- CLK starts at $t_4$
- RST pin is enabled at $t_5$

8.9.7 Deactivation sequence

When triggered by the PN7462, the deactivation following sequence takes place:

- Card reset (pin RST) status goes LOW
- Clock (CLK) stopped at LOW level
- Pin IO falls to 0 V
- VCC falls to 0 V
The deactivation sequence is performed in the following cases:

- Removal of card; generated automatically by the PN7462
- Overcurrent detection on pin VCC; generated automatically by the PN7462
- Overcurrent detection on pin IO; generated automatically by the PN7462
- Detection for overheating; generated automatically by the PN7462
- Pin VBUSP going below relevant voltage threshold (optional); part of the pin VBUSP monitor
- Reset request through software

8.9.8 I/O auxiliary - connecting TDA slot extender

To address applications where multiple ISO/IEC 7816 interfaces are needed, the PN7462 integrates the possibility to connect contact slot extenders like TDA8026, TDA8020, or TDA8035.

The following pins are available:

- INT_AUX
- CLK_AUX
- IO_AUX

For more details about the connection, refer to the slot extender documentation.

8.10 Contactless interface - 13.56 MHz

This chapter applies to the products with contactless interface only.

The PN7462 family embeds a high power 13.56 MHz RF frontend. The RF interface implements the RF functionality like antenna driving, the receiver circuitry, and all the low-level functionalities. It helps to realize an NFC forum or an EMVCo compliant reader.
The PN7462 family allows different voltages for the RF drivers. For information related to the RF interface supply, refer Section 8.15.

The PN7462 family uses an external oscillator, at 27.12 MHz. It is a clock source for generating RF field and its internal operation.

Key features of the RF interface are:

- ISO/IEC 14443 type A & B compliant
- MIFARE functionality, including MIFARE Classic encryption in read/write mode
- ISO/IEC 15693 compliant
- NFC Forum - NFCIP-1 & NFCIP-2 compliant
  - P2P, active and passive mode
  - reading of NFC forum tag types 1, 2, 3, 4, and 5
- FeliCa
- ISO/IEC 18000-3 mode 3
- EMVCo contactless 2.6
  - RF level can be achieved without the need of booster circuitry (for some antenna topologies the EMV RF-level compliance might physically not be achievable)
- Card mode - enabling the emulation of an ISO/IEC 14443 type A card
  - Supports Passive Load Modulation (PLM) and Active Load Modulation (ALM)
- Low Power Card Detection (LPCD)
- Adjustable RX-voltage level

A minimum voltage of 2.3 V helps to use card emulation, and P2P passive target functionality in passive load modulation.

A voltage above 2.7 V enables all contactless functionalities.

### 8.10.1 RF functionality

#### 8.10.1.1 Communication mode for ISO/IEC 14443 type A and for MIFARE Classic

The physical level of the communication is shown in Figure 19.

1. Reader to Card: 100 % ASK; modified miller coded; transfer speed 106 kbit/s to 848 kbit/s
2. Card to Reader: Subcarrier load modulation Manchester coded or BPSK, transfer speed 106 kbit/s to 848 kbit/s

**Figure 19. Read/write mode for ISO/IEC 14443 type A and read/write mode for MIFARE Classic**

The physical parameters are described in Table 11.
Table 11. Communication overview for ISO/IEC 14443 type A and read/write mode for MIFARE Classic

<table>
<thead>
<tr>
<th>Communication direction</th>
<th>Signal type</th>
<th>Transfer speed</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>106 kbit/s</td>
</tr>
<tr>
<td></td>
<td></td>
<td>212 kbit/s</td>
</tr>
<tr>
<td></td>
<td></td>
<td>424 kbit/s</td>
</tr>
<tr>
<td></td>
<td></td>
<td>848 kbit/s</td>
</tr>
<tr>
<td>reader to card (send data from the PN7462 family to a card)</td>
<td>reader side modulation</td>
<td>100 % ASK</td>
</tr>
<tr>
<td></td>
<td>bit encoding</td>
<td>modified miller encoding</td>
</tr>
<tr>
<td></td>
<td>bit rate (kbit/s)</td>
<td>$f_c / 128$</td>
</tr>
<tr>
<td>card to reader (PN7462 family receives data from a card)</td>
<td>card side modulation</td>
<td>sub carrier load modulation</td>
</tr>
<tr>
<td></td>
<td>subcarrier frequency</td>
<td>$f_c / 16$</td>
</tr>
<tr>
<td></td>
<td>bit encoding</td>
<td>Manchester encoding</td>
</tr>
</tbody>
</table>

Figure 20 shows the data coding and framing according to ISO/IEC 14443 A.

The internal CRC coprocessor calculates the CRC value based on the selected protocol. In card mode for higher baudrates, the parity is automatically inverted as end of communication indicator.

8.10.1.2 ISO/IEC 14443 B functionality

The physical level of the communication is shown in Figure 21.

1. Reader to Card: NRZ; transfer speed 106 kbit/s to 848 kbit/s
2. Card to reader: Subcarrier load modulation Manchester coded or BPSK, transfer speed 106 kbit/s to 848 kbit/s

Figure 21. ISO/IEC 14443 B read/write mode communication diagram
The physical parameters are described in Table 12.

Table 12. Communication overview for ISO/IEC 14443 B reader/writer

<table>
<thead>
<tr>
<th>Communication direction</th>
<th>Signal type</th>
<th>Transfer speed (106 kbit/s)</th>
<th>Transfer speed (212 kbit/s)</th>
<th>Transfer speed (424 kbit/s)</th>
<th>Transfer speed (848 kbit/s)</th>
</tr>
</thead>
<tbody>
<tr>
<td>reader to card (send data from the PN7462 family to a card) ( f_c = 13.56 \text{ MHz} )</td>
<td>reader side modulation</td>
<td>10 % ASK</td>
<td>10 % ASK</td>
<td>10 % ASK</td>
<td>10 % ASK</td>
</tr>
<tr>
<td></td>
<td>bit encoding</td>
<td>NRZ</td>
<td>NRZ</td>
<td>NRZ</td>
<td>NRZ</td>
</tr>
<tr>
<td></td>
<td>bit rate [kbit/s]</td>
<td>( 128/f_c )</td>
<td>( 64/f_c )</td>
<td>( 32/f_c )</td>
<td>( 16/f_c )</td>
</tr>
<tr>
<td>card to reader (PN7462 family receives data from a card)</td>
<td>card side modulation</td>
<td>sub carrier load modulation</td>
<td>sub carrier load modulation</td>
<td>sub carrier load modulation</td>
<td>sub carrier load modulation</td>
</tr>
<tr>
<td></td>
<td>sub carrier frequency</td>
<td>( f_c / 16 )</td>
<td>( f_c / 16 )</td>
<td>( f_c / 16 )</td>
<td>( f_c / 16 )</td>
</tr>
<tr>
<td></td>
<td>bit encoding</td>
<td>BPSK</td>
<td>BPSK</td>
<td>BPSK</td>
<td>BPSK</td>
</tr>
</tbody>
</table>

8.10.1.3 FeliCa functionality

The FeliCa mode is a general reader/writer to card communication scheme, according to the FeliCa specification. The communication on a physical level is shown in Figure 22.

![Figure 22. FeliCa read/write communication diagram](image)

The physical parameters are described in Table 13.

Table 13. Communication overview for FeliCa reader/writer

<table>
<thead>
<tr>
<th>Communication direction</th>
<th>Signal type</th>
<th>Transfer speed FeliCa (212 kbit/s)</th>
<th>FeliCa higher transfer speeds (424 kbit/s)</th>
</tr>
</thead>
<tbody>
<tr>
<td>reader to card (send data from the PN7462 family to a card) ( f_c = 13.56 \text{ MHz} )</td>
<td>reader side modulation</td>
<td>8 % to 30 % ASK</td>
<td>8 % to 30 % ASK</td>
</tr>
<tr>
<td></td>
<td>bit encoding</td>
<td>Manchester encoding</td>
<td>Manchester encoding</td>
</tr>
<tr>
<td></td>
<td>bit rate</td>
<td>( f_c / 64 )</td>
<td>( f_c / 32 )</td>
</tr>
<tr>
<td>card to reader (PN7462 family receives data from a card)</td>
<td>card side modulation</td>
<td>load modulation</td>
<td>load modulation</td>
</tr>
<tr>
<td></td>
<td>bit encoding</td>
<td>Manchester encoding</td>
<td>Manchester encoding</td>
</tr>
</tbody>
</table>

Note: The PN7462 family does not manage FeliCa security aspects. PN7462 family supports FeliCa multiple reception cycles.
**8.10.1.4 ISO/IEC 15693 functionality**

The physical level of the communication is shown in Figure 24.

**Figure 24. ISO/IEC 15693 read/write mode communication diagram**

1. Reader to Card: 1/256 and 1/4 encoding
2. Card to Reader: Manchester coding

The physical parameters are described in Table 14.

### Table 14. Communication overview for ISO/IEC 15693 reader to label

<table>
<thead>
<tr>
<th>Communication direction</th>
<th>Signal type</th>
<th>Transfer speed</th>
</tr>
</thead>
<tbody>
<tr>
<td>reader to label (send data from the PN7462 family to a card)</td>
<td>reader side modulation</td>
<td>$f_c / 8192$ kbit/s</td>
</tr>
<tr>
<td></td>
<td>10 % to 30 % ASK or 100 % ASK</td>
<td>$f_c / 512$ kbit/s</td>
</tr>
<tr>
<td></td>
<td>bit encoding</td>
<td>1/256</td>
</tr>
<tr>
<td></td>
<td>bit length</td>
<td>4.833 μs</td>
</tr>
<tr>
<td></td>
<td></td>
<td>302.08 μs</td>
</tr>
</tbody>
</table>

### Table 15. Communication overview for ISO/IEC 15693 label to reader

<table>
<thead>
<tr>
<th>Communication direction</th>
<th>Signal type</th>
<th>Transfer speed</th>
</tr>
</thead>
<tbody>
<tr>
<td>label to reader (PN7462 family receives data from a card) $f_c = 13.56$ MHz</td>
<td>card side modulation</td>
<td>$6.62$ kbit/s</td>
</tr>
<tr>
<td></td>
<td>not supported</td>
<td>$13.24$ kbit/s</td>
</tr>
<tr>
<td></td>
<td>not supported</td>
<td>$26.48$ kbit/s</td>
</tr>
<tr>
<td></td>
<td>single (dual) sub carrier load modulation ASK</td>
<td>$52.96$ kbit/s</td>
</tr>
<tr>
<td></td>
<td>bit length (μs)</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>bit encoding</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>subcarrier frequency (MHz)</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td>$f_c / 32$</td>
<td>$f_c / 32$</td>
</tr>
</tbody>
</table>

[1] Fast inventory (page) read command only (ICODE proprietary command).
8.10.1.5 ISO/IEC18000-3 mode 3 functionality

The ISO/IEC 18000-3 mode 3 is not described in this document. For a detailed explanation of the protocol, refer to the ISO/IEC 18000-3 standard.

PN7462 family supports the following features:

- TARI = 9.44 μs or 18.88 μs
- Downlink: Four subcarrier pulse Manchester and two subcarrier pulse Manchester
- Subcarrier: 423 kHz \( (f_c / 32) \) with DR = 0 kHz and 847 kHz \( (f_c / 16) \) with DR = 1

8.10.1.6 NFCIP-1 modes

The NFCIP-1 communication differentiates between an active and a passive communication mode.

- In active communication mode, both initiator and target use their own RF field to transmit data
- In passive communication mode, the target answers to an initiator command in a load modulation scheme. The initiator is active in terms of generating the RF field
- The initiator generates RF field at 13.56 MHz and starts the NFCIP-1 communication
- In passive communication mode, the target responds to initiator command in load modulation scheme. In active communication mode, it uses a self-generated and self-modulated RF field.

PN7462 family supports NFCIP-1 standard. It supports active and passive communication mode at transfer speeds of 106 kbit/s, 212 kbit/s, and 424 kbit/s, as defined in the NFCIP-1 standard.
Table 16. Communication overview for active communication mode

<table>
<thead>
<tr>
<th>Communication direction</th>
<th>Transfer speed</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>106 kbit/s</td>
</tr>
<tr>
<td>initiator to target</td>
<td>according to ISO/IEC 14443 A 100 % ASK, modified miller coded</td>
</tr>
<tr>
<td>target to initiator</td>
<td>according to ISO/IEC 14443 A 100 % ASK, modified miller coded</td>
</tr>
</tbody>
</table>

Note: Transfer speeds above 424 kbit/s are not defined in the NFCIP-1 standard.

Table 17. Communication overview for passive communication mode

<table>
<thead>
<tr>
<th>Communication direction</th>
<th>Transfer speed</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>106 kbit/s</td>
</tr>
<tr>
<td>initiator to target</td>
<td>according to ISO/IEC 14443 A 100 % ASK, modified miller coded</td>
</tr>
</tbody>
</table>
The NFCIP-1 protocol is managed in the PN7462 family customer application firmware.

**Note:** Transfer speeds above 424 kbit/s are not defined in the NFCIP-1 standard.

### ISO/IEC14443 A card operation mode

PN7462 family can be addressed as a ISO/IEC 14443 A card. It means that it can generate an answer in a load modulation scheme according to the ISO/IEC 14443 A interface description.

**Note:** PN7462 family components do not support a complete card protocol. The NFC controller customer application firmware handles it.

The following table describes the physical layer of a ISO/IEC14443 A card mode:

<table>
<thead>
<tr>
<th>Communication direction</th>
<th>ISO/IEC 14443 A (transfer speed: 106 kbit per second)</th>
</tr>
</thead>
<tbody>
<tr>
<td>reader/writer to PN7462 family</td>
<td>modulation on reader side</td>
</tr>
<tr>
<td></td>
<td>bit coding</td>
</tr>
<tr>
<td></td>
<td>bit length</td>
</tr>
<tr>
<td>PN7462 family to reader/writer</td>
<td>modulation on PN7462 family side</td>
</tr>
<tr>
<td></td>
<td>subcarrier frequency</td>
</tr>
<tr>
<td></td>
<td>bit coding</td>
</tr>
</tbody>
</table>

### NFCIP-1 framing and coding

The NFCIP-1 framing and coding in active and passive communication mode is defined in the NFCIP-1 standard.

PN7462 family supports the following data rates:

<table>
<thead>
<tr>
<th>Transfer speed</th>
<th>Framing and coding</th>
</tr>
</thead>
<tbody>
<tr>
<td>106 kbit/s</td>
<td>according to the ISO/IEC 14443 A/MIFARE scheme</td>
</tr>
<tr>
<td>212 kbit/s</td>
<td>according to the FeliCa scheme</td>
</tr>
<tr>
<td>424 kbit/s</td>
<td>according to the FeliCa scheme</td>
</tr>
</tbody>
</table>

### NFCIP-1 protocol support

The NFCIP-1 protocol is not elaborated in this document. The PN7462 family component does not implement any of the high-level protocol functions. These high-level protocol functions are implemented in the microcontroller. For detailed explanation of the protocol,
refer to the NFCIP-1 standard. However, the datalink layer is according to the following policy:

• Speed shall not be changed while there is continuous data exchange in a transaction.
• Transaction includes initialization, anticollision methods, and data exchange (in a continuous way means no interruption by another transaction).

In order not to disturb current infrastructure based on 13.56 MHz, the following general rules to start NFCIP-1 communication are defined:

1. By default, NFCIP-1 device is in target mode. It means that its RF field is switched off.
2. The RF level detector is active.
3. Only if the application requires, the NFCIP-1 device switches to initiator mode.
4. An initiator shall only switch on its RF field if the RF level detector does not detect external RF field during a time of $T_{IDT}$.
5. The initiator performs initialization according to the selected mode.

### 8.10.2 Contactless interface

#### 8.10.2.1 Transmitter (TX)

The transmitter is able to drive an antenna circuit connected to outputs TX1 and TX2 with a 13.56 MHz carrier signal. The signal delivered on pins TX1 and pin TX2 is a 13.56 MHz carrier, modulated by an envelope signal for energy and data transmission. It can be used to drive an antenna directly, using a few passive components for matching and filtering. For a differential antenna configuration, either TX1 or TX2 can be configured to put out an inverted clock.

100 % modulation and several levels of amplitude modulation on the carrier can be performed to support 13.56 MHz carrier-based RF-reader/writer protocols. The standards ISO/IEC14443 A and B, FeliCa, and ISO/IEC18092 define the protocols.

The PN7462 family embeds an overshoot and undershoot protection. It is used to configure additional signals on the transmitter output, for controlling the signal shape at the antenna output.

![Figure 28. PN7462 family output driver](image)

#### 8.10.2.2 Receiver (RX)

In reader mode, the response of the PICC device is coupled from the PCB antenna to the differential input RXP/RXN. The reader mode receiver extracts this signal by first removing the carrier in passive mixers (direct conversion for I and Q). It then filters
and amplifies the baseband signal before converting to digital values. The conversion to digital values is done with two separate ADCs, for I and Q channels. Both I and Q channels have a differential structure, which improves the signal quality.

The I/Q mixer mixes the differential input RF-signal down to the baseband. The mixer has a bandwidth of 2 MHz.

The down-mixed differential RX input signals are passed to the BBA and a band-pass filter. For considering all the protocols (type A/B, FeliCa), the high-pass cut-off frequency of BBA is configured between 45 kHz and 250 kHz. The configuration is done in four different steps. The low-pass cut-off frequency is greater than 2 MHz.

The output of band-pass filter is further amplified with a gain factor which is configurable between 30 dB and 60 dB. The baseband amplifier (BBA)/ADC I-channel and Q-channel can be enabled separately. It is required for ADC-based card mode functionality as only the I-channel is used in this case.

**Figure 29. Receiver block diagram**

**VMID**

A resistive divider between AVDD and GND generates VMID. The resistive divider is connected to the VMID pin. An external blocking capacitor of typical value 100 nF is connected.

**Automatic Gain Control (AGC)**

The contactless interface AGC is used to control the amplitude of 13.56 MHz sine-wave input signal received. The signal is received at the antenna connected between the pins RXP and RXN. A comparator is used to compare the peak value of the input signal with a reference voltage.

A voltage divider circuit is used to generate the reference voltage. An external resistor (typically 3.3 kΩ) is connected to the RX input, which forms a voltage divider with an on-chip variable resistor. The voltage divider circuit so formed has a 10-bit resolution.

**Note:** The comparator monitors the RXP signal only.

By varying the on-chip resistor, the amplitude of the input signal can be modified. The value of on-chip resistor is increased or decreased, depending on the output of the sampled comparator. The on-chip resistor value is adjusted until the peak of the input signal matches the reference voltage. Thus, the AGC circuit automatically controls the amplitude of the RX input.

The internal amplitude controlling resistor in the AGC has a default value of 10 KΩ. It means that, when the resistor control bits in AGC_VALUE_REG <9:0> are all 0, the resistance is 10 KΩ. As the control bits are increased, resistors are switched in parallel to
the 10 KΩ resistor. It lowers the resultant resistance value to 5 kΩ (AGC_VALUE_REG <9:0>, all bits set to 1).

Mode detector

The mode detector is a functional block of the PN7462 family which senses for an RF field generated by another device. The mode detector facilitates to distinguish between type A and FeliCa target mode. The host responds depending on the recognized protocol generated by an initiator peer device.

Note: The PN7462 family emulates type A cards and peer-to-peer active target modes according to ISO / IEC18092.

8.10.3 Low-Power Card Detection (LPCD)

The low-power card detection is an energy saving feature of the PN7462 family. It detects the presence of a card without starting a communication. Communication requires more energy to power the card and takes time, increasing the energy consumption.

It is based on antenna detuning detection. When a card comes close to the reader, it affects the antenna tuning, which is detected by PN7462 family.

The sensitivity can be varied for adjusting to various environment and applications constraints.

Remark: Reader antenna detuning may have multiple sources such as cards and metal near the antenna. Hence it is important to adjust the sensitivity with care to optimize the detection and power consumption. As the generated field is limited, distance for card detection might be reduced compared to normal reader operation. Performances depend on the antenna and the sensitivity used.

8.10.4 Active Load Modulation (ALM)

When PN7462 family is used in card emulation mode or P2P passive target mode, it modulates the field emitted by the external reader or NFC passive initiator.

To modulate the field, PN7462 family offers two possibilities:

- Passive Load Modulation (PLM): The PN7462 family modifies the antenna characteristics, which are detected by the reader through antenna coupling.
- Active Load Modulation (ALM): The PN7462 family generates a small field, in phase opposition with the field emitted by the reader. This modulation is detected by the reader reception stage.
The modulation type to use depends on the external reader and the antenna of PN7462 family and the application.

### 8.10.5 Dynamic Power Control (DPC)

The PN7462 family supports the Dynamic Power Control (DPC) feature. A lookup table is used to configure the output voltage and to control the transmitter current. In addition to the control of the transmitter current, wave shaping settings can be controlled as well, depending on the selected protocol and the measured antenna load.

#### 8.10.5.1 RF output control

The DPC controls the RF output current and output voltage depending on the loading condition of the antenna.

#### 8.10.5.2 Adaptive Waveform Control (AWC)

The DPC includes the Adaptive Waveform Control (AWC) feature. Depending on the level of detected detuning on the antenna, RF wave shaping related register settings can be automatically updated, according to the selected protocol. A lookup table is used to configure the modulation index, the rise time and the fall time.

### 8.11 Timers

The PN7462 family includes two 12-bit general-purpose timers (on LFO clock domain) with match capabilities. It also includes two 32-bit general-purpose timers (on HFO clock domain) and a Watchdog Timer (WDT).

The timers and WDT can be configured through software via a 32-bit APB slave interface.

#### Table 20. Timer characteristics

<table>
<thead>
<tr>
<th>Name</th>
<th>Clock source</th>
<th>Frequency</th>
<th>Counter length</th>
<th>Resolution</th>
<th>Maximum delay</th>
<th>Chaining</th>
</tr>
</thead>
<tbody>
<tr>
<td>Timer 0</td>
<td>LFO/2</td>
<td>182.5 kHz</td>
<td>12 bit</td>
<td>300 μs</td>
<td>1.2 s</td>
<td>No</td>
</tr>
<tr>
<td>Timer 1</td>
<td>LFO/2</td>
<td>182.5 kHz</td>
<td>12 bit</td>
<td>300 μs</td>
<td>1.2 s</td>
<td>Yes</td>
</tr>
<tr>
<td>Timer 2</td>
<td>HFO</td>
<td>20 MHz</td>
<td>32 bit</td>
<td>50 ns</td>
<td>214 s</td>
<td>No</td>
</tr>
<tr>
<td>Timer 3</td>
<td>HFO</td>
<td>20 MHz</td>
<td>32 bit</td>
<td>50 ns</td>
<td>214 s</td>
<td>No</td>
</tr>
<tr>
<td>Watchdog</td>
<td>LFO/128</td>
<td>2.85 kHz</td>
<td>10 bit</td>
<td>21.5 ms</td>
<td>22 s</td>
<td>No</td>
</tr>
</tbody>
</table>

#### 8.11.1 Features of timer 0 and timer 1

- 12-bit counters
- One match register per timer, no capture registers and capture trigger pins are needed
- One common output line gathering the four timers (Timer 0, Timer 1, Timer 2, and Timer 3)
- Interrupts
- Timer 0 and timer 1 can be concatenated (multiplied)
- Timer 0 and timer 1 have two count modes: single-shot or free-running
• Timer 0 and timer 1 timeout interrupts can be individually masked
• Timer 0 and timer 1 clock source is LFO clock (LFO/2 = 182.5 kHz)

Remark: The timers are dedicated for RF communication.

### 8.11.2 Features of timer 2 and timer 3

- 32-bit counters
- 1 match register per timer, no capture registers and capture trigger pins are needed
- 1 common output line gathering four timers (Timer 0, Timer 1, Timer 2, and Timer 3)
- Interrupts
- Timer 2 and timer 3 have two count modes: single-shot and free-running
- Timer 2 and timer 3 timeout interrupts can be individually masked
- Timer 2 and timer 3 clock source is the system clock

### 8.12 System tick timer

The PN7462 family microcontroller includes a system tick timer (SYSTICK) that generates a dedicated SYSTICK exception at a fixed time interval (10 ms).

### 8.13 Watchdog timer

If the microcontroller enters an erroneous state, the watchdog timer resets the microcontroller. When the watchdog timer is enabled, if the user program fails to "feed" (reload) the watchdog timer within a predetermined time, it generates a system reset.

The watchdog timer can be enabled through software. If there is a watchdog timeout leading to a system reset, the timer is disabled automatically.

- 10-bit counter
- Based on a 2.85 kHz clock
- Triggers an interrupt when a predefined counter value is reached
- Connected to the Arm subsystem NMI (non-maskable interrupt)
- If the watchdog timer is not periodically loaded, it resets PN7462 family

### 8.14 Clocks

The PN7462 family clocks are based on the following clock sources:

- 27.12 MHz external quartz
- 27.12 MHz crystal oscillator
- Internal oscillator: 20 MHz High Frequency Oscillator (HFO)
- Internal oscillator: 365 kHz Low Frequency Oscillator (LFO)
- Internal PLL at 48 MHz for the USB interface

Figure 31 indicates the clocks used by each IP.
8.14.1 Quartz oscillator (27.12 MHz)

The 27.12 MHz quartz oscillator is used as a reference for all operations where the stability of the clock frequency is important for reliability. It includes contactless interface, SPI and I²C master interfaces, USB PLL for the USB interface, and HSUART.

Regular and low-power crystals can be used. Figure 32 shows the circuit for generating stable clock frequency. The quartz and trimming capacitors are off-chip.

Table 21 describes the levels of accuracy and stability required on the crystal.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>ftal</td>
<td>crystal frequency</td>
<td>ISO/IEC and FCC compliance</td>
<td>-</td>
<td>27.12</td>
<td>-</td>
<td>MHz</td>
</tr>
<tr>
<td>Δftal</td>
<td>crystal frequency accuracy</td>
<td>[1]</td>
<td>-50</td>
<td>-</td>
<td>+50</td>
<td>ppm</td>
</tr>
<tr>
<td>ESR</td>
<td>equivalent series resistance</td>
<td></td>
<td>-</td>
<td>50</td>
<td>100</td>
<td>Ω</td>
</tr>
</tbody>
</table>

Figure 31. Clocks and IP overview

Figure 32. Crystal oscillator connection

[1] ISO/IEC 10796-2 and/or ETSI EN 302 204-1 and/or FCC part 15 do not cover the frequency accuracy.

© NXP B.V. 2019. All rights reserved.
### Symbol and Parameter Conditions

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>C&lt;sub&gt;L&lt;/sub&gt;</td>
<td>load capacitance</td>
<td>-</td>
<td>10</td>
<td>-</td>
<td>-</td>
<td>pF</td>
</tr>
<tr>
<td>P&lt;sub&gt;drive&lt;/sub&gt;</td>
<td>drive power</td>
<td>-</td>
<td>-</td>
<td>100</td>
<td>-</td>
<td>μW</td>
</tr>
</tbody>
</table>

1. This requirement is according to FCC regulations requirements. The frequency should be +/- 14 kHz to meet ISO/IEC 14443 and ISO/IEC 18092.

#### 8.14.2 USB PLL

The PN7462 family integrates a dedicated PLL to generate a low-noise 48 MHz clock, by using the 27.12 MHz from the external crystal. The 48 MHz clock generated is used as the USB main clock.

Following are the USB PLL features:

- Low-skew, peak-to-peak cycle-to-cycle jitter, 48 MHz output clock
- Low power in active mode, low power-down current
- On-chip loop filter, external RC components not needed

#### 8.14.3 High Frequency Oscillator (HFO)

The PN7462 family has an internal low-power High Frequency Oscillator (HFO) that generates a 20 MHz clock. The HFO is used to generate the system clock. The system clock default value is 20 MHz, and it can be configured to 10 MHz and 5 MHz for reducing power consumption.

#### 8.14.4 Low Frequency Oscillator (LFO)

The PN7462 family has an internal low-power Low Frequency Oscillator (LFO) that generates a 365 kHz clock. The LFO is used by EEPROM, POR sequencer, contactless interface, timers, and watchdog.

#### 8.14.5 Clock configuration and clock gating

In order to reduce the overall power consumption, the PN7462 family facilitates adjustment of system clock. It integrates clock gating mechanisms.

The system clock can be configured to the following values: 20 MHz, 10 MHz, and 5 MHz.

The clock of the following blocks can be activated or deactivated, depending on the peripherals used:

- Contactless interface
- Contact interface
- Host interfaces
- I<sub>2</sub>C master interface
- SPI master interface
- CRC engine
- Timers
- Random generator
- System clock
- EEPROM
• Flash memory

8.15 Power management

8.15.1 Power supply sources

The PN7462 family is powered using the following supply inputs:

• VBUS: main supply voltage for internal analog modules, digital logic, and memories
• VBUSP: supply voltage for the contact interface
• TVDD_IN: supply for the contactless interface
• PVDD_IN: pad voltage reference and supply of the host interface (HSU, USB, I²C, and SPI) and the GPIOs
• PVDD_M_IN: pad voltage reference and supply for the master interface (SPI and I²C)
• DVDD: supply for the internal digital blocks

8.15.2 PN7462 Power Management Unit (PMU)

The integrated Power Management Unit (PMU) provides supply for internal analog modules, internal digital logic and memories, pads. It also provides supply voltages for the contactless and contact interface.

It automatically adjusts internal regulators to minimize power consumption during all possible power states.

The power management unit embeds a mechanism to prevent the IC from overheat, overconsumption, or overloading the DC-to-DC converter:

• TXLDO 5 V monitoring
• VCC current limiter
• DC-to-DC converter current overload
• SCVDD current overload
• Temperature sensor
PN7462 embeds five Low Drop-Out regulators (LDO) for ensuring the stability of power supply, while the application is running.

- **MLDO (main LDO):** It provides 1.8 V supply for internal analog, digital and memory modules
- **TXLDO:** This LDO can be used to supply the RF transmitter
- **PVDD_LDO:** PVDD_LDO provides 3.3 V that can be used for all pads supply
- **SC_LDO:** This LDO provides a 2.4 V output to be used for contact card supply. The main aim is to be able to address class B operation when the voltage available is below 3.9 V. It is achieved by providing a stable input voltage to the internal DC-to-DC converter.
- **VCC_LDO:** The VCC_LDO provides the supply for the contact smart card

Some are used while some are optional, like the TX_LDO which is proposed for the RF interface. It is up to the application designer to decide whether LDOs should be used.

### 8.15.2.1 Main LDO

The Main LDO (MLDO) provides a 1.8 V supply for all internal, digital and memory modules. It takes input from VBUS. MLDO includes a current limiter that avoids damage to the output transistors.

Output supply is available on VDD pin which must be connected externally to the DVDD pin.

Following are the main LDO features:

- Main Low-Drop-Out (MLDO) voltage regulator powered by VBUS (external supply)
- Current limiter to avoid damaging the output transistors
8.15.2.2 PVDD_LDO

The PVDD_LDO provides 3.3 V supply, that can be used for all digital pads. It may also be used to provide 3.3 V power to external components, avoiding an external LDO. It is supplied by VBUS, and requires a minimum voltage of 4 V to be functional. It delivers a maximum of 30 mA.

The output pin for PVDD_LDO is PVDD_OUT.

PVDD_LDO is used to provide the necessary supply to PVDD_IN and PVDD_M_IN (pad supply for master interfaces).

When an external supply is used, PVDD_OUT must be connected to the ground. When the LDO output is connected to the ground, the chip switches off the PVDD_LDO.

The PVDD_LDO has a low-power mode, which is used automatically when the chip is in standby mode or suspend mode. It facilitates supply to HOST pads and GPIOs, and to detect wake-up signals coming from these interfaces.

Following are the PVDD_LDO features:

• Low-Drop-Out voltage regulator powered by \( V_{DDP(VBUS)} \) (external supply)
• Supports soft-start mode to limit inrush current during the initial charge of the external capacitance when the LDO is powered up
• Current limiter to avoid damaging the output transistors

Note: When PVDD_LDO is used, there must not be any load current drawn from PVDD_LDO during the soft start of the PVDD_LDO.

8.15.2.3 Contact interface - SCLDO LDO

The SCLDO provides a regulated voltage to the DC-to-DC converter, to enable class B operation when \( V_{DDP(VBUS)} \) is in between 2.7 V to 3.9 V.

Following are the contact interface features:

• Current limiter for short circuit protection
• Supports soft-start mode to limit the inrush current during the initial charge of the external capacitance when the LDO is powered up

8.15.2.4 Contact interface DC-to-DC converter

The PN7462 includes a DC-to-DC converter that supports class A and class B cards, when the input voltage \( V_{DDP(VBUSP)} \) is not sufficient.

The DC-to-DC converter is a capacitance voltage doubler. It takes power from the SCLDO. The DC-to-DC converter can be bypassed. Its output (VUP) is regulated between 3.3 V to 5.5 V.

The DC-to-DC converter can work in the following modes:

• Follower mode: This mode is used when \( V_{DDP(VBUSP)} \) is high enough to provide the desired power to the VCC LDO
• Doubler mode: This mode is used when \( V_{DDP(VBUSP)} \) is not high enough to supply the requested VCC output

The doubler mode is used in the following conditions:

• Class A cards support
• Class B cards support, when \( V_{\text{DDP(VBUSP)}} \) is less than 3.9 V

For class C cards, the DC-to-DC converter is always in a follower mode.

An external capacitor (470 nF) should be connected between SAM and SAP pins, to ensure the functioning of the DC-to-DC converter.

<table>
<thead>
<tr>
<th>Supported card</th>
<th>( V_{\text{DDP(VBUSP)}} )</th>
<th>SCLCO mode</th>
<th>DC-to-DC converter mode</th>
</tr>
</thead>
<tbody>
<tr>
<td>Class A</td>
<td>&gt; 3 V</td>
<td>follower mode</td>
<td>doubler mode</td>
</tr>
<tr>
<td>Class B</td>
<td>2.7 V &lt; ( V_{\text{DDP(VBUSP)}} &lt; 3.9 ) V</td>
<td>LDO mode</td>
<td>doubler mode</td>
</tr>
<tr>
<td>Class B</td>
<td>&gt; 3.9 V</td>
<td>follower mode</td>
<td>follower mode</td>
</tr>
<tr>
<td>Class C</td>
<td>&gt; 2.7 V</td>
<td>follower mode</td>
<td>follower mode</td>
</tr>
</tbody>
</table>

### 8.15.2.5 VCC LDO

The VCC LDO supplies contact interface supply \( V_{\text{CC}} \).

Following are the VCC LDO features:

• Low drop-out voltage regulator
• Current limiter for chip and card protection
• Automatic deactivation in case of overload

### 8.15.2.6 TXLDO

The PN7462 family consists of an internal transmitter supply LDO. The TXLDO can be used to maintain a constant output voltage for the RF interface.

The TXLDO is designed to protect the chip from voltage ripple introduced by the power supply on the pin VUP_TX. It is powered through the pin VUP_TX.

The programmable output voltages are: 3.0 V, 3.3 V, 3.6 V, 4.5 V, and 4.75 V.

For a given output voltage, VUP_TX shall always be higher than 0.3 V. In other words, to supply a 3 V output, the minimum voltage to be applied on VUP_TX is 3.3 V. If the voltage is not sufficient, then the voltage at the pin TVDD_OUT follows the voltage at the pin VUP_TX, lowered of 0.3 V.

When it is not used, TVDD_OUT shall be connected to TVDD_IN and VUP_TX, and TX_LDO shall be turned off. It must be ensured, that TVDD_IN and TVDD_OUT are never higher than VUP_TX.

Following are the TXLDO features:

• Low-Drop-Out (TXLDO) voltage regulator
• Current load up to 180 mA
• Supports soft-start mode to limit inrush current during the initial charge of the external capacitance
• Current limiter to avoid damaging the output transistors
8.15.3 **PN736X Power Management Unit (PMU)**

The integrated Power Management Unit (PMU) provides supply for internal analog modules, internal digital logic and memories, pads. It also provides supply voltages for the contactless interface.

It automatically adjusts internal regulators to minimize power consumption during all possible power states.

The power management unit embeds a mechanism to prevent the IC from overheat, overconsumption, or overloading the DC-to-DC converter:

- TXLDO 5 V monitoring
- Temperature sensor

![PN736X LDOs and power pins overview](image_url)

PN736X embeds three Low Drop-Out regulators (LDO) for ensuring the stability of power supply, while the application is running.

- **MLDO** (main LDO): It provides 1.8 V supply for internal analog, digital and memory modules
- **TXLDO**: This LDO can be used to supply the RF transmitter
- **PVDD_LDO**: PVDD_LDO provides 3.3 V that can be used for all pads supply

Some are used while some are optional, like the TX_LDO which is proposed for the RF interface. It is up to the application designer to decide whether LDOs should be used.

### 8.15.3.1 Main LDO

The Main LDO (MLDO) provides a 1.8 V supply for all internal, digital and memory modules. It takes input from VBUS. MLDO includes a current limiter that avoids damage to the output transistors.

Output supply is available on VDD pin which must be connected externally to the DVDD pin.

Following are the main LDO features:
• Main Low-Drop-Out (MLDO) voltage regulator powered by VBUS (external supply)
• Current limiter to avoid damaging the output transistors

8.15.3.2 PVDD_LDO

The PVDD_LDO provides 3.3 V supply, that can be used for all digital pads. It may also be used to provide 3.3 V power to external components, avoiding an external LDO. It is supplied by VBUS, and requires a minimum voltage of 4 V to be functional. It delivers a maximum of 30 mA.

The output pin for PVDD_LDO is PVDD_OUT.

PVDD_LDO is used to provide the necessary supply to PVDD_IN and PVDD_M_IN (pad supply for master interfaces).

When an external supply is used, PVDD_OUT must be connected to the ground. When the LDO output is connected to the ground, the chip switches off the PVDD_LDO.

The PVDD_LDO has a low-power mode, which is used automatically when the chip is in standby mode or suspend mode. It facilitates supply to HOST pads and GPIOs, and to detect wake-up signals coming from these interfaces.

Following are the PVDD_LDO features:
• Low-Drop-Out voltage regulator powered by \( V_{DDP(VBUS)} \) (external supply)
• Supports soft-start mode to limit inrush current during the initial charge of the external capacitance when the LDO is powered up
• Current limiter to avoid damaging the output transistors

Note: When PVDD_LDO is used, there must not be any load current drawn from PVDD_LDO during the soft start of the PVDD_LDO.

8.15.3.3 TXLDO

The PN7462 family consists of an internal transmitter supply LDO. The TXLDO can be used to maintain a constant output voltage for the RF interface.

The TXLDO is designed to protect the chip from voltage ripple introduced by the power supply on the pin VUP_TX. It is powered through the pin VUP_TX.

The programmable output voltages are: 3.0 V, 3.3 V, 3.6 V, 4.5 V, and 4.75 V.

For a given output voltage, VUP_TX shall always be higher than 0.3 V. In other words, to supply a 3 V output, the minimum voltage to be applied on VUP_TX is 3.3 V. If the voltage is not sufficient, then the voltage at the pin TVDD_OUT follows the voltage at the pin VUP_TX, lowered of 0.3 V.

When it is not used, TVDD_OUT shall be connected to TVDD_IN and VUP_TX, and TX_LDO shall be turned off. It must be ensured, that TVDD_IN and TVDD_OUT are never higher than VUP_TX.

Following are the TXLDO features:
• Low-Drop-Out (TXLDO) voltage regulator
• Current load up to 180 mA
• Supports soft-start mode to limit inrush current during the initial charge of the external capacitance
• Current limiter to avoid damaging the output transistors
8.15.4 Power-up sequence

![Figure 35. TX_LDO used](image1)

![Figure 36. TX_LDO not used](image2)

Table 23. Power-up sequence

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Min</th>
<th>Max</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>t(\text{VBUS;VUP_TX})</td>
<td>0 (\mu)s</td>
<td>-</td>
<td>VUP_TX must not be supplied before VBUS</td>
</tr>
<tr>
<td>t(\text{VBUS;TVDD_IN})</td>
<td>0 (\mu)s</td>
<td>-</td>
<td>TVDD_IN must not be supplied before VBUS</td>
</tr>
<tr>
<td>t(\text{VBUS;PVDD_IN})</td>
<td>0 (\mu)s</td>
<td>-</td>
<td>PVDD_IN must not be supplied before VBUS</td>
</tr>
</tbody>
</table>

VUP\_TX, TVDD\_IN and PVDD\_IN must never rise before VBUS at any time.

TVDD\_IN shall be lower or equal to VUP\_TX.
8.15.5 Power modes

The PN7462 family offers four different power modes, that enable the user to optimize its energy consumption. They are:

- Hard power-down mode
- Standby mode
- USB suspend mode
- Active mode

8.15.5.1 Active mode

In active mode, all functionalities are available and all IPs can be accessed. It is possible to configure the various clocks (IP clock, system clock) using register settings so that chip consumption is reduced. If IPs are not used, they can be disabled.

8.15.5.2 Standby mode

In standby mode, only a reduced part of the digital and the analog is active. It reduces the chip power consumption. The possible wake-up sources are still powered.

The LFO clock is used to lower the energy needs.

**Active part in standby mode:** Main LDO is active, in a low-power mode, plus all configured wake-up sources.

Depending on the application requirements, it is possible to configure PVDD_LDO in active mode, low-power mode or shut down mode when PN7462 family is going to standby mode. PVDD_LDO is active in a low-power mode by default.

**Entering in standby mode:** The application code triggers standby mode. Before entering in standby mode, the PN7462 manages the deactivation of the contact card.

The PN7462 family has two internal temperature sensors. If these sensors detect an overheat, the chip is put into standby mode by the application firmware. It leaves the standby mode when both temperature sensors indicate that the temperature has come below the configured limit.

**Limitations:** Standby mode is not possible in the following cases:

- A host communication is in progress.
- A wake-up condition is fulfilled. For example, external RF field presence is a wake-up source, and a field is detected.
- The RF field detector is a possible wake-up source, and the RF field detector is disabled.
- PVDD is **not** present.

8.15.5.3 Suspend mode

In suspend mode, clock sources are stopped except LFO. It reduces the chip power consumption.

**Entering in suspend mode:** An interrupt indicates to the application firmware when no activity has been detected on the USB port for more that 3 ms. The application code triggers the suspend mode.
Before entering in suspend mode, the PN7462 manages automatically, the deactivation of the contact card.

**Limitations**: Suspend mode is prevented in the following cases:

- A host communication is in progress.
- A wake-up condition is fulfilled. For example, external RF field presence is a wake-up source, and a field is detected.
- The RF field detector is a possible wake-up source, and the RF field detector is disabled.
- No voltage at pin PVDD.

### 8.15.5.4 Wake-up from standby mode and suspend mode

PN7462 family can be woken-up from standby mode, and suspend mode, using the following means:

- Host Interface: SPI, HSUART, I²C, and USB if already selected before standby mode (SPI, HSUART, and I²C) or suspend mode (USB).
- RF field detection (presence of a reader or an NFC device in reader mode or P2P initiator)
- GPIO
- Contact card insertion, contact card removal (PN7462AUHN only)
- Interrupt generated on the auxiliary UART interface, through the interrupt pin (PN7462AUHN and PN7462AUEV only)
- Wake-up counter, for example to timely check for the presence of any contact or contactless card
- Current overconsumption on the PVDD_OUT, voltage above 5 V on TVDD_IN
- Temperature sensor: When the chip goes in to standby mode because of over-heating, and when the temperature goes below the sensor configured value, it wakes-up automatically. Each temperature sensor can be configured separately.

It is possible to configure the sources as enabled or disabled.

### 8.15.5.5 Hard Power-Down (HPD) mode

The Hard Power-Down (HPD) reduces the chip power consumption, by powering down most of its blocks. All clocks and LDOs are turned off, except the main LDO which is set in low-power mode.

**Entering in HPD mode**: If the RST_N pin is set to low, the NFC controller enters in to Hard Power Down (HPD) mode. It also enters in to HPD mode if the V_{DDP(VBUS)} goes below the critical voltage necessary for the chip to work (2.3 V) and the auto HPD feature is enabled.

**Exiting the HPD mode**: The NFC controller leaves the HPD mode, when both RST_N pin is set to high level and the V_{DDP(VBUS)} voltage is above 2.3 V.

### 8.15.6 Voltage monitoring

The voltage monitoring mode detects whether the voltage is within the operational conditions to enable a proper operation of the RF interface or the contact interface. The following power supplies are monitored: VBUS (two voltage monitors), VBUS_P (one voltage monitor).
Section 9.1.2 discusses about the minimum voltages necessary for contactless interface operation and Section 9.1.3 for the contact interface operation.

Table 24. Threshold configuration for voltage monitor

<table>
<thead>
<tr>
<th>Voltage monitor</th>
<th>Threshold 1</th>
<th>Threshold 2</th>
<th>Threshold 3</th>
</tr>
</thead>
<tbody>
<tr>
<td>VBUSMON1</td>
<td>2.3 V</td>
<td>2.7 V</td>
<td>n.a. [1]</td>
</tr>
<tr>
<td>VBUSMON2</td>
<td>2.7 V</td>
<td>4.0 V</td>
<td>n.a. [1]</td>
</tr>
<tr>
<td>VBUSP</td>
<td>2.7 V</td>
<td>3.0 V</td>
<td>3.9 V</td>
</tr>
</tbody>
</table>

[1] n.a. means not applicable.

8.15.6.1 VBUS monitor

The PN7462 family includes up to two levels (2.3 V or 2.7 V) for monitoring the voltage on the VBUS pin. If this voltage falls below one of the selected levels, the BOD asserts an interrupt signal to the PCR. This signal may be enabled for interrupt in the interrupt enable register in the PCR, to cause a CPU interrupt. Alternatively, software can monitor the signal by reading a dedicated status register. Two threshold levels (2.3 V or 2.7 V) can be selected to cause a forced Hard Power-Down (HPD) of chip.

8.15.6.2 VBUSP monitor

The PN7462 family includes three levels (2.7 V, 3.0 V, and 3.9 V) for monitoring the voltage on the VBUSP pin.

In addition to the above, the following applies to products with contact interface: When the voltage falls below the selected threshold value, and CT automatic deactivation is enabled in the PCR system register, hardware automatically de-activates the CT interface. An interrupt signal is also asserted to the PCR. This signal can be enabled for interrupt in the interrupt enable register in the PCR, to cause a CPU interrupt. Software must check VBUSP monitor levels by reading dedicated status registers before starting card activation sequence.

8.15.6.3 PVDD LDO supply monitor

The PN7462 family includes up to two levels (VBUSMON2: 2.7 V or 4.0 V) for monitoring the voltage on the PVDD LDO input supply. If supply voltage is 4.0 V or above, PVDD LDO can be enabled. The software has to check whether the voltage is sufficient before enabling the LDO.

8.15.7 Temperature sensor

The PN7462 family power management unit provides temperature sensors, associated to the TX_LDO and the contact interface DC-to-DC converter. It detects problems that would result in high power consumption and heating, which could damage the chip and the user device.

Triggering levels are configurable. Following temperatures can be chosen: 135 °C, 130 °C, 125 °C, and 120 °C. By default, the temperature sensor is set to 120 °C.

When one of the temperature sensors detects an increase in temperature above the configured level, an interrupt is generated. The application can then decide to go
into standby or suspend mode. The PN registers indicate which temperature sensor generated the interrupt.

When the temperature goes below the configured threshold temperature, the NFC controller wakes up automatically.

### 8.16 System control

#### 8.16.1 Reset

PN7462 family has six possible sources for reset. The list of sources is described in Table 21.

<table>
<thead>
<tr>
<th>Source</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>software - PCR</td>
<td>soft reset from the PCR peripheral</td>
</tr>
<tr>
<td>software - Arm</td>
<td>software reset form the Arm processor</td>
</tr>
<tr>
<td>I²C interface</td>
<td>I²C Standard 3.0 defines a method to reset the chip via an I²C command[1]</td>
</tr>
<tr>
<td>watchdog</td>
<td>reset the chip if the watchdog threshold is not periodically reloaded</td>
</tr>
<tr>
<td>VBUS voltage</td>
<td>power-on reset sequence; if the voltage is above 2.3 V, reset the chip</td>
</tr>
</tbody>
</table>

[1] This feature can be disabled.

The watchdog reset, I²C reset and soft resets from PCR and Arm processor resets the chip except the PCR and the Arm debug interface. The Power-On Reset (POR) resets the complete chip including the PCR and Arm debug interface.

Upon reset, the processor executes the first instruction at address 0, which is initially the reset vector mapped from the boot block. At that point, all the processor and peripheral registers are initialized to predetermined values.

#### 8.16.2 Brown-Out Detection (BOD)

The PN7462 family includes up to two levels for monitoring the voltage on the VBUS pin. If this voltage falls below one of the selected voltages (2.3 V or 2.7 V), the BOD asserts an interrupt signal to the PCR. This signal can be enabled for interrupt in the interrupt enable register in the PCR, to cause a CPU interrupt. Alternatively, software can monitor the signal by reading a dedicated status register. Two threshold levels (2.3 V and 2.7 V) can be selected to cause a forced Hard Power-Down (HPD) of the chip.

#### 8.16.3 APB interface and AHB-Lite

All APB peripherals are connected to one APB bus.

The AHB-Lite connects the AHB masters. The AHB masters include the CPU bus of the Arm Cortex-M0, host interface, contactless interface, SPI interface to the flash memory. It also includes EEPROM memory, SRAM, ROM, and AHB to APB bridge.
8.16.4 External interrupts
PN7462 family enables the use of 12 GPIOs as edge or level sensitive inputs (GPIO1 to GPIO12).

8.17 SWD debug interface
The Cortex-M0 processor-based devices use serial wire Arm CoreSight™ Debug technology. The PN7462 family is configured to support four break points and two watch points.

The SWD interface can be disabled for having code (or data) read/write access protection. A dedicated SWD disable bit is available in the protected area of the EEPROM memory. Once the SWD interface is disabled, it is not possible to enable it anymore.

8.17.1 SWD interface features
- Run control of the processor allowing to start and stop programs
- Single step one source or assembler line
- Set breakpoints while the processor is running
- Read/write memory contents and peripheral registers on-the-fly
- "printf" like debug messages through the SWD interface
9 Application design-in information

9.1 Power supply connection

The following table indicates the power sources for all the PN7462 family power inputs.

<table>
<thead>
<tr>
<th>Power inputs</th>
<th>Power sources</th>
<th>Comment</th>
</tr>
</thead>
<tbody>
<tr>
<td>VBUS</td>
<td>external source</td>
<td>chosen according to the expected performances (contact interface and Class A/B/C support, RF power when TX_LDO is used, global power consumption)</td>
</tr>
<tr>
<td>VBUSP</td>
<td>external source; connected to VBUS</td>
<td>VBUSP is connected to VBUS, with the addition of a decoupling capacitor</td>
</tr>
<tr>
<td>TVDD_IN</td>
<td>external supply or using the TX_LDO</td>
<td>external supply can be used (up to 5.5 V) to increase RF power</td>
</tr>
<tr>
<td>PVDD_IN</td>
<td>external supply or using PVDD_LDO</td>
<td>PVDD_LDO can be used, when ( \text{VDD}(\text{VBUS}) &gt; 4 ) V. It makes a regulated 3.3 V supply available to GPIO and host interface pads, without the addition of an external LDO for 1.8 V, external supply is used</td>
</tr>
<tr>
<td>PVDD_M_IN</td>
<td>external supply or using PVDD_LDO</td>
<td>PVDD_LDO can be used, when ( \text{VDD}(\text{VBUS}) &gt; 4 ) V. It makes a regulated 3.3 V supply available to GPIO and host interface pads, without the addition of an external LDO external supply is used for 1.8 V</td>
</tr>
<tr>
<td>DVDD</td>
<td>connected to the VDD output</td>
<td>VDD provides 1.8 V stabilized supply, out of the MAIN_LDO</td>
</tr>
</tbody>
</table>

1. When external supply and PVDD_OUT are not used, PVDD_OUT must be connected to the ground, with a ground resistance of less than 10 Ω.
9.1.1 Powering up the microcontroller

1. Powering up the microcontroller and the digital blocks (DVDD).
2. Two possibilities for powering the pad interfaces (PVDD_IN and PVDD_M_IN (3)).

**Remark:** The capacitance must be chosen so that the capacitance value is correct at 5 V

**Figure 37. Powering up the microcontroller**

The schematics in **Figure 37** describe the power supply of the chip (V_{DDP(VBUS)}), including the digital blocks supply (DVDD). It indicates two possibilities to supply the pads, using the internal LDO, or using an external supply. The internal LDO requires that V_{DDP(VBUS)} > 4 V. It avoids the requirement of a separate LDO when V_{DDP(VBUS)} has a sufficient voltage.

Power supply is available to pads through PVDD_IN (host interface). Similarly, power supply is available to master interface pads through PVDD_M_IN. When PVVD_LDO is used, maximum total current available from PVDD_OUT for the pads supply is 30 mA.

When an external source is used for PVDD_IN and PVDD_M_IN, PVDD_OUT must be connected to the ground, with a ground resistance of less than 10 Ω.

9.1.2 Powering up the contactless interface

Powering of contactless interface is done through TVDD_IN. Internal LDO (TXLDO) or external supply can be used.
The capacitance value must be chosen so that the capacitance value is correct at 5 V.
1. Using TXLDO
2. Without using TXLDO

Figure 38. Powering up the contactless interface using a single power supply

The capacitance value must be chosen so that the capacitance value is correct at 5 V.
1. Using TXLDO.
2. Without using TXLDO.

Figure 39. Powering up the contactless interface using an external RF transmitter supply

Note: The TVDD_OUT pin must not be left floating. It should be at the same voltage as the TVDD_IN pin.

The power design must be designed properly to be able to deliver a clean power supply voltage.

In any case (external TVDD or internal TX_LDO internal supply), TVDD_IN supply must be stable before turning on the RF field. The capacitor shall be 6.8 μF or higher (up to 10 μF).

Every noise level on top of the supply voltage can disturb the RF communication performance of the PN7462 family. Therefore, special attention must be paid to the filtering circuit.
When powering up the device through the USB interface, TVDD capacitor value shall be chosen so that the maximum capacitance on VBUS remains as per the USB specification.

### 9.1.3 Powering up the contact interface

Contact interface is powered through VBUSP. VBUSP must be connected to VBUS, as per the schematic in Figure 40.

In order to provide the right voltage needed for the various ISO/IEC 7816 contact card classes (A, B, or C), the following voltages are needed:

- $V_{DDP(VBUSP)} > 2.7 \text{ V}$: Support of class B and class C contact cards
- $V_{DDP(VBUSP)} > 3 \text{ V}$: Support of class A contact cards

**Remark:** To support class A cards, DC-to-DC converter is used. To support class B cards with $V_{DDP(VBUSP)} < 3.9 \text{ V}$, DC-to-DC converter is used.

Figure 41 indicates the method to connect the pins related to contact interfaces, when no contact interface is used.
9.2 Connecting the USB interface

![USB interface diagram](image)

Figure 42. USB interface on a bus-powered device

The resistor $R_s$ is used to minimize the impact of transient responses on the USB line. When the USB interface is not used, the USB_VBUS pin shall be connected to the ground.

9.3 Connecting the contact interface

The following diagrams indicate the method to connect the contact interface, when the contact interface is used, and when it is not used.

![Contact interface diagram](image)

Figure 43. Connecting the contact interface

1. To place close to C1 (VCC) pin of the card connector, with good connection to the ground.
2. Place close to VCC pin, with good connection to GNDC.
9.4 Connecting the RF interface

Figure 45. RF interface - example of connection to an antenna

9.5 Unconnected I/Os

When not used, the following pins need to be "not connected":

- I2C Master interface: I2CM_SDA, I2CM_SCL
- SPI Master interface: SPIM_SSN, SPIM_SCLK, SPIM_MOSI, SPIM_MISO
- AUX interface: INT_AUX, IO_AUX, CLK_AUX (PN7462 only)

Pads have to be configured in GPIO mode, pad input and output driver need to be disabled.
## 10 Limiting values

### Table 27. Limiting values

*In accordance with the Absolute Maximum Rating System (IEC 60134).*

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VESD</td>
<td>electrostatic discharge voltage</td>
<td>Human Body Model (HBM)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>on card pins IO, RST, VCC, AUX1, CLK, AUX2, PRESN</td>
<td>![1]</td>
<td>-12</td>
<td>+12</td>
</tr>
<tr>
<td></td>
<td></td>
<td>on all pins except contact interface pins</td>
<td>![1]</td>
<td>-2</td>
<td>+2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Charged Device Model (CDM)</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>on all pins</td>
<td>![2]</td>
<td>-1</td>
<td>+1</td>
</tr>
<tr>
<td>Tstg</td>
<td>storage temperature</td>
<td>non-operating</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Tj(max)</td>
<td>maximum junction temperature</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>Ptot</td>
<td>total power dissipation</td>
<td>reader mode; VDDP(VBUS) = 5.5 V</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

[1] ANSI/ESDA/JEDEC JS-001  

### Table 28. Limiting values for GPIO1 to GPIO12

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Vi</td>
<td>input voltage</td>
<td></td>
<td>-0.3</td>
<td>4.2</td>
<td>V</td>
</tr>
</tbody>
</table>

### Table 29. Limiting values for I²C master pins (i2cm_sda, i2cm_scl)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Vi</td>
<td>input voltage</td>
<td></td>
<td>-0.3</td>
<td>4.2</td>
<td>V</td>
</tr>
</tbody>
</table>

### Table 30. Limiting values for SPI master pins (spim_nss, spim_miso, spim_mosi and spi_clk)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Vi</td>
<td>input voltage</td>
<td></td>
<td>-0.3</td>
<td>4.2</td>
<td>V</td>
</tr>
</tbody>
</table>

### Table 31. Limiting values for host interfaces atx_a, atx_b, atx_c, atx_d in all configurations (USB, HSUART, SPI and I²C)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Vi</td>
<td>input voltage</td>
<td></td>
<td>-0.3</td>
<td>4.2</td>
<td>V</td>
</tr>
</tbody>
</table>
### Table 32. Limiting values for crystal oscillator
In accordance with the Absolute Maximum Rating System (IEC 60134).

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{IH}$</td>
<td>high-level input voltage</td>
<td>XTAL1, XTAL2</td>
<td>0</td>
<td>2.2</td>
<td>V</td>
</tr>
</tbody>
</table>

### Table 33. Limiting values for power supply
In accordance with the Absolute Maximum Rating System (IEC 60134).

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{DDP(VBUS)}$</td>
<td>power supply voltage on pin VBUS</td>
<td></td>
<td>[1] -0.3</td>
<td>7</td>
<td>V</td>
</tr>
<tr>
<td>$V_{DDP(VBUSP)}$</td>
<td>power supply voltage on pin VBUSP</td>
<td></td>
<td>[1] -0.3</td>
<td>7</td>
<td>V</td>
</tr>
<tr>
<td>pin supply voltage for host interface and GPIOs (on pin PVDD_IN)</td>
<td>$V_{DD(PVDD)}$</td>
<td>PVDD supply voltage on pin PVDD_IN; power supply for host interfaces and GPIOs</td>
<td>[1] -0.3</td>
<td>4.2</td>
<td>V</td>
</tr>
<tr>
<td>pin supply voltage for master interfaces (on pin PVDD_M_IN)</td>
<td>$V_{DD(PVDD)}$</td>
<td>PVDD supply voltage on pin PVDD_M_IN; power supply for master interfaces</td>
<td>[1] -0.3</td>
<td>4.2</td>
<td>V</td>
</tr>
<tr>
<td>RF interface LDO (pin VUP_TX)</td>
<td>$V_{I(LDO)}$</td>
<td>LDO input voltage for RF interface LDO</td>
<td>[1] -0.3</td>
<td>7</td>
<td>V</td>
</tr>
<tr>
<td>RF transmitter (pin TVDD_IN)</td>
<td>$V_{DD(TVDD)}$</td>
<td>TVDD supply voltage for RF interface transmitter</td>
<td>[1] -0.3</td>
<td>6</td>
<td>V</td>
</tr>
</tbody>
</table>

[1] Maximum/minimum voltage above the maximum operating range and below ground that can be applied for a short time (< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter life time of the device.

### Table 34. Limiting values for contact interface
In accordance with the Absolute Maximum Rating System (IEC 60134).

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{IH}$</td>
<td>high-level input voltage</td>
<td>on card pins IO, RST, AUX1, AUX2, CLK</td>
<td>-0.3</td>
<td>5.75</td>
<td>V</td>
</tr>
</tbody>
</table>

### Table 35. Protection and limitations for contact interface

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$I_{Olim}$</td>
<td>output current limit on IO, C4, C8</td>
<td>class A, B, C</td>
<td>5</td>
<td>8</td>
<td>15</td>
<td>mA</td>
</tr>
<tr>
<td>$I_{sd}$</td>
<td>shutdown current</td>
<td>on pin $V_{CC} = 5$ V</td>
<td>70</td>
<td>85</td>
<td>110</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>on pin $V_{CC} = 3$ V (doubler mode)</td>
<td>75</td>
<td>90</td>
<td>110</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>on pin $V_{CC} = 3$ V (follower mode)</td>
<td>75</td>
<td>90</td>
<td>110</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>on pin $V_{CC} = 1.8$ V</td>
<td>60</td>
<td>70</td>
<td>90</td>
<td>mA</td>
</tr>
</tbody>
</table>
### Table 36. Limiting values for RF interface

*In accordance with the Absolute Maximum Rating System (IEC 60134).*

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_i )</td>
<td>input voltage</td>
<td>on pins RXN and RXP</td>
<td>0</td>
<td>2.2</td>
<td>V</td>
</tr>
</tbody>
</table>

1. Maximum/minimum voltage above the maximum operating range and below ground that can be applied for a short time (< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter life time of the device.

### Table 37. Limiting values for USB interface

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{\text{DDP(USB_VBUS)}} )</td>
<td>Voltage on pin USB_VBUS</td>
<td>[1]</td>
<td>-0.3</td>
<td>7</td>
<td>V</td>
</tr>
</tbody>
</table>

[1] Maximum/minimum voltage above the maximum operating range and below ground that can be applied for a short time (< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter life time of the device.
## 11 Recommended operating conditions

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$T_{\text{amb}}$</td>
<td>ambient temperature</td>
<td>JDEC PCB - 0.5</td>
<td>-40</td>
<td>25</td>
<td>85</td>
<td>°C</td>
</tr>
<tr>
<td>$V_{\text{DD}(VBUS)}$</td>
<td>power supply voltage on pin VBUS</td>
<td>external PVDD supply, card emulation and passive target (PLM)</td>
<td>2.3</td>
<td>-</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>external PVDD supply, reader mode, NFC initiator and passive/active target mode (ALM and PLM)</td>
<td>2.7</td>
<td>-</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>internal PVDD_LDO supply, reader mode, NFC initiator and passive/active target mode (ALM and PLM)</td>
<td>4</td>
<td>-</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>$V_{\text{DD}(VBUSP)}$</td>
<td>power supply voltage on pin VBUSP</td>
<td>class B and class C contact card</td>
<td>2.7</td>
<td>-</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>class A, class B, and class C contact card</td>
<td>3</td>
<td>-</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>host interface and GPIOs pin power supply (pin PVDD_IN)</td>
<td>$V_{\text{DD}(PVDD)}$</td>
<td>PVDD supply voltage for digital pins</td>
<td>1.65</td>
<td>1.8</td>
<td>1.95</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3.3 V pin supply</td>
<td>3</td>
<td>3.3</td>
<td>3.6</td>
<td>V</td>
</tr>
<tr>
<td>SPI master and I²C master interfaces pin power supply (on pin PVDD_M_IN)</td>
<td>$V_{\text{DD}(PVDD)}$</td>
<td>PVDD supply voltage for master pins</td>
<td>1.65</td>
<td>1.8</td>
<td>1.95</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3.3 V pin supply</td>
<td>3</td>
<td>3.3</td>
<td>3.6</td>
<td>V</td>
</tr>
<tr>
<td>RF interface LDO (pin VUP_TX)</td>
<td>$V_{(LDO)}$</td>
<td>LDO input voltage TX_LDO supply for powering up RF interface</td>
<td>3</td>
<td>5</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>RF interface transmitter</td>
<td>$I_{\text{DD}(TVDD)}$</td>
<td>TVDD supply current on pin TVDD_IN</td>
<td>-</td>
<td>-</td>
<td>250</td>
<td>mA</td>
</tr>
</tbody>
</table>
# 12 Thermal characteristics

## Table 39. Thermal characteristics

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Typical VFBGA64 package</th>
<th>Typical HVQFN64 package</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$R_{th(j-a)}$</td>
<td>thermal resistance from junction to ambient</td>
<td>in free air with exposed pad soldered on a four-layer JEDEC PCB</td>
<td>53.4</td>
<td>40.0</td>
<td>°K/W</td>
</tr>
</tbody>
</table>

PN7462 family
NFC Cortex-M0 microcontroller

NXP Semiconductors

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2019. All rights reserved.
13 Characteristics

13.1 Static characteristics

Table 40. Static characteristics for RST_N input pin
Data are given for $T_{\text{amb}} = -40 \, ^\circ\text{C}$ to $+85 \, ^\circ\text{C};$ unless otherwise specified

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{\text{IH}}$</td>
<td>high-level input voltage</td>
<td>$V_i = V_{\text{DDP}(VBUS)}$</td>
<td>1.1</td>
<td>-</td>
<td>$V_{\text{DDP}(VBUS)}$</td>
<td>V</td>
</tr>
<tr>
<td>$V_{\text{IL}}$</td>
<td>low-level input voltage</td>
<td>$V_i = 0 , \text{V}$</td>
<td>0</td>
<td>-</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>$I_{\text{IH}}$</td>
<td>high-level input current</td>
<td>$V_i = V_{\text{DDP}(VBUS)}$</td>
<td>-</td>
<td>-</td>
<td>1</td>
<td>$\mu\text{A}$</td>
</tr>
<tr>
<td>$I_{\text{IL}}$</td>
<td>low-level input current</td>
<td>$V_i = 0 , \text{V}$</td>
<td>-1</td>
<td>-</td>
<td>-</td>
<td>$\mu\text{A}$</td>
</tr>
<tr>
<td>$C_{\text{in}}$</td>
<td>input capacitance</td>
<td>$V_i = 0 , \text{V}$</td>
<td>5</td>
<td>-</td>
<td>-</td>
<td>$\text{pF}$</td>
</tr>
</tbody>
</table>

Table 41. Static characteristics for IRQ output pin
Data are given for $T_{\text{amb}} = -40 \, ^\circ\text{C}$ to $+85 \, ^\circ\text{C};$ unless otherwise specified

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{\text{OH}}$</td>
<td>high-level output voltage</td>
<td>$I_{\text{OH}} &lt; 3 , \text{mA}$</td>
<td>$V_{\text{PVDD-IN}} \times 0.4$</td>
<td>-</td>
<td>$V_{\text{PVDD-IN}}$</td>
<td>V</td>
</tr>
<tr>
<td>$V_{\text{OL}}$</td>
<td>low-level output voltage</td>
<td>$I_{\text{OL}} &lt; 3 , \text{mA}$</td>
<td>0</td>
<td>-</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>$C_L$</td>
<td>load capacitance</td>
<td>extra pull down is activated in HDP</td>
<td>0.45</td>
<td>-</td>
<td>0.8</td>
<td>$\text{M\Omega}$</td>
</tr>
</tbody>
</table>

Table 42. Static characteristics for DWL_REQ

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{\text{IH}}$</td>
<td>high-level input voltage</td>
<td>$V_{\text{PVDD-IN}} = 1.8 , \text{V}$</td>
<td>$0.65 \times V_{\text{PVDD-IN}}$</td>
<td>-</td>
<td>-</td>
<td>$V$</td>
</tr>
<tr>
<td>$V_{\text{IL}}$</td>
<td>high-level input voltage</td>
<td>$V_{\text{PVDD-IN}} = 1.8 , \text{V}$</td>
<td>-</td>
<td>-</td>
<td>$0.35 \times V_{\text{PVDD-IN}}$</td>
<td>V</td>
</tr>
<tr>
<td>$V_{\text{IH}}$</td>
<td>high-level input voltage</td>
<td>$V_{\text{PVDD-IN}} = 3.3 , \text{V}$</td>
<td>2</td>
<td>-</td>
<td>-</td>
<td>$V$</td>
</tr>
<tr>
<td>$V_{\text{IL}}$</td>
<td>high-level input voltage</td>
<td>$V_{\text{PVDD-IN}} = 3.3 , \text{V}$</td>
<td>-</td>
<td>-</td>
<td>0.8</td>
<td>$V$</td>
</tr>
<tr>
<td>$I_{\text{IH}}$</td>
<td>high-level input current</td>
<td>$V_i = \text{PVDD-IN}$</td>
<td>-</td>
<td>-</td>
<td>1</td>
<td>$\mu\text{A}$</td>
</tr>
<tr>
<td>$I_{\text{IL}}$</td>
<td>low-level input current</td>
<td>$V_i = 0 , \text{V}$</td>
<td>-1</td>
<td>-</td>
<td>-</td>
<td>$\mu\text{A}$</td>
</tr>
<tr>
<td>$C_L$</td>
<td>load capacitance</td>
<td>$V_i = 0 , \text{V}$</td>
<td>5</td>
<td>-</td>
<td>-</td>
<td>$\text{pF}$</td>
</tr>
</tbody>
</table>
### 13.1.1 GPIO static characteristics

**Table 43. Static characteristics for GPIO1 to GPIO21**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter Description</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{OH}$</td>
<td>high-level output voltage</td>
<td>$I_{OH} &lt; 3 \text{ mA}$</td>
<td>$V_{PVDD_IN} - 0.4$</td>
<td>-</td>
<td>$V_{PVDD_IN}$</td>
<td>V</td>
</tr>
<tr>
<td>$V_{OL}$</td>
<td>low-level output voltage</td>
<td>$I_{OH} &lt; 3 \text{ mA}$</td>
<td>0</td>
<td>-</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>$V_{IH}$</td>
<td>high-level input voltage</td>
<td>$V_{PVDD_IN} = 3.3 \text{ V}$</td>
<td>2</td>
<td>-</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{PVDD_IN} = 1.8 \text{ V}$</td>
<td>$0.65 \times V_{PVDD_IN}$</td>
<td>-</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td>$V_{IL}$</td>
<td>low-level input voltage</td>
<td>$V_{PVDD_IN} = 3.3 \text{ V}$</td>
<td>-</td>
<td>-</td>
<td>0.8</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{PVDD_IN} = 1.8 \text{ V}$</td>
<td>-</td>
<td>-</td>
<td>$0.35 \times V_{PVDD_IN}$</td>
<td>V</td>
</tr>
<tr>
<td>$V_{hys}$</td>
<td>hysteresis voltage</td>
<td>$V_{PVDD_IN} = 1.8 \text{ V}$ and $V_{PVDD_IN} = 3.3 \text{ V}$</td>
<td>$0.1 \times V_{PVDD_IN}$</td>
<td>-</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td>$I_{OZ}$</td>
<td>OFF-state output current</td>
<td>$V_O = 0 \text{ V}$; $V_O = V_{PVDD_IN}$; on-chip pull-up/pull-down resistors disabled</td>
<td>-</td>
<td>-</td>
<td>1000</td>
<td>nA</td>
</tr>
<tr>
<td>$R_{pd}$</td>
<td>pull-down resistance</td>
<td>$V_{PVDD_IN} = 3.3 \text{ V}$</td>
<td>65</td>
<td>90</td>
<td>120</td>
<td>kΩ</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{PVDD_IN} = 1.8 \text{ V}$</td>
<td>65</td>
<td>90</td>
<td>120</td>
<td>kΩ</td>
</tr>
<tr>
<td>$R_{pu}$</td>
<td>pull-up resistance</td>
<td>$V_{PVDD_IN} = 3.3 \text{ V}$</td>
<td>65</td>
<td>90</td>
<td>120</td>
<td>kΩ</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{PVDD_IN} = 1.8 \text{ V}$</td>
<td>65</td>
<td>90</td>
<td>120</td>
<td>kΩ</td>
</tr>
<tr>
<td>$I_{OSH}$</td>
<td>short circuit current output high</td>
<td>Drive high; cell connected to ground; $V_{PVDD_IN} = 3.3 \text{ V}$</td>
<td>-</td>
<td>-</td>
<td>58</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Drive low; cell connected to $PVDD_IN$; $V_{PVDD_IN} = 1.8 \text{ V}$</td>
<td>-</td>
<td>-</td>
<td>30</td>
<td>mA</td>
</tr>
<tr>
<td>$I_{OSL}$</td>
<td>short circuit current output low</td>
<td>$V_{OH} = V_{PVDD_IN} = 3.3 \text{ V}$</td>
<td>-</td>
<td>-</td>
<td>54</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{OH} = V_{PVDD_IN} = 1.8 \text{ V}$</td>
<td>-</td>
<td>-</td>
<td>37</td>
<td>mA</td>
</tr>
<tr>
<td>$I_{IL}$</td>
<td>low-level input current</td>
<td>$V_I = 0 \text{ V}$</td>
<td>-1</td>
<td>-</td>
<td>-</td>
<td>μA</td>
</tr>
<tr>
<td>$I_{IH}$</td>
<td>high-level input current</td>
<td>$V_I = V_{PVDD_IN}$</td>
<td>-</td>
<td>-</td>
<td>1</td>
<td>μA</td>
</tr>
<tr>
<td>$I_{OH}$</td>
<td>high-level output current</td>
<td>$V_{OH} = V_{PVDD_IN}$</td>
<td>-</td>
<td>-</td>
<td>3</td>
<td>mA</td>
</tr>
<tr>
<td>$I_{OL}$</td>
<td>low-level output current</td>
<td>$V_{OL} = 0 \text{ V}$</td>
<td>-</td>
<td>-</td>
<td>3</td>
<td>mA</td>
</tr>
</tbody>
</table>
### 13.1.2 Static characteristics for I\(^2\)C master

Table 44. Static characteristics for I\(^2\)C SDA, I\(^2\)C SCL - S

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VOH</td>
<td>high-level output voltage</td>
<td>IOH &lt; 3 mA</td>
<td>0.7 × V(_{PVDD_M_IN})</td>
<td>-</td>
<td>V(_{PVDD_M_IN})</td>
<td>V</td>
</tr>
<tr>
<td>VCL</td>
<td>low-level output voltage</td>
<td>IOH &lt; 3 mA</td>
<td>0</td>
<td>-</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>CL</td>
<td>load capacitance</td>
<td></td>
<td>-</td>
<td>-</td>
<td>10</td>
<td>pF</td>
</tr>
<tr>
<td>VIH</td>
<td>high-level input voltage</td>
<td></td>
<td>0.7 × V(_{PVDD_M_IN})</td>
<td>-</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td>VIL</td>
<td>low-level input voltage</td>
<td></td>
<td>-</td>
<td>-</td>
<td>0.3 × V(_{PVDD_M_IN})</td>
<td>V</td>
</tr>
<tr>
<td>I(_{IH})</td>
<td>high-level input current</td>
<td>V(<em>{I} = V</em>{PVDD_M_IN})</td>
<td>-</td>
<td>-</td>
<td>1</td>
<td>μA</td>
</tr>
<tr>
<td>I(_{IL})</td>
<td>low-level input current</td>
<td>V(_{I} = 0) V</td>
<td>-1</td>
<td>-</td>
<td>-</td>
<td>μA</td>
</tr>
<tr>
<td>Cin</td>
<td>input capacitance</td>
<td></td>
<td>-</td>
<td>5</td>
<td>-</td>
<td>pF</td>
</tr>
</tbody>
</table>

### 13.1.3 Static characteristics for SPI master

Table 45. Static characteristics for SPI_MOSI

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VOH</td>
<td>high-level output voltage</td>
<td>IOH &lt; 3 mA</td>
<td>V(_{PVDD_M_IN}) - 0.4</td>
<td>-</td>
<td>V(_{PVDD_M_IN})</td>
<td>V</td>
</tr>
<tr>
<td>VCL</td>
<td>low-level output voltage</td>
<td>IOH &lt; 3 mA</td>
<td>0</td>
<td>-</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>CL</td>
<td>load capacitance</td>
<td></td>
<td>-</td>
<td>-</td>
<td>20</td>
<td>pF</td>
</tr>
</tbody>
</table>

Table 46. Static characteristics for SPI_NSS

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VOH</td>
<td>high-level output voltage</td>
<td>IOH &lt; 3 mA</td>
<td>V(_{PVDD_M_IN}) - 0.4</td>
<td>-</td>
<td>V(_{PVDD_M_IN})</td>
<td>V</td>
</tr>
<tr>
<td>VCL</td>
<td>low-level output voltage</td>
<td>IOH &lt; 3 mA</td>
<td>0</td>
<td>-</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>CL</td>
<td>load capacitance</td>
<td></td>
<td>-</td>
<td>-</td>
<td>20</td>
<td>pF</td>
</tr>
</tbody>
</table>

Table 47. Static characteristics for SPI_MISO

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VIH</td>
<td>high-level input voltage</td>
<td>V(_{PVDD_M_IN}) = 1.8 V</td>
<td>0.65 × V(_{PVDD_M_IN})</td>
<td>-</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td>VIL</td>
<td>low-level input voltage</td>
<td>V(_{PVDD_M_IN}) = 1.8 V</td>
<td>-</td>
<td>-</td>
<td>0.35 × V(_{PVDD_M_IN})</td>
<td>V</td>
</tr>
<tr>
<td>VIH</td>
<td>high-level input voltage</td>
<td>V(_{PVDD_M_IN}) = 3.3 V</td>
<td>2</td>
<td>-</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td>VIL</td>
<td>low-level input voltage</td>
<td>V(_{PVDD_M_IN}) = 3.3 V</td>
<td>-</td>
<td>-</td>
<td>0.8</td>
<td>V</td>
</tr>
<tr>
<td>I(_{IH})</td>
<td>high-level input current</td>
<td>V(<em>{I} = V</em>{PVDD_M_IN})</td>
<td>-</td>
<td>-</td>
<td>1</td>
<td>μA</td>
</tr>
<tr>
<td>I(_{IL})</td>
<td>low-level input current</td>
<td>V(_{I} = 0) V</td>
<td>-1</td>
<td>-</td>
<td>-</td>
<td>μA</td>
</tr>
<tr>
<td>Cin</td>
<td>input capacitance</td>
<td></td>
<td>-</td>
<td>5</td>
<td>-</td>
<td>pF</td>
</tr>
</tbody>
</table>
### Table 48. Static characteristics for SPI_SCLK

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{OH} )</td>
<td>high-level output voltage</td>
<td>( I_{OH} &lt; 3 \text{ mA} )</td>
<td>( V_{PVDD_IN} - 0.4 )</td>
<td>-</td>
<td>( V_{PVDD_IN} )</td>
<td>V</td>
</tr>
<tr>
<td>( V_{OL} )</td>
<td>low-level output voltage</td>
<td>( I_{OL} &lt; 3 \text{ mA} )</td>
<td>0</td>
<td>-</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>( C_L )</td>
<td>load capacitance</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>20</td>
<td>pF</td>
</tr>
</tbody>
</table>

### 13.1.4 Static characteristics for host interface

### Table 49. Static characteristics for ATX_ used as SPI_NSS, ATX_ used as \( \text{I}^2\text{C} \_\text{ADAR0} \), ATX_ used as SPI_SCK, ATX_ used as SPI_MOSI

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{IH} )</td>
<td>high-level input voltage</td>
<td>( V_{PVDD_IN} = 1.8 \text{ V} )</td>
<td>( 0.65 \times V_{PVDD_IN} )</td>
<td>-</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td>( V_{IL} )</td>
<td>low-level input voltage</td>
<td>( V_{PVDD_IN} = 1.8 \text{ V} )</td>
<td>-</td>
<td>-</td>
<td>( 0.35 \times V_{PVDD_IN} )</td>
<td>V</td>
</tr>
<tr>
<td>( I_{IH} )</td>
<td>high-level input current</td>
<td>( V_I = V_{PVDD_IN} )</td>
<td>-</td>
<td>-</td>
<td>0.8</td>
<td>V</td>
</tr>
<tr>
<td>( I_{IL} )</td>
<td>low-level input current</td>
<td>( V_I = 0 \text{ V} )</td>
<td>-1</td>
<td>-</td>
<td>1</td>
<td>( \mu \text{A} )</td>
</tr>
<tr>
<td>( C_{in} )</td>
<td>input capacitance</td>
<td>-</td>
<td>5</td>
<td>-</td>
<td>-</td>
<td>pF</td>
</tr>
</tbody>
</table>

### Table 50. Static characteristics of ATX_ used as \( \text{I}^2\text{CSDA} \), ATX_ used as \( \text{I}^2\text{CSCL} \)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{OH} )</td>
<td>high-level output voltage</td>
<td>( I_{OH} &lt; 3 \text{ mA} )</td>
<td>( 0.7 \times V_{PVDD_IN} )</td>
<td>-</td>
<td>( V_{PVDD_IN} )</td>
<td>V</td>
</tr>
<tr>
<td>( V_{OL} )</td>
<td>low-level output voltage</td>
<td>( I_{OL} &lt; 3 \text{ mA} )</td>
<td>0</td>
<td>-</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>( C_L )</td>
<td>load capacitance</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>10</td>
<td>pF</td>
</tr>
<tr>
<td>( V_{IH} )</td>
<td>high-level input voltage</td>
<td>( V_{PVDD_IN} = 3.3 \text{ V} )</td>
<td>( 2 \times V_{PVDD_IN} )</td>
<td>-</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td>( V_{IL} )</td>
<td>low-level input voltage</td>
<td>( V_{PVDD_IN} = 3.3 \text{ V} )</td>
<td>-</td>
<td>-</td>
<td>( 0.3 \times V_{PVDD_IN} )</td>
<td>V</td>
</tr>
<tr>
<td>( I_{IH} )</td>
<td>high-level input current</td>
<td>( V_I = V_{PVDD_IN} )</td>
<td>-</td>
<td>-</td>
<td>1</td>
<td>( \mu \text{A} )</td>
</tr>
<tr>
<td>( I_{IL} )</td>
<td>low-level input current</td>
<td>( V_I = 0 \text{ V} )</td>
<td>-1</td>
<td>-</td>
<td>-</td>
<td>( \mu \text{A} )</td>
</tr>
<tr>
<td>( C_{in} )</td>
<td>input capacitance</td>
<td>-</td>
<td>5</td>
<td>-</td>
<td>-</td>
<td>pF</td>
</tr>
</tbody>
</table>

### Table 51. Static characteristics of ATX_ used as SPI_MISO

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>( V_{OH} )</td>
<td>high-level output voltage</td>
<td>( I_{OH} &lt; 3 \text{ mA} )</td>
<td>( V_{PVDD_IN} - 0.4 )</td>
<td>-</td>
<td>( V_{PVDD_IN} )</td>
<td>V</td>
</tr>
<tr>
<td>( V_{OL} )</td>
<td>low-level output voltage</td>
<td>( I_{OL} &lt; 3 \text{ mA} )</td>
<td>0</td>
<td>-</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>( C_L )</td>
<td>load capacitance</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>20</td>
<td>pF</td>
</tr>
</tbody>
</table>
### Table 52. USB characteristics

Data are given for $T_{\text{amb}} = -40 \, ^{\circ}\text{C}$ to $+85 \, ^{\circ}\text{C}$; unless otherwise specified.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$I_{\text{OZ}}$</td>
<td>OFF-state output current</td>
<td>$0 , \text{V} &lt; V_i &lt; 3.3 , \text{V}$</td>
<td>-10</td>
<td>-</td>
<td>10</td>
<td>$\mu\text{A}$</td>
</tr>
<tr>
<td>$V_{\text{DDP}(\text{VBUS})}$</td>
<td>power supply voltage on pin VBUS</td>
<td></td>
<td>4</td>
<td>-</td>
<td>5.5</td>
<td>$\text{V}$</td>
</tr>
<tr>
<td>$V_{\text{Di}}$</td>
<td>differential input sensitivity voltage</td>
<td>$(\text{D}+) - (\text{D}-)$</td>
<td>0.2</td>
<td>-</td>
<td>-</td>
<td>$\text{V}$</td>
</tr>
<tr>
<td>$V_{\text{CM}}$</td>
<td>differential common mode voltage range</td>
<td>includes $V_{\text{Di}}$ range</td>
<td>0.8</td>
<td>-</td>
<td>2.5</td>
<td>$\text{V}$</td>
</tr>
<tr>
<td>$V_{\text{th(rs)}}$</td>
<td>single-ended receiver switching threshold voltage</td>
<td></td>
<td>0.8</td>
<td>-</td>
<td>2</td>
<td>$\text{V}$</td>
</tr>
<tr>
<td>$V_{\text{OL}}$</td>
<td>low-level output voltage</td>
<td>for low-speed or full-speed; $R_L$ of 1.5 k$\Omega$ to 0.3</td>
<td>-</td>
<td>-</td>
<td>0.3</td>
<td>$\text{V}$</td>
</tr>
<tr>
<td>$V_{\text{OH}}$</td>
<td>high-level output voltage</td>
<td>driven; for low-speed or full-speed; $R_L$ of 15 k$\Omega$ to GND</td>
<td>2.8</td>
<td>-</td>
<td>$V_{\text{PVDD_IN}}$</td>
<td>$\text{V}$</td>
</tr>
<tr>
<td>$C_{\text{trans}}$</td>
<td>transceiver capacitance</td>
<td>pin to GND</td>
<td>-</td>
<td>15</td>
<td>-</td>
<td>$\text{pF}$</td>
</tr>
<tr>
<td>$Z_{\text{DRV}}$</td>
<td>driver output impedance for driver which is not high-speed capable</td>
<td>with 33 $\Omega$ series resistor; steady state drive</td>
<td>28</td>
<td>-</td>
<td>44</td>
<td>$\Omega$</td>
</tr>
<tr>
<td>$V_{\text{CRS}}$</td>
<td>output signal crossover voltage</td>
<td></td>
<td>1.3</td>
<td>-</td>
<td>2</td>
<td>$\text{V}$</td>
</tr>
</tbody>
</table>

### Table 53. Static characteristics of HSU_TX and HSU RTS pin

Data are given for $T_{\text{amb}} = -40 \, ^{\circ}\text{C}$ to $+85 \, ^{\circ}\text{C}$; unless otherwise specified.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{\text{OH}}$</td>
<td>high-level output voltage</td>
<td>$I_{\text{OH}} &lt; 3 , \text{mA}$</td>
<td>$V_{\text{PVDD_IN}} - 0.4$</td>
<td>-</td>
<td>$V_{\text{PVDD_IN}}$</td>
<td>$\text{V}$</td>
</tr>
<tr>
<td>$V_{\text{OL}}$</td>
<td>low-level output voltage</td>
<td>$I_{\text{OL}} &lt; 3 , \text{mA}$</td>
<td>0</td>
<td>-</td>
<td>0.4</td>
<td>$\text{V}$</td>
</tr>
<tr>
<td>$C_L$</td>
<td>load capacitance</td>
<td></td>
<td>-</td>
<td>-</td>
<td>20</td>
<td>$\text{pF}$</td>
</tr>
</tbody>
</table>

### Table 54. Static characteristics of HSU_RX, HSU_CTS

Data are given for $T_{\text{amb}} = -40 \, ^{\circ}\text{C}$ to $+85 \, ^{\circ}\text{C}$; unless otherwise specified.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{\text{IH}}$</td>
<td>high-level input voltage</td>
<td>$V_{\text{PVDD_M_IN}} = 1.8 , \text{V}$</td>
<td>$0.65 \times V_{\text{PVDD_IN}}$</td>
<td>-</td>
<td>-</td>
<td>$\text{V}$</td>
</tr>
<tr>
<td>$V_{\text{IL}}$</td>
<td>low-level input voltage</td>
<td>$V_{\text{PVDD_M_IN}} = 1.8 , \text{V}$</td>
<td>-</td>
<td>-</td>
<td>$0.35 \times V_{\text{PVDD_IN}}$</td>
<td>$\text{V}$</td>
</tr>
<tr>
<td>$V_{\text{IH}}$</td>
<td>high-level input voltage</td>
<td>$V_{\text{PVDD_M_IN}} = 3.3 , \text{V}$</td>
<td>2</td>
<td>-</td>
<td>-</td>
<td>$\text{V}$</td>
</tr>
<tr>
<td>$V_{\text{IL}}$</td>
<td>low-level input voltage</td>
<td>$V_{\text{PVDD_M_IN}} = 3.3 , \text{V}$</td>
<td>-</td>
<td>-</td>
<td>0.8</td>
<td>$\text{V}$</td>
</tr>
<tr>
<td>$I_{\text{IH}}$</td>
<td>high-level input current</td>
<td></td>
<td>-</td>
<td>-</td>
<td>1</td>
<td>$\mu\text{A}$</td>
</tr>
<tr>
<td>$I_{\text{IL}}$</td>
<td>low-level input current</td>
<td></td>
<td>-1</td>
<td>-</td>
<td>-</td>
<td>$\mu\text{A}$</td>
</tr>
</tbody>
</table>
13.1.5 Clock static characteristics

Table 55. Static characteristics of XTAL pin (XTAL1, XTAL2)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_{i(p-p)}</td>
<td>peak-to-peak input voltage</td>
<td>-</td>
<td>0.2</td>
<td>-</td>
<td>1.65</td>
<td>V</td>
</tr>
</tbody>
</table>

XTAL pin characteristics XTAL PLL input

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>I_{IH}</td>
<td>high-level input current</td>
<td>V_i = V_{DD}</td>
<td>-</td>
<td>-</td>
<td>1</td>
<td>μA</td>
</tr>
<tr>
<td>I_{IL}</td>
<td>low-level input current</td>
<td>V_i = 0 V</td>
<td>-1</td>
<td>-</td>
<td>-</td>
<td>μA</td>
</tr>
<tr>
<td>V_i</td>
<td>input voltage</td>
<td>-</td>
<td>-</td>
<td>V_{DD}</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>V_{AL}</td>
<td>input voltage amplitude</td>
<td>200</td>
<td>-</td>
<td>-</td>
<td>mV</td>
<td></td>
</tr>
<tr>
<td>C_{in}</td>
<td>input capacitance</td>
<td>all power modes</td>
<td>-</td>
<td>2</td>
<td>-</td>
<td>pF</td>
</tr>
</tbody>
</table>

Pin characteristics for 27.12 MHz crystal oscillator

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>C_{in}</td>
<td>input capacitance</td>
<td>pin XTAL1</td>
<td>-</td>
<td>2</td>
<td>-</td>
<td>pF</td>
</tr>
<tr>
<td>C_{in}</td>
<td>input capacitance</td>
<td>pin XTAL2</td>
<td>-</td>
<td>2</td>
<td>-</td>
<td>pF</td>
</tr>
</tbody>
</table>

[1] Parameters are valid over operating temperature range unless otherwise specified.
[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C) with nominal supply voltages.

13.1.6 Static characteristics - power supply

Table 56. Static characteristics for power supply

Data are given for T_{amb} = -40 °C to +85 °C, unless otherwise specified

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>I_{DDP(VBUSP)}</td>
<td>power supply current on pin VBUSP</td>
<td>external supply current for contact interface, in operating mode</td>
<td>-</td>
<td>-</td>
<td>200</td>
<td>mA</td>
</tr>
</tbody>
</table>

pin supply: PVDD_LDO

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_{O(LDO)}</td>
<td>LDO output voltage</td>
<td>V_{DDP(VBUS)} &gt;= 4.0 V, I_{PVDD_OUT} &lt;= 30 mA</td>
<td>3</td>
<td>3.3</td>
<td>3.6</td>
<td>V</td>
</tr>
<tr>
<td>I_{DD(PVDD_OUT)}</td>
<td>maximum supply current</td>
<td>for pin PVDD_OUT</td>
<td>-</td>
<td>-</td>
<td>30</td>
<td>mA</td>
</tr>
</tbody>
</table>

pin supply for host interface and GPIOs (on pin PVDD_IN)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>I_{DD(PVDD)}</td>
<td>PVDD supply current</td>
<td>-</td>
<td>-</td>
<td>25</td>
<td>mA</td>
<td></td>
</tr>
</tbody>
</table>

pin supply for master interfaces (on pin PVDD_M_IN)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>I_{DD(PVDD)}</td>
<td>PVDD supply current</td>
<td>-</td>
<td>-</td>
<td>25</td>
<td>mA</td>
<td></td>
</tr>
</tbody>
</table>

contactless interface: TX_LDO (pins VUP_TX, TVDD_OUT)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_{I(LDO)}</td>
<td>LDO input voltage</td>
<td>-</td>
<td>3</td>
<td>-</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>Symbol</td>
<td>Parameter</td>
<td>Conditions</td>
<td>Min</td>
<td>Typ</td>
<td>Max</td>
<td>Unit</td>
</tr>
<tr>
<td>-----------------</td>
<td>----------------------------</td>
<td>----------------------------------------------------------------------------</td>
<td>-----</td>
<td>-----</td>
<td>------</td>
<td>------</td>
</tr>
<tr>
<td>$I_{L(DO)(\text{max})}$</td>
<td>maximum LDO load current</td>
<td>DC output voltage (target: 3.0 V)&lt;br&gt;5.5 V &gt; $V_{L(DO)}$ &gt; 3.3 V</td>
<td>-</td>
<td>-</td>
<td>180</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DC output voltage (target: 3.0 V)&lt;br&gt;3.3 V &gt; $V_{L(DO)}$ &gt; 2.7 V</td>
<td>2.8</td>
<td>3</td>
<td>3.25</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{L(DO)}$ = 3.3 V</td>
<td>-</td>
<td>$V_{L(DO)}$ - 0.3</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DC output voltage (target: 3.3 V)&lt;br&gt;5.5 V &gt; $V_{L(DO)}$ &gt; 3.6 V</td>
<td>3.1</td>
<td>3.3</td>
<td>3.55</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DC output voltage (target: 3.3 V)&lt;br&gt;3.6 V &gt; $V_{L(DO)}$ &gt; 2.7 V</td>
<td>-</td>
<td>$V_{L(DO)}$ - 0.3</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DC output voltage (target: 3.6 V)&lt;br&gt;5.5 V &gt; $V_{L(DO)}$ &gt; 3.9 V</td>
<td>3.4</td>
<td>3.6</td>
<td>3.95</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DC output voltage (target: 3.6 V)&lt;br&gt;3.9 V &gt; $V_{L(DO)}$ &gt; 2.7 V</td>
<td>-</td>
<td>$V_{L(DO)}$ - 0.3</td>
<td>-</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DC output voltage (target: 4.5 V)&lt;br&gt;5.5 V &gt; $V_{L(DO)}$ &gt; 5.0 V</td>
<td>4.3</td>
<td>4.5</td>
<td>4.9</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>DC output voltage (target: 4.75 V)&lt;br&gt;5.5 V &gt; $V_{L(DO)}$ &gt; 5.0 V</td>
<td>4.55</td>
<td>4.75</td>
<td>5.2</td>
<td>V</td>
</tr>
<tr>
<td>$I_{L(DO)}$</td>
<td>LDO output current</td>
<td></td>
<td>-</td>
<td>-</td>
<td>180</td>
<td>mA</td>
</tr>
<tr>
<td>Contactless interface: RF transmitter (on pin TVDD_IN)</td>
<td></td>
<td>maximum current supported by the RF transmitter</td>
<td>-</td>
<td>-</td>
<td>250</td>
<td>mA</td>
</tr>
<tr>
<td>$I_{DD(TVDD)}$</td>
<td>TVDD supply current</td>
<td>connected on pin VCC (220 nF + 220 nF 10 %)</td>
<td>396</td>
<td>570</td>
<td>1000</td>
<td>nF</td>
</tr>
<tr>
<td>C&lt;sub&gt;dec&lt;/sub&gt;</td>
<td>decoupling capacitance</td>
<td>class A; $I_{CC}$ &lt; 60 mA</td>
<td>4.75</td>
<td>5</td>
<td>5.25</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>class B; $I_{CC}$ &lt; 50 mA</td>
<td>2.85</td>
<td>3</td>
<td>3.15</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>class C; $I_{CC}$ &lt; 30 mA</td>
<td>1.71</td>
<td>1.8</td>
<td>1.89</td>
<td>V</td>
</tr>
<tr>
<td>V&lt;sub&gt;CC&lt;/sub&gt;</td>
<td>supply voltage</td>
<td>class A; current pulses of 40 nA with $I_{CC}$ &lt; 200 mA, $t_w &lt; 400$ ns</td>
<td>4.6</td>
<td>-</td>
<td>5.4</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>class B; current pulses of 40 nA with $I_{CC}$ &lt; 200 mA, $t_w &lt; 400$ ns</td>
<td>2.76</td>
<td>-</td>
<td>3.24</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>class C; current pulses of 12 nA with $I_{CC}$ &lt; 200 mA, $t_w &lt; 400$ ns</td>
<td>1.66</td>
<td>-</td>
<td>1.94</td>
<td>V</td>
</tr>
<tr>
<td>V&lt;sub&gt;ripple(p-p)&lt;/sub&gt;</td>
<td>peak-to-peak ripple voltage</td>
<td>from 20 kHz to 200 MHz</td>
<td>-</td>
<td>-</td>
<td>350</td>
<td>mV</td>
</tr>
<tr>
<td>SR</td>
<td>slew rate on pin VCC</td>
<td>5 V, class A cards</td>
<td>0.02</td>
<td>-</td>
<td>0.025</td>
<td>V/µs</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3 V, class B cards</td>
<td>0.012</td>
<td>-</td>
<td>0.015</td>
<td>V/µs</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1.8 V, class C cards</td>
<td>0.0072</td>
<td>-</td>
<td>0.009</td>
<td>V/µs</td>
</tr>
<tr>
<td>$I_{CC}$</td>
<td>supply current</td>
<td>class A</td>
<td>-</td>
<td>-</td>
<td>60</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>class B</td>
<td>-</td>
<td>-</td>
<td>55</td>
<td>mA</td>
</tr>
</tbody>
</table>
### Contact interface: DC-to-DC converter

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_SAP</td>
<td>SAP (DC-to-DC converter) - high-level output voltage</td>
<td>$V_{DDP}(VBUSP) = 5 \text{ V}, \ V_{CC} = 5 \text{ V}$; $I_{CC} &lt; 60 \text{ mA DC}$</td>
<td>-</td>
<td>-</td>
<td>9</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{DDP}(VBUSP) = 5 \text{ V}, \ V_{CC} = 3 \text{ V}$; $I_{CC} &lt; 55 \text{ mA DC}$</td>
<td>-</td>
<td>-</td>
<td>5</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{DDP}(VBUSP) = 5 \text{ V}, \ V_{CC} = 1.8 \text{ V}$; $I_{CC} &lt; 35 \text{ mA DC}$</td>
<td>-</td>
<td>-</td>
<td>5</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{DDP}(VBUSP) = 3.3 \text{ V}, \ V_{CC} = 5 \text{ V}$; $I_{CC} &lt; 60 \text{ mA DC}$</td>
<td>-</td>
<td>-</td>
<td>9</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{DDP}(VBUSP) = 3.3 \text{ V}, \ V_{CC} = 3 \text{ V}$; $I_{CC} &lt; 55 \text{ mA DC}$</td>
<td>-</td>
<td>-</td>
<td>9</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{DDP}(VBUSP) = 3.3 \text{ V}, \ V_{CC} = 1.8 \text{ V}$; $I_{CC} &lt; 35 \text{ mA DC}$</td>
<td>-</td>
<td>-</td>
<td>3.3</td>
<td>V</td>
</tr>
<tr>
<td>V_UP</td>
<td>$V_{UP}$ - high-level output voltage</td>
<td>Class A: $V_{DDP}(VBUSP) = 3 \text{ V to 5 V}, \ I_{CC} &lt; 60 \text{ mA}$</td>
<td>5.35</td>
<td>-</td>
<td>5.9</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Class B: $I_{CC} &lt; 55 \text{ mA}$</td>
<td>3.53</td>
<td>-</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Class C, $V_{DDP}(VBUSP) = 2.7 \text{ V to 5.5 V}, \ I_{CC} &lt; 35 \text{ mA DC}$</td>
<td>2.4</td>
<td>-</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>C_SAPSAM</td>
<td>DC-to-DC converter capacitance</td>
<td>connected between SAP and SAM with $V_{DDP}(VBUSP) = 3 \text{ V}$</td>
<td>300</td>
<td>470</td>
<td>600</td>
<td>nF</td>
</tr>
<tr>
<td>C_VUP</td>
<td>DC-to-DC converter capacitance</td>
<td>connected on pin VUP</td>
<td>1.5</td>
<td>2.7</td>
<td>4.7</td>
<td>µF</td>
</tr>
</tbody>
</table>

### Voltage detector for the DC-to-DC converter

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>V_det</td>
<td>detection voltage</td>
<td>on pin VBUSP for doubler selection, follower/doubler for class B card</td>
<td>3.775</td>
<td>3.9</td>
<td>4.2</td>
<td>V</td>
</tr>
</tbody>
</table>

### Table 57. Static characteristics for voltage monitors

$T_{amb} = -40 \degree C$ to $+85 \degree C$

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{(B)HL}$</td>
<td>negative-going threshold voltage</td>
<td>VBUS monitor</td>
<td>$V_{BUS}$ monitor</td>
<td>2.15</td>
<td>2.3</td>
<td>2.45</td>
</tr>
<tr>
<td></td>
<td></td>
<td>set to 2.3 V</td>
<td>2.6</td>
<td>2.75</td>
<td>2.95</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>set to 2.7 V</td>
<td>3.6</td>
<td>3.8</td>
<td>3.9</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>set to 4.0 V</td>
<td>3.6</td>
<td>3.8</td>
<td>3.9</td>
<td>V</td>
</tr>
<tr>
<td>$V_{hys}$</td>
<td>hysteresis voltage</td>
<td>VBUS monitor</td>
<td>$V_{BUS}$ monitor</td>
<td>100</td>
<td>150</td>
<td>200</td>
</tr>
<tr>
<td></td>
<td></td>
<td>set to 2.3 V</td>
<td>100</td>
<td>150</td>
<td>200</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td></td>
<td>set to 2.7 V</td>
<td>100</td>
<td>150</td>
<td>200</td>
<td>mV</td>
</tr>
<tr>
<td></td>
<td></td>
<td>set to 4.0 V</td>
<td>40</td>
<td>80</td>
<td>100</td>
<td>mV</td>
</tr>
</tbody>
</table>
### 13.1.7 Static characteristics for power modes

*Table 58. Static characteristics for power modes*

*\(T_{\text{amb}} = -40 \, ^\circ C \text{ to } +85 \, ^\circ C; \text{ unless otherwise specified}\)*

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
</table>
| \(V_{\text{PBUS}}\) | negative-going threshold voltage | VBUSP monitor
  set to 2.7 V | 2.45 | 2.56 | 2.65 | V |
  set to 3.0 V | 2.68 | 2.825 | 2.95 | V |
  set to 3.9 V | 3.7 | 3.9 | 4.1 | V |
| \(V_{\text{hys}}\) | hysteresis voltage | VBUSP monitor
  set to 2.7 V | 12 | 25 | 35 | mV |
  set to 3.0 V | 14 | 30 | 40 | mV |
  set to 3.9 V | 20 | 35 | 55 | mV |

### 13.1.8 Static characteristics for contact interface

*Table 59. Static characteristics for contact interface*

*\(T_{\text{amb}} = -40 \, ^\circ C \text{ to } +80 \, ^\circ C\)*

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>(I_{\text{DDP}}(\text{VBUS}))</td>
<td>power supply current on pin VBUS</td>
<td>active mode; (V_{\text{DDP}}(\text{VBUS}) = 5.5, \text{V}), external PVDD, external TVDD, all IP clocks disabled code while(1){} executed from flash;</td>
<td>6.5</td>
<td>-</td>
<td>-</td>
<td>mA</td>
</tr>
</tbody>
</table>
  active mode; \(V_{\text{DDP}}(\text{VBUS}) = 5.5\, \text{V}\), external PVDD, external TVDD, all IP clocks enabled code while(1){} executed from flash; | 8.5 | - | - | mA |
  suspend mode; \(V_{\text{DDP}}(\text{VBUS}) = 5.5\, \text{V}\), external PVDD, \(T = 25\, ^\circ C\) | 120 | 250 | - | μA |
  \(V_{\text{BUS}} = 5.5\, \text{V}, \, T = 25\, ^\circ C\), internal PVDD LDO, including D+ and D-pull-up | 360 | 440 | - | μA |
  standby mode; \(V_{\text{DDP}}(\text{VBUS}) = 3.3\, \text{V}\); external PVDD supply; \(T_{\text{amb}} = 25\, ^\circ C\) | 18 | - | - | μA |
  standby mode; \(V_{\text{DDP}}(\text{VBUS}) = 5.5\, \text{V}\); \(V_{\text{internal}}\) PVDD supply; \(T_{\text{amb}} = 25\, ^\circ C\) | 55 | - | - | μA |
  hard power down; \(V_{\text{DDP}}(\text{VBUS}) = 5.5\, \text{V};\, \text{RST}\_\text{N} = 0\, \text{V};\, T_{\text{amb}} = 25\, ^\circ C\) | 12 | 18 | - | μA |

---

PN7462 FAM

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2019. All rights reserved.

Product data sheet
Rev. 4.3 — 24 January 2019
COMPANY PUBLIC
406343
<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_o$</td>
<td>output voltage on pin IO</td>
<td>inactive mode, no load</td>
<td></td>
<td>0</td>
<td>-</td>
<td>0.1</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>inactive mode, $I_{IO} = 1$ mA</td>
<td></td>
<td>0</td>
<td>-</td>
<td>0.3</td>
<td>V</td>
</tr>
<tr>
<td>$V_{OL}$</td>
<td>low-level output voltage</td>
<td>pin IO Configured as output</td>
<td>$I_{OL} = 1$ mA (class A,B), 500 $\mu$A (class C)</td>
<td>0</td>
<td>-</td>
<td>$0.15 \times V_{CC}$</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>pin IO configure as output, $I_{OL} &lt; 15$ mA</td>
<td></td>
<td>0</td>
<td>-</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>$V_{OH}$</td>
<td>high-level output voltage</td>
<td>pin IO configure as output, $I_{OH} &lt; -200$ $\mu$A, $V_{CC} = 5$ V and $V_{CC} = 3$ V; active pull-up</td>
<td></td>
<td>$0.9 \times V_{CC}$</td>
<td>-</td>
<td>$V_{CC}$</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>pin IO configure as output, $I_{OH} &lt; -20$ $\mu$A, $V_{CC} = 1.8$ V</td>
<td></td>
<td>$0.8 \times V_{CC}$</td>
<td>-</td>
<td>$V_{CC}$</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>pin IO configure as output, $I_{OH} &lt; 15$ mA</td>
<td></td>
<td>0</td>
<td>-</td>
<td>0.4</td>
<td>V</td>
</tr>
<tr>
<td>$V_{IL}$</td>
<td>low-level input voltage</td>
<td>pin IO configure as input</td>
<td></td>
<td>0</td>
<td>-</td>
<td>$0.2 \times V_{CC}$</td>
<td>V</td>
</tr>
<tr>
<td>$V_{IH}$</td>
<td>high-level input voltage</td>
<td></td>
<td></td>
<td>$0.6 \times V_{CC}$</td>
<td>-</td>
<td>$V_{CC}$</td>
<td>V</td>
</tr>
<tr>
<td>$V_{hys}$</td>
<td>hysteresis voltage</td>
<td>on pin IO</td>
<td></td>
<td>20</td>
<td>75</td>
<td>120</td>
<td>mV</td>
</tr>
<tr>
<td>$I_{IL}$</td>
<td>low-level input current</td>
<td>on pin IO; $V_{IL} = 0$ $V$</td>
<td></td>
<td>-</td>
<td>-</td>
<td>750</td>
<td>$\mu$A</td>
</tr>
<tr>
<td>$I_{IH}$</td>
<td>high-level leakage current</td>
<td>on pin IO; $V_{IH} = V_{CC}$</td>
<td></td>
<td>-</td>
<td>-</td>
<td>10</td>
<td>$\mu$A</td>
</tr>
<tr>
<td>$R_{pu}$</td>
<td>pull-up resistance</td>
<td>connected to $V_{CC}$</td>
<td></td>
<td>7</td>
<td>10</td>
<td>13</td>
<td>k$\Omega$</td>
</tr>
</tbody>
</table>

**Reset output to the card**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_o$</td>
<td>output voltage</td>
<td>inactive mode; no load</td>
<td></td>
<td>0</td>
<td>-</td>
<td>0.1</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>inactive mode; $I_{O} = 1$ mA</td>
<td></td>
<td>0</td>
<td>-</td>
<td>0.3</td>
<td>V</td>
</tr>
<tr>
<td>$V_{OL}$</td>
<td>low-level output voltage</td>
<td>$I_{OL} = 200$ $\mu$A, $V_{CC} = 5$ V and $V_{CC} = 3$ V</td>
<td></td>
<td>0</td>
<td>-</td>
<td>0.3</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$I_{OL} = 200$ $\mu$A, $V_{CC} = 1.8$ V</td>
<td></td>
<td>0</td>
<td>-</td>
<td>$0.1 \times V_{CC}$</td>
<td>V</td>
</tr>
<tr>
<td>$V_{OH}$</td>
<td>high-level output voltage</td>
<td>$I_{OH} = -200$ $\mu$A</td>
<td></td>
<td>$0.9 \times V_{CC}$</td>
<td>-</td>
<td>$V_{CC}$</td>
<td>V</td>
</tr>
</tbody>
</table>

**Clock output to the card**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_o$</td>
<td>output voltage</td>
<td>inactive mode; no load</td>
<td></td>
<td>0</td>
<td>-</td>
<td>0.1</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>inactive mode; $I_{O} = 1$ mA</td>
<td></td>
<td>0</td>
<td>-</td>
<td>0.3</td>
<td>V</td>
</tr>
<tr>
<td>$V_{OL}$</td>
<td>low-level output voltage</td>
<td>$I_{OL} = 200$ $\mu$A</td>
<td></td>
<td>0</td>
<td>-</td>
<td>minimum</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>($0.1 \times V_{CC}$; $0.3$)</td>
<td></td>
<td>0</td>
<td>-</td>
<td>$0.1 \times V_{CC}$</td>
<td>V</td>
</tr>
<tr>
<td>$V_{OH}$</td>
<td>high-level output voltage</td>
<td>$I_{OH} = -200$ $\mu$A</td>
<td></td>
<td>$0.9 \times V_{CC}$</td>
<td>-</td>
<td>$V_{CC}$</td>
<td>V</td>
</tr>
</tbody>
</table>

**Card presence input**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{IL}$</td>
<td>low-level input voltage</td>
<td></td>
<td></td>
<td>-0.3</td>
<td>-</td>
<td>$0.3 \times V_{PVDD_IN}$</td>
<td>V</td>
</tr>
<tr>
<td>$V_{IH}$</td>
<td>high-level input voltage</td>
<td></td>
<td></td>
<td>$0.7 \times V_{PVDD_IN}$</td>
<td>-</td>
<td>$V_{PVDD_IN} + 0.3$</td>
<td>V</td>
</tr>
<tr>
<td>$V_{hys}$</td>
<td>hysteresis voltage</td>
<td></td>
<td></td>
<td>$0.03 \times V_{PVDD_IN}$</td>
<td>-</td>
<td>-</td>
<td>V</td>
</tr>
</tbody>
</table>
### 13.1.9 Static characteristics RF interface

Table 60. Static characteristics for RF interface  
*Data are given for $T_{\text{amb}} = -40 \, ^\circ\text{C}$ to $+85 \, ^\circ\text{C}$; unless otherwise specified*

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$I_{\text{LL}}$</td>
<td>low-level leakage current</td>
<td>$V_{\text{IL}} = 0$</td>
<td>-</td>
<td>-</td>
<td>1</td>
<td>μA</td>
</tr>
<tr>
<td>$I_{\text{LH}}$</td>
<td>high-level leakage current</td>
<td>$V_{\text{IH}} = V_{\text{PVDD_IN}}$</td>
<td>-</td>
<td>-</td>
<td>5</td>
<td>μA</td>
</tr>
</tbody>
</table>

#### pins ANT1 and ANT2

- **Z**: impedance between ANT1 and ANT2; low impedance  
  - Min: 10 Ω  
  - Max: 17 Ω

#### pins RXN and RXP

- **$V_{\text{i(dyn)}}$**: dynamic input voltage on pins RXN and RXP  
  - Min: - V<sub>DD</sub> - 0.05 V  
  - Typ: - V<sub>DD</sub> - 0.05 V  
  - Max: - V<sub>DD</sub> - 0.05 V

- **$C_{\text{in}}$**: input pin capacitance on pins RXN and RXP  
  - Min: 12 pF  
  - Typ: - pF  
  - Max: - pF

- **Z**: impedance between pins RX to VMID; reader, card emulation and P2P modes  
  - Min: 0 Ω  
  - Typ: - 15 kΩ  
  - Max: - 15 kΩ

- **$V_{\text{det}}$**: detection voltage  
  - Min: - mV  
  - Typ: - mV  
  - Max: 30 mV<sub>(p-p)</sub>

#### pins TX1 and TX2

- **$V_{\text{OH}}$**: high-level output voltage pins TX1 and TX2; $V_{\text{PVDD_IN}} = 3.1$ V and $I_{\text{OH}} = 30$ mA  
  - Min: $V_{\text{PVDD_IN}} - 150$ mV  
  - Typ: - mV  
  - Max: - mV

- **$V_{\text{OL}}$**: low-level output voltage pins TX1 and TX2; $V_{\text{PVDD_IN}} = 3.1$; $I_{\text{TX}} = 30$ mA  
  - Min: - 200 mV  
  - Typ: - 200 mV  
  - Max: - 200 mV

- **$R_{\text{OL}}$**: low-level output resistance $V_{\text{TX}} = V_{\text{PVDD}} - 100$ mV; CWGsN = 01h  
  - Min: - 80 Ω  
  - Typ: - 80 Ω  
  - Max: - 80 Ω

- **$R_{\text{OH}}$**: high-level output resistance $V_{\text{TX}} = V_{\text{PVDD}} - 100$ mV  
  - Min: - 10 Ω  
  - Typ: - 10 Ω  
  - Max: - 10 Ω

### 13.2 Dynamic characteristics

Table 61. Dynamic characteristics for IRQ output pin  
*Data are given for $T_{\text{amb}} = -40 \, ^\circ\text{C}$ to $+85 \, ^\circ\text{C}$; unless otherwise specified*

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$t_f$</td>
<td>fall time</td>
<td>high speed; $C_L = 12$ pF; $V_{\text{PVDD_IN}} = 3.3$ V</td>
<td>1</td>
<td>-</td>
<td>3.5</td>
<td>ns</td>
</tr>
<tr>
<td>$t_f$</td>
<td>fall time</td>
<td>high speed; $C_L = 12$ pF; $V_{\text{PVDD_IN}} = 1.8$ V</td>
<td>1</td>
<td>-</td>
<td>3.5</td>
<td>ns</td>
</tr>
<tr>
<td>$t_f$</td>
<td>fall time</td>
<td>slow speed; $C_L = 12$ pF; $V_{\text{PVDD_IN}} = 3.3$ V</td>
<td>3</td>
<td>-</td>
<td>10</td>
<td>ns</td>
</tr>
</tbody>
</table>
### 13.2.1 Flash memory dynamic characteristics

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>tr</td>
<td>slow speed; $C_L = 12 \text{ pF}$; $PV_{DD_IN} = 1.8 \text{ V}$</td>
<td>2</td>
<td>-</td>
<td>10</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>high speed; $C_L = 12 \text{ pF}$; $PV_{DD_IN} = 3.3 \text{ V}$</td>
<td>1</td>
<td>-</td>
<td>3.5</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>high speed; $C_L = 12 \text{ pF}$; $PV_{DD_IN} = 1.8 \text{ V}$</td>
<td>1</td>
<td>-</td>
<td>3.5</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>tr</td>
<td>slow speed; $C_L = 12 \text{ pF}$; $PV_{DD_IN} = 3.3 \text{ V}$</td>
<td>3</td>
<td>-</td>
<td>10</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>slow speed; $C_L = 12 \text{ pF}$; $PV_{DD_IN} = 1.8 \text{ V}$</td>
<td>2</td>
<td>-</td>
<td>10</td>
<td>ns</td>
</tr>
</tbody>
</table>

#### Table 62. Dynamic characteristics for flash memory

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>t\text{prog}</td>
<td>programming time</td>
<td>-</td>
<td>-</td>
<td>2.5</td>
<td>ms</td>
</tr>
<tr>
<td></td>
<td>N\text{Endu}</td>
<td>endurance</td>
<td>200</td>
<td>500</td>
<td>-</td>
<td>kcycles</td>
</tr>
<tr>
<td></td>
<td>t\text{ret}</td>
<td>retention time</td>
<td>-</td>
<td>20</td>
<td>-</td>
<td>years</td>
</tr>
</tbody>
</table>

### 13.2.2 EEPROM dynamic characteristics

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>t\text{prog}</td>
<td>programming time</td>
<td>-</td>
<td>2.8</td>
<td>-</td>
<td>ms</td>
</tr>
<tr>
<td></td>
<td>N\text{Endu}</td>
<td>endurance</td>
<td>300</td>
<td>500</td>
<td>-</td>
<td>kcycles</td>
</tr>
<tr>
<td></td>
<td>t\text{ret}</td>
<td>retention time</td>
<td>-</td>
<td>20</td>
<td>-</td>
<td>years</td>
</tr>
</tbody>
</table>

### 13.2.3 GPIO dynamic characteristics

![Output timing measurement condition for GPIO](image)

#### Figure 46. Output timing measurement condition for GPIO

#### Table 64. Dynamic characteristics for GPIO1 to GPIO21

$T_{\text{amb}} = -40 \text{ °C}$ to $+85 \text{ °C}$

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>tr</td>
<td>rise time</td>
<td>2.0</td>
<td>10.0</td>
<td>ns</td>
</tr>
</tbody>
</table>

PN7462_FAM

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2019. All rights reserved.

Product data sheet  
Rev. 4.3 — 24 January 2019  
COMPANY PUBLIC  
406343  
85 / 111
## Dynamic characteristics for I²C master

![Figure 47. I²C-bus pins clock timing](aaa-021152)

### Table 65. Timing specification for fast mode plus I²C

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>(f_{SCL})</td>
<td>SCL clock frequency</td>
<td>fast mode plus; (C_b &lt; 100) pF</td>
<td>0</td>
<td>1</td>
<td>MHz</td>
</tr>
<tr>
<td>(t_{SU,STA})</td>
<td>set-up time for a (repeated) START condition</td>
<td>fast mode plus; (C_b &lt; 100) pF</td>
<td>260</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>(t_{HD,STA})</td>
<td>hold time (repeated) START condition</td>
<td>fast mode plus; (C_b &lt; 100) pF</td>
<td>260</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>(t_{LOW})</td>
<td>low period of the SCL clock</td>
<td>fast mode plus; (C_b &lt; 100) pF</td>
<td>500</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>(t_{HIGH})</td>
<td>high period of the SCL clock</td>
<td>fast mode plus; (C_b &lt; 100) pF</td>
<td>260</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>(t_{SU,DAT})</td>
<td>data set-up time</td>
<td>fast mode plus; (C_b &lt; 100) pF</td>
<td>50</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>(t_{HD,DAT})</td>
<td>data hold time</td>
<td>fast mode plus; (C_b &lt; 100) pF</td>
<td>0</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>(t_{R(SDA)})</td>
<td>SDA rise time</td>
<td>fast mode plus; (C_b &lt; 100) pF</td>
<td>-</td>
<td>120</td>
<td>ns</td>
</tr>
<tr>
<td>(t_{F(SDA)})</td>
<td>SDA fall time</td>
<td>fast mode plus; (C_b &lt; 100) pF</td>
<td>-</td>
<td>120</td>
<td>ns</td>
</tr>
</tbody>
</table>
## PN7462 Family

NFC Cortex-M0 microcontroller

### Symbol | Parameter | Conditions | Min | Max | Unit  
--- | --- | --- | --- | --- | ---
\( V_{\text{hys}} \) | hysteresis of Schmitt trigger inputs | fast mode plus; \( C_b < 100 \text{ pF} \) | 0.1 \( \times \) \( V_{\text{PVDD\_M\_IN}} \) | - | V

### Table 66. Timing specification for fast mode \( I^2C \)

\( T_{\text{amb}} = -40 \text{ °C to } +85 \text{ °C} \)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
</table>
\( f_{\text{SCL}} \) | SCL clock frequency | fast mode; \( C_b < 400 \text{ pF} \) | 0 | 400 | kHz|
\( t_{\text{SU\_STA}} \) | set-up time for a (repeated) START condition | fast mode; \( C_b < 400 \text{ pF} \) | 600 | - | ns|
\( t_{\text{HD\_STA}} \) | hold time (repeated) START condition | fast mode; \( C_b < 400 \text{ pF} \) | 600 | - | ns|
\( t_{\text{LOW}} \) | low period of the SCL clock | fast mode; \( C_b < 400 \text{ pF} \) | 1.3 | - | \( \mu s \)|
\( t_{\text{HIGH}} \) | high period of the SCL clock | fast mode; \( C_b < 400 \text{ pF} \) | 600 | - | ns|
\( t_{\text{SU\_DAT}} \) | data set-up time | fast mode; \( C_b < 400 \text{ pF} \) | 100 | - | ns|
\( t_{\text{HD\_DAT}} \) | data hold time | fast mode; \( C_b < 400 \text{ pF} \) | 0 | 900 | ns|
\( t_{r(\text{SDA})} \) | SDA rise time | fast mode plus; \( C_b < 100 \text{ pF} \) | 30 | 250 | ns|
\( t_{f(\text{SDA})} \) | SDA fall time | fast mode plus; \( C_b < 100 \text{ pF} \) | 30 | 250 | ns|
\( V_{\text{hys}} \) | hysteresis of Schmitt trigger inputs | fast mode; \( C_b < 400 \text{ pF} \) | 0.1 \( \times \) \( V_{\text{PVDD\_IN}} \) | - | V

All information provided in this document is subject to legal disclaimers.
13.2.5 Dynamic characteristics for SPI

![SPI Timing Diagram]

Table 67. Dynamic characteristics and Timing specification for SPI master interface

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$f_{SCK}$</td>
<td>SCK frequency</td>
<td>controlled by the host</td>
<td>0</td>
<td>6.78</td>
<td>MHz</td>
</tr>
<tr>
<td>$t_{DS}$</td>
<td>data set-up time</td>
<td>-</td>
<td>25</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>$t_{DH}$</td>
<td>data hold time</td>
<td>-</td>
<td>25</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>$t_{V(Q)}$</td>
<td>data output valid time</td>
<td>-</td>
<td>-</td>
<td>25</td>
<td>ns</td>
</tr>
<tr>
<td>$t_{H(Q)}$</td>
<td>data output hold time</td>
<td>-</td>
<td>-</td>
<td>25</td>
<td>ns</td>
</tr>
</tbody>
</table>

Dynamic characteristics for SPI_SCLK, SPIM_NSS, SPIM_MOSI

| $t_f$ | fall time | $C_L = 12 \text{ pF}; \text{ high speed}; V_{PVDD\_IN} = 3.3 \text{ V}$ | 1    | 3.5  | ns   |
| $t_r$ | rise time | $C_L = 12 \text{ pF}; \text{ high speed}; V_{PVDD\_IN} = 3.3 \text{ V}$ | 1    | 3.5  | ns   |
| $t_f$ | fall time | $C_L = 12 \text{ pF}; \text{ high speed}; V_{PVDD\_IN} = 1.8 \text{ V}$ | 1    | 3.5  | ns   |
| $t_r$ | rise time | $C_L = 12 \text{ pF}; \text{ high speed}; V_{PVDD\_IN} = 1.8 \text{ V}$ | 1    | 3.5  | ns   |

Figure 48. SPI master timing
### Dynamic characteristics of host interface

**Figure 49. I²C-bus pins clock timing**

#### Table 68. Timing specification for I²C high speed

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>clock frequency</td>
<td>high speed; C &lt; 100 pF</td>
<td>0</td>
<td>3.4</td>
<td>MHz</td>
</tr>
<tr>
<td></td>
<td>set-up time for a (repeated) START condition</td>
<td>high speed; C &lt; 100 pF</td>
<td>160</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>hold time (repeated) START condition</td>
<td>high speed; C &lt; 100 pF</td>
<td>160</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>low period of the SCL clock</td>
<td>high speed; C &lt; 100 pF</td>
<td>160</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>high period of the SCL clock</td>
<td>high speed; C &lt; 100 pF</td>
<td>60</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>data set-up time</td>
<td>high speed; C &lt; 100 pF</td>
<td>10</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>data hold time</td>
<td>high speed; C &lt; 100 pF</td>
<td>0</td>
<td>-</td>
<td>μs</td>
</tr>
<tr>
<td></td>
<td>SDA rise time</td>
<td>high speed; C &lt; 100 pF</td>
<td>10</td>
<td>80</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>SDA fall time</td>
<td>high speed; C &lt; 100 pF</td>
<td>10</td>
<td>80</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>hysteresis of Schmitt trigger inputs</td>
<td>high speed; C &lt; 100 pF</td>
<td>(0.1 \times \frac{V_{PVDD_IN}}{})</td>
<td>-</td>
<td>V</td>
</tr>
</tbody>
</table>

#### Table 69. Dynamic characteristics for the I²C slave interface: ATX_B used as I²C_SDA, ATX_A used as I²C_SCL

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>fall time</td>
<td></td>
<td>30</td>
<td>-</td>
<td>250</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>10</td>
<td>-</td>
<td>80</td>
<td>ns</td>
</tr>
</tbody>
</table>

---

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2019. All rights reserved.

Product data sheet

Rev. 4.3 — 24 January 2019

COMPANY PUBLIC

406343

89 / 111
### Table 70. Dynamic characteristics for SPI slave interface

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$f_{SCK}$</td>
<td>SCK frequency</td>
<td>controlled by the host</td>
<td>0</td>
<td></td>
<td>7</td>
<td>MHz</td>
</tr>
<tr>
<td>$t_{DS}$</td>
<td>data set-up time</td>
<td></td>
<td>25</td>
<td></td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>$t_{DH}$</td>
<td>data hold time</td>
<td></td>
<td>25</td>
<td></td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td>$t_{v(Q)}$</td>
<td>data output valid time</td>
<td></td>
<td>-</td>
<td>25</td>
<td></td>
<td>ns</td>
</tr>
<tr>
<td>$t_{h(Q)}$</td>
<td>data output hold time</td>
<td></td>
<td>-</td>
<td>25</td>
<td></td>
<td>ns</td>
</tr>
</tbody>
</table>

### Table 71. Dynamic characteristics for SPI slave interface: ATX_C as SPI_MISO

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$t_f$</td>
<td>fall time</td>
<td>$C_L = 12 \text{ pF}; \text{ high speed}; V_{PDd,IN} = 3.3 \text{ V}$</td>
<td>1</td>
<td></td>
<td>3.5</td>
<td>ns</td>
</tr>
</tbody>
</table>
### Table 72. Dynamic characteristics for HSUART ATX_ as HSU_TX, ATX_ as HSU_RTS

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>( t_r )</td>
<td>rise time</td>
<td>( C_L = 12 \text{ pF}; \text{ slow speed}; V_{PVDD_IN} = 3.3 \text{ V} )</td>
<td>3</td>
<td>-</td>
<td>10</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( C_L = 12 \text{ pF}; \text{ high speed}; V_{PVDD_IN} = 3.3 \text{ V} )</td>
<td>1</td>
<td>-</td>
<td>3.5</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( C_L = 12 \text{ pF}; \text{ slow speed}; V_{PVDD_IN} = 3.3 \text{ V} )</td>
<td>3</td>
<td>-</td>
<td>10</td>
<td>ns</td>
</tr>
<tr>
<td>( t_f )</td>
<td>fall time</td>
<td>( C_L = 12 \text{ pF}; \text{ high speed}; V_{PVDD_IN} = 1.8 \text{ V} )</td>
<td>1</td>
<td>-</td>
<td>3.5</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( C_L = 12 \text{ pF}; \text{ slow speed}; V_{PVDD_IN} = 1.8 \text{ V} )</td>
<td>2</td>
<td>-</td>
<td>10</td>
<td>ns</td>
</tr>
<tr>
<td>( t_r )</td>
<td>rise time</td>
<td>( C_L = 12 \text{ pF}; \text{ high speed}; V_{PVDD_IN} = 1.8 \text{ V} )</td>
<td>1</td>
<td>-</td>
<td>3.5</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( C_L = 12 \text{ pF}; \text{ slow speed}; V_{PVDD_IN} = 1.8 \text{ V} )</td>
<td>2</td>
<td>-</td>
<td>10</td>
<td>ns</td>
</tr>
</tbody>
</table>

[1] \( C_L \leq 12 \text{ pF} \) maximum.

### Table 73. Dynamic characteristics for USB interface

\( C_L = 50 \text{ pF}; R_{PU} = 1.5 \text{ k\Omega on D+ to VBUS} \)

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>( t_r )</td>
<td>rise time</td>
<td>10 % to 90 %</td>
<td>4</td>
<td>-</td>
<td>20</td>
<td>ns</td>
</tr>
<tr>
<td>( t_f )</td>
<td>fall time</td>
<td>10 % to 90 %</td>
<td>4</td>
<td>-</td>
<td>20</td>
<td>ns</td>
</tr>
<tr>
<td>( t_{R\alpha F} )</td>
<td>differential rise and fall time matching ( t_r / t_f )</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>109 %</td>
<td></td>
</tr>
<tr>
<td>( V_{CRS} )</td>
<td>output signal crossover voltage</td>
<td>1.3</td>
<td>-</td>
<td>2</td>
<td>V</td>
<td></td>
</tr>
<tr>
<td>( t_{FE0\alpha PT} )</td>
<td>source SE0 interval of EOP</td>
<td>T = 25 °C; see Figure 51</td>
<td>160</td>
<td>-</td>
<td>175</td>
<td>ns</td>
</tr>
<tr>
<td>( t_{DF\alpha EP} )</td>
<td>source jitter for differential transition to SE0 transition</td>
<td>T = 25 °C; see Figure 51</td>
<td>-2</td>
<td>-</td>
<td>+5</td>
<td>ns</td>
</tr>
<tr>
<td>( t_{JR1} )</td>
<td>receiver jitter to next transition</td>
<td>T = 25 °C</td>
<td>-18.5</td>
<td>-</td>
<td>+18.5</td>
<td>ns</td>
</tr>
</tbody>
</table>
### 13.2.7 Clock dynamic characteristics

**Table 74. Dynamic characteristics for internal oscillators**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>low frequency oscillator</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>f_{osc(int)}</td>
<td>internal oscillator frequency</td>
<td>300</td>
<td>365</td>
<td>400</td>
<td>kHz</td>
</tr>
<tr>
<td></td>
<td>high frequency oscillator</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>f_{osc(int)}</td>
<td>internal oscillator frequency</td>
<td>18</td>
<td>20</td>
<td>22</td>
<td>MHz</td>
</tr>
</tbody>
</table>

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C) with nominal supply voltages.

**Table 75. Dynamic characteristics for PLL**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Δf</td>
<td>frequency deviation</td>
<td>deviation added to CLK_XTAL1 frequency on RF frequency generated using PLL</td>
<td>-50</td>
<td>-</td>
<td>50</td>
<td>ppm</td>
</tr>
</tbody>
</table>

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C) with nominal supply voltages.
### 13.2.8 Dynamic characteristics for power supply

#### Table 76. Dynamic characteristics for power supply

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>DC-to-DC internal oscillator</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>$f_{\text{osc(int)}}$</td>
<td>internal oscillator frequency</td>
<td>DC-to-DC converter</td>
<td></td>
<td></td>
<td>3.39</td>
<td>MHz</td>
</tr>
<tr>
<td>Main supply (pin VBUS)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SR</td>
<td>slew rate</td>
<td>rise and fall</td>
<td>-</td>
<td>-</td>
<td>2.75</td>
<td>V/μs</td>
</tr>
<tr>
<td>RF interface LDO supply (pin VUP_TX)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SR</td>
<td>slew rate</td>
<td>rise and fall</td>
<td>-</td>
<td>-</td>
<td>2.75</td>
<td>V/μs</td>
</tr>
<tr>
<td>Supply contact interface (pin VBUSP)</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>SR</td>
<td>slew rate</td>
<td>rise and fall</td>
<td>-</td>
<td>-</td>
<td>2.75</td>
<td>V/μs</td>
</tr>
</tbody>
</table>

### 13.2.9 Dynamic characteristics for boot and reset

#### Table 77. Dynamic characteristics for boot and reset

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$t_{\text{L(RST_N)}}$</td>
<td>RST_N Low pulse width time</td>
<td></td>
<td>10</td>
<td>-</td>
<td>-</td>
<td>μs</td>
</tr>
<tr>
<td>$t_{\text{boot}}$</td>
<td>boot time</td>
<td>external PVDD supply; supply is stable at reset</td>
<td></td>
<td>-</td>
<td>320</td>
<td>μs</td>
</tr>
<tr>
<td></td>
<td></td>
<td>internal PVDD_LDO supply; supply is stable at reset</td>
<td></td>
<td>-</td>
<td>2.2</td>
<td>ms</td>
</tr>
</tbody>
</table>

### 13.2.10 Dynamics characteristics for power mode

#### Table 78. Power modes - wake-up timings

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>[1]</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$t_{\text{wake}}$</td>
<td>wake-up time</td>
<td>standby mode</td>
<td>[1]</td>
<td>-</td>
<td>500</td>
<td>μs</td>
</tr>
<tr>
<td></td>
<td></td>
<td>suspend mode</td>
<td>[1]</td>
<td>-</td>
<td>150</td>
<td>μs</td>
</tr>
</tbody>
</table>

[1] Wake-up timings are measured from the wake-up event to the point in which the user application code reads the first instruction.

### 13.2.11 Dynamic characteristics for contact interface

#### Table 79. Dynamic characteristics for contact interface

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$f_{\text{data}}$</td>
<td>data rate</td>
<td>on data lines</td>
<td>-</td>
<td>-</td>
<td>1.5</td>
<td>Mbps</td>
</tr>
<tr>
<td>$t_{(i)}$</td>
<td>input rise time</td>
<td>from $V_{\text{IL}}$ maximum to $V_{\text{IH}}$ minimum</td>
<td>-</td>
<td>-</td>
<td>1.2</td>
<td>μs</td>
</tr>
<tr>
<td>$t_{(i)}$</td>
<td>input fall time</td>
<td>from $V_{\text{IH}}$ minimum to $V_{\text{IL}}$ minimum</td>
<td>-</td>
<td>-</td>
<td>1.2</td>
<td>μs</td>
</tr>
</tbody>
</table>
### Symbol Parameter Conditions | Min | Typ | Max | Unit
--- | --- | --- | --- | ---
$t_{r(o)}$ | output rise time | $C_L \leq 80 \text{ pF}; 10 \% \text{ to } 90 \%$ from 0 to $V_{CC}$ | - | - | 0.1 | μs
$t_{f(o)}$ | output fall time | $C_L \leq 80 \text{ pF}; 10 \% \text{ to } 90 \%$ from 0 to $V_{CC}$ | - | - | 0.1 | μs
$t_{wp}(pu)$ | pull-up pulse width | - | | 295 | ns

### Reset output to the card
- $t_r$ rise time | $C_L = 100 \text{ pF}$ | - | - | 0.1 | μs
- $t_f$ fall time | $C_L = 100 \text{ pF}$ | - | - | 0.1 | μs

### Clock output to the card (CLK)
- $t_r$ rise time | $C_L = 30 \text{ pF}; f_{CLK} = 10 \text{ MHz}$ | - | - | 8 | ns
- $t_r$ rise time | $C_L = 30 \text{ pF}; f_{CLK} = 5 \text{ MHz}$ | - | - | 16 | ns
- $t_f$ fall time | $C_L = 30 \text{ pF}; f_{CLK} = 10 \text{ MHz}$ | - | - | 8 | ns
- $t_f$ fall time | $C_L = 30 \text{ pF}; f_{CLK} = 5 \text{ MHz}$ | - | - | 16 | ns
- $f_{CLK}$ frequency on pin CLK | operational | 0 | - | 13.56 | MHz
- $\delta$ duty cycle | $C_L = 30 \text{ pF}$ | 45 | - | 55 | %
- $\text{SR}$ slew rate | rise and fall; $C_L = 30 \text{ pF}; V_{CC} = +5 \text{ V}$ | 0.2 | - | - | V/ns
- rise and fall; $C_L = 30 \text{ pF}; V_{CC} = +3 \text{ V}$ | 0.12 | - | - | V/ns
- rise and fall; $C_L = 30 \text{ pF}; V_{CC} = +1.8 \text{ V}$ | 0.072 | - | - | V/ns

### PRESN
- $t_{deb}$ debounce time | on pin PRESN | - | 6 | - | ms

### Timings
- $t_{act}$ activation time | see figure below; $T = 25 \degree \text{C}$ | 11 | - | 22 | ms
- $t_{deact}$ deactivation time | see figure below; $T = 25 \degree \text{C}$ | 60 | 100 | 250 | μs

---

[1] The transition time and duty factor definitions are shown in Figure below.

---

**Figure 52. Definition of output and input transition times**
## 14 Marking

### 14.1 Marking HVQFN64

<table>
<thead>
<tr>
<th>Type number</th>
<th>Line</th>
<th>Marking code</th>
</tr>
</thead>
<tbody>
<tr>
<td>PN7462AUHN</td>
<td>A</td>
<td>7462AU-00</td>
</tr>
<tr>
<td>PN7362AUHN</td>
<td></td>
<td>7362AU-00</td>
</tr>
<tr>
<td>PN7360AUHN</td>
<td></td>
<td>7360AU-00</td>
</tr>
<tr>
<td>PN7412AUHN</td>
<td></td>
<td>7412AU-00</td>
</tr>
</tbody>
</table>

#### Common

<table>
<thead>
<tr>
<th>Line</th>
<th>Details</th>
</tr>
</thead>
<tbody>
<tr>
<td>B</td>
<td>Diffusion Batch ID, Assembly Sequence ID</td>
</tr>
<tr>
<td>C</td>
<td>Characters: Diffusion and assembly location, date code, product version (indicated by mask version), product life cycle status. This line includes the following elements at 8 positions:</td>
</tr>
<tr>
<td></td>
<td>1. Diffusion center code: Z</td>
</tr>
<tr>
<td></td>
<td>2. Assembly center code: S</td>
</tr>
<tr>
<td></td>
<td>3. RHF-2006 indicator: D &quot;Dark Green&quot;</td>
</tr>
<tr>
<td></td>
<td>4. Year code (Y) 1</td>
</tr>
<tr>
<td></td>
<td>5. Year code (Y) 2</td>
</tr>
<tr>
<td></td>
<td>6. Week code (W) 1</td>
</tr>
<tr>
<td></td>
<td>7. Week code (W) 2</td>
</tr>
<tr>
<td></td>
<td>8. HW version</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Line</th>
<th>Details</th>
</tr>
</thead>
<tbody>
<tr>
<td>D</td>
<td>Empty</td>
</tr>
<tr>
<td>E</td>
<td>Empty</td>
</tr>
</tbody>
</table>
14.1.1 Package marking drawing

![Diagram of package marking]

Figure 53. Marking in HVQFN64

14.2 Marking VFBGA64

Table 81. Marking codes

<table>
<thead>
<tr>
<th>Type number</th>
<th>Line</th>
<th>Marking code</th>
</tr>
</thead>
<tbody>
<tr>
<td>PN7462AUEV</td>
<td>Line A</td>
<td>7462x</td>
</tr>
<tr>
<td></td>
<td></td>
<td>x: means version number</td>
</tr>
<tr>
<td>PN7362AUEV</td>
<td></td>
<td>7362x</td>
</tr>
<tr>
<td></td>
<td></td>
<td>x: means version number</td>
</tr>
<tr>
<td>PN7360AUEV</td>
<td></td>
<td>7360x</td>
</tr>
<tr>
<td></td>
<td></td>
<td>x: means version number</td>
</tr>
<tr>
<td>Common</td>
<td>Line B</td>
<td>DBID+ASID</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Diffusion batch, 2 digits + Assembly batch, 2digits</td>
</tr>
<tr>
<td></td>
<td>Line C</td>
<td>ZSDyywwX</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Manufacturing code including:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Diffusion center code, 1 digit (Z for SSMC)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Assembly center code, 1 digit (S for ATK)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• RoHS compliancy indicator, 1 digit (D: Dark Green; fully compliant RoHS and no halogen and antimony)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Manufacturing year and week, digits:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• YY: production year</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• WW: production week code</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Product life cycle status code, 1 digit:</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• X: means not qualified product</td>
</tr>
<tr>
<td></td>
<td></td>
<td>• nothing means released product</td>
</tr>
</tbody>
</table>
14.2.1 Package marking drawing

Figure 54. Marking in VFBGA64
15 Package outline HVQFN64

HVQFN64: plastic thermal enhanced very thin quad flat package; no leads;
64 terminals; body 9 x 9 x 0.85 mm

Figure 55. Package outline HVQFN64
Footprint information for reflow soldering of HVQFN64 package

**Figure 56. Footprint information for reflow soldering of HVQFN64**
16 Package outline VFBGA64

![Package outline VFBGA64 diagram]

**DIMENSIONS (mm are the original dimensions)**

<table>
<thead>
<tr>
<th>UNIT</th>
<th>A</th>
<th>A1</th>
<th>A2</th>
<th>b</th>
<th>D</th>
<th>E</th>
<th>e</th>
<th>e1</th>
<th>e2</th>
<th>v</th>
<th>w</th>
<th>y</th>
<th>y1</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>MAX</td>
<td>0.00</td>
<td>0.25</td>
<td>0.65</td>
<td>0.35</td>
<td>4.6</td>
<td>4.6</td>
<td>0.5</td>
<td>3.5</td>
<td>3.5</td>
<td>0.15</td>
<td>0.05</td>
<td>0.08</td>
</tr>
<tr>
<td></td>
<td>NOM</td>
<td>0.65</td>
<td>0.20</td>
<td>0.60</td>
<td>0.30</td>
<td>4.5</td>
<td>4.5</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>MIN</td>
<td>0.65</td>
<td>0.15</td>
<td>0.50</td>
<td>0.25</td>
<td>4.4</td>
<td>4.4</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Figure 57. Package outline VFBGA64
17 Handling information

CAUTION

This device is sensitive to ElectroStatic Discharge (ESD). Observe precautions for handling electrostatic sensitive devices.
Such precautions are described in the ANSI/ESD S20.20, IEC/ST 61340-5, JESD625-A or equivalent standards.
18 Packing information

18.1 Packing information HVQFN64
Moisture Sensitivity Level (MSL) evaluation has been performed according to JEDEC J-STD-020C. MSL for this package is level 3 which means 260 °C Pb-free convection reflow maximum temperature peak.

Dry packing is required with following floor conditions: 168 hours out of bag floor life at maximum ambient temperature 30 °C/60 % RH.

For information on packing, refer to the PIP relating to this product at http://www.nxp.com.

18.2 Packing information VFBGA64
Moisture Sensitivity Level (MSL) evaluation has been performed according to JEDEC J-STD-020C. MSL for this package is level 3 which means 260 °C Pb-free convection reflow maximum temperature peak.

Dry packing is required with following floor conditions: 168 hours out of bag floor life at maximum ambient temperature 30 °C/60 % RH.

For information on packing, refer to the PIP relating to this product at http://www.nxp.com.
## Abbreviations

<table>
<thead>
<tr>
<th>Acronym</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ADC</td>
<td>Analog to Digital Convertor</td>
</tr>
<tr>
<td>ALM</td>
<td>Active Load Modulation</td>
</tr>
<tr>
<td>ASK</td>
<td>Amplitude Shift Keying</td>
</tr>
<tr>
<td>BPSK</td>
<td>Binary Phase Shift Keying</td>
</tr>
<tr>
<td>CLIF</td>
<td>Contactless Interface</td>
</tr>
<tr>
<td>CRC</td>
<td>Cyclic Redundancy Check</td>
</tr>
<tr>
<td>DPC</td>
<td>Dynamic Power Control</td>
</tr>
<tr>
<td>EEPROM</td>
<td>Electrically Erasable Programmable Read-Only Memory</td>
</tr>
<tr>
<td>GPIO</td>
<td>General-Purpose Input Output</td>
</tr>
<tr>
<td>(\text{i}^{2}\text{C})</td>
<td>Inter-Interchanged Circuit</td>
</tr>
<tr>
<td>IC</td>
<td>Integrated Circuit</td>
</tr>
<tr>
<td>IAP</td>
<td>In-Application Programming</td>
</tr>
<tr>
<td>ISP</td>
<td>In-System Programming</td>
</tr>
<tr>
<td>LDO</td>
<td>Low DropOut</td>
</tr>
<tr>
<td>LPCD</td>
<td>Low-Power Card Detection</td>
</tr>
<tr>
<td>MSL</td>
<td>Moisture Sensitivity Level</td>
</tr>
<tr>
<td>NFC</td>
<td>Near Field Communication</td>
</tr>
<tr>
<td>NRZ</td>
<td>Non-Return to Zero</td>
</tr>
<tr>
<td>NVIC</td>
<td>Nested Vectored Interrupt Controller</td>
</tr>
<tr>
<td>P2P</td>
<td>Peer-to-Peer</td>
</tr>
<tr>
<td>PLL</td>
<td>Phase-Locked Loop</td>
</tr>
<tr>
<td>PLM</td>
<td>Passive Load Modulation</td>
</tr>
<tr>
<td>SPI</td>
<td>Serial Peripheral Interface</td>
</tr>
<tr>
<td>SWD</td>
<td>Serial Wire Debug</td>
</tr>
<tr>
<td>UART</td>
<td>Universal Asynchronous Receiver Transmitter</td>
</tr>
<tr>
<td>USB</td>
<td>Universal Serial Bus</td>
</tr>
</tbody>
</table>
20 Revision history

Table 83. Revision history

<table>
<thead>
<tr>
<th>Document ID</th>
<th>Release date</th>
<th>Data sheet status</th>
<th>Change notice</th>
<th>Supersedes</th>
</tr>
</thead>
<tbody>
<tr>
<td>PN7462_FAM v. 4.3</td>
<td>20190124</td>
<td>Product data sheet</td>
<td></td>
<td>PN7462_FAM v. 4.2</td>
</tr>
<tr>
<td>Modifications:</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Corrected AMR values for: VBUS, VBUSP, VUP_TX and USB_VBUS</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added Slew Rates for: VBUS, VUP_TX and VBUSP</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added OVP to USB supply example</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added diagrams for Power-up sequences</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Corrected drawing Figure 39, showing the use case where TX_LDO is not used</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PN7462_FAM v. 4.2</td>
<td>20180910</td>
<td>Product data sheet</td>
<td></td>
<td>PN7462_FAM v. 4.1</td>
</tr>
<tr>
<td>Modifications:</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Marking code of HVQFN64 package in Section 14.1 corrected</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PN7462_FAM v. 4.1</td>
<td>20180628</td>
<td>Product data sheet</td>
<td></td>
<td>PN7462_FAM v. 4.0 and PN7462_FAM incl PN7412</td>
</tr>
<tr>
<td>Modifications:</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• New type PN7412AUHN added</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Combined data sheets PN7462_FAM and PN7462_FAM incl PN7412</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PN7462_FAM v. 4.0</td>
<td>20180201</td>
<td>Product data sheet</td>
<td></td>
<td>PN7462 v. 3.2 and PN736X v. 3.3</td>
</tr>
<tr>
<td>Modifications:</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Combined data sheets PN736X and PN7462.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Added description about VFBGA64 package versions.</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PN736X v. 3.3</td>
<td>20170907</td>
<td>Product data sheet</td>
<td></td>
<td>PN736X v.3.2</td>
</tr>
<tr>
<td>Modifications:</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Removed chapter 8.9 &quot;I/O auxiliary - ISO/IEC 7816 UART&quot; which is not available on the product.</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated Pin description, removed pin functionality INT_AUX, CLK_AUX and IO_AUX</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Updated Section 9.5 &quot;Unconnected I/O's&quot;, removed description of AUX interface INT_AUX, IO_AUX, CLK_AUX which is not available on the product</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PN736X v. 3.2</td>
<td>20161213</td>
<td>Product data sheet</td>
<td></td>
<td>PN746X_736X v.3.1</td>
</tr>
<tr>
<td>Modifications:</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Product name title and Descriptive title updated</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Editorial changes</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PN746X_736X v.3.1</td>
<td>20160405</td>
<td>Product data sheet</td>
<td></td>
<td>PN746X_736X v.3.0</td>
</tr>
<tr>
<td>Modifications:</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Descriptive title updated</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>• Section 1 &quot;General description&quot; updated</td>
<td></td>
<td></td>
</tr>
<tr>
<td>PN746X_736X v.3.0</td>
<td>20160330</td>
<td>Product data sheet</td>
<td></td>
<td>-</td>
</tr>
</tbody>
</table>
21 Legal information

21.1 Data sheet status

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Objective [short] data sheet</td>
<td>Development</td>
<td>This document contains data from the objective specification for product development.</td>
</tr>
<tr>
<td>Preliminary [short] data sheet</td>
<td>Qualification</td>
<td>This document contains data from the preliminary specification.</td>
</tr>
<tr>
<td>Product [short] data sheet</td>
<td>Production</td>
<td>This document contains the product specification.</td>
</tr>
</tbody>
</table>

[1] Please consult the most recently issued document before initiating or completing a design.
[2] The term "short data sheet" is explained in section "Definitions".
[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

21.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer’s own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer’s sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer’s applications and products planned, as well as for the planned application and use of customer’s third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer’s applications or products, or the application or use by customer’s third party customer(s). Customer is responsible for doing all necessary testing for the customer’s applications and products using NXP Semiconductors products in order to avoid a default of the applications and products or the application or use by customer’s third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer’s general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

PN7462_FAM
© NXP B.V. 2019. All rights reserved.
Quick reference data — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

Export control — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors’ warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors’ specifications such use shall be solely at customer’s own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors’ standard warranty and NXP Semiconductors’ product specifications.

Translations — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

21.4 Licenses

Purchase of NXP ICs with ISO/IEC 14443 type B functionality

RATP/Innovatron Technology

This NXP Semiconductors IC is ISO/IEC 14443 Type B software enabled and is licensed under Innovatron’s Contactless Card patents license for ISO/IEC 14443 B. The license includes the right to use the IC in systems and/or end-user equipment.

Purchase of NXP ICs with NFC technology

Purchase of an NXP Semiconductors IC that complies with one of the Near Field Communication (NFC) standards ISO/IEC 18092 and ISO/IEC 21481 does not convey an implied license under any patent right infringed by implementation of any of those standards. Purchase of NXP Semiconductors IC does not include a license to any NXP patent (or other IP right) covering combinations of those products with other products, whether hardware or software.

21.5 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

\[P^C-bus\] — logo is a trademark of NXP B.V.

MIFARE — is a trademark of NXP B.V.

ICODE and I-CODE — are trademarks of NXP B.V.

MIFARE Classic — is a trademark of NXP B.V.
# Tables

| Tab. 1. | Comparison of the PN7462 family members | 1 |
| Tab. 2. | Quick reference data | 7 |
| Tab. 3. | Ordering information | 8 |
| Tab. 4. | Pin description | 14 |
| Tab. 5. | Pin description | 17 |
| Tab. 6. | Interrupt sources | 25 |
| Tab. 7. | Pin description for host interface | 29 |
| Tab. 8. | HSUART baudrates | 30 |
| Tab. 9. | I2C interface addressing | 30 |
| Tab. 10. | SPI configuration | 31 |
| Tab. 11. | Communication overview for ISO/IEC 14443 type A and read/write mode for MIFARE Classic | 38 |
| Tab. 12. | Communication overview for ISO/IEC 14443 B reader/writer | 39 |
| Tab. 13. | Communication overview for FeliCa reader/writer | 39 |
| Tab. 14. | Communication overview for ISO/IEC 15693 reader to label | 40 |
| Tab. 15. | Communication overview for ISO/IEC 15693 label to reader | 40 |
| Tab. 16. | Communication overview for active communication mode | 42 |
| Tab. 17. | Communication overview for passive communication mode | 42 |
| Tab. 18. | ISO/IEC14443 A card operation mode | 43 |
| Tab. 19. | Framing and coding overview | 43 |
| Tab. 20. | Timer characteristics | 47 |
| Tab. 21. | Crystal requirements | 49 |
| Tab. 22. | SCLDO and DC-to-DC converter modes | 54 |
| Tab. 23. | Power-up sequence | 57 |
| Tab. 24. | Threshold configuration for voltage monitor | 60 |
| Tab. 25. | Reset sources | 61 |
| Tab. 26. | Power supply connection | 63 |
| Tab. 27. | Limiting values | 69 |
| Tab. 28. | Limiting values for GPIO1 to GPIO12 | 69 |
| Tab. 29. | Limiting values for I2C master pins (i2cm_sda, i2cm_scl) | 69 |
| Tab. 30. | Limiting values for SPI master pins (spim_nss, spim_miso, spim_mosi and spi_clk) | 69 |
| Tab. 31. | Limiting values for host interfaces.ax_b, ax_c, ax_d in all configurations (USB, HSUART, SPI and I2C) | 69 |
| Tab. 32. | Limiting values for crystal oscillator | 70 |
| Tab. 33. | Limiting values for power supply | 70 |
| Tab. 34. | Limiting values for contact interface | 70 |
| Tab. 35. | Protection and limitations for contact interface | 70 |
| Tab. 36. | Limiting values for RF interface | 71 |
| Tab. 37. | Limiting values for USB interface | 71 |
| Tab. 38. | Operating conditions | 72 |
| Tab. 39. | Thermal characteristics | 73 |
| Tab. 40. | Static characteristics for RST_N input | 74 |
| Tab. 41. | Static characteristics for IRQ output pin | 74 |
| Tab. 42. | Static characteristics for DWL_REQ | 74 |
| Tab. 43. | Static characteristics for GPIO1 to GPIO21 | 75 |
| Tab. 44. | Static characteristics for I2CM_SCL - S | 76 |
| Tab. 45. | Static characteristics for SPI MOSI | 76 |
| Tab. 46. | Static characteristics for SPI NSS | 76 |
| Tab. 47. | Static characteristics for SPI MISO | 76 |
| Tab. 48. | Static characteristics for SPI_SCLK | 77 |
| Tab. 49. | Static characteristics for ATX_used as SPI NSS, ATX_used as I2C NSS, ATX_used as SPI_SCK, ATX_used as SPI_MOSI | 77 |
| Tab. 50. | Static characteristics of ATX_used as I2CSDA, ATX_used as I2CSCL | 77 |
| Tab. 51. | Static characteristics of ATX_used as SPI MOSI | 77 |
| Tab. 52. | USB characteristics | 78 |
| Tab. 53. | Static characteristics of HSU_TX and HSU RTS pin | 78 |
| Tab. 54. | Static characteristics of HSU_RX, HSU_CTS | 78 |
| Tab. 55. | Static characteristics of XTAL pin (XTAL1, XTAL2) | 78 |
| Tab. 56. | Static characteristics for power supply | 79 |
| Tab. 57. | Static characteristics for voltage monitors | 81 |
| Tab. 58. | Static characteristics for power modes | 82 |
| Tab. 59. | Static characteristics for contact interface | 82 |
| Tab. 60. | Static characteristics for RF interface | 84 |
| Tab. 61. | Dynamic characteristics for IRQ output pin | 84 |
| Tab. 62. | Dynamic characteristics for flash memory | 85 |
| Tab. 63. | Dynamic characteristics for EEPROM | 85 |
| Tab. 64. | Dynamic characteristics for GPIO1 to GPIO21 | 85 |
| Tab. 65. | Timing specification for fast mode plus I2C | 86 |
| Tab. 66. | Timing specification for fast mode I2C | 87 |
| Tab. 67. | Dynamic characteristics and Timing specification for SPI master interface | 88 |
| Tab. 68. | Timing specification for I2C high speed | 89 |
| Tab. 69. | Dynamic characteristics for the I2C slave interface: ATX_B used as I2C_SDA, ATX_A used as I2C_SCL | 89 |
| Tab. 70. | Dynamic characteristics for SPI slave interface | 90 |
| Tab. 71. | Dynamic characteristics for SPI slave interface: ATX_C as SPI_MISO | 90 |
| Tab. 72. | Dynamic characteristics for HSUART ATX as HSU_TX, ATX as HSU_RTS | 91 |
| Tab. 73. | Dynamic characteristics for USB interface | 91 |
| Tab. 74. | Dynamic characteristics for internal oscillators | 92 |
| Tab. 75. | Dynamic characteristics for PLL | 92 |
| Tab. 76. | Dynamic characteristics for power supply | 93 |
| Tab. 77. | Dynamic characteristics for boot and reset | 93 |
| Tab. 78. | Power modes - wake-up timings | 93 |
| Tab. 79. | Dynamic characteristics for contact interface | 93 |
| Tab. 80. | Marking codes | 94 |
| Tab. 81. | Marking codes | 94 |
| Tab. 82. | Abbreviations | 103 |
Figures

- Fig. 1. Block diagram ................................................... 9
- Fig. 2. Block diagram ................................................... 10
- Fig. 3. Block diagram ................................................... 11
- Fig. 4. Block diagram ................................................... 12
- Fig. 5. Pin configuration PN736X .................................. 13
- Fig. 6. Pin configuration PN7462 .................................. 13
- Fig. 7. Pin configuration PN7412 .................................. 13
- Fig. 8. Pin configuration VFBGA64 .................................. 17
- Fig. 9. Flash memory mapping ...................................... 20
- Fig. 10. EEPROM memory mapping ................................ 21
- Fig. 11. SRAM memory mapping ..................................... 22
- Fig. 12. PN7462 family memory map ............................ 23
- Fig. 13. APB memory map PN736X ............................... 24
- Fig. 14. APB memory map PN7462 .................................. 24
- Fig. 15. APB memory map PN7412 .................................. 25
- Fig. 16. VDDP(VBUS), supported contact cards classes, and card deactivation .................................................. 33
- Fig. 17. Contact interface - activation sequence ................ 35
- Fig. 18. Deactivation sequence for contact interface ......... 36
- Fig. 19. Read/write mode for ISO/IEC 14443 type A and read/write mode for MIFARE Classic ......................... 37
- Fig. 20. Data coding and framing according to ISO/IEC 14443 A card response ..................................................... 38
- Fig. 21. ISO/IEC 14443 B read/write mode communication diagram .............................................................. 38
- Fig. 22. FeliCa read/write communication diagram ........... 39
- Fig. 23. Multiple reception cycles - data format ................ 40
- Fig. 24. ISO/IEC 15693 read/write mode communication diagram .............................................................. 40
- Fig. 25. Data coding according to ISO/IEC 15693 standard mode reader to label ................................................. 41
- Fig. 26. Active communication mode ............................... 42
- Fig. 27. Passive communication mode ............................ 42
- Fig. 28. PN7462 family output driver ............................ 44
- Fig. 29. Receiver block diagram ..................................... 45
- Fig. 30. Communication in card emulation of NFC passive target .............................................................. 46
- Fig. 31. Clocks and IP overview ..................................... 49
- Fig. 32. Crystal oscillator connection ................................ 49
- Fig. 33. PN7462 LDOs and power pins overview ........... 52
- Fig. 34. PN736X LDOs and power pins overview .......... 55
- Fig. 35. TX_LDO used .................................................. 57
- Fig. 36. TX_LDO not used ............................................. 57
- Fig. 37. Powering up the microcontroller ....................... 64
- Fig. 38. Powering up the contactless interface using a single power supply .................................................. 65
- Fig. 39. Powering up the contactless interface using an external RF transmitter supply ................................. 65
- Fig. 40. Powering up the contact interface ....................... 66
- Fig. 41. Contact interface power supply connection when contact interface is not used ............................. 66
- Fig. 42. USB interface on a bus-powered device ............... 67
- Fig. 43. Connecting the contact interface ........................... 67
- Fig. 44. Connection of contact interface when not used ............................................................................. 68
- Fig. 45. RF interface - example of connection to an antenna ............................................................................. 68
- Fig. 46. Output timing measurement condition for GPIO ............................................................................. 85
- Fig. 47. I2C-bus pins clock timing ................................... 86
- Fig. 48. SPI master timing ............................................. 88
- Fig. 49. I2C-bus pins clock timing ................................... 89
- Fig. 50. SPI slave timings ............................................. 90
- Fig. 51. USB interface differential data-to-EOP transition skew and EOP width ....................................... 92
- Fig. 52. Definition of output and input transition times ... 94
- Fig. 53. Marking in HVQFN64 ......................................... 96
- Fig. 54. Marking in VFBGA64 ......................................... 97
- Fig. 55. Package outline HVQFN64 ................................ 98
- Fig. 56. Footprint information for reflow soldering of HVQFN64 .............................................................. 99
- Fig. 57. Package outline VFBGA64 ................................ 100
NXP Semiconductors
PN7462 family
NFC Cortex-M0 microcontroller

Contents

1 General description ......................................................... 1
2 Features and benefits .................................................... 3
2.1 Integrated contact interface frontend ............................ 3
2.2 Integrated ISO/IEC 7816-3&4 UART interface .................. 3
2.3 Integrated contactless interface frontend ......................... 3
2.4 Cortex-M0 microcontroller .............................................. 4
3 Applications ................................................................. 6
4 Quick reference data ....................................................... 7
5 Ordering information ........................................................ 8
6 Block diagram ................................................................... 9
6.1 Block diagram PN7462 HVQFN64 .................................... 9
6.2 Block diagram PN7462 VFBGA64 ................................... 10
6.3 Block diagram PN7412 HVQFN64 ................................... 11
6.4 Block diagram PN736X .................................................. 12
7 Pinning information .......................................................... 13
7.1 Pinning HVQFN64 ....................................................... 13
7.2 Pin description HVQFN64 ............................................... 14
7.3 Pinning VFBGA64 ........................................................ 14
7.4 Pin description VFBGA64 ................................................ 17
8 Functional description ..................................................... 20
8.1 Arm Cortex-M0 microcontroller ..................................... 20
8.2 Memories ..................................................................... 20
8.2.1 On-chip flash programming memory ............................ 20
8.2.1.1 Memory mapping ............................................... 20
8.2.2 EEPROM ........................................................... 21
8.2.2.1 Memory mapping ............................................... 21
8.2.3 SRAM ................................................................... 21
8.2.3.1 Memory mapping ............................................... 21
8.2.4 ROM ...................................................................... 22
8.2.5 Memory map ............................................................ 22
8.3 Nested Vectored Interrupt Controller (NVIC) ................. 25
8.3.1 NVIC features ........................................................ 25
8.3.2 Interrupt sources ...................................................... 25
8.4 GPIOs ........................................................................ 27
8.4.1 GPIO features ........................................................ 27
8.4.2 GPIO configuration .................................................. 27
8.4.3 GPIO interrupts ........................................................ 27
8.5 CRC engine 16/32 bits .................................................... 27
8.6 Random Number Generator (RNG) ............................... 28
8.7 Master interfaces .......................................................... 28
8.7.1 I2C master interface ............................................... 28
8.7.1.1 I2C features .................................................... 28
8.7.2 SPI interface .......................................................... 28
8.7.2.1 SPI features .................................................... 28
8.8 Host interfaces .............................................................. 29
8.8.1 High-speed UART ..................................................... 29
8.8.2 I2C host interface controller .................................... 30
8.8.2.1 I2C host interface features .................................. 30
8.8.3 SPI host/Slave interface ............................................ 30
8.8.3.1 SPI host interface features .................................. 31
8.8.4 USB interface .......................................................... 31
8.8.4.1 Full speed USB device controller .......................... 31
8.9 Contact interface .......................................................... 32
8.9.1 Contact interface features and benefits ....................... 32
8.9.2 Voltage supervisor .................................................... 33
8.10.1 RF functionality ...................................................... 37
8.10.1.1 Communication mode for ISO/IEC 14443 type A and for MIFARE Classic ................. 37
8.10.2 Contactless interface ............................................... 44
8.10.2.1 Transmitter (TX) ............................................. 44
8.10.2.2 Receiver (RX) .................................................. 44
8.10.3 Low-Power Card Detection (LPCD) ......................... 46
8.10.4 Active Load Modulation (ALM) ............................... 46
8.10.5 Dynamic Power Control (DPC) ............................... 47
8.10.5.1 RF output control ............................................. 47
8.10.5.2 Adaptive Waveform Control (AWC) ...................... 47
8.11 Timers ...................................................................... 47
8.11.1 Features of timer 0 and timer 1 ............................... 47
8.11.2 Features of timer 2 and timer 3 ............................... 48
8.12 System tick timer ......................................................... 48
8.13 Watchdog timer .......................................................... 48
8.14 Clocks ..................................................................... 48
8.14.1 Quartz oscillator (27.12 MHz) ................................. 49
8.14.2 USB PLL ............................................................. 50
8.14.3 High Frequency Oscillator (HFO) ............................ 50
8.14.4 Low Frequency Oscillator (LFO) ............................ 50
8.14.5 Clock configuration and clock gating ....................... 50
8.15 Power management ..................................................... 51
8.15.1 Power supply sources ............................................. 51
8.15.2 PN7462 Power Management Unit (PMU) .................. 51
8.15.2.1 Main LDO ..................................................... 52
8.15.2.2 PVDD_LDO .................................................. 53
8.15.2.3 Contact interface - SCLDO LDO ....................... 53
8.15.2.4 Contact interface DC-to-DC converter ................. 53
8.15.2.5 VCC LDO ...................................................... 54
8.15.2.6 TXLDO ........................................................ 54
8.15.3.1 Main LDO ..................................................... 55
8.15.3.2 PVDD_LDO .................................................. 56
8.15.3.3 TXLDO ........................................................ 56
8.15.4 Power-up sequence ................................................ 57
8.15.5 Power modes ........................................................ 58
8.15.5.1 Active mode ................................................... 58
8.15.5.2 Standby mode ................................................ 58
8.15.5.3 Suspend mode ................................................ 58
8.15.5.4 Wake-up from standby mode and suspend mode .......... 59
8.15.5.5 Hard Power-Down (HPD) mode ......................... 59
8.15.6 Voltage monitoring ................................................ 59
8.9.3 Clock circuitry .......................................................... 34
8.9.4 I/O circuitry .......................................................... 34
8.9.5 VCC regulator ......................................................... 34
8.9.6 Activation sequence ............................................... 34
8.9.7 Deactivation sequence ............................................ 35
8.9.8 I/O auxiliary - connecting TDA slot extender ............... 36
8.10 Contactless interface - 13.56 MHz ............................. 36
8.10.1.6 NFClP-1 modes .............................................. 41
8.10.1.7 Features of timer 0 and timer 1 .......................... 47
8.10.2.1 Transmitter (TX) ............................................. 44
8.10.2.2 Receiver (RX) .................................................. 44
8.10.3 Low-Power Card Detection (LPCD) ......................... 46
8.10.4 Active Load Modulation (ALM) ............................... 46
8.10.5 Dynamic Power Control (DPC) ............................... 47
8.10.5.1 RF output control ............................................. 47
8.10.5.2 Adaptive Waveform Control (AWC) ...................... 47
8.11 Timers ...................................................................... 47
8.11.1 Features of timer 0 and timer 1 ............................... 47
8.11.2 Features of timer 2 and timer 3 ............................... 48
8.12 System tick timer ......................................................... 48
8.13 Watchdog timer .......................................................... 48
8.14 Clocks ..................................................................... 48
8.14.1 Quartz oscillator (27.12 MHz) ................................. 49
8.14.2 USB PLL ............................................................. 50
8.14.3 High Frequency Oscillator (HFO) ............................ 50
8.14.4 Low Frequency Oscillator (LFO) ............................ 50
8.14.5 Clock configuration and clock gating ....................... 50
8.15 Power management ..................................................... 51
8.15.1 Power supply sources ............................................. 51
8.15.2 PN7462 Power Management Unit (PMU) .................. 51
8.15.2.1 Main LDO ..................................................... 52
8.15.2.2 PVDD_LDO .................................................. 53
8.15.2.3 Contact interface - SCLDO LDO ....................... 53
8.15.2.4 Contact interface DC-to-DC converter ................. 53
8.15.2.5 VCC LDO ...................................................... 54
8.15.2.6 TXLDO ........................................................ 54
8.15.3.1 Main LDO ..................................................... 55
8.15.3.2 PVDD_LDO .................................................. 56
8.15.3.3 TXLDO ........................................................ 56
8.15.4 Power-up sequence ................................................ 57
8.15.5 Power modes ........................................................ 58
8.15.5.1 Active mode ................................................... 58
8.15.5.2 Standby mode ................................................ 58
8.15.5.3 Suspend mode ................................................ 58
8.15.5.4 Wake-up from standby mode and suspend mode .......... 59
8.15.5.5 Hard Power-Down (HPD) mode ......................... 59
8.15.6 Voltage monitoring ................................................ 59

PN7462_FAM
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2019. All rights reserved.
Product data sheet
Rev. 4.3 — 24 January 2019
COMPANY PUBLIC
406343
110 / 111
18.2 Packing information VFBGA64 ..................102
19 Abbreviations ...........................................103
20 Revision history .......................................104
21 Legal information ....................................105