# **PTN3380B**

## DVI level shifter with voltage regulator

Rev. 2 — 1 February 2011

**Product data sheet** 

## 1. General description

The PTN3380B is a high-speed level shifter device which converts four lanes of low-swing AC-coupled differential input signals to DVI v1.0 and HDMI v1.3a compliant open-drain current-steering differential output signals, up to 1.65 Gbit/s per lane. Each of these lanes provides a level-shifting differential buffer to translate from low-swing AC-coupled differential signaling on the source side, to TMDS-type DC-coupled differential current-mode signaling terminated into 50  $\Omega$  to 3.3 V on the sink side. Additionally, the PTN3380B provides a single-ended active buffer for voltage translation of the HPD signal from 5 V on the sink side to 3.3 V on the source side and provides a channel for level shifting of the DDC channel (consisting of a clock and a data line) between 3.3 V source-side and 5 V sink-side. The DDC channel is implemented using pass-gate technology providing level shifting as well as disablement (isolation between source and sink) of the clock and data lines.

To provide the highest level of integration in external adapter (or: dongle) applications, PTN3380B includes an on-board 5 V DC regulator. Its output is designed to provide the required 5 V power supply to the DVI connector, thereby eliminating the need for a separate external regulator. The on-board regulator needs only two external capacitors to operate, and its output is active whenever a valid 3.3 V is applied to the PTN3380B  $V_{DD}$  pins.

The low-swing AC-coupled differential input signals to the PTN3380B typically come from a display source with multi-mode I/O, which supports multiple display standards, e.g., DisplayPort, HDMI and DVI. While the input differential signals are configured to carry DVI or HDMI coded data, they do not comply with the electrical requirements of the DVI v1.0 or HDMI v1.3a specification. By using PTN3380B, chip set vendors are able to implement such reconfigurable I/Os on multi-mode display source devices, allowing the support of multiple display standards while keeping the number of chip set I/O pins low. See Figure 1.

The PTN3380B main high-speed differential lanes feature low-swing self-biasing differential inputs which are compliant to the electrical specifications of *DisplayPort Standard v1.1* and/or *PCI Express Standard v1.1*, and open-drain current-steering differential outputs compliant to DVI v1.0 and HDMI v1.3a electrical specifications. The I<sup>2</sup>C-bus channel level-translates the DDC signals between 3.3 V (source) and 5.0 V (sink).

The PTN3380B is a fully featured DVI level shifter. It is functionally comparable to PTN3360B but provides an onboard 5 V regulator.

PTN3380B is powered from a single 3.3 V power supply consuming a small amount of power (100 mW typical with no load at 5 V regulator) and is offered in a 48-terminal HVQFN48 package.



### DVI level shifter with voltage regulator



Remark: TMDS clock and data lanes can be assigned arbitrarily and interchangeably to D[4:1].

Fig 1. Typical application system diagram

#### DVI level shifter with voltage regulator

## 2. Features and benefits

### 2.1 High-speed TMDS level shifting

- Converts four lanes of low-swing AC-coupled differential input signals to DVI v1.0 and HDMI v1.3a compliant open-drain current-steering differential output signals
- TMDS level shifting operation up to 1.65 Gbit/s per lane (165 MHz character clock)
- Integrated 50  $\Omega$  termination resistors for self-biasing differential inputs
- Back-current safe outputs to disallow current when device power is off and monitor is on
- Disable feature to turn off TMDS inputs and outputs and to enter low-power state

### 2.2 DDC level shifting

- Integrated DDC level shifting (3.3 V source to 5 V sink side)
- 0 Hz to 400 kHz I<sup>2</sup>C-bus clock frequency
- Back-power safe sink-side terminals to disallow backdrive current when power is off or when DDC is not enabled

### 2.3 HPD level shifting

- HPD non-inverting level shift from 5 V on the sink side to 3.3 V on the source side, or from 0 V on the sink side to 0 V on the source side
- Integrated 200 kΩ pull-down resistor on HPD sink input guarantees 'input LOW' when no display is plugged in
- Back-power safe design on HPD\_SINK to disallow backdrive current when power is off

#### 2.4 5 V DC voltage regulator

- Generates 5 V for the DVI connector from the 3.3 V DP\_PWR pin supplied by the DisplayPort connector
- Supports up to 75 mA of load current with an accuracy of ±300 mV
- Only two external capacitors required
- Eliminates need for an external 5 V regulator in dongle applications
- Back drive protection on 5 V output
- Short-circuit protection
- Overcurrent protection

#### 2.5 General

- Power supply 3.3 V ± 10 %
- ESD resilience to 8 kV HBM, 1 kV CDM
- Power-saving modes (using output enable)
- Back-current-safe design on all sink-side main link, DDC and HPD terminals
- Transparent operation: no re-timing or software configuration required

## DVI level shifter with voltage regulator

## 3. Applications

- DisplayPort to DVI adapters
- For DisplayPort to HDMI adapters, use PTN3381B

## 4. Ordering information

## Table 1. Ordering information

| Type number | Package | ckage                                                                                                            |          |  |  |  |  |  |
|-------------|---------|------------------------------------------------------------------------------------------------------------------|----------|--|--|--|--|--|
|             | Name    | Description                                                                                                      | Version  |  |  |  |  |  |
| PTN3380BBS  | HVQFN48 | plastic thermal enhanced very thin quad flat package; no leads; 48 terminals; body 7 $\times$ 7 $\times$ 0.85 mm | SOT619-1 |  |  |  |  |  |

## DVI level shifter with voltage regulator

## 5. Functional diagram



## DVI level shifter with voltage regulator

## 6. Pinning information

## 6.1 Pinning



pins must be connected to supply ground for proper device operation. For enhanced thermal, electrical, and board level performance, the exposed pad needs to be soldered to the board using a corresponding thermal pad on the board and for proper heat conduction through the board, thermal vias need to be incorporated in the PCB in the thermal pad region.

Fig 3. Pin configuration for HVQFN48

## DVI level shifter with voltage regulator

## 6.2 Pin description

Table 2. Pin description

| Symbol   | Pin               | Туре                                | Description                                                                                                                                                                                 |
|----------|-------------------|-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OE_N, IN | _Dx and OUT_Dx si | ignals                              |                                                                                                                                                                                             |
| OE_N     | 25                | 3.3 V low-voltage CMOS single-ended | Output Enable and power saving function for high-speed differential level shifter path.                                                                                                     |
|          |                   | input                               | When OE_N = HIGH:                                                                                                                                                                           |
|          |                   |                                     | IN_Dx termination = high-impedance                                                                                                                                                          |
|          |                   |                                     | OUT_Dx outputs = high-impedance; zero output current                                                                                                                                        |
|          |                   |                                     | When OE_N = LOW:                                                                                                                                                                            |
|          |                   |                                     | IN_Dx termination = $50 \Omega$                                                                                                                                                             |
|          |                   |                                     | OUT_Dx outputs = active                                                                                                                                                                     |
| IN_D4+   | 48                | Self-biasing<br>differential input  | Low-swing differential input from display source with PCI Express electrical signalling. IN_D4+ makes a differential pair with IN_D4 The input to this pin must be AC coupled externally.   |
| IN_D4-   | 47                | Self-biasing<br>differential input  | Low-swing differential input from display source with PCI Express electrical signalling. IN_D4– makes a differential pair with IN_D4+. The input to this pin must be AC coupled externally. |
| IN_D3+   | 45                | Self-biasing<br>differential input  | Low-swing differential input from display source with PCI Express electrical signalling. IN_D3+ makes a differential pair with IN_D3 The input to this pin must be AC coupled externally.   |
| IN_D3-   | 44                | Self-biasing<br>differential input  | Low-swing differential input from display source with PCI Express electrical signalling. IN_D3– makes a differential pair with IN_D3+. The input to this pin must be AC coupled externally. |
| IN_D2+   | 42                | Self-biasing<br>differential input  | Low-swing differential input from display source with PCI Express electrical signalling. IN_D2+ makes a differential pair with IN_D2 The input to this pin must be AC coupled externally.   |
| IN_D2-   | 41                | Self-biasing<br>differential input  | Low-swing differential input from display source with PCI Express electrical signalling. IN_D2- makes a differential pair with IN_D2+. The input to this pin must be AC coupled externally. |
| IN_D1+   | 39                | Self-biasing<br>differential input  | Low-swing differential input from display source with PCI Express electrical signalling. IN_D1+ makes a differential pair with IN_D1 The input to this pin must be AC coupled externally.   |
| IN_D1-   | 38                | Self-biasing<br>differential input  | Low-swing differential input from display source with PCI Express electrical signalling. IN_D1– makes a differential pair with IN_D1+. The input to this pin must be AC coupled externally. |
| OUT_D4+  | 13                | TMDS differential output            | DVI compliant TMDS output. OUT_D4+ makes a differential pair with OUT_D4 OUT_D4+ is in phase with IN_D4+.                                                                                   |
| OUT_D4-  | 14                | TMDS differential output            | DVI compliant TMDS output. OUT_D4– makes a differential pair with OUT_D4+. OUT_D4– is in phase with IN_D4–.                                                                                 |
| OUT_D3+  | 16                | TMDS differential output            | DVI compliant TMDS output. OUT_D3+ makes a differential pair with OUT_D3 OUT_D3+ is in phase with IN_D3+.                                                                                   |
| OUT_D3-  |                   | TMDS differential output            | DVI compliant TMDS output. OUT_D3- makes a differential pair with OUT_D3+. OUT_D3- is in phase with IN_D3                                                                                   |
| OUT_D2+  |                   | TMDS differential output            | DVI compliant TMDS output. OUT_D2+ makes a differential pair with OUT_D2 OUT_D2+ is in phase with IN_D2+.                                                                                   |
| OUT_D2-  | 20                | TMDS differential output            | DVI compliant TMDS output. OUT_D2- makes a differential pair with OUT_D2+. OUT_D2- is in phase with IN_D2                                                                                   |

## DVI level shifter with voltage regulator

Table 2. Pin description ... continued

|                    | descriptioncon                      | tinued                                   |                                                                                                                                                                                                                                                                                                                                              |
|--------------------|-------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol             | Pin                                 | Туре                                     | Description                                                                                                                                                                                                                                                                                                                                  |
| OUT_D1+            | 22                                  | TMDS differential output                 | DVI compliant TMDS output. OUT_D1+ makes a differential pair with OUT_D1 OUT_D1+ is in phase with IN_D1+.                                                                                                                                                                                                                                    |
| OUT_D1-            | 23                                  | TMDS differential output                 | DVI compliant TMDS output. OUT_D1- makes a differential pair with OUT_D1+. OUT_D1- is in phase with IN_D1                                                                                                                                                                                                                                    |
| HPD and DDC s      | signals                             |                                          |                                                                                                                                                                                                                                                                                                                                              |
| HPD_SINK           | 30                                  | 5 V CMOS<br>single-ended input           | 0 V to 5 V (nominal) input signal. This signal comes from the DVI sink. A HIGH value indicates that the sink is connected; a LOW value indicates that the sink is disconnected. HPD_SINK is pulled down by an integrated 200 $\rm k\Omega$ pull-down resistor.                                                                               |
| HPD_SOURCE         | 7                                   | 3.3 V CMOS single-ended output           | 0 V to 3.3 V (nominal) output signal. This is level-shifted non-inverted version of the HPD_SINK signal.                                                                                                                                                                                                                                     |
| SCL_SOURCE         | 9                                   | single-ended 3.3 V<br>open-drain DDC I/O | 3.3 V source-side DDC clock I/O. Pulled up by external termination to 3.3 V.                                                                                                                                                                                                                                                                 |
| SDA_SOURCE         | 8                                   | single-ended 3.3 V<br>open-drain DDC I/O | 3.3 V source-side DDC data I/O. Pulled up by external termination to 3.3 V.                                                                                                                                                                                                                                                                  |
| SCL_SINK           | 28                                  | single-ended 5 V<br>open-drain DDC I/O   | 5 V sink-side DDC clock I/O. Pulled up by external termination to 5 V.                                                                                                                                                                                                                                                                       |
| SDA_SINK           | 29                                  | single-ended 5 V<br>open-drain DDC I/O   | 5 V sink-side DDC data I/O. Pulled up by external termination to 5 V.                                                                                                                                                                                                                                                                        |
| DDC_EN             | 32                                  | 3.3 V CMOS input                         | Enables the DDC buffer and level shifter.                                                                                                                                                                                                                                                                                                    |
|                    |                                     |                                          | When DDC_EN = LOW, buffer/level shifter is disabled.                                                                                                                                                                                                                                                                                         |
|                    |                                     |                                          | When DDC_EN = HIGH, buffer and level shifter are enabled.                                                                                                                                                                                                                                                                                    |
| Supply and gro     | und                                 |                                          |                                                                                                                                                                                                                                                                                                                                              |
| $V_{DD}$           | 2, 11, 15, 21,<br>26, 33, 40, 46    | 3.3 V DC supply                          | Supply voltage; 3.3 V $\pm$ 10 %.                                                                                                                                                                                                                                                                                                            |
| GND <sup>[1]</sup> | 1, 5, 12, 18, 24,<br>27, 31, 37, 43 | ground                                   | Supply ground. All GND pins must be connected to ground for proper operation.                                                                                                                                                                                                                                                                |
| Feature control    | signals                             |                                          |                                                                                                                                                                                                                                                                                                                                              |
| REXT               | 6                                   | analog I/O                               | Current sense port used to provide an accurate current reference for the differential outputs OUT_Dx. For best output voltage swing accuracy, use of a 10 k $\Omega$ resistor (1 % tolerance) from this terminal to GND is recommended. May also be left open-circuit or tied to either V <sub>DD</sub> or GND. See Section 7.2 for details. |
| Voltage regulat    | or terminals                        |                                          |                                                                                                                                                                                                                                                                                                                                              |
| СР                 | 36                                  | analog high-voltage                      | Positive terminal for the voltage regulator external capacitor. [2]                                                                                                                                                                                                                                                                          |
| CN                 | 35                                  | analog high-voltage                      | Negative terminal for the voltage regulator external capacitor.[2]                                                                                                                                                                                                                                                                           |
| V5OUT              | 34                                  | power output                             | 5 V regulated output from the integrated voltage regulator.[2]                                                                                                                                                                                                                                                                               |
| Miscellaneous      |                                     |                                          |                                                                                                                                                                                                                                                                                                                                              |
| n.c.               | 3, 4, 10                            | no connection to the die                 | Not connected. May be left open-circuit or tied to GND or $V_{DD}$ either directly or via a resistor.                                                                                                                                                                                                                                        |
|                    |                                     |                                          |                                                                                                                                                                                                                                                                                                                                              |

<sup>[1]</sup> HVQFN48 package supply ground is connected to both GND pins and exposed center pad. GND pins must be connected to supply ground for proper device operation. For enhanced thermal, electrical, and board level performance, the exposed pad needs to be soldered to the board using a corresponding thermal pad on the board and for proper heat conduction through the board, thermal vias need to be incorporated in the PCB in the thermal pad region.

<sup>[2]</sup> A ceramic capacitor with ESR < 100 m $\Omega$  is recommended and should be placed close to the pin(s).

#### DVI level shifter with voltage regulator

## 7. Functional description

Refer to Figure 2 "Functional diagram of PTN3380B".

The PTN3380B level shifts four lanes of low-swing AC-coupled differential input signals to DVI and HDMI compliant open-drain current-steering differential output signals, up to 1.65 Gbit/s per lane. It has integrated 50  $\Omega$  termination resistors for AC-coupled differential input signals. An enable signal OE\_N can be used to turn off the TMDS inputs and outputs, thereby minimizing power consumption. The TMDS outputs, HPD\_SINK input and DDC\_SINK I/Os are back-power safe to disallow current flow from a powered sink while the PTN3380B is unpowered.

The PTN3380B's DDC channel provides passive level shifting, allowing 3.3 V source-side termination and 5 V sink-side termination. The PTN3380B offers back-power safe sink-side I/Os to disallow backdrive current from the DDC clock and data lines when power is off or when DDC is not enabled. An enable signal DCC\_EN enables the DDC level shifter block.

The PTN3380B also provides voltage translation for the Hot Plug Detect (HPD) signal from 0 V to 5 V on the sink side, non-inverting and level-shifting to 0 V or 3.3 V on the source side.

PTN3380B includes an onboard 5 V DC regulator, designed to provide the required 5 V power supply to the DVI connector, thereby eliminating the need for a separate external regulator. The onboard regulator needs only two external capacitors to operate, and its output is active whenever a valid 3.3 V is applied to the PTN3380B V<sub>DD</sub> pins. The back drive protection on 5 V output prevents back-drive current from 5 V output to the input supply. The short-circuit protection limits current flowing through the supply, and the overcurrent protection prevents overload conditions at the charge pump output.

The PTN3380B does not re-time any data. It contains no state machines except for the DDC/I<sup>2</sup>C-bus block. No inputs or outputs of the device are latched or clocked. Because the PTN3380B acts as a transparent level shifter, no reset is required.

#### 7.1 Enable and disable features

PTN3380B offers different ways to enable or disable functionality, using the Output Enable (OE\_N) and DDC Enable (DDC\_EN) inputs. Whenever the PTN3380B is disabled, the device will be in Standby mode and power consumption will be minimal; otherwise the PTN3380B will be in active mode and power consumption will be nominal. These two inputs each affect the operation of PTN3380B differently: OE\_N affects only the TMDS channels, and DDC\_EN affects only the DDC channel. HPD\_SINK does not affect either of the channels. The following sections and truth table describe their detailed operation.

## 7.1.1 Hot plug detect

The HPD channel of PTN3380B functions as a level-shifting buffer to pass the HPD logic signal from the display sink device (via input HPD\_SINK) on to the display source device (via output HPD\_SOURCE).

The output logic state of HPD\_SOURCE output always follows the logic state of input HPD\_SINK, regardless of whether the device is in Active or Standby mode.

#### DVI level shifter with voltage regulator

#### 7.1.2 Output Enable function (OE\_N)

When input OE\_N is asserted (active LOW), the IN\_Dx and OUT\_Dx signals are fully functional. Input termination resistors are enabled and the internal bias circuits are turned on

When OE\_N is de-asserted (inactive HIGH), the OUT\_Dx outputs are in a high-impedance state and drive zero output current. The IN\_Dx input buffers are disabled and IN\_Dx termination is disabled. Power consumption is minimized.

**Remark:** Note that OE\_N has no influence on the HPD\_SINK input, HPD\_SOURCE output, or the SCL and SDA level shifters. OE\_N only affects the high-speed TMDS channel.

## 7.1.3 DDC channel enable function (DDC\_EN)

The DDC\_EN pin is active HIGH and can be used to isolate a badly behaved slave. When DDC\_EN is LOW, the DDC channel is turned off. The DDC\_EN input should never change state during an I<sup>2</sup>C-bus operation. Note that disabling DDC\_EN during a bus operation will hang the bus, while enabling DDC\_EN during bus traffic would corrupt the I<sup>2</sup>C-bus operation. Hence, DDC\_EN should only be toggled while the bus is idle. (See I<sup>2</sup>C-bus specification).

## DVI level shifter with voltage regulator

#### 7.1.4 Enable/disable truth table

Table 3. HPD\_SINK, OE\_N and DDC\_EN enabling truth table

| Inputs   |             |        | Channels                                  |                                        |                                                                                      |               |                            |  |
|----------|-------------|--------|-------------------------------------------|----------------------------------------|--------------------------------------------------------------------------------------|---------------|----------------------------|--|
| HPD_SINK | OE_N<br>[1] | DDC_EN | IN_Dx                                     | OUT_Dx[3]                              | DDC[4]                                                                               | HPD_SOURCE[5] |                            |  |
| LOW      | LOW         | LOW    | 50 $\Omega$ termination to $V_{RX(bias)}$ | enabled                                | high-impedance                                                                       | LOW           | Active;<br>DDC<br>disabled |  |
| LOW      | LOW         | HIGH   | 50 $\Omega$ termination to $V_{RX(bias)}$ | enabled                                | SDA_SINK<br>connected to<br>SDA_SOURCE<br>and SCL_SINK<br>connected to<br>SCL_SOURCE | LOW           | Active;<br>DDC<br>enabled  |  |
| LOW      | HIGH        | LOW    | high-impedance                            | high-impedance;<br>zero output current | high-impedance                                                                       | LOW           | Standby                    |  |
| LOW      | HIGH        | HIGH   | high-impedance                            | high-impedance;<br>zero output current | SDA_SINK<br>connected to<br>SDA_SOURCE<br>and SCL_SINK<br>connected to<br>SCL_SOURCE | LOW           | Standby<br>DDC<br>enabled  |  |
| HIGH     | LOW         | LOW    | 50 $\Omega$ termination to $V_{RX(bias)}$ | enabled                                | high-impedance                                                                       | HIGH          | Active;<br>DDC<br>disabled |  |
| HIGH     | LOW         | HIGH   | 50 $\Omega$ termination to $V_{RX(bias)}$ | enabled                                | SDA_SINK<br>connected to<br>SDA_SOURCE<br>and SCL_SINK<br>connected to<br>SCL_SOURCE | HIGH          | Active;<br>DDC<br>enabled  |  |
| HIGH     | HIGH        | LOW    | high-impedance                            | high-impedance;<br>zero output current | high-impedance                                                                       | HIGH          | Standby                    |  |
| HIGH     | HIGH        | HIGH   | high-impedance                            | high-impedance;<br>zero output current | SDA_SINK<br>connected to<br>SDA_SOURCE<br>and SCL_SINK<br>connected to<br>SCL_SOURCE | HIGH          | Standby,<br>DDC<br>enabled |  |

<sup>[1]</sup> A HIGH level on input OE\_N disables only the TMDS channels.

<sup>[2]</sup> A LOW level on input DDC\_EN disables only the DDC channel.

<sup>[3]</sup> OUT\_Dx channels 'enabled' means outputs OUT\_Dx toggling in accordance with IN\_Dx differential input voltage switching.

<sup>[4]</sup> DDC channel 'enabled' means SDA\_SINK is connected to SDA\_SOURCE and SCL\_SINK is connected to SCL\_SOURCE.

<sup>[5]</sup> The HPD\_SOURCE output logic state always follows the HPD\_SINK input logic state.

#### DVI level shifter with voltage regulator

### 7.2 Analog current reference

The REXT pin (pin 6) is an analog current sense port used to provide an accurate current reference for the differential outputs OUT\_Dx. For best output voltage swing accuracy, use of a 10 k $\Omega$  resistor (1 % tolerance) connected between this terminal and GND is recommended.

If an external 10 k $\Omega$   $\pm$  1 % resistor is not used, this pin can be left open-circuit, or connected to GND or V<sub>DD</sub>, either directly (0  $\Omega$ ) or using pull-up or pull-down resistors of value less than 10 k $\Omega$ . In any of these cases, the output will function normally but at reduced accuracy over voltage and temperature of the following parameters: output levels (V<sub>OL</sub>), differential output voltage swing, and rise and fall time accuracy.

## 7.3 Backdrive current protection

The PTN3380B is designed for backdrive prevention on all sink-side TMDS outputs, sink-side DDC I/Os and the HPD\_SINK input. This supports user scenarios where the display is connected and powered, but the PTN3380B is unpowered. In these cases, the PTN3380B will sink no more than a negligible amount of leakage current, and will block the display (sink) termination network from driving the power supply of the PTN3380B or that of the inactive DVI or HDMI source.

## 8. Limiting values

**Table 4.** Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions           | Min          | Max            | Unit |
|------------------|-------------------------|----------------------|--------------|----------------|------|
| $V_{DD}$         | supply voltage          |                      | -0.3         | +4.6           | V    |
| $V_{I}$          | input voltage           | 3.3 V CMOS inputs    | -0.3         | $V_{DD} + 0.5$ | V    |
|                  |                         | 5.0 V CMOS inputs    | -0.3         | 6.0            | V    |
| $R_L$            | load resistance         | 5 V regulator output | 25           | -              | Ω    |
| T <sub>stg</sub> | storage temperature     |                      | -65          | +150           | °C   |
| V <sub>ESD</sub> | electrostatic discharge | HBM                  | <u>[1]</u> - | 8000           | V    |
|                  | voltage                 | CDM                  | [2] _        | 1000           | V    |

<sup>[1]</sup> Human Body Model: ANSI/EOS/ESD-S5.1-1994, standard for ESD sensitivity testing, Human Body Model - Component level; Electrostatic Discharge Association, Rome, NY, USA.

 <sup>[2]</sup> Charged Device Model: ANSI/EOS/ESD-S5.3-1-1999, standard for ESD sensitivity testing, Charged Device Model - Component level; Electrostatic Discharge Association, Rome, NY, USA.

## DVI level shifter with voltage regulator

## 9. Recommended operating conditions

Table 5. Recommended operating conditions

| Table 5.              | recommended opera              | ating conditions                                 |     |     |            |     |      |
|-----------------------|--------------------------------|--------------------------------------------------|-----|-----|------------|-----|------|
| Symbol                | Parameter                      | Conditions                                       |     | Min | Тур        | Max | Unit |
| $V_{DD}$              | supply voltage                 |                                                  |     | 3.0 | 3.3        | 3.6 | V    |
| $V_{I}$               | input voltage                  | 3.3 V CMOS inputs                                |     | 0   | -          | 3.6 | V    |
|                       |                                | 5.0 V CMOS inputs                                |     | 0   | -          | 5.5 | V    |
| $V_{I(AV)}$           | average input voltage          | IN_Dn+, IN_Dn-<br>inputs                         | [1] | -   | 0          | -   | V    |
| R <sub>ref(ext)</sub> | external reference resistance  | connected between<br>pin REXT (pin 6) and<br>GND | [2] | -   | 10 k ± 1 % | -   | Ω    |
| I <sub>load</sub>     | load current                   | 5 V regulator output                             |     | -   | -          | 75  | mΑ   |
| C <sub>o(reg)</sub>   | regulator output capacitance   | external capacitor on pin V5OUT                  | [3] | -   | 1          | -   | μF   |
| C <sub>reg(ext)</sub> | external regulator capacitance | from pin CP to pin CN                            | [3] | -   | 330        | -   | nF   |
| T <sub>amb</sub>      | ambient temperature            | operating in free air                            |     | -40 | -          | +85 | °C   |
|                       |                                |                                                  |     |     |            |     |      |

<sup>[1]</sup> Input signals to these pins must be AC-coupled.

## 9.1 Current consumption

Table 6. Current consumption

| Symbol   | Parameter      | Conditions                                               | Min | Тур | Max | Unit |
|----------|----------------|----------------------------------------------------------|-----|-----|-----|------|
| $I_{DD}$ | supply current | OE_N = 0; Active mode                                    |     |     |     |      |
|          |                | no load                                                  | 10  | 30  | 50  | mA   |
|          |                | with 75 mA load                                          | -   | 200 | 300 | mA   |
|          |                | OE_N = 1 <b>and</b> DDC_EN = 0;<br>Standby mode; no load | -   | -   | 5   | mA   |

<sup>[2]</sup> Operation without external reference resistor is possible but will result in reduced output voltage swing accuracy. For details, see Section 7.2.

<sup>[3]</sup> A ceramic capacitor with ESR < 100 m $\Omega$  is recommended and should be placed close to the pin(s).

## DVI level shifter with voltage regulator

## 10. Characteristics

## 10.1 Differential inputs

Table 7. Differential input characteristics for IN\_Dx signals

|                         |                                         | _                                        |            |       |     |       |      |
|-------------------------|-----------------------------------------|------------------------------------------|------------|-------|-----|-------|------|
| Symbol                  | Parameter                               | Conditions                               |            | Min   | Тур | Max   | Unit |
| UI                      | unit interval                           |                                          | [1][2]     | 600   | -   | 4000  | ps   |
| V <sub>RX_DIFFp-p</sub> | differential input peak-to-peak voltage |                                          | [3]        | 0.175 | -   | 1.200 | V    |
| T <sub>RX_EYE</sub>     | receiver eye time                       | minimum eye width at IN_Dx input pair    |            | 8.0   | -   | -     | UI   |
| V <sub>i(cm)M(AC)</sub> | peak common-mode input voltage (AC)     | includes all frequencies<br>above 30 kHz | [4]        | -     | -   | 100   | mV   |
| Z <sub>RX_DC</sub>      | DC input impedance                      |                                          |            | 40    | 50  | 60    | Ω    |
| V <sub>RX(bias)</sub>   | bias receiver voltage                   |                                          | <u>[5]</u> | 1.0   | 1.2 | 1.4   | V    |
| Z <sub>I(se)</sub>      | single-ended input impedance            | inputs in high-impedance state           | [6]        | 100   | -   | -     | kΩ   |

<sup>[1]</sup> UI (unit interval) =  $t_{bit}$  (bit time).

<sup>[2]</sup> UI is determined by the display mode. Nominal bit rate ranges from 250 Mbit/s to 1.65 Gbit/s per lane. Nominal UI at 1.65 Gbit/s = 606 ps.

<sup>[3]</sup>  $V_{RX\_DIFFp-p} = 2 \times |V_{RX\_D+} - V_{RX\_D-}|$ . Applies to IN\_Dx signals.

 $<sup>\</sup>begin{split} [4] \quad V_{i(cm)M(AC)} &= |V_{RX\_D+} + V_{RX\_D-}| \: / \: 2 - V_{RX(cm)}. \\ V_{RX(cm)} &= DC \: (average) \: of \: |V_{RX\_D+} + V_{RX\_D-}| \: / \: 2. \end{split}$ 

<sup>[5]</sup> Intended to limit power-up stress on chip set's PCIe output buffers.

<sup>[6]</sup> Differential inputs will switch to a high-impedance state when OE\_N is LOW.

#### DVI level shifter with voltage regulator

## 10.2 Differential outputs

The level shifter's differential outputs are designed to meet HDMI version 1.3 and DVI version 1.0 specifications.

Table 8. Differential output characteristics for OUT\_Dx signals

| Symbol              | Parameter                              | Conditions                                                                                                                |     | Min              | Тур                    | Max                    | Unit |
|---------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|------------------|------------------------|------------------------|------|
| V <sub>OH(se)</sub> | single-ended HIGH-level output voltage |                                                                                                                           | [1] | $V_{TT}-0.01 \\$ | $V_{TT}$               | V <sub>TT</sub> + 0.01 | V    |
| V <sub>OL(se)</sub> | single-ended LOW-level output voltage  |                                                                                                                           | [2] | $V_{TT} - 0.60$  | V <sub>TT</sub> – 0.50 | $V_{TT} - 0.40$        | V    |
| $\Delta V_{O(se)}$  | single-ended output voltage variation  | logic 1 and logic 0 state applied respectively to differential inputs IN_Dn; R <sub>ref(ext)</sub> connected; see Table 5 | [3] | 400              | 500                    | 600                    | mV   |
| I <sub>OZ</sub>     | OFF-state output current               | single-ended                                                                                                              |     | -                | -                      | 10                     | μΑ   |
| t <sub>r</sub>      | rise time                              | 20 % to 80 %                                                                                                              |     | 75               | -                      | 240                    | ps   |
| t <sub>f</sub>      | fall time                              | 80 % to 20 %                                                                                                              |     | 75               | -                      | 240                    | ps   |
| t <sub>sk</sub>     | skew time                              | intra-pair                                                                                                                | [4] | -                | -                      | 10                     | ps   |
|                     |                                        | inter-pair                                                                                                                | [5] | -                | -                      | 250                    | ps   |
| t <sub>jit</sub>    | jitter time                            | jitter contribution                                                                                                       | [6] | -                | -                      | 10                     | ps   |

<sup>[1]</sup>  $V_{TT}$  is the DC termination voltage in the HDMI or DVI sink.  $V_{TT}$  is nominally 3.3 V.

## 10.3 HPD\_SINK input, HPD\_SOURCE output

Table 9. HPD characteristics

| Symbol          | Parameter                 | Conditions                                |            | Min | Тур | Max      | Unit |
|-----------------|---------------------------|-------------------------------------------|------------|-----|-----|----------|------|
| $V_{IH}$        | HIGH-level input voltage  | HPD_SINK                                  | <u>[1]</u> | 2.0 | 5.0 | 5.3      | V    |
| $V_{IL}$        | LOW-level input voltage   | HPD_SINK                                  |            | 0   | -   | 0.8      | V    |
| ILI             | input leakage current     | HPD_SINK                                  |            | -   | -   | 15       | μΑ   |
| $V_{OH}$        | HIGH-level output voltage | HPD_SOURCE                                |            | 2.5 | -   | $V_{DD}$ | V    |
| $V_{OL}$        | LOW-level output voltage  | HPD_SOURCE                                |            | 0   | -   | 0.2      | V    |
| t <sub>PD</sub> | propagation delay         | from HPD_SINK to HPD_SOURCE; 50 % to 50 % | [2]        | -   | -   | 200      | ns   |
| t <sub>t</sub>  | transition time           | HPD_SOURCE rise/fall; 10 % to 90 %        | [3]        | 1   | -   | 20       | ns   |
| R <sub>pd</sub> | pull-down resistance      | HPD_SINK input pull-down resistor         | [4]        | 100 | 200 | 300      | kΩ   |
|                 |                           |                                           |            |     |     |          |      |

<sup>[1]</sup> Low-speed input changes state on cable plug/unplug.

<sup>[2]</sup> The open-drain output pulls down from V<sub>TT</sub>.

<sup>[3]</sup> Swing down from TMDS termination voltage (3.3 V  $\pm$  10 %).

<sup>[4]</sup> This differential skew budget is in addition to the skew presented between IN\_D+ and IN\_D- paired input pins.

<sup>[5]</sup> This lane-to-lane skew budget is in addition to skew between differential input pairs.

<sup>[6]</sup> Jitter budget for differential signals as they pass through the level shifter.

<sup>[2]</sup> Time from HPD\_SINK changing state to HPD\_SOURCE changing state. Includes HPD\_SOURCE rise/fall time.

<sup>[3]</sup> Time required to transition from  $V_{OH}$  to  $V_{OL}$  or from  $V_{OL}$  to  $V_{OH}$ .

<sup>[4]</sup> Guarantees HPD\_SINK is LOW when no display is plugged in.

## DVI level shifter with voltage regulator

## 10.4 OE\_N, DDC\_EN inputs

Table 10. OE\_N and DDC\_EN input characteristics

| Symbol          | Parameter                | Conditions | Min          | Тур | Max | Unit |
|-----------------|--------------------------|------------|--------------|-----|-----|------|
| $V_{IH}$        | HIGH-level input voltage |            | 2.0          | -   |     | V    |
| V <sub>IL</sub> | LOW-level input voltage  |            |              | -   | 8.0 | V    |
| ILI             | input leakage current    | OE_N pin   | <u>[1]</u> - | -   | 10  | μΑ   |

<sup>[1]</sup> Measured with input at  $V_{IH}$  maximum and  $V_{IL}$  minimum.

## 10.5 DDC characteristics

Table 11. DDC characteristics

| Symbol           | Parameter                | Conditions                                                    | Min | Тур | Max | Unit |  |  |  |
|------------------|--------------------------|---------------------------------------------------------------|-----|-----|-----|------|--|--|--|
| f <sub>clk</sub> | clock frequency          | SCL_SOURCE, SDA_SOURCE, SCL_SINK, SDA_SINK                    | -   | -   | 400 | kHz  |  |  |  |
| ON state         | ON state (DDC_EN = HIGH) |                                                               |     |     |     |      |  |  |  |
| R <sub>ON</sub>  | ON resistance            | pass gate in ON state; $I_O = 15$ mA; $V_O = 0.4$ V           | -   | 7   | 30  | Ω    |  |  |  |
| $V_{O(sw)}$      | switch output voltage    | SOURCE side; $V_I = 3.3 \text{ V}$ ; $I_O = -100 \mu\text{A}$ | 1.7 | 2.1 | 2.5 | V    |  |  |  |
|                  |                          | SINK side; $V_I$ = 5.0 V; $I_O$ = -100 $\mu$ A                | 1.7 | 2.1 | 2.5 | V    |  |  |  |
| $C_{io}$         | input/output capacitance | $V_I = 3.3 \text{ V}; I_O = -100 \mu\text{A}$                 | -   | 5   | 10  | pF   |  |  |  |
| OFF state        | e (DDC_EN = LOW)         |                                                               |     |     |     |      |  |  |  |
| I <sub>LI</sub>  | input leakage current    | SOURCE side; 0 V < V <sub>I</sub> < 3.3 V                     | -10 | -   | +10 | μΑ   |  |  |  |
|                  |                          | SINK side; 0 V < V <sub>I</sub> < 5.0 V                       | -10 | -   | +10 | μΑ   |  |  |  |
| Cio              | input/output capacitance | $V_I = 3.3 \text{ V}; I_O = -100 \mu\text{A}$                 | -   | 1   | 5   | pF   |  |  |  |

## 10.6 5 V DC regulator characteristics

Table 12. 5 V DC regulator characteristics

| Symbol                      | Parameter                          | Conditions                | Min          | Тур | Max | Unit |
|-----------------------------|------------------------------------|---------------------------|--------------|-----|-----|------|
| $V_{DD}$                    | supply voltage                     |                           | 3.0          | 3.3 | 3.6 | V    |
| V <sub>O</sub>              | output voltage                     | 5 V regulator output      | 4.7          | 5   | 5.3 | V    |
| I <sub>load</sub>           | load current                       | 5 V regulator output      | -            | -   | 75  | mA   |
| I <sub>O(sc)</sub>          | short-circuit output current       |                           | 100          | 150 | 200 | mA   |
| I <sub>bckdrv</sub>         | backdrive current                  | 5 V regulator output      | -            | -   | 10  | μΑ   |
| V <sub>o(ripple)(p-p)</sub> | peak-to-peak ripple output voltage | $C_{o(reg)} = 1 \mu F$    | <u>[1]</u> _ | 250 | 400 | mV   |
| η                           | efficiency                         | I <sub>load</sub> > 10 mA | 70           | 75  | 80  | %    |
|                             |                                    |                           |              |     |     |      |

<sup>[1]</sup> Recommend low ESR ceramic output capacitor of 2  $\mu F$  to reduce the output ripple.

### DVI level shifter with voltage regulator

## 11. Package outline

HVQFN48: plastic thermal enhanced very thin quad flat package; no leads; 48 terminals; body 7 x 7 x 0.85 mm

SOT619-1



Fig 4. Package outline SOT619-1 (HVQFN48)

PTN3380B

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

DVI level shifter with voltage regulator

## 12. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365* "Surface mount reflow soldering description".

### 12.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

### 12.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

- Through-hole components
- Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- · Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

#### 12.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- Solder bath specifications, including temperature and impurities

PTN3380E

#### DVI level shifter with voltage regulator

## 12.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 5</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 13 and 14

Table 13. SnPb eutectic process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) Volume (mm³) |       |  |
|------------------------|----------------------------------------------|-------|--|
|                        |                                              |       |  |
|                        | < 350                                        | ≥ 350 |  |
| < 2.5                  | 235                                          | 220   |  |
| ≥ 2.5                  | 220                                          | 220   |  |

Table 14. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C)  Volume (mm³) |             |        |  |
|------------------------|-----------------------------------------------|-------------|--------|--|
|                        |                                               |             |        |  |
|                        | < 350                                         | 350 to 2000 | > 2000 |  |
| < 1.6                  | 260                                           | 260         | 260    |  |
| 1.6 to 2.5             | 260                                           | 250         | 245    |  |
| > 2.5                  | 250                                           | 245         | 245    |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 5.

## DVI level shifter with voltage regulator



For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description".

## 13. Abbreviations

Table 15. Abbreviations

| Acronym              | Description                                 |
|----------------------|---------------------------------------------|
| CDM                  | Charged-Device Model                        |
| DDC                  | Data Display Channel                        |
| DVI                  | Digital Visual Interface                    |
| ESD                  | ElectroStatic Discharge                     |
| НВМ                  | Human Body Model                            |
| HDMI                 | High-Definition Multimedia Interface        |
| HPD                  | Hot Plug Detect                             |
| I <sup>2</sup> C-bus | Inter-IC bus                                |
| I/O                  | Input/Output                                |
| PCIe                 | Peripheral Component Interconnect Express   |
| TMDS                 | Transition Minimized Differential Signaling |

## DVI level shifter with voltage regulator

## 14. Revision history

#### Table 16. Revision history

| Document ID    | Release date                                                                                                                                                                           | Data sheet status                                      | Change notice            | Supersedes                      |  |
|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------|---------------------------------|--|
| PTN3380B v.2   | 20110201                                                                                                                                                                               | Product data sheet                                     | -                        | PTN3380B v.1                    |  |
| Modifications: | Section 1 "General description":                                                                                                                                                       |                                                        |                          |                                 |  |
|                |                                                                                                                                                                                        | paragraph, third sentence char<br>external capacitors" | nged from "needs only on | e external capacitor" to "needs |  |
|                | <ul> <li>Sixth paragraph: changed from "(100 mW typical)" to "(100 mW typical with no load at 5 V regulator)"</li> </ul>                                                               |                                                        |                          |                                 |  |
|                | <ul> <li>Figure 1 "Typical application system diagram" modified: added V5OUT signal at bottom of<br/>PTN3380B block.</li> </ul>                                                        |                                                        |                          |                                 |  |
|                | <ul> <li>Section 2.4 "5 V DC voltage regulator", third bullet item: changed from "Only one external<br/>capacitor required" to "Only two external capacitors required"</li> </ul>      |                                                        |                          |                                 |  |
|                | <ul> <li>Section 7 "Functional description", fifth paragraph, second sentence: changed from "needs only<br/>one external capacitor" to "needs only two external capacitors"</li> </ul> |                                                        |                          |                                 |  |
|                | <ul> <li><u>Table 4 "Limiting values"</u>: added "R<sub>L</sub>, load resistance" specification</li> </ul>                                                                             |                                                        |                          |                                 |  |
|                | <ul> <li>Added (new) <u>Section 10.6 "5 V DC regulator characteristics"</u></li> </ul>                                                                                                 |                                                        |                          |                                 |  |
| PTN3380B v.1   | 20100108                                                                                                                                                                               | Product data sheet                                     | -                        | -                               |  |

#### DVI level shifter with voltage regulator

## 15. Legal information

#### 15.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions"
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 15.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

PTN3380B

#### DVI level shifter with voltage regulator

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

### 15.4 Licenses

#### Purchase of NXP ICs with HDMI technology

Use of an NXP IC with HDMI technology in equipment that complies with the HDMI standard requires a license from HDMI Licensing LLC, 1060 E. Arques Avenue Suite 100, Sunnyvale CA 94085, USA, e-mail: <a href="mailto:admin@hdmi.org">admin@hdmi.org</a>.

#### 15.5 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 16. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

**PTN3380B NXP Semiconductors** 

## DVI level shifter with voltage regulator

## 17. Contents

| 1     | General description                  | 1   | 16 | Contact information | 23 |
|-------|--------------------------------------|-----|----|---------------------|----|
| 2     | Features and benefits                |     | 17 | Contents            |    |
| 2.1   | High-speed TMDS level shifting       | -   | ., | Outents             |    |
| 2.2   | DDC level shifting                   |     |    |                     |    |
| 2.2   | HPD level shifting                   |     |    |                     |    |
| 2.4   | 5 V DC voltage regulator             |     |    |                     |    |
| 2.4   | General                              |     |    |                     |    |
|       |                                      |     |    |                     |    |
| 3     | Applications                         |     |    |                     |    |
| 4     | Ordering information                 |     |    |                     |    |
| 5     | Functional diagram                   |     |    |                     |    |
| 6     | Pinning information                  |     |    |                     |    |
| 6.1   | Pinning                              |     |    |                     |    |
| 6.2   | Pin description                      | . 7 |    |                     |    |
| 7     | Functional description               |     |    |                     |    |
| 7.1   | Enable and disable features          |     |    |                     |    |
| 7.1.1 | Hot plug detect                      |     |    |                     |    |
| 7.1.2 | Output Enable function (OE_N)        |     |    |                     |    |
| 7.1.3 | DDC channel enable function (DDC_EN) | 10  |    |                     |    |
| 7.1.4 | Enable/disable truth table           | 11  |    |                     |    |
| 7.2   | Analog current reference             |     |    |                     |    |
| 7.3   | Backdrive current protection         |     |    |                     |    |
| 8     | Limiting values                      |     |    |                     |    |
| 9     | Recommended operating conditions     |     |    |                     |    |
| 9.1   | Current consumption                  | 13  |    |                     |    |
| 10    | Characteristics                      | 14  |    |                     |    |
| 10.1  | Differential inputs                  | 14  |    |                     |    |
| 10.2  | Differential outputs                 | 15  |    |                     |    |
| 10.3  | HPD_SINK input, HPD_SOURCE output    | 15  |    |                     |    |
| 10.4  | OE_N, DDC_EN inputs                  |     |    |                     |    |
| 10.5  | DDC characteristics                  | 16  |    |                     |    |
| 10.6  | 5 V DC regulator characteristics     |     |    |                     |    |
| 11    | Package outline                      | 17  |    |                     |    |
| 12    | Soldering of SMD packages            | 18  |    |                     |    |
| 12.1  | Introduction to soldering            | 18  |    |                     |    |
| 12.2  | Wave and reflow soldering            | 18  |    |                     |    |
| 12.3  | Wave soldering                       |     |    |                     |    |
| 12.4  | Reflow soldering                     | 19  |    |                     |    |
| 13    | Abbreviations                        | 20  |    |                     |    |
| 14    | Revision history                     | 21  |    |                     |    |
| 15    | Legal information                    | 22  |    |                     |    |
| 15.1  | Data sheet status                    |     |    |                     |    |
| 15.2  | Definitions                          | 22  |    |                     |    |
| 15.3  | Disclaimers                          |     |    |                     |    |
| 15.4  | Licenses                             |     |    |                     |    |
| 15.5  | Trademarks                           | 23  |    |                     |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2011.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 1 February 2011 Document identifier: PTN3380B