# INTEGRATED CIRCUITS



Product specification Supersedes data of 1997 Nov 14 File under Integrated Circuits, IC01 1998 Mar 25



### **TDA8542AT**

#### FEATURES

- Flexibility in use
- Few external components
- Low saturation voltage of output stage
- · Gain can be fixed with external resistors
- · Standby mode controlled by CMOS compatible levels
- · Low standby current
- No switch-on/switch-off plops
- High supply voltage ripple rejection
- Protected against electrostatic discharge
- Outputs short-circuit safe to ground,  $V_{\text{CC}}$  and across the load
- Thermally protected.

#### QUICK REFERENCE DATA

#### **GENERAL DESCRIPTION**

The TDA8542AT is a two channel audio power amplifier for an output power of  $2\times1.5$  W with an 8  $\Omega$  load at a 6 V supply. The circuit contains two Bridge-Tied Load (BTL) amplifiers with a complementary PNP-NPN output stage and standby/mute logic. The TDA8542AT comes in a 20-pin SO package.

#### APPLICATIONS

- Portable consumer products
- Personal computers
- Motor-driver (servo).

| SYMBOL           | PARAMETER                       | CONDITIONS                             | MIN. | TYP. | MAX. | UNIT |
|------------------|---------------------------------|----------------------------------------|------|------|------|------|
| V <sub>CC</sub>  | supply voltage                  |                                        | 2.2  | 6    | 18   | V    |
| lq               | quiescent current               | $V_{CC} = 6 V$                         | -    | 15   | 22   | mA   |
| I <sub>stb</sub> | standby current                 |                                        | -    | -    | 10   | μA   |
| Po               | output power                    | THD = 10%; $R_L$ = 8 Ω; $V_{CC}$ = 6 V | 1    | 1.5  | -    | W    |
| THD              | total harmonic distortion       | $P_{0} = 0.5 W$                        | -    | 0.15 | -    | %    |
| SVRR             | supply voltage ripple rejection |                                        | 50   | _    | -    | dB   |

#### **ORDERING INFORMATION**

| TYPE                    |      | PACKAGE                                                    |          |  |  |  |
|-------------------------|------|------------------------------------------------------------|----------|--|--|--|
| NUMBER NAME DESCRIPTION |      | DESCRIPTION                                                | VERSION  |  |  |  |
| TDA8542AT               | SO20 | plastic small outline package; 20 leads; body width 7.5 mm | SOT163-1 |  |  |  |

# TDA8542AT

#### **BLOCK DIAGRAM**



# TDA8542AT

#### PINNING

| SYMBOL           | PIN | DESCRIPTION                                      |
|------------------|-----|--------------------------------------------------|
| GND              | 1   | ground; note 1                                   |
| LGND             | 2   | ground, left channel                             |
| OUTL+            | 3   | positive loudspeaker terminal,<br>left channel   |
| MODE             | 4   | operating mode select (standby, mute, operating) |
| SVR              | 5   | half supply voltage, decoupling ripple rejection |
| BTL/SE           | 6   | BTL loudspeaker or SE headphone operation        |
| n.c.             | 7   | not connected                                    |
| OUTR+            | 8   | positive loudspeaker terminal, right channel     |
| RGND             | 9   | ground, right channel                            |
| GND              | 10  | ground; note 1                                   |
| GND              | 11  | ground; note 1                                   |
| V <sub>CCR</sub> | 12  | supply voltage, right channel                    |
| OUTR-            | 13  | negative loudspeaker terminal, right channel     |
| INR-             | 14  | negative input, right channel                    |
| INR+             | 15  | positive input, right channel                    |
| INL+             | 16  | positive input, left channel                     |
| INL-             | 17  | negative input, left channel                     |
| OUTL-            | 18  | negative loudspeaker terminal,<br>left channel   |
| V <sub>CCL</sub> | 19  | supply voltage, left channel                     |
| GND              | 20  | ground; note 1                                   |

#### Note

1. Pins 1, 10, 11 and 20 are connected to the leadframe and also to the substrate. They may be kept floating. When connected to the ground-plane the PCB can be used as heatsink.



#### FUNCTIONAL DESCRIPTION

The TDA8542AT is a 2 × 1.5 W BTL audio power amplifier capable of delivering 2 × 1.5 W output power to an 8  $\Omega$  load at THD = 10% using a 6 V power supply. Using the MODE pin the device can be switched to standby and mute condition. The device is protected by an internal thermal shutdown protection mechanism. The gain can be set within a range from 6 to 30 dB by external feedback resistors.

#### **Power amplifier**

The power amplifier is a Bridge-Tied Load (BTL) amplifier with a complementary PNP-NPN output stage. The voltage loss on the positive supply line is the saturation voltage of a PNP power transistor, on the negative side the saturation voltage of a NPN power transistor. The total voltage loss is <1 V and with a 6 V supply voltage and an 8  $\Omega$  loudspeaker an output power of 1.5 W can be delivered.

#### Mode select pin

The device is in the standby mode (with a very low current consumption) if the voltage at the MODE pin is  $>(V_{CC} - 0.5 \text{ V})$ , or if this pin is floating. At a MODE voltage level of less than 0.5 V the amplifier is fully operational. In the range between 1.5 V and  $V_{CC} - 1.5 \text{ V}$  the amplifier is in mute condition. The mute condition is useful to suppress plop noise at the output caused by charging of the input capacitor.

#### **Headphone connection**

A headphone can be connected to the amplifier using two coupling capacitors for each channel. The common GND pin of the headphone is connected to the ground of the amplifier (see Fig.14). In this case the BTL/SE pin must be either on a logic HIGH level or not connected at all.

The two coupling capacitors can be omitted if it is allowed to connect the common GND pin of the headphone jack not to ground, but to a voltage level of  $1/_2V_{CC}$  (see Fig.14). In this case the BTL/SE pin must be either on a logic LOW level or connected to ground. If the BTL/SE pin is on a LOW level, the power amplifier for the positive loudspeaker terminal is always in mute condition.

#### LIMITING VALUES

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL           | PARAMETER                            | CONDITIONS    | MIN. | MAX.                  | UNIT |
|------------------|--------------------------------------|---------------|------|-----------------------|------|
| V <sub>CC</sub>  | supply voltage                       | operating     | -0.3 | +18                   | V    |
| VI               | input voltage                        |               | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| I <sub>ORM</sub> | repetitive peak output current       |               | -    | 1                     | A    |
| T <sub>stg</sub> | storage temperature                  | non-operating | -55  | +150                  | °C   |
| T <sub>amb</sub> | operating ambient temperature        |               | -40  | +85                   | °C   |
| V <sub>sc</sub>  | AC and DC short-circuit safe voltage |               | _    | 10                    | V    |
| P <sub>tot</sub> | total power dissipation              |               | _    | 2.2                   | W    |

#### QUALITY SPECIFICATION

In accordance with "SNW-FQ-611-E".

#### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 60    | K/W  |

# TDA8542AT

#### DC CHARACTERISTICS

 $V_{CC}$  = 6 V;  $T_{amb}$  = 25 °C;  $R_L$  = 8  $\Omega$ ;  $V_{MODE}$  = 0 V; measured in test circuit Fig.3; unless otherwise specified.

| SYMBOL                                | PARAMETER                          | CONDITIONS                 | MIN.           | TYP. | MAX.                  | UNIT |
|---------------------------------------|------------------------------------|----------------------------|----------------|------|-----------------------|------|
| V <sub>CC</sub>                       | supply voltage                     | operating                  | 2.2            | 6    | 18                    | V    |
| lq                                    | quiescent current                  | R <sub>L</sub> = ∞; note 1 | -              | 15   | 22                    | mA   |
| I <sub>stb</sub>                      | standby current                    | $V_{MODE} = V_{CC}$        | -              | -    | 10                    | μA   |
| Vo                                    | DC output voltage                  | note 2                     | -              | 2.2  | -                     | V    |
| V <sub>OUT+</sub> – V <sub>OUT-</sub> | differential output voltage offset |                            | -              | -    | 50                    | mV   |
| I <sub>IN+</sub> , I <sub>IN-</sub>   | input bias current                 |                            | -              | -    | 500                   | nA   |
| V <sub>MODE</sub>                     | input voltage mode select          | operating                  | 0              | -    | 0.5                   | V    |
|                                       |                                    | mute                       | 1.5            | -    | V <sub>CC</sub> – 1.5 | V    |
|                                       |                                    | standby                    | $V_{CC} - 0.5$ | -    | V <sub>CC</sub>       | V    |
| I <sub>MODE</sub>                     | input current mode select          | $0 < V_{MODE} < V_{CC}$    | -              | -    | 20                    | μA   |
| V <sub>BTL/SE</sub>                   | input voltage BTL/SE pin           | single-ended               | 0              | -    | 0.6                   | V    |
|                                       |                                    | BTL                        | 2              | -    | V <sub>CC</sub>       | V    |
| I <sub>BTL/SE</sub>                   | input current BTL/SE pin           | $V_{BTL/SE} = 0$           | -              | -    | 100                   | μA   |

#### Notes

- 1. With a load connected at the outputs the quiescent current will increase, the maximum of this increase being equal to the DC output offset voltage divided by R<sub>L</sub>.
- 2. The DC output voltage with respect to ground is approximately  $\frac{1}{2}V_{CC}$ .

# TDA8542AT

#### **AC CHARACTERISTICS**

 $V_{CC} = 6 \text{ V}; \text{ T}_{amb} = 25 \text{ °C}; \text{ R}_{L} = 8 \Omega; \text{ f} = 1 \text{ kHz}; \text{ V}_{MODE} = 0 \text{ V}; \text{ measured in test circuit Fig.3; unless otherwise specified.}$ 

| SYMBOL               | PARAMETER                        | CONDITIONS      | MIN. | TYP. | MAX. | UNIT |
|----------------------|----------------------------------|-----------------|------|------|------|------|
| Po                   | output power                     | THD = 10%       | 1.2  | 1.5  | _    | W    |
|                      |                                  | THD = 0.5%      | 0.9  | 1.1  | -    | W    |
| THD                  | total harmonic distortion        | $P_{0} = 0.4 W$ | -    | 0.15 | 0.3  | %    |
| G <sub>v(cl)</sub>   | closed-loop voltage gain         | note 1          | 6    | _    | 30   | dB   |
| Z <sub>i(dif)</sub>  | differential input impedance     |                 | -    | 100  | -    | kΩ   |
| V <sub>n(o)</sub>    | noise output voltage             | note 2          | -    | -    | 100  | μV   |
| SVRR                 | supply voltage ripple rejection  | note 3          | 50   | _    | -    | dB   |
|                      |                                  | note 4          | 40   | -    | -    | dB   |
| V <sub>o(mute)</sub> | output voltage in mute condition | note 5          | -    | -    | 200  | μV   |
| $\alpha_{cs}$        | channel separation               |                 | 40   | -    | -    | dB   |

#### Notes

- 1. Gain of the amplifier is  $2 \times \frac{R2}{R1}$  in test circuit of Fig.3.
- 2. The noise output voltage is measured at the output in a frequency range from 20 Hz to 20 kHz (unweighted), with a source impedance of  $R_S = 0 \Omega$  at the input.
- 3. Supply voltage ripple rejection is measured at the output, with a source impedance of  $R_S = 0 \Omega$  at the input. The ripple voltage is a sine wave with a frequency of 1 kHz and an amplitude of 100 mV (RMS), which is applied to the positive supply rail.
- 4. Supply voltage ripple rejection is measured at the output, with a source impedance of  $R_S = 0 \Omega$  at the input. The ripple voltage is a sine wave with a frequency between 100 Hz and 20 kHz and an amplitude of 100 mV (RMS), which is applied to the positive supply rail.
- 5. Output voltage in mute position is measured with a 1 V (RMS) input voltage in a bandwidth of 20 kHz, so including noise.

#### **TEST AND APPLICATION INFORMATION**

#### **Test conditions**

Because the application can be either Bridge-Tied Load (BTL) or Single-Ended (SE), the curves of each application are shown separately.

The thermal resistance = 60 K/W; the maximum sine wave

power dissipation for T<sub>amb</sub> = 25 °C is:  $\frac{150-25}{60}$  = 2.1 W

For  $T_{amb} = 60$  °C the maximum total power dissipation is: 150 - 60

 $\frac{150-60}{60} = 1.5 \text{ W}$ 

#### **BTL** application

 $T_{amb} = 25^{\circ}C$  if not specially mentioned,  $V_{CC} = 6$  V, f = 1 kHz,  $R_L = 8 \Omega$ ,  $G_v = 20$  dB, audio band-pass 22 Hz to 22 kHz.

The BTL application diagram is illustrated in Fig.3.

The quiescent current has been measured without any load impedance. The total harmonic distortion as a function of frequency was measured with a low-pass filter of 80 kHz. The value of capacitor C3 influences the behaviour of the SVRR at low frequencies, increasing the value of C3 increases the performance of the SVRR. The figure of the mode select voltage ( $V_{ms}$ ) as a function of the supply voltage shows three areas; operating, mute and standby. It shows, that the DC-switching levels of the mute and standby respectively depends on the supply voltage level.

#### **Thermal behaviour**

The measured thermal resistance of the IC package is highly dependent on the configuration and size of the application board. Data may not be comparable between different semiconductors manufacturers because the application boards and test methods are not (yet) standardized. Also, the thermal performance of packages for a specific application may be different than presented here, because the configuration of the application boards (copper area) may be different.

Philips Semiconductors uses FR-4 type application boards with 1 oz copper traces with solder coating. The measurements have been carried out with vertical placed boards. Using a practical PCB layout with wider copper tracks and some copper area to the IC pins and just under the IC (see Fig.22), the thermal resistance from junction to ambient can be reduced to approximately 56 K/W. For  $T_{amb(max)} = 50$  °C the maximum total power dissipation

at this PCB layout is:  $\frac{150-50}{56} = 1.79$  W

For the application V<sub>CC</sub> = 6 V and R<sub>L</sub> = 8  $\Omega$  the worst case sine wave dissipation is 1.75 W.

#### SE application

 $T_{amb} = 25^{\circ}C$  if not specially mentioned,  $V_{CC} = 7.5$  V, f = 1 kHz,  $R_L = 4 \Omega$ ,  $G_v = 20$  dB, audio band-pass 22 Hz to 22 kHz.

The SE application diagram is illustrated in Fig.14.

If the BTL/SE pin (pin 6) is connected to ground, the positive outputs (pins 3 and 8) will be in mute condition with a DC level of  $\frac{1}{2}V_{CC}$ . When a headphone is used (R<sub>L</sub> ≥ 25  $\Omega$ ) the SE headphone application can be used without output coupling capacitors; load between negative output and one of the positive outputs (e.g. pin 3) as common pin.

Increasing the value of electrolytic capacitor C3 will result in a better channel separation. Because the positive output is not designed for high output current ( $2 \times I_o$ ) at low load impedance ( $\leq 16 \Omega$ ), the SE application with output capacitors connected to ground is advised. The capacitor value of C4/C5 in combination with the load impedance determines the low frequency behaviour. The THD as a function of frequency was measured using a low-pass filter of 80 kHz. The value of capacitor C3 influences the behaviour of the SVRR at low frequencies, increasing the value of C3 increases the performance of the SVRR.

#### **General remark**

The frequency characteristic can be adapted by connecting a small capacitor across the feedback resistor. To improve the immunity of HF radiation in radio circuit applications, a small capacitor can be connected in parallel with the feedback resistor (56 k $\Omega$ ); this creates a low-pass filter.

# TDA8542AT

#### **BTL APPLICATION**









# TDA8542AT

#### SE APPLICATION











**TDA8542AT** 

95-01-24

97-05-22

# $2\times1.5$ W BTL audio amplifier

#### PACKAGE OUTLINE

#### SOT163-1 SO20: plastic small outline package; 20 leads; body width 7.5 mm D Α X -[/]] y = v 🕅 A HE Ζ 20 **□**<sup>11</sup> Q (A<sub>3</sub> $A_1$ pin 1 index **-**−1 10 detail X ► e • 🕂 w 🕅 bp 10 mm 5 0 scale DIMENSIONS (inch dimensions are derived from the original mm dimensions) Α z<sup>(1)</sup> D<sup>(1)</sup> UNIT E<sup>(1)</sup> $A_3$ L Q θ $A_2$ bp с ${\sf H}_{\sf E}$ ۷ w A<sub>1</sub> е Lp У max 0.30 2.45 0.49 0.32 13.0 7.6 10.65 1.1 1.1 0.9 2.65 mm 0.25 1.27 1.4 0.25 0.25 0.1 0.10 2.25 0.36 0.23 12.6 7.4 10.00 0.4 1.0 0.4 8° 0° 0.035 0.012 0.096 0.019 0.013 0.51 0.30 0.419 0.043 0.043 inches 0.10 0.01 0.050 0.055 0.01 0.01 0.004 0.004 0.089 0.014 0.009 0.49 0.29 0.394 0.016 0.039 0.016 Note 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. REFERENCES EUROPEAN OUTLINE VERSION ISSUE DATE PROJECTION IEC JEDEC EIAJ

| 020: plastic small | outline nackade | 20 leader body | width 75 mm |
|--------------------|-----------------|----------------|-------------|

SOT163-1

075E04

MS-013AC

-----

# TDA8542AT

#### SOLDERING

#### Introduction

There is no soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and surface mounted components are mixed on one printed-circuit board. However, wave soldering is not always suitable for surface mounted ICs, or for printed-circuits with high population densities. In these situations reflow soldering is often used.

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"IC Package Databook"* (order code 9398 652 90011).

#### **Reflow soldering**

Reflow soldering techniques are suitable for all SO packages.

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt. Dwell times vary between 50 and 300 seconds depending on heating method. Typical reflow temperatures range from 215 to  $250 \,^{\circ}$ C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 minutes at 45 °C.

#### Wave soldering

Wave soldering techniques can be used for all SO packages if the following conditions are observed:

- A double-wave (a turbulent wave with high upward pressure followed by a smooth laminar wave) soldering technique should be used.
- The longitudinal axis of the package footprint must be parallel to the solder flow.
- The package footprint must incorporate solder thieves at the downstream end.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder is 10 seconds, if cooled to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C.

A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### **Repairing soldered joints**

Fix the component by first soldering two diagonallyopposite end leads. Use only a low voltage soldering iron (less than 24 V) applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C. When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320 °C.

#### Product specification

TDA8542AT

#### DEFINITIONS

| Data sheet status                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                       |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|
| Objective specification                                                                                                                                                                                                                                                                                                                                                                                                                                   | This data sheet contains target or goal specifications for product development.       |  |  |  |
| Preliminary specification                                                                                                                                                                                                                                                                                                                                                                                                                                 | This data sheet contains preliminary data; supplementary data may be published later. |  |  |  |
| Product specification                                                                                                                                                                                                                                                                                                                                                                                                                                     | This data sheet contains final product specifications.                                |  |  |  |
| Limiting values                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |  |  |  |
| Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. |                                                                                       |  |  |  |
| Application information                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                       |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                       |  |  |  |

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

TDA8542AT

NOTES

# Philips Semiconductors – a worldwide company

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Argentina: see South America Tel. +31 40 27 82785, Fax. +31 40 27 88399 Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113, New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +61 2 9805 4455, Fax. +61 2 9805 4466 Tel. +64 9 849 4160, Fax. +64 9 849 7811 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 160 1010, Norway: Box 1, Manglerud 0612, OSLO, Fax. +43 160 101 1210 Tel. +47 22 74 8000, Fax. +47 22 74 8341 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 200 733, Fax. +375 172 200 773 Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Belgium: see The Netherlands Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474 Brazil: see South America Poland: UI. Lukiska 10, PL 04-123 WARSZAWA, Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, Tel. +48 22 612 2831, Fax. +48 22 612 2327 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 689 211, Fax. +359 2 689 102 Portugal: see Spain Romania: see Italy Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381 Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW, Tel. +7 095 755 6918, Fax. +7 095 755 6919 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. +852 2319 7888, Fax. +852 2319 7700 Tel. +65 350 2538, Fax. +65 251 6500 Slovakia: see Austria Colombia: see South America Czech Republic: see Austria Slovenia: see Italy Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, Tel. +45 32 88 2636, Fax. +45 31 57 0044 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. +27 11 470 5911, Fax. +27 11 470 5494 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615800, Fax. +358 9 61580920 South America: Rua do Rocio 220, 5th floor, Suite 51, 04552-903 São Paulo, SÃO PAULO - SP, Brazil, France: 4 Rue du Port-aux-Vins. BP317. 92156 SURESNES Cedex. Tel. +55 11 821 2333, Fax. +55 11 829 1849 Tel. +33 1 40 99 6161, Fax. +33 1 40 99 6427 Spain: Balmes 22 08007 BARCELONA Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +34 3 301 6312, Fax. +34 3 301 4107 Tel. +49 40 23 53 60, Fax. +49 40 23 536 300 Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Greece: No. 15, 25th March Street, GR 17778 TAVROS/ATHENS, Tel. +46 8 632 2000, Fax. +46 8 632 2745 Tel. +30 1 4894 339/239, Fax. +30 1 4814 240 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Hungary: see Austria Tel. +41 1 488 2686, Fax. +41 1 481 7730 India: Philips INDIA Ltd, Band Box Building, 2nd floor, Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, TAIPEI, Taiwan Tel. +886 2 2134 2865, Fax. +886 2 2134 2874 Tel. +91 22 493 8541, Fax. +91 22 493 0966 Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd. Indonesia: see Singapore 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +66 2 745 4090, Fax. +66 2 398 0793 Tel. +353 1 7640 000, Fax. +353 1 7640 200 Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, Tel. +90 212 279 2770, Fax. +90 212 282 6707 TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, Italy: PHILIPS SEMICONDUCTORS, Piazza IV Novembre 3, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461 20124 MILANO, Tel. +39 2 6752 2531, Fax. +39 2 6752 2557 United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Haves. Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108, MIDDLESEX UB3 5BX, Tel. +44 181 730 5000, Fax. +44 181 754 8421 Tel. +81 3 3740 5130, Fax. +81 3 3740 5077 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +1 800 234 7381 Tel. +82 2 709 1412, Fax. +82 2 709 1415 Uruguay: see South America Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Vietnam: see Singapore Tel. +60 3 750 5214, Fax. +60 3 757 4880 Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +381 11 625 344, Fax.+381 11 635 777 Tel. +9-5 800 234 7381

For all other countries apply to: Philips Semiconductors, Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

© Philips Electronics N.V. 1997

Middle East: see Italy

Internet: http://www.semiconductors.philips.com

SCA55

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

545102/25/02/pp20

Date of release: 1998 Mar 25

Document order number: 9397 750 03349

Let's make things better.



