1. General description

The TFA9881 is a mono, filter-free class-D audio amplifier in a 9-bump WLCSP (Wafer Level Chip-Size Package) with a 400 \( \mu \)m pitch.

The digital input interface is an over-sampled Pulse Density Modulated (PDM) bit stream. The TFA9881 receives audio and control settings via this interface. Dedicated silence patterns are used to configure the control settings of the device, such as mute, gain, Pulse Width Modulated (PWM) output slope, clip control and bandwidth extension (this control mechanism is not required if the default settings are used). The Power-down to Operating mode transition is triggered when a clock signal is detected.

The device features low RF susceptibility because it has a digital input interface that is insensitive to clock jitter. The second order closed loop architecture used in the TFA9881 provides excellent audio performance and high supply voltage ripple rejection.

2. Features and benefits

- Small outline WLCSP9 package: 1.3 \( \times \) 1.3 \( \times \) 0.6 mm
- Wide supply voltage range (fully operational from 2.5 V to 5.5 V)
- High efficiency (90 %, 4 \( \Omega \)/20 \( \mu \)H load) and low power dissipation
- Quiescent power:
  - 6.5 mW (\( V_{DDD} = 1.8 \) V, \( V_{DDP} = 3.6 \) V, 4 \( \Omega \)/20 \( \mu \)H load, \( f_{clk} = 2.048 \) MHz)
  - 7.8 mW (\( V_{DDD} = 1.8 \) V, \( V_{DDP} = 3.6 \) V, 4 \( \Omega \)/20 \( \mu \)H load, \( f_{clk} = 6.144 \) MHz)
- Output power:
  - 1.4 W into 4 \( \Omega \) at 3.6 V supply (THD = 1 %)
  - 2.7 W into 4 \( \Omega \) at 5.0 V supply (THD = 1 %)
  - 3.4 W into 4 \( \Omega \) at 5.0 V supply (THD = 10 %)
- Output noise voltage: 24 \( \mu \)V (A-weighted)
- Signal-to-noise ratio: 103 dB (\( V_{DDP} = 5 \) V, A-weighted)
- Fully short-circuit proof across load and to supply lines
- Current limiting to avoid audio holes
- Thermally protected
- Undervoltage and overvoltage protection
- High-pass filter for DC blocking
- Invalid data protection
- Simple two-wire interface for audio and control settings
- Left/right selection
- Three gain settings: –3 dB, 0 dB and +3 dB
- PWM output slope setting for EMI reduction
3.4 W PDM input class-D audio amplifier

- Bandwidth extension to support low sampling frequencies
- Clip control for smooth clipping
- Mute mode
- ‘Pop noise’ free at all mode transitions
- Short power-up time: 2 ms
- Short power-down time: 5 μs
- 1.8 V/3.3 V tolerant digital inputs
- Low RF susceptibility
- Insensitive to input clock jitter
- Only two external components required

3. Applications

- Mobile phones
- PDAs
- Portable gaming devices
- Portable Navigation Devices (PND)
- Notebooks/Netbooks
- MP3 players/Portable media players

4. Quick reference data

Table 1. Quick reference data

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{DDP}$</td>
<td>power supply voltage</td>
<td>on pin $V_{DDP}$</td>
<td>2.5</td>
<td>-</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>$V_{DDD}$</td>
<td>digital supply voltage</td>
<td>on pin $V_{DDD}$</td>
<td>1.65</td>
<td>1.8</td>
<td>1.95</td>
<td>V</td>
</tr>
<tr>
<td>$I_{DDP}$</td>
<td>power supply current</td>
<td>Operating mode with load</td>
<td>-</td>
<td>1.5</td>
<td>1.7</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Mute mode</td>
<td>-</td>
<td>1.1</td>
<td>1.2</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Power-down mode</td>
<td>-</td>
<td>0.1</td>
<td>1</td>
<td>μA</td>
</tr>
<tr>
<td>$I_{DDD}$</td>
<td>digital supply current</td>
<td>Operating mode</td>
<td>-</td>
<td>1.35</td>
<td>1.5</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Mute mode</td>
<td>-</td>
<td>1.25</td>
<td>1.4</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Power-down mode</td>
<td>CLK = 0 V; DATA = 0 V</td>
<td>-</td>
<td>2</td>
<td>8</td>
</tr>
<tr>
<td>$P_{o(RMS)}$</td>
<td>RMS output power</td>
<td>THD + N = 1 %</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{DDP} = 3.6$ V, $f_i = 100$ Hz</td>
<td>-</td>
<td>1.4</td>
<td>-</td>
<td>W</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{DDP} = 5.0$ V, $f_i = 100$ Hz</td>
<td>-</td>
<td>2.7</td>
<td>-</td>
<td>W</td>
</tr>
<tr>
<td></td>
<td></td>
<td>THD + N = 10 %</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>$V_{DDP} = 5.0$ V, $f_i = 100$ Hz</td>
<td>-</td>
<td>3.4</td>
<td>-</td>
<td>W</td>
</tr>
<tr>
<td>$\eta_{po}$</td>
<td>output power efficiency</td>
<td>$P_{o(RMS)} = 1.4$ W</td>
<td>-</td>
<td>90</td>
<td>-</td>
<td>%</td>
</tr>
</tbody>
</table>

5. Ordering information

Table 2. Ordering information

<table>
<thead>
<tr>
<th>Type number</th>
<th>Package</th>
<th>Name</th>
<th>Description</th>
<th>Version</th>
</tr>
</thead>
<tbody>
<tr>
<td>TFA9881UK</td>
<td>WLCSP9</td>
<td>TFA9881UK</td>
<td>wafer level chip-size package; 9 bumps; 1.3 x 1.3 x 0.6 mm</td>
<td>TFA9881UK</td>
</tr>
</tbody>
</table>

6. Block diagram

![Block diagram of TFA9881](image-url)
7. Pinning information

7.1 Pinning

![Bump configuration for WLCSP9 (bottom view)](image1)

![Bump configuration for WLCSP9 (top view)](image2)

Fig 2. Bump configuration for WLCSP9 (bottom view)  
Fig 3. Bump configuration for WLCSP9 (top view)

Fig 4. Bump mapping for WLCSP9

7.2 Pin description

Table 3. Pin description

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Pin</th>
<th>Type</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>DATA</td>
<td>A1</td>
<td>I</td>
<td>data input</td>
</tr>
<tr>
<td>LRSEL</td>
<td>A2</td>
<td>I</td>
<td>left/right selection</td>
</tr>
<tr>
<td>OUTB</td>
<td>A3</td>
<td>O</td>
<td>inverting output</td>
</tr>
<tr>
<td>V_{DDD}</td>
<td>B1</td>
<td>P</td>
<td>digital supply voltage (1.8 V)</td>
</tr>
<tr>
<td>V_{DDP}</td>
<td>B2</td>
<td>P</td>
<td>power supply voltage (2.5 V to 5.5 V)</td>
</tr>
<tr>
<td>GND</td>
<td>B3</td>
<td>P</td>
<td>ground reference</td>
</tr>
<tr>
<td>CLK</td>
<td>C1</td>
<td>I</td>
<td>clock input</td>
</tr>
<tr>
<td>TEST</td>
<td>C2</td>
<td>I</td>
<td>test pin (must be connected to V_{DDP})</td>
</tr>
<tr>
<td>OUTA</td>
<td>C3</td>
<td>O</td>
<td>non-inverting output</td>
</tr>
</tbody>
</table>
8. Functional description

The TFA9881 is a high-efficiency mono Bridge Tied Load (BTL) class-D audio amplifier with a digital stereo PDM input interface. A High-Pass (HP) filter removes the DC components from the incoming PDM stream. This stream is subsequently converted into two PWM signals. A 3-level PWM scheme supports filterless speaker drive.

8.1 Mode selection and interfacing

The TFA9881 supports four operating modes:

- **Power-down mode**, with low supply current
- **Mute mode**, in which the output stages are floating so that the audio input signal is suppressed
- **Operating mode**, in which the amplifier is fully operational, delivering an output signal
- **Fault mode**

The TFA9881 switches to Fault mode automatically when a protection mechanism is activated (see Section 8.6). The defined patterns required on the CLK and DATA inputs to select the other three modes are given in Table 4.

Power-down mode is selected when there is no clock signal on the CLK input. Applying the clock signal will cause the TFA9881 to switch from Power-down mode to Operating mode. Power-down mode is also activated when the power-down silence pattern (at least 128 consecutive 0xAC bytes) is detected on the DATA input (see Section 8.4.1). The TFA9881 will switch to Power-down mode after byte 128 and will remain in Power-down mode as long as a continuous stream of consecutive 0xAC bytes is being received. It will switch to Operating mode if a byte other than 0xAC is received.

Mute mode is activated when the mute silence pattern (at least 32 consecutive 0x66 bytes) is detected on the DATA input. The TFA9881 will switch to Mute mode after byte 32 and will remain in Mute mode until a byte other than 0x66 is received.

### Table 4. Mode selection

<table>
<thead>
<tr>
<th>Mode</th>
<th>Pins</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>CLK frequency</td>
</tr>
<tr>
<td>Power-down</td>
<td>0 Hz</td>
</tr>
<tr>
<td></td>
<td>2 MHz to 8 MHz</td>
</tr>
<tr>
<td>Mute</td>
<td>2 MHz to 8 MHz</td>
</tr>
<tr>
<td>Operating</td>
<td>2 MHz to 8 MHz</td>
</tr>
</tbody>
</table>

8.2 Digital stereo PDM audio input

The TFA9881 supports the digital stereo PDM stream illustrated in Figure 5. Table 5 shows the pin control configuration for left and right selection.
8.3 Power up/down sequence

The TFA9881 power-up/power-down sequence is shown in Figure 6. External power supplies \( V_{DDP} \) and \( V_{DDD} \) should be within their operating limits before the TFA9881 switches to Operating mode. The TFA9881 should be switched to Power-down mode before the power supplies are disconnected or turned off.

### Table 5. Left/right selection

<table>
<thead>
<tr>
<th>LRSEL pin state</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>LOW</td>
<td>left content amplified</td>
</tr>
<tr>
<td>HIGH</td>
<td>right content amplified</td>
</tr>
</tbody>
</table>

### Table 6. Power-up/power-down timing

All parameters are guaranteed for \( V_{TEST} = V_{DDP} = 3.6 \text{ V} \); \( V_{DDD} = 1.8 \text{ V} \); \( R_L = 4 \Omega \); \( L_L = 20 \mu \text{H} \); \( f_i = 1 \text{ kHz} \); \( f_{clk} = 6.144 \text{ MHz} \); \( T_{amb} = 25^\circ \text{C} \); default settings, unless otherwise specified.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>( t_{d(on)} )</td>
<td>turn-on delay time</td>
<td>([1])</td>
<td>-</td>
<td>-</td>
<td>2</td>
<td>ms</td>
</tr>
<tr>
<td>( t_{d(off)} )</td>
<td>turn-off delay time</td>
<td>([2])</td>
<td>-</td>
<td>-</td>
<td>5</td>
<td>(\mu\text{s})</td>
</tr>
</tbody>
</table>

\([1]\) \( R_L \) = load resistance; \( L_L \) = load inductance.
\([2]\) Inversely proportional to \( f_{clk} \).
8.4 Control settings

Control settings are not needed if the default values are adequate.

8.4.1 Silence pattern recognition

The TFA9881 can detect control settings on the PDM input by means of silence pattern recognition. A silence pattern has the following properties:

- All audio bytes have the same value
- Each audio byte must contain four zeros and four ones

The ten silence patterns recognized by the TFA9881 are listed in the first column of Table 7. The second column contains the related audio bytes that are generated when the silence patterns are phase shifted by 1, 2, 3, 4, 5, 6 and 7 bits.

The TFA9881 reacts as follows on receiving a silence pattern (see Table 8):

- After receiving 32 consecutive silence pattern audio bytes, the TFA9881 sets the outputs floating.
- After receiving 128 consecutive silence pattern audio bytes, the TFA9881 activates the appropriate control setting (see column three of Table 7).

Remark: Only the control settings associated with silence patterns containing audio bytes 0xD2, 0xD4, 0xD8, 0xE1, 0xE2, 0xE4 and 0xAA can be set during power-up (before the power-up delay time, $t_{\text{on}}$, has expired). After power-up, only silence patterns containing bytes 0x66 and 0xAC will be recognized. All other silence patterns are ignored.

All control settings can be activated when:

- control silence patterns are transmitted after the TFA9881 has been switched to Power-down mode on receipt of a power-down silence pattern (at least 128 consecutive 0xAC bytes)
- control silence patterns are transmitted after the clock input has stopped and then started again (power-up)

If a silence pattern containing more than 128 consecutive silence pattern audio bytes is received during power-up, the TFA9881 outputs will remain floating until a different audio byte is received. It will then switch to Operating mode. Once the TFA9881 has powered up, only ‘mute’ (0x66) and ‘power-down’ (0xAC) control patterns are recognized.

All registers are reset to their default values if silence pattern 0xAA is received or the $V_{\text{DDD}}$ supply is removed.

Table 7. Silence patterns

<table>
<thead>
<tr>
<th>Byte</th>
<th>Related bytes</th>
<th>Control settings</th>
</tr>
</thead>
<tbody>
<tr>
<td>0xD1</td>
<td>0xE8/74/3A/1D/8E/47/A3</td>
<td>reserved for test purposes</td>
</tr>
<tr>
<td>0xD2</td>
<td>0x69/B4/5A/2D/96/4B/A5</td>
<td>clip control on; see Section 8.4.2</td>
</tr>
<tr>
<td>0xD4</td>
<td>0x6A/35/9A/4D/A6/53/A9</td>
<td>gain = –3 dB ($V_{\text{DDP}} = 2.5$ V); see Section 8.4.3</td>
</tr>
<tr>
<td>0xD8</td>
<td>0x6C/36/1B/8D/C6/63/B1</td>
<td>gain = +3 dB ($V_{\text{DDP}} = 5.0$ V); see Section 8.4.3</td>
</tr>
<tr>
<td>0xE1</td>
<td>0xF0/7B/3C/1E/0F/87/C3</td>
<td>slope low (EMC); see Section 8.4.4</td>
</tr>
<tr>
<td>0xE2</td>
<td>0x71/B8/5C/2E/17/8B/C5</td>
<td>Dynamic Power Stage Activation (DPSA) off; see Section 8.4.5</td>
</tr>
</tbody>
</table>
8.4.2 Clip control

TFA9881 clip control is off by default. Clip control can be turned on via silence pattern 0xD2 (see Section 8.4.1). The TFA9881 clips smoothly with clip control on. Output power is at maximum with clip control off.

8.4.3 Gain selection

Signal conversion from digital audio in to PWM modulated audio out is independent of supply voltages \( V_{DDP} \) and \( V_{DDD} \). At the default gain setting (0 dB), the audio output signal level is just below the clipping point at a supply voltage of 3.6 V at –6 dBFS (peak) input. The TFA9881 supports two further gain settings to support full output power at \( V_{DDP} = 2.5 \) V and \( V_{DDP} = 5.0 \) V. The gain settings can be selected via silence patterns 0xD4 and 0xD8 (see Section 8.4.1).

Table 9 details the corresponding peak output voltage level at –6 dBFS for the three gain settings.

8.4.4 PWM slope selection

The rise and fall times of the PWM output edges can be set to one of two values, as detailed in Table 10. The default setting is ‘slope normal’ (10 ns with \( V_{DDP} = 3.6 \) V). ‘Slope low’ is selected via silence pattern 0xE1 (see Section 8.4.1). This function is implemented to reduce Electro-Magnetic Interference (EMI).
8.4.5 Dynamic Power Stage Activation (DPSA)

The TFA9881 uses DPSA to regulate current consumption in line with the level of the incoming audio stream. This function switches off power stage sections that are not needed, reducing current consumption.

Each of the TFA9881 H-bridge power stages is divided into eight sections. The number of power stage sections activated depends on the level of the incoming audio stream. The thresholds used by the DPSA to determine how many stages are switched on are given in Table 11. The DPSA signal is used as a reference signal for switching power stage sections on and off. The DPSA signal will rise in tandem with the rectified audio input signal. When the rectified audio input signal falls, the DPSA decreases with a negative exponential function, as illustrated in Figure 7.

The DPSA function can be switched off via silence pattern 0xE2. When DPSA is off, all power stage sections are activated in Operating mode.

### Table 11. DPSA input levels

<table>
<thead>
<tr>
<th>Setting</th>
<th>Number of power stage sections active</th>
</tr>
</thead>
<tbody>
<tr>
<td>( \leq 0.035 \times \text{full scale} (-29 \text{ dBFS}) )</td>
<td>1</td>
</tr>
<tr>
<td>( &gt; 0.035 \times \text{full scale} (-29 \text{ dBFS}) )</td>
<td>2</td>
</tr>
<tr>
<td>( &gt; 0.07 \times \text{full scale} (-23 \text{ dBFS}) )</td>
<td>4</td>
</tr>
<tr>
<td>( &gt; 0.105 \times \text{full scale} (-19.5 \text{ dBFS}) )</td>
<td>8</td>
</tr>
</tbody>
</table>

8.4.6 Bandwidth extension

The TFA9881 output spectrum has a sigma-delta converter characteristic. Figure 8 illustrates the output power spectrum of the TFA9881 when it is receiving a PDM input stream without audio content and with bandwidth extension off. The quantization noise is shaped above the band of interest. The band of interest (bandwidth) is determined by the...
corner frequency where the noise is increasing. The bandwidth in Figure 8 scales with the clock input frequency. This bandwidth can be extended via the bandwidth extension silence pattern (0xE4; see Section 8.4.1). The PWM switching frequency also scales with the bandwidth extension setting. The bandwidth and the PWM switching frequency when bandwidth extension is on and off are given in Table 12.

Remark: The Bandwidth extension should be switched off when \( f_{\text{clk}} > 4.1 \) MHz.

### Table 12. Bandwidth extension setting

<table>
<thead>
<tr>
<th>Setting</th>
<th>Bandwidth</th>
<th>Switching frequency</th>
</tr>
</thead>
<tbody>
<tr>
<td>bandwidth extension on</td>
<td>( f_{\text{clk}} ) 128</td>
<td>( f_{\text{clk}} ) 8</td>
</tr>
<tr>
<td>bandwidth extension off; default setting</td>
<td>( f_{\text{clk}} ) 256</td>
<td>( f_{\text{clk}} ) 16</td>
</tr>
</tbody>
</table>

![Output power spectrum, \( f_{\text{clk}} = 6.144 \) MHz](image)

#### 8.4.7 Mute

Mute mode is activated when the mute silence pattern (at least 32 consecutive 0x66 bytes) is applied on the DATA input. The TFA9881 remains in Mute mode as long as the 0x66 pattern is repeated. It will return to Operating mode when a pattern other than 0x66 is received. Transitions to and from Mute mode occur as soon as the relevant pattern is recognized by the TFA9881 (hard mute and hard unmute).

#### 8.4.8 Power-down

Power-down mode is activated when the power-down silence pattern (at least 128 consecutive 0xAC bytes) is applied on the DATA input. The TFA9881 remains in Power-down mode as long as the 0xAC pattern is repeated. It will return to Operating mode when a pattern other than 0xAC is received.
8.5 High-pass filter
The high-pass filter will block the DC components in the incoming audio stream. The cut-off frequency, $f_{\text{high}(-3\text{dB})}$, is determined by the clock frequency, and is defined in Equation 1:

$$f_{\text{high}(-3\text{dB})} = \frac{-f_{\text{clk}} \cdot \ln(8191/8192)}{16 \cdot k \cdot \pi}$$

(1)

where $k$ depends on the bandwidth extension setting (see Section 8.4.6):

- $k = 2$ if bandwidth extension is off
- $k = 1$ if bandwidth extension is on

$f_{\text{high}(-3\text{dB})}$ is about 7.5 Hz at a clock frequency of 6.144 MHz when bandwidth extension is off. The high-pass filter is always enabled.

Remark: Care should be taken when DC dither is applied to the PDM audio input stream. The PDM source should slowly increase this DC-dither to avoid pop noise.

8.6 Protection mechanisms
The following protection circuits are included in the TFA9881:

- Invalid Data Protection (IDP)
- OverTemperature Protection (OTP)
- OverVoltage Protection (OVP)
- UnderVoltage Protection (UVP)
- OverCurrent Protection (OCP)

The reaction of the device to fault conditions differs depending on the protection circuit involved.

8.6.1 Invalid Data Protection (IDP)
IDP is designed to detect the absence of a data input signal. IDP is activated when 128 consecutive 0s or 1s are received on the DATA input.

IDP is disabled when a PDM stream that does not contain 128 consecutive 0s or 1s is received. The output stages are set floating when IDP is active.

Remark: The maximum PDM input modulation depth should be limited to avoid false IDP triggering.

8.6.2 OverTemperature Protection (OTP)
OTP prevents heat damage to the TFA9881. It is triggered when the junction temperature exceeds 130 °C. When this happens, the output stages are set floating. OTP is cleared automatically via an internal timer (100 ms with $f_{\text{clk}} = 6.144$ MHz), after which the output stages will start to operate normally again.
8.6.3 Supply voltage protection mechanisms (UVP and OVP)

UVP is activated, setting the outputs floating, if $V_{DDP}$ drops below the undervoltage protection threshold, $V_{P(uvp)}$. This transition will be silent, without pop noise. When the supply voltage rises above $V_{P(uvp)}$ again, the system will be restarted after 100 ms with $f_{clk} = 6.144$ MHz.

OVP is activated, setting the power stages floating, if the supply voltage rises above the overvoltage protection threshold, $V_{P(ovp)}$. The power stages are re-enabled as soon as the supply voltage drops below $V_{P(ovp)}$ again. The system will be restarted after 100 ms with $f_{clk} = 6.144$ MHz.

Note that a supply voltage > 5.5 V may damage the TFA9881.

8.6.4 OverCurrent Protection (OCP)

OCP will detect a short circuit across the load or between one of the amplifier outputs and one of the supply lines. If the output current exceeds the overcurrent protection threshold ($I_{O(ocp)}$), it will be limited to $I_{O(ocp)}$ while the amplifier outputs are switching (the amplifier is not powered down completely). This is called current limiting. The amplifier can distinguish between an impedance drop at the loudspeaker and a low-ohmic short circuit across the load or to one of the supply lines. The impedance threshold depends on which supply voltage is being used:

- In the event of a short circuit across the load or a short to one of the supply lines, the audio amplifier is switched off completely. It will try to restart again after approximately 100 ms with $f_{clk} = 6.144$ MHz. If the short-circuit condition is still present after this time, this cycle will be repeated. Average dissipation will be low because of the short duty cycle.
- In the event of an impedance drop (e.g. due to dynamic behavior of the loudspeaker), the same protection mechanism will be activated. The maximum output current is again limited to $I_{O(ocp)}$, but the amplifier will not switch off completely (thus preventing audio holes from occurring). This will result in a clipped output signal without artifacts.
# 9. Internal circuitry

## Table 13. Internal circuitry

<table>
<thead>
<tr>
<th>Pin</th>
<th>Symbol</th>
<th>Equivalent circuit</th>
</tr>
</thead>
<tbody>
<tr>
<td>A1</td>
<td>DATA</td>
<td><img src="image1" alt="A1 symmetric gate circuit" /></td>
</tr>
<tr>
<td>C1</td>
<td>CLK</td>
<td><img src="image2" alt="C1 symmetric gate circuit" /></td>
</tr>
<tr>
<td>B1</td>
<td>V&lt;sub&gt;DDD&lt;/sub&gt;</td>
<td><img src="image3" alt="B1 symmetric gate circuit" /></td>
</tr>
<tr>
<td>B2</td>
<td>V&lt;sub&gt;DDP&lt;/sub&gt;</td>
<td><img src="image4" alt="B2 symmetric gate circuit" /></td>
</tr>
<tr>
<td>A2</td>
<td>LRSEL</td>
<td><img src="image5" alt="A2 symmetric gate circuit" /></td>
</tr>
<tr>
<td>C2</td>
<td>TEST</td>
<td><img src="image6" alt="C2 symmetric gate circuit" /></td>
</tr>
<tr>
<td>A3</td>
<td>OUTB</td>
<td><img src="image7" alt="A3 symmetric gate circuit" /></td>
</tr>
<tr>
<td>C3</td>
<td>OUTA</td>
<td><img src="image8" alt="C3 symmetric gate circuit" /></td>
</tr>
</tbody>
</table>
10. Limiting values

Table 14. Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VDDP</td>
<td>power supply voltage</td>
<td>on pin VDDP</td>
<td>−0.3</td>
<td>+5.5</td>
<td>V</td>
</tr>
<tr>
<td>VDDD</td>
<td>digital supply voltage</td>
<td>on pin VDDD</td>
<td>−0.3</td>
<td>+1.95</td>
<td>V</td>
</tr>
<tr>
<td>Tj</td>
<td>junction temperature</td>
<td></td>
<td>−</td>
<td>+150</td>
<td>°C</td>
</tr>
<tr>
<td>Tstg</td>
<td>storage temperature</td>
<td></td>
<td>−55</td>
<td>+150</td>
<td>°C</td>
</tr>
<tr>
<td>Tamb</td>
<td>ambient temperature</td>
<td></td>
<td>−40</td>
<td>+85</td>
<td>°C</td>
</tr>
<tr>
<td>Vx</td>
<td>voltage on pin x</td>
<td>pins CLK and DATA</td>
<td>−0.3</td>
<td>+3.6</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>pins OUTA and OUTB</td>
<td>−0.6</td>
<td>VDDP + 0.6</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>pins TEST and LRSEL</td>
<td>−0.6</td>
<td>VDDP</td>
<td>V</td>
</tr>
<tr>
<td>VESD</td>
<td>electrostatic discharge voltage</td>
<td>according to the Human Body Model (HBM)</td>
<td>−8</td>
<td>+8</td>
<td>kV</td>
</tr>
<tr>
<td></td>
<td></td>
<td>pins OUTA and OUTB</td>
<td>−2</td>
<td>+2</td>
<td>kV</td>
</tr>
<tr>
<td></td>
<td></td>
<td>any other pin</td>
<td>−500</td>
<td>+500</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>according to the Charge Device Model (CDM)</td>
<td>−200</td>
<td>+200</td>
<td>V</td>
</tr>
<tr>
<td></td>
<td></td>
<td>according to the Machine Model (MM)</td>
<td>−500</td>
<td>+500</td>
<td>V</td>
</tr>
</tbody>
</table>

[1] Measurements taken on the TFA9881 in a HVSON10 package (engineering samples) due to handling restrictions with WLCSP9.

11. Thermal characteristics

Table 15. Thermal characteristics

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Rth(j-a)</td>
<td>thermal resistance from junction to ambient</td>
<td>in free air; natural convection</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>JEDEC test board</td>
<td>128</td>
<td>K/W</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2-layer application board</td>
<td>97</td>
<td>K/W</td>
</tr>
<tr>
<td>Ψj-top</td>
<td>thermal characterization parameter from junction to top of package</td>
<td></td>
<td>12</td>
<td>K/W</td>
</tr>
</tbody>
</table>

[2] Value depends on where measurement is taken on package.
12. Characteristics

12.1 DC characteristics

Table 16. DC characteristics
All parameters are guaranteed for $V_{\text{TEST}} = V_{\text{DPP}} = 3.6 \, \text{V}$; $V_{\text{DDD}} = 1.8 \, \text{V}; R_L = 4 \, \Omega; L_L = 20 \, \mu\text{H}; f_s = 1 \, \text{kHz}; f_{\text{clk}} = 6.144 \, \text{MHz}; T_{\text{amb}} = 25 \, ^\circ \text{C}; default settings, unless otherwise specified.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>$V_{\text{DPP}}$</td>
<td>power supply voltage</td>
<td>on pin $V_{\text{DPP}}$</td>
<td>2.5</td>
<td>-</td>
<td>5.5</td>
<td>V</td>
</tr>
<tr>
<td>$V_{\text{DDD}}$</td>
<td>digital supply voltage</td>
<td>on pin $V_{\text{DDD}}$</td>
<td>1.65</td>
<td>1.8</td>
<td>1.95</td>
<td>V</td>
</tr>
<tr>
<td>$I_{\text{DPP}}$</td>
<td>power supply current</td>
<td>Operating mode with load</td>
<td>-</td>
<td>1.5</td>
<td>1.7</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$f_{\text{clk}} = 2.048 , \text{MHz}$</td>
<td>-</td>
<td>1.38</td>
<td>-</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>bandwidth extension on Mute mode</td>
<td>1.1</td>
<td>1.2</td>
<td>mA</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Power-down mode</td>
<td>-</td>
<td>0.1</td>
<td>1</td>
<td>\mu A</td>
</tr>
<tr>
<td>$I_{\text{DDD}}$</td>
<td>digital supply current</td>
<td>Operating mode</td>
<td>-</td>
<td>1.35</td>
<td>1.5</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$f_{\text{clk}} = 2.048 , \text{MHz}$</td>
<td>-</td>
<td>0.83</td>
<td>-</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>bandwidth extension on Mute mode</td>
<td>-</td>
<td>1.25</td>
<td>1.4</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>$f_{\text{clk}} = 2.048 , \text{MHz}$</td>
<td>-</td>
<td>0.78</td>
<td>-</td>
<td>mA</td>
</tr>
<tr>
<td></td>
<td></td>
<td>bandwidth extension on Power-down mode CLK = 0 , \text{V}, DATA = 0 , \text{V}</td>
<td>-</td>
<td>2</td>
<td>8</td>
<td>\mu A</td>
</tr>
</tbody>
</table>

Series resistance output power switches

$R_{\text{DS(on)}}$ drain-source on-state resistance DPSA off - 125 150 m\Omega

Amplifier output pins; pins OUTA and OUTB

$|V_{\text{O}}(\text{offset})|$ output offset voltage absolute value - - 3 mV

DATA, CLK and LRSEL

$V_{\text{IH}}$ HIGH-level input voltage $0.7V_{\text{DDD}}$ - 3.6 V

$V_{\text{IL}}$ LOW-level input voltage - - $0.3V_{\text{DDD}}$ V

$C_i$ input capacitance - - 3 pF

Protection

$T_{\text{act(th_prot)}}$ thermal protection activation temperature 130 - 150 °C

$V_{\text{P(ovp)}}$ overvoltage protection supply voltage 5.5 - 6.0 V

$V_{\text{P(uvp)}}$ undervoltage protection supply voltage 2.3 - 2.5 V

$I_{\text{O(ocp)}}$ overcurrent protection output current 1.45 - - A

### 12.2 AC characteristics

**Table 17. AC characteristics**

*All parameters are guaranteed for \( V_{\text{TEST}} = V_{\text{DDP}} = 3.6 \, V \); \( V_{\text{DDD}} = 1.8 \, V \); \( R_L = 4 \, \Omega \); \( L_L = 20 \, \mu\text{H} \); \( f_i = 1 \, \text{kHz} \); \( f_{\text{clk}} = 6.144 \, \text{MHz} \); \( T_{\text{amb}} = 25 \, ^\circ\text{C} \); default settings, unless otherwise specified.*

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>( P_{\text{0(RMS)}} )</td>
<td>RMS output power</td>
<td>THD + N = 1 %</td>
<td>( V_{\text{DDP}} = 3.6 , V ); ( f_i = 100 , \text{Hz} )</td>
<td>-</td>
<td>1.4</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>( V_{\text{DDP}} = 5.0 , V ); ( f_i = 100 , \text{Hz} )</td>
<td>-</td>
<td>2.7</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>THD + N = 1 %; ( R_L = 8 , \Omega ); ( L_L = 44 , \mu\text{H} )</td>
<td>( V_{\text{DDP}} = 3.6 , V ); ( f_i = 100 , \text{Hz} )</td>
<td>-</td>
<td>0.75</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>( V_{\text{DDP}} = 5.0 , V ); ( f_i = 100 , \text{Hz} )</td>
<td>-</td>
<td>1.45</td>
<td>-</td>
</tr>
<tr>
<td>( \eta_{\text{po}} )</td>
<td>output power efficiency</td>
<td>( P_{\text{0(RMS)}} = 1.4 , \text{W} )</td>
<td>-</td>
<td>90</td>
<td>-</td>
<td>%</td>
</tr>
<tr>
<td>( \text{THD+N} )</td>
<td>total harmonic distortion-plus-noise</td>
<td>( P_{\text{0(RMS)}} = 100 , \text{mW} )</td>
<td>-</td>
<td>0.02</td>
<td>0.1</td>
<td>%</td>
</tr>
<tr>
<td>( V_{n(o)} )</td>
<td>output noise voltage</td>
<td>A-weighted</td>
<td>-</td>
<td>24</td>
<td>-</td>
<td>( \mu\text{V} )</td>
</tr>
<tr>
<td>( S/N )</td>
<td>signal-to-noise ratio</td>
<td>( V_{\text{DDP}} = 5 , V ); ( V_o = 3.4 , \text{V (RMS)} ); A-weighted</td>
<td>-</td>
<td>103</td>
<td>-</td>
<td>dB</td>
</tr>
<tr>
<td>( \text{PSRR} )</td>
<td>power supply rejection ratio</td>
<td>( V_{\text{ripple}} = 200 , \text{mV} ); ( f_{\text{ripple}} = 217 , \text{Hz} )</td>
<td>-</td>
<td>85</td>
<td>-</td>
<td>dB</td>
</tr>
<tr>
<td>( V_{oM} )</td>
<td>peak output voltage</td>
<td>At (-6, \text{dBFS (peak)}) digital input</td>
<td>\begin{align*} \text{gain} &amp;= -3 , \text{dB}; &amp; V_{\text{DDP}} &amp;= 3.6 , V \ R_L &amp;= 4 , \Omega; &amp; L_L &amp;= 20 , \mu\text{H} \end{align*}</td>
<td>-</td>
<td>2.3</td>
<td>-</td>
</tr>
<tr>
<td></td>
<td></td>
<td>\begin{align*} \text{gain} &amp;= 0 , \text{dB}; &amp; V_{\text{DDP}} &amp;= 3.6 , V \ R_L &amp;= 4 , \Omega; &amp; L_L &amp;= 20 , \mu\text{H} \end{align*}</td>
<td>-</td>
<td>3.1</td>
<td>3.3</td>
<td>3.5</td>
</tr>
<tr>
<td></td>
<td></td>
<td>\begin{align*} \text{gain} &amp;= +3 , \text{dB}; &amp; V_{\text{DDP}} &amp;= 5.0 , V \ R_L &amp;= 8 , \Omega; &amp; L_L &amp;= 44 , \mu\text{H} \end{align*}</td>
<td>-</td>
<td>4.7</td>
<td>-</td>
<td>V</td>
</tr>
</tbody>
</table>

**Power-up, power-down and propagation times**

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>( t_{\text{d(on)}} )</td>
<td>turn-on delay time</td>
<td>[2]</td>
<td>-</td>
<td>2</td>
<td>-</td>
<td>ms</td>
</tr>
<tr>
<td>( t_{\text{d(off)}} )</td>
<td>turn-off delay time</td>
<td>[2]</td>
<td>-</td>
<td>5</td>
<td>-</td>
<td>( \mu\text{s} )</td>
</tr>
<tr>
<td>( t_{\text{PD}} )</td>
<td>propagation delay</td>
<td>[2]</td>
<td>-</td>
<td>55</td>
<td>-</td>
<td>( \mu\text{s} )</td>
</tr>
</tbody>
</table>

[1] \( R_L \) = load resistance; \( L_L \) = load inductance.

[2] Inversely proportional to \( f_{\text{clk}} \).
12.3 PDM timing characteristics

Table 18. PDM timing characteristics

All parameters are guaranteed for \( V_{\text{TEST}} = V_{\text{DDP}} = 3.6 \, \text{V}; V_{\text{DDD}} = 1.8 \, \text{V}; R_L = 4 \, \Omega \); \( L_L = 20 \, \mu \text{H} \); \( f_i = 1 \, \text{kHz}; f_{\text{clk}} = 6.144 \, \text{MHz}; T_{\text{amb}} = 25 \, ^\circ \text{C}; \) default settings, unless otherwise specified.

<table>
<thead>
<tr>
<th>Symbol</th>
<th>Parameter</th>
<th>Conditions</th>
<th>Min</th>
<th>Typ</th>
<th>Max</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>( f_{\text{clk}} )</td>
<td>clock frequency</td>
<td>2 - 8 MHz</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( \delta_{\text{clk}} )</td>
<td>clock duty cycle</td>
<td>40 - 60 %</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( t_{\text{h}} )</td>
<td>hold time</td>
<td>after clock HIGH</td>
<td>7</td>
<td>-</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>after clock LOW</td>
<td>7</td>
<td>-</td>
<td>-</td>
<td>ns</td>
<td></td>
</tr>
<tr>
<td>( t_{\text{su}} )</td>
<td>set-up time</td>
<td>after clock HIGH</td>
<td>10</td>
<td>-</td>
<td>-</td>
<td>ns</td>
</tr>
<tr>
<td></td>
<td>after clock LOW</td>
<td>10</td>
<td>-</td>
<td>-</td>
<td>ns</td>
<td></td>
</tr>
</tbody>
</table>

[1] \( R_L \) = load resistance; \( L_L \) = load inductance.

Fig 9. PDM timing
13. Application information

13.1 ElectroMagnetic Compatibility (EMC)

EMC standards define to what degree a (sub)system is susceptible to externally imposed electromagnetic influences and to what degree a (sub)system is responsible for emitting electromagnetic signals, when in Standby mode or Operating mode.

EMC immunity and emission values are normally measured over a frequency range from 180 kHz up to 3 GHz.

13.1.1 Immunity

A major reason why amplifier devices pick up high frequency signals, and (after detection) manifest these in the device's audio band, is the presence of analog circuits inside the device or in the (sub)system.

The TFA9881 has digital inputs and digital outputs. Comparative tests on a TFA9881-based (sub)system show that the impact of externally imposed electromagnetic signals on the device is negligible in both Standby and Operating modes.

13.1.2 Emissions

Since the TFA9881 is a class-D amplifier with digitally switched outputs in a BTL configuration, it can potentially generate emissions due to the steep edges on the amplifier outputs. External components can be used to suppress these emissions. However, the TFA9881 features built-in slope control to suppress such emissions by reducing the slew rate of the BTL output signals. By reducing the slew rate, the emissions are reduced by 10 dB when compared with full-speed operation.

13.2 Supply decoupling and filtering

A ceramic decoupling capacitor of between 4.7 \( \mu \)F and 10 \( \mu \)F should be placed close to the TFA9881 for decoupling the \( V_{DDP} \) supply. This minimizes the size of the high-frequency current loop, thereby optimizing EMC performance. The TEST bump can be used to route the \( V_{DDP} \) bump connection (without using a PCB via).
13.3 Typical application diagram (simplified)

Fig 10. Typical stereo application (simplified)
13.4 Curves measured in reference design (demonstration board)

All measurements were taken with $V_{DDD} = 1.8\, \text{V}$, $f_{\text{clk}} = 6.144\, \text{MHz}$, clip control off, DPSA off and slope normal, unless otherwise specified.

Fig 11. THD+N as a function of output power
(1) $P_o = 500$ mW.
(2) $P_o = 100$ mW.

a. $V_{DDP} = 3.6$ V, $R_L = 8 \Omega$, $L_L = 44 \mu$H

(1) $P_o = 1$ W.
(2) $P_o = 100$ mW.

c. $V_{DDP} = 3.6$ V, $R_L = 4 \Omega$, $L_L = 20 \mu$H

b. $V_{DDP} = 5$ V, $R_L = 8 \Omega$, $L_L = 44 \mu$H
d. $V_{DDP} = 5$ V, $R_L = 4 \Omega$, $L_L = 20 \mu$H

Fig 12. THD+N as a function of frequency
Fig 13. THD+N + power supply intermodulation distortion as a function of frequency

(1) V_{rippple} = 0 V (f_{rippple} = 0 Hz).
(2) f_{rippple} = 217 Hz.
(3) f_{rippple} = 1 kHz.
(4) f_{rippple} = 6 kHz.

a. V_{DDP} = 3.6 V, R_L = 4 Ω, L_L = 20 μH, P_o = 100 mW
V_{rippple} = 200 mV (RMS)

b. V_{DDP} = 5 V, R_L = 4 Ω, L_L = 20 μH, P_o = 100 mW
V_{rippple} = 200 mV (RMS)

Fig 14. Normalized gain as a function of frequency

V_{DDP} = 3.6 V, R_L = 4 Ω, L_L = 20 μH, P_o = 500 mW.

Fig 15. PSRR as a function of ripple frequency

(1) V_{DDP} = 3.6 V.
(2) V_{DDP} = 5 V.
R_L = 4 Ω, L_L = 20 μH, V_{rippple} = 200 mV (RMS).
3.4 W PDM input class-D audio amplifier

Fig 16. S/N ratio as a function of output power

Fig 17. Output power as a function of supply voltage

(1) THD+N = 10 %, R_L = 4 Ω, L_L = 20 μH.
(2) THD+N = 1 %, R_L = 4 Ω, L_L = 20 μH.
(3) THD+N = 10 %, R_L = 8 Ω, L_L = 44 μH.
(4) THD+N = 1 %, R_L = 8 Ω, L_L = 44 μH.

a. f_i = 100 Hz, clip control off
b. f_i = 100 Hz, clip control on
Fig 18. Power dissipation as a function of output power

(1) $V_{DDP} = 3.6$ V.
(2) $V_{DDP} = 5$ V.

a. $R_L = 8 \, \Omega$, $L_L = 44 \, \mu H$, $f_i = 1$ kHz, DPSA on

b. $R_L = 4 \, \Omega$, $L_L = 20 \, \mu H$, $f_i = 1$ kHz, DPSA on

Fig 19. Efficiency as a function of output power

(1) $V_{DDP} = 3.6$ V.
(2) $V_{DDP} = 5$ V.

a. $R_L = 8 \, \Omega$, $L_L = 44 \, \mu H$, $f_i = 1$ kHz, DPSA on

b. $R_L = 4 \, \Omega$, $L_L = 20 \, \mu H$, $f_i = 1$ kHz, DPSA on
### 14. Package outline

**WLCSP9:** wafer level chip-size package; 9 bumps; 1.27 x 1.31 x 0.6 mm (Backside Coating included)

**Dimensions (mm are the original dimensions):**

<table>
<thead>
<tr>
<th>Unit</th>
<th>A</th>
<th>A1</th>
<th>A2</th>
<th>b</th>
<th>D</th>
<th>E</th>
<th>e1</th>
<th>e2</th>
<th>v</th>
<th>w</th>
<th>y</th>
</tr>
</thead>
<tbody>
<tr>
<td>max</td>
<td>0.6</td>
<td>0.22</td>
<td>0.38</td>
<td>0.28</td>
<td>1.30</td>
<td>1.34</td>
<td>0.4</td>
<td>0.8</td>
<td>0.8</td>
<td>0.015</td>
<td>0.04</td>
</tr>
<tr>
<td>nom</td>
<td>0.20</td>
<td>0.36</td>
<td>0.26</td>
<td>1.27</td>
<td>1.31</td>
<td>0.4</td>
<td>0.8</td>
<td>0.8</td>
<td>0.015</td>
<td>0.04</td>
<td>0.02</td>
</tr>
<tr>
<td>min</td>
<td>0.18</td>
<td>0.34</td>
<td>0.24</td>
<td>1.24</td>
<td>1.28</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Fig 20. Package outline TFA9881 (WLCSP9)**
15. Soldering of WLCSP packages

15.1 Introduction to soldering WLCSP packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering WLCSP (Wafer Level Chip-Size Packages) can be found in application note AN10439 “Wafer Level Chip Scale Package” and in application note AN10365 “Surface mount reflow soldering description”.

Wave soldering is not suitable for this package.

All NXP WLCSP packages are lead-free.

15.2 Board mounting

Board mounting of a WLCSP requires several steps:

1. Solder paste printing on the PCB
2. Component placement with a pick and place machine
3. The reflow soldering itself

15.3 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see Figure 21) than a PbSn process, thus reducing the process window
- Solder paste printing issues, such as smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature), and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic) while being low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 19.

Table 19. Lead-free process (from J-STD-020D)

<table>
<thead>
<tr>
<th>Package thickness (mm)</th>
<th>Package reflow temperature (°C)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Volume (mm³)</td>
<td>&lt; 350</td>
</tr>
<tr>
<td>&lt; 1.6</td>
<td>260</td>
</tr>
<tr>
<td>1.6 to 2.5</td>
<td>260</td>
</tr>
<tr>
<td>&gt; 2.5</td>
<td>250</td>
</tr>
</tbody>
</table>

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 21.
For further information on temperature profiles, refer to application note AN10365 “Surface mount reflow soldering description”.

15.3.1 Stand off
The stand off between the substrate and the chip is determined by:

- The amount of printed solder on the substrate
- The size of the solder land on the substrate
- The bump height on the chip

The higher the stand off, the better the stresses are released due to TEC (Thermal Expansion Coefficient) differences between substrate and chip.

15.3.2 Quality of solder joint
A flip-chip joint is considered to be a good joint when the entire solder land has been wetted by the solder from the bump. The surface of the joint should be smooth and the shape symmetrical. The soldered joints on a chip should be uniform. Voids in the bumps after reflow can occur during the reflow process in bumps with high ratio of bump diameter to bump height, i.e. low bumps with large diameter. No failures have been found to be related to these voids. Solder joint inspection after reflow can be done with X-ray to monitor defects such as bridging, open circuits and voids.

15.3.3 Rework
In general, rework is not recommended. By rework we mean the process of removing the chip from the substrate and replacing it with a new chip. If a chip is removed from the substrate, most solder balls of the chip will be damaged. In that case it is recommended not to re-use the chip again.
Device removal can be done when the substrate is heated until it is certain that all solder joints are molten. The chip can then be carefully removed from the substrate without damaging the tracks and solder lands on the substrate. Removing the device must be done using plastic tweezers, because metal tweezers can damage the silicon. The surface of the substrate should be carefully cleaned and all solder and flux residues and/or underfill removed. When a new chip is placed on the substrate, use the flux process instead of solder on the solder lands. Apply flux on the bumps at the chip side as well as on the solder pads on the substrate. Place and align the new chip while viewing with a microscope. To reflow the solder, use the solder profile shown in application note AN10365 "Surface mount reflow soldering description".

15.3.4 Cleaning

Cleaning can be done after reflow soldering.
## 16. Revision history

Table 20. Revision history

<table>
<thead>
<tr>
<th>Document ID</th>
<th>Release date</th>
<th>Data sheet status</th>
<th>Change notice</th>
<th>Supersedes</th>
</tr>
</thead>
<tbody>
<tr>
<td>TFA9881 v.3</td>
<td>20130423</td>
<td>Product data sheet</td>
<td></td>
<td>TFA9881 v.2</td>
</tr>
<tr>
<td>Modifications:</td>
<td></td>
<td></td>
<td>• Update package outline</td>
<td></td>
</tr>
<tr>
<td>TFA9881 v.2</td>
<td>20110401</td>
<td>Product data sheet</td>
<td></td>
<td>TFA9881 v.1</td>
</tr>
<tr>
<td>Modifications:</td>
<td></td>
<td></td>
<td>• Data sheet status changed to ‘Product data sheet’</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>• Table 16: parameter values changed - $V_{P(ovp)}$</td>
<td></td>
</tr>
<tr>
<td>TFA9881 v.1</td>
<td>20110105</td>
<td>Preliminary data sheet</td>
<td>-</td>
<td>-</td>
</tr>
</tbody>
</table>

All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.
17. Legal information

17.1 Data sheet status

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Objective [short] data sheet</td>
<td>Development</td>
<td>This document contains data from the objective specification for product development.</td>
</tr>
<tr>
<td>Preliminary [short] data sheet</td>
<td>Qualification</td>
<td>This document contains data from the preliminary specification.</td>
</tr>
<tr>
<td>Product [short] data sheet</td>
<td>Production</td>
<td>This document contains the product specification.</td>
</tr>
</tbody>
</table>

[1] Please consult the most recently issued document before initiating or completing a design.
[2] The term 'short data sheet' is explained in section “Definitions”.
[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

17.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

17.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors’ aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer’s own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products. NXP Semiconductors accepts no liability for any assistance with applications or product design. It is customer’s sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer’s applications and products planned, as well as for the planned application and use of customer’s third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer’s applications or products, or the application or use by customer’s third party customer(s). Customer is responsible for doing all necessary testing for the customer’s applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer’s third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer’s general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.
Export control — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Quick reference data — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors’ warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors’ specifications such use shall be solely at customer’s own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors’ standard warranty and NXP Semiconductors’ product specifications.

17.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

18. Contact information

For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: salesaddresses@nxp.com
19. Contents

1 General description .......................... 1
2 Features and benefits ....................... 1
3 Applications ................................. 2
4 Quick reference data .......................... 2
5 Ordering information ......................... 3
6 Block diagram ............................... 3
7 Pinning information ........................... 4
8 Functional description ......................... 5
  8.1 Mode selection and interfacing ............ 5
  8.2 Digital stereo PDM audio input ............ 5
  8.3 Power up/down sequence .................... 6
  8.4 Control settings .......................... 7
  8.4.1 Silence pattern recognition ............. 7
  8.4.2 Clip control ............................ 8
  8.4.3 Gain selection ........................... 8
  8.4.4 PWM slope selection ..................... 8
  8.5 Dynamic Power Stage Activation (DPSA) .... 9
  8.6 Bandwidth extension ....................... 9
  8.7 Mute ....................................... 10
  8.8 Power-down ................................. 10
  8.9 High-pass filter ............................ 11
  8.10 Protection mechanisms ...................... 11
  8.11 Invalid Data Protection (IDP) ............. 11
  8.12 OverTemperature Protection (OTP) ........ 11
  8.13 Supply voltage protection mechanisms  .... 12
    (UVP and OVP) ............................ 12
  8.14 OverCurrent Protection (OCP) .............. 12
9 Internal circuitry ............................ 13
10 Limiting values ............................. 14
11 Thermal characteristics ..................... 14
12 Characteristics .............................. 15
  12.1 DC characteristics ....................... 15
  12.2 AC characteristics ....................... 16
  12.3 PDM timing characteristics ............... 17
13 Application information ..................... 18
  13.1 Electromagnetic Compatibility (EMC) .... 18
  13.1.1 Immunity ............................... 18
  13.1.2 Emissions ............................. 18
  13.2 Supply decoupling and filtering .......... 18
  13.3 Typical application diagram (simplified) .... 19
  13.4 Curves measured in reference design (demonstration board) 20
14 Package outline ............................ 25
15 Soldering of WLCSP packages ................. 26
  15.1 Introduction to soldering WLCSP packages . 26
  15.2 Board mounting ............................ 26
  15.3 Reflow soldering .......................... 26
  15.3.1 Stand off .............................. 27
  15.3.2 Quality of solder joint ................. 27
  15.3.3 Rework ................................ 27
  15.3.4 Cleaning ................................ 28
16 Revision history ............................ 29
17 Legal information ............................ 30
  17.1 Data sheet status ......................... 30
  17.2 Definitions ............................... 30
  17.3 Disclaimers .............................. 30
  17.4 Trademarks ............................... 31
18 Contact information ......................... 31
19 Contents .................................... 32