

# Freescale Semiconductor

**Engineering Bulletin** 

Document Number: EB683 Rev. 0, 05/2007

# MFR4310 and MFR4300 Differences

by: Thomas Luedeke Vladimir Litovtchenko

# 1 Introduction

This document highlights differences between the MFR4310 and MFR4300 devices. Information about fixed bugs and issues reported for the MFR4300 is outside of the scope of this document. However, this document shows the MFR4310 differences in contrast to the MFR4300 including the following:

- New features implemented
- Features removed
- Changes introduced

See the MFR4310 Data Sheet and Product Brief, the MFR4300 Data Sheet and Product Brief, and MFR4300 Errata documents for more details.

#### Contents

| Intro<br>FBI | oduction                                                                            |
|--------------|-------------------------------------------------------------------------------------|
| 2.1          | Added New MPC FBI Mode                                                              |
| 2.2          | Changed IF SEL = 00 Function and                                                    |
|              | EBI Clock Source Indication                                                         |
| 2.3          | Changed IF_SEL[0] Internal Pulldown to Pullup 3                                     |
| 2.4          | Added RESET Internal Pulldown                                                       |
| 2.5          | Added RESET Glitch Filter                                                           |
| 2.6          | Maximum CHICLK_CC frequency5                                                        |
| PIM          | PIDR Register Change                                                                |
| Flex         | Ray IPI Block Changes                                                               |
| 4.1          | FlexRay Bus Lower Bit Rates Support 5                                               |
| 4.2          | FlexRay IPI Register Changes 6                                                      |
|              | Intro<br>EBI<br>2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6<br>PIM<br>Flex<br>4.1<br>4.2 |



© Freescale Semiconductor, Inc., 2007. All rights reserved.



**EBI and Interface Signals** 

### NOTE

The MFR4310 has the same pinout as the MFR4300 device. Therefore, the MFR4300 can be replaced by the MFR4310 without modifying the PCB application.

# 2 EBI and Interface Signals

# 2.1 Added New MPC EBI Mode

A new MPC EBI mode was added to interface with Freescale's MPC5xx/MPC55xx family of devices without glue-logic. In contrast to the AMI interface mode, WE is not used in the MPC EBI mode. Therefore, read/write transactions are performed by MFR4310 EBI based on BSEL0 and BSEL1 signals. Figure 1 depicts an example of the MPC interface with the MPC5xx and MPC55xx devices.



**NOTE** The AMI and S12 EBI modes functionality and selections remained unchanged.

Figure 1. Example of MPC Interface with MPC5xx and MPC55xx Families



### 2.2 Changed IF\_SEL = 00 Function and EBI Clock Source Indication

The interface selection is made on the levels of the IF\_SEL[1:0] pins while a power-on, low voltage, clock monitor (if enabled), or external reset process is ongoing. The CRG latches the IF\_SEL[1:0] during the latching window and sets the EBI mode according to Table 1.

| IF_SEL[0] | IF_SEL[1] | EBI Mode                      |
|-----------|-----------|-------------------------------|
| 0         | 0         | MPC Interface                 |
| 0         | 1         | HCS12 Synchronous Interface   |
| 1         | 0         | Asynchronous Memory Interface |
| 1         | 1         | Asynchronous Memory Interface |

| Table 1. | EBI | Mode | Selection |
|----------|-----|------|-----------|
|----------|-----|------|-----------|

The CRG latches the EBI clock source according to Table 2 and indicates the latched state in the CRSR.ECS bit.

| IF_SEL[0] | IF_SEL[1] | EBI Clock Source | CRSR.ECS |
|-----------|-----------|------------------|----------|
| 0         | 0         | CHICLK_CC        | 1        |
| 0         | 1         | CLK_CC           | 0        |
| 1         | 0         | CLK_CC           | 0        |
| 1         | 1         | CHICLK_CC        | 1        |

#### Table 2. EBI Clock Source Selection and Indication

#### NOTE

Only the rows marked in gray  $(IF\_SEL[0] = 0 \text{ and } IF\_SEL[1] = 0)$  changed for the MFR4310 in contrast to the MFR4300 device. The rest of the rows remained unchanged.

After the evaluation, if both IF\_SEL[1:0] signals are high or low, the CRG sets to the CRSR.ECS bit to one. Otherwise, the CRG clears that bit.

### 2.3 Changed IF\_SEL[0] Internal Pulldown to Pullup

The IF\_SEL[0] pin has an internal pullup during reset. Therefore, if there are no external pullup/down resistors connected to the IF\_SEL[1:0] pins, the asynchronous memory interface with CLK\_CC is selected for the EBI.

### NOTE

In contrast to the MFR43100, the MFR4300 has pulldowns on the IF\_SEL[1:0] pins during reset. Therefore, if there are no external pullup/down resistors connected to the MFR4300's IF\_SEL[1:0] pins, no interface is selected for the EBI.



**EBI and Interface Signals** 

### NOTE

For MFR4300 and MFR4310, the IF SEL[1:0] pullups/downs are enabled only during reset. These pullups/downs are disabled after the reset operation is complete.

#### Added RESET Internal Pulldown 2.4

The **RESET** pin in the MFR4310 has a permanent internal pulldown. This is done to avoid device misbehavior in case the RESET pin loses connection to the board trace due to unforeseen reasons by ensuring the device remains in the reset state.

#### Added RESET Glitch Filter 2.5

MFR4310 has a built-in RESET glitch filter to avoid device reset caused by glitches on the RESET line. Table 3 depicts glitch filter characteristics.

| Parameter                | Min | Мах | Unit |
|--------------------------|-----|-----|------|
| RESET assertion time     | 14  | —   | ns   |
| Filtered glitch duration | —   | 3   | ns   |

Table 3. RESET Glitch Filter Characteristics

Figure 2 illustrates an external reset sequence.



### Figure 2. External Reset



### 2.6 Maximum CHICLK\_CC frequency

Table 4 represents maximum CHICLK CC frequency parameters for MFR4310 and MFR4300 devices.

| Table 4. Maximum CHICLK | _CC Frequency | Parameters |
|-------------------------|---------------|------------|
|-------------------------|---------------|------------|

| Device  | Maximum CHICLK_CC Frequency (MHz) |
|---------|-----------------------------------|
| MFR4310 | 76                                |
| MFR4300 | 80                                |

The reduction of the maximum CHICLK\_CC frequency from 80 MHz (MFR4300) to 76 MHz (MFR4310) has the following consequences:

- Shortest possible maximum AMI read access time increased from 54 ns (MFR4300) to 56 ns (MFR4310)
- Minimum AMI read and write cycle times scale similarly (see EBI Timing Parameters sections in MFR4310 Product Brief and MFR4310 Data Sheet documents for minimum AMI read and write cycle times calculations)

The reduction of the maximum CHICLK\_CC frequency from 80 MHz (MFR4300) to 76 MHz (MFR4310) has no impact on the following:

- EBI S12 mode timing
- Maximum number of message buffers supported with minimum minislot configuration
- FlexRay bus timing

# 3 PIM PIDR Register Change

The PIM part ID register (PIDR) provides the part ID 4310 in binary coded decimal.

|       | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| R     | 0  | 1  | 0  | 0  | 0  | 0  | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |
| W     |    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| Reset | 0  | 1  | 0  | 0  | 0  | 0  | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 |

Address offset = 0x0000; Address in MFR4300 = 0x00F0

Figure 3. Part ID Register (PIDR)

This register provides the part ID (4310) in binary coded decimal.

# 4 FlexRay IPI Block Changes

## 4.1 FlexRay Bus Lower Bit Rates Support

Besides the 10 Mbit/sec rate, support of lower FlexRay channel bit rates was added: 8, 5, 2.5 Mbit/sec.



FlexRay IPI Block Changes

# 4.2 FlexRay IPI Register Changes

### 4.2.1 Module Version Register (MVR)

Reason: module updated, therefore, the module version number changed.

MFR4300: 0x3535

MFR4310: 0x8566

0x0000



This register provides the FlexRay module version number. The module version number is derived from the CHI version number and the PE version number.

| Field          | Description                                                                                  |
|----------------|----------------------------------------------------------------------------------------------|
| 15–8<br>CHIVER | CHI Version Number. This field provides the version number of the controller host interface. |
| 7–0<br>PEVER   | PE Version Number. This field provides the version number of the protocol engine.            |

### 4.2.2 Module Configuration Register (MCR)

Reason: support of lower FlexRay channel bitrate added (8, 5, 2.5 Mbit/sec).

MFR4300: MCR[3:1] reserved

MFR4310: MCR[3:1] — BITRATE, controls FlexRay channel bit rate

0x0002

Write: MEN, SCM, CHB, CHA, BITRATE: Disabled Mode SFFE: Disabled Mode or *POC:config* 



This register defines the global configuration of the FlexRay module.



#### FlexRay IPI Block Changes

### Table 6. MCR Field Descriptions

| Field               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15<br>MEN           | <ul> <li>Module Enable. This bit indicates whether the FlexRay module is in the disabled mode. The application requests the FlexRay module to leave the disabled mode by writing 1 to this bit. Before leaving the disabled mode, the application must configure the SCM, CHB, CHA, TMODE, and BITRATE values.</li> <li>Write: Ignored, FlexRay module disable not possible Read: FlexRay module disabled</li> <li>Write: Enable FlexRay module Read: FlexRay module enabled</li> <li>Note: If the FlexRay module is enabled, it can not be disabled.</li> </ul> |
| 13<br>SCM           | <ul> <li>Single Channel Device Mode. This control bit defines the channel device mode of the FlexRay module.</li> <li>FlexRay module works in dual channel device mode</li> <li>FlexRay module works in single channel device mode</li> </ul>                                                                                                                                                                                                                                                                                                                    |
| 12–11<br>CHB<br>CHA | Channel Enable. Protocol related parameter: pChannels<br>The semantic of these control bits depends on the channel device mode controlled by the SCM bit and is given<br>Table 7.                                                                                                                                                                                                                                                                                                                                                                                |
| 10<br>SFFE          | Synchronization Frame Filter Enable. This bit controls the filtering for received synchronization frames.<br>0 Synchronization frame filtering disabled<br>1 Synchronization frame filtering enabled                                                                                                                                                                                                                                                                                                                                                             |
| 8<br>R*             | Reserved. This bit is reserved. It is read as 0. Application must not write 1 to this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 4<br>R*             | Reserved. This bit is reserved. It is read as 0. Application must not write 1 to this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3–1<br>BITRATE      | FlexRay Bus Bit Rate. This bit field defines the bit rate of the FlexRay channels according to Table 7.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

#### Table 7. FlexRay Channel Selection

| SCM | СНВ                       | СНА | Description                                                                                                                                                                  |  |  |  |  |  |
|-----|---------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|     | Dual Channel Device Modes |     |                                                                                                                                                                              |  |  |  |  |  |
|     | 0                         | 0   | Ports RXD_BG1, TXD_BG1, and TXEN1 not driven by FlexRay module.<br>Ports RXD_BG2, TXD_BG2, and TXEN1 not driven by FlexRay module.<br>PE channel 0 idle<br>PE channel 1 idle |  |  |  |  |  |
| 0   | 0                         | 1   | Ports RXD_BG1, TXD_BG1, and TXEN1 driven by FlexRay module.<br>Ports RXD_BG2, TXD_BG2, and TXEN1 not driven by FlexRay module.<br>PE channel 0 active<br>PE channel 1 idle   |  |  |  |  |  |
|     | 1                         | 0   | Ports RXD_BG1, TXD_BG1, and TXEN1 not driven by FlexRay module.<br>Ports RXD_BG2, TXD_BG2, and TXEN1 driven by FlexRay module.<br>PE channel 0 idle<br>PE channel 1 active   |  |  |  |  |  |
|     | 1                         | 1   | Ports RXD_BG1, TXD_BG1, and TXEN1 driven by FlexRay module.<br>Ports RXD_BG2, TXD_BG2, and TXEN1 driven by FlexRay module.<br>PE channel 0 active<br>PE channel 1 active     |  |  |  |  |  |



**FlexRay IPI Block Changes** 

| SCM                        | СНВ | СНА | Description                                                                                                                                                                                  |  |  |  |
|----------------------------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Single Channel Device Mode |     |     |                                                                                                                                                                                              |  |  |  |
| 1                          | 0   | 0   | Ports RXD_BG1, TXD_BG1, and TXEN1 not driven by FlexRay module.<br>Ports RXD_BG2, TXD_BG2, and TXEN1 not driven by FlexRay module.<br>PE channel 0 idle<br>PE channel 1 idle                 |  |  |  |
|                            | 0   | 1   | Ports RXD_BG1, TXD_BG1, and TXEN1 driven by FlexRay module.<br>Ports RXD_BG2, TXD_BG2, and TXEN1 not driven by FlexRay module.<br>PE channel 0 active<br>PE channel 1 idle                   |  |  |  |
|                            | 1   | 0   | Ports RXD_BG1, TXD_BG1, and TXEN1 driven by FlexRay module.<br>Ports RXD_BG2, TXD_BG2, and TXEN1 not driven by FlexRay module.<br>PE channel 0 active, uses cCrcInit[B]<br>PE channel 1 idle |  |  |  |
|                            | 1   | 1   | Reserved                                                                                                                                                                                     |  |  |  |

#### Table 7. FlexRay Channel Selection (continued)

#### Table 8. FlexRay Channel Bit Rate Selection

| MCR[BITRATE] | FlexRay Channel Bit Rate [Mbit/s] |
|--------------|-----------------------------------|
| 000          | 10.0                              |
| 001          | 5.0                               |
| 010          | 2.5                               |
| 011          | 8.0                               |
| 100          | Reserved                          |
| 101          | Reserved                          |
| 110          | Reserved                          |
| 111          | Reserved                          |

### 4.2.3 Protocol Operation Control Register (POCR)

Reason: customer requirement.

MFR4300: EOC\_AP / ERC\_AP write only, read returns 0

MFR4310: EOC\_AP / ERC\_AP read/write, read returns written value



Figure 6. Protocol Operation Control Register (POCR)

The application uses this register to issue protocol control commands and external clock correction commands. External clock correction commands are issued by writing to the EOC\_AP and ERC\_AP fields. Protocol control commands are issued by writing to the POCCMD field. For more information on protocol control commands and external clock correction commands, see the the MFR4310 Data Sheet.



#### Table 9. POCR Field Descriptions

| Field           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15<br>WME       | <ul> <li>Write Mode External Correction. This bit controls the write mode of the EOC_AP and ERC_AP fields.</li> <li>Write to EOC_AP and ERC_AP fields on register write</li> <li>No write to EOC_AP and ERC_AP fields on register write</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 11–10<br>EOC_AP | External Offset Correction Application. This field is used to trigger the application of the external offset correction value defined in the protocol configuration register (PCR29).<br>00 Do not apply external offset correction value<br>01 Reserved<br>10 Subtract external offset correction value<br>11 Add external offset correction value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 9–8<br>ERC_AP   | <ul> <li>External Rate Correction Application. This field is used to trigger application of the external rate correction value defined in the protocol configuration register (PCR21).</li> <li>00 Do not apply external rate correction value</li> <li>01 Reserved</li> <li>10 Subtract external rate correction value</li> <li>11 Add external rate correction value</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 7<br>BSY<br>WMC | Protocol Control Command Write Busy. This status bit indicates the acceptance of the protocol control command issued by the application via the POCCMD field. The FlexRay module sets this status bit when the application has issued a protocol control command via the POCCMD field. The FlexRay module clears this status bit when protocol control command was accepted by the PE. When the application issues a protocol control command while the BSY bit is asserted, the FlexRay module ignores this command, sets the protocol command ignored error flag PCMI_EF in the CHI Error Flag Register (CHIERFR), and does not change the value of the POCCMD field.<br>0 Command write idle, command accepted and ready to receive new protocol command.<br>1 Command write busy, command not yet accepted, and not ready to receive new protocol command.<br>Write Mode Command. This bit controls the write mode of the POCCMD field.<br>0 Write to POCCMD field on register write.                                                                                        |  |
| 3–0<br>POCCMD   | Protocol Control Command. The application writes to this field to issue a protocol control command to the PE.<br>The FlexRay module sends the protocol command to the PE immediately. While the transfer is running, the BSY<br>bit is set.<br>0000 ALLOW_COLDSTART — Immediately activate capability of node to cold start cluster.<br>0011 ALL_SLOTS — Delayed <sup>1</sup> transition to the all slots transmission mode.<br>0010 CONFIG — Immediately transition to the POC:config state.<br>0011 FREEZE — Immediately transition to the POC:chalt state.<br>0100 READY, CONFIG_COMPLETE — Immediately transition to the POC:ready state.<br>0101 RUN — Immediately transition to the POC:startup start state.<br>0110 DEFAULT_CONFIG — Immediately transition to the POC:default config state.<br>0111 HALT — Delayed transition to the POC:halt state<br>1000 WAKEUP — Immediately initiate the wakeup procedure.<br>1001 Reserved<br>1010 RESET <sup>2</sup> — Immediately reset the Protocol Engine.<br>1101 Reserved<br>1110 Reserved<br>1110 Reserved<br>1111 Reserved |  |

<sup>1</sup> Delayed means on completion of current communication cycle.

<sup>2</sup> Additional to Flexray Communications System Protocol Specification, Version 2.1 Rev A

NP



FlexRay IPI Block Changes

### 4.2.4 **Protocol Configuration Register 1 (PCR1)**

Reason: additional FlexRay receive filter not implemented.

MFR4300: PCR1[14]: filter\_bypass (was not implemented)





### 4.2.5 Protocol Configuration Register 22 (PCR22)

Reason: implemented undocumented test feature.

MFR4300: PCR22[15]: 0 (read only)

MFR4310: PCR22[15]: reserved (write 0 only for correct operation)





THIS PAGE IS INTENTIONALLY BLANK



#### How to Reach Us:

Home Page: www.freescale.com

#### Web Support:

http://www.freescale.com/support

#### USA/Europe or Locations Not Listed:

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com

For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com

Document Number: EB683 Rev. 0 05/2007 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2007. All rights reserved.

