# LPC55S3x # Errata sheet LPC55S3x Rev. 1 — 29 August 2023 Errata ## **Document information** | Information | Content | |-------------|--------------------| | Keywords | LPC55S36, LPC55S34 | | Abstract | LPC55S3x errata | Errata sheet LPC55S3x # 1 Product identification The LPC55S3x HLQFP100 package has the following top-side marking: • First line: LPC55S36JBD100 Second line: xxxxxxxThird line: zzzyywwxR - yyww: Date code with yy = year and ww = week. - xR: Device revision 1B The LPC55S3x HVQFN48 package has the following top-side marking: First line: LPC55S3x Second line: JHI48 Third line: xxxxxxxx Fourth line: zzzyywwxR **-** yyww: Date code with yy = year and ww = week. - xR: Device revision 1B # 2 Errata overview ## Table 1. Functional problems table | Functional problems | Short description | Revision identifier | Detailed description | |---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------| | PKC.1 | The PKC PKC_CTRL[STOP] bit does not function correctly. | 1B | Section 3.1 | | I3C.1 | Data lost when using the DMA to write transmit data to I3C, and the data size is greater than the I3C FIFO size. | 1B | Section 3.2 | | I3C.2 | IBI Slave Data EXTDATA is not abortable by another master on the bus. | 1B | Section 3.3 | | PLL.1 | PLL LOCK bit is not reliable | 1B | Section 3.4 | | ROM.1 | The warm reset cause status register (RESETCAUSE) in the PMC module does not function properly if the device is configured to operate above 100 MHz. | 1B | Section 3.5 | # Table 2. AC/DC deviations table | AC/DC deviations | Short description | Product version(s) | Detailed description | |------------------|-------------------|--------------------|----------------------| | n/a | n/a | n/a | n/a | ## Table 3. Errata notes | Errata notes | Short description | Revision identifier | Detailed description | |--------------|-------------------|---------------------|----------------------| | n/a | n/a | n/a | n/a | Errata sheet LPC55S3x # 3 Functional problems detail # 3.1 PKC.1: The PKC PKC\_CTRL[STOP] bit does not function correctly #### Introduction The LPC55S3x Family includes a Public-Key Crypto Coprocessor (PKC) peripheral. The PKC\_CTRL[STOP] bit is intended to allow freezing PKC calculations for power savings. ## **Problem** Setting PKC\_CTRL[STOP] may not cleanly freeze PKC activity, and could lead to repeated RAM accesses. After PKC\_CTRL[STOP] is set, reading its value never returns 1. ## Workaround None. # 3.2 I3C.1: Data lost when using the DMA to write transmit data to I3C, and the data size is greater than the I3C FIFO size #### Introduction The LPC55S3x includes an I3C peripheral with a DMA interface that can be used to transfer data to or from the I3C data FIFO. ### **Problem** The issue occurs when using I3C to transmit data written by the SDMA to the Slave Write Data Halfword (SWDATAH)/Master Write Data Half-word (MWDATAH) registers or Master Write Message Data (MWMSG\_SDR\_DATA) register 2 bytes at a time. If the number of bytes to send exceeds the FIFO size of 8, data is overwritten by the SDMA after the FIFO becomes full. ## Workaround Set the DMAWIDTH field to 10 (Half word) in the Slave DMA Control (SDMACTRL)/Master DMA Control (MDMACTRL) registers and use the Slave Write Data Byte (SWDATAB)/Master Write Data Byte (MWDATAB) to write the SDMA data. Avoid using the Slave Write Data Half-word (SWDATAH)/Master Write Data Half-word (MWDATAH) registers or Master Write Message Data (MWMSG\_SDR\_DATA) register. # 3.3 I3C.2: More than one In Band Interrupt (IBI) extended data bytes (EXTDATA) emitted by I3C slave are not abortable by the I3C bus master. ## Introduction On these devices, I3C peripheral works in master (controller) as well as in slave (target) mode. This I3C peripheral supports IN Band Interrupt (IBI) feature which allows it in target mode to notify the I3C controller of an interrupt. The I3C target on this device supports up to 7 bytes of extended IBI data following mandatory data byte (MDB). Most IBIs would not use EXTDATA and are only a single MDB. Errata sheet LPC55S3x ## **Problem** When I3C peripheral, on these devices is working as a target device and transmits EXTDATA with more than one byte past the MDB, EXTDATA in IBI are not abortable by the controller on I3C bus. #### Workaround None. Only use the standard IBI model of one MDB or one MDB and one additional byte. It is recommended to agree on data-size(EXTDATA) with external controller before transfer, so that controller will not need to abort EXTDATA. #### 3.4 PLL.1: PLL LOCK bit is not reliable #### Introduction On the LPC55S3x devices, PLLxSTAT register of PLLs contains a LOCK detector status bit (bit 0 of PLLxSTAT register). When the LOCK detector status bit is set to 1, the PLL is considered to be locked and stable. The PLL LOCK signal is specified to work for Fref range from 100 kHz to 20 MHz. When the Fref is below 100 kHz or above 20 MHz, software should use a 6 ms time interval to insure the PLL will be stable. #### **Problem** On the LPC55S3x, the PLL status LOCK bit is not always reliable in the ranges specified and as a result, the PLL doesn't initialize correctly. #### Workaround For Fref ≥ 20 MHz: Software must wait at least (500us + 400/Fref) (Fref in Hz result in s) to ensure the PLL is stable. For Fref < 20 MHz: - If the PLL lock detector status bit is 1 before the wait time duration ((500us + 400/Fref)) is completed, the PLL is stable. - If the PLL lock detector status bit is 0 but the wait time duration ((500us + 400/Fref)) is completed, the PLL is stable. Software workaround is implemented in SDK 2.14 clock driver version 2.3.7. Remark: This errata does not apply for spread spectrum mode. # 3.5 ROM.1: When the device is configured to operate above 100 MHz, the warm reset cause status register (RESETCAUSE) in the PMC module does not function properly ## Introduction In LPC55S3x devices, the digital glitch detector(GDET) sensor on the device is configured for the voltage range to operate the device at 96 MHz or below frequency only. When a user is planning to operate the device beyond 100 MHz, the Power Management Controller(PMC) module should be configured for higher voltage settings. Errata sheet LPC55S3x User application should disable the glitch detector before changing the PMC voltage control registers in the PMC module. #### **Problem** When PMC voltage registers in the PMC module are configured for more than 100 MHz and a warm reset event such as watchdog reset or ARM system reset request occurs, the execution control goes back to ROM. But the boot ROM enables the glitch detector to protect boot flow with SWRRESET (emulated Power on Reset(PoR)) reaction for a glitch attack event. Since PMC registers are configured for higher voltage settings and not cleared on warm reset, the glitch event is triggered causing a new emulated PoR reset (SWRRESET). The emulated PoR reset clears PMC voltage control registers and reset cause status register. The device boots subsequently due to emulated PoR (SWRRESET), however original reset cause status is lost and SWRRESET bit in the RESETCAUSE register is set. **Note:** The PMC voltage control registers are reset only on cold reset events (PoR or emulated PoR called SWRRESET). #### Workaround When the application disables GDET to operate the device at frequencies greater than 100 MHz, then SWRRESET bit in RESETCAUSE register should be used as an indicator for watchdog reset status, given that the application does not use Software Reset Register (SWR\_RESET) present in the SYSCON module to generate software reset. # 4 AC/DC deviations detail No known errata. # 5 Errata notes detail No known errata. # **Revision history** #### **Revision history** | Rev | Date | Description | |-----|----------|-----------------| | v.1 | 20230829 | Initial version | Errata sheet LPC55S3x # 6 Legal information ## 6.1 Definitions **Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information. #### 6.2 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. Suitability for use in non-automotive qualified products — Unless this document expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. **Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions. Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at <a href="mailto:PSIRT@nxp.com">PSIRT@nxp.com</a>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products. **NXP B.V.** - NXP B.V. is not an operating company and it does not distribute or sell products. ## 6.3 Trademarks Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners. NXP — wordmark and logo are trademarks of NXP B.V. Errata sheet LPC55S3x # **Contents** | 1 | Product identification | 2 | |-----|-----------------------------------------------|---| | 2 | Errata overview | 2 | | 3 | Functional problems detail | | | 3.1 | PKC.1: The PKC PKC CTRL[STOP] bit | | | | does not function correctly | 3 | | 3.2 | I3C.1: Data lost when using the DMA to | | | | write transmit data to I3C, and the data size | | | | is greater than the I3C FIFO size | 3 | | 3.3 | I3C.2: More than one In Band Interrupt (IBI) | | | | extended data bytes (EXTDATA) emitted by | | | | I3C slave are not abortable by the I3C bus | | | | master | 3 | | 3.4 | PLL.1: PLL LOCK bit is not reliable | | | 3.5 | ROM.1: When the device is configured to | | | | operate above 100 MHz, the warm reset | | | | cause status register (RESETCAUSE) in | | | | the PMC module does not function properly | 4 | | 4 | AC/DC deviations detail | 5 | | 5 | Errata notes detail | 5 | | 6 | Legal information | 6 | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.