# Freescale Semiconductor Errata # Chip Errata for the MC145572A This document details all known silicon errata for the MC145572A. Table 1 provides a revision history for this document. **Table 1. Document Revision History** | Revision<br>Number | Date | Substantive Change(s) | |--------------------|----------|-----------------------| | 0 | Aug 2004 | Initial release. | This version of the MC145572A silicon has BR15 mask code = \$52. This errata is a list of device problems and key data book clarifications to date for the version of silicon that it covers. In some cases evaluation of later versions of silicon may uncover a problem that could exist in this version but is not documented in the errata for this version. ### Errata #1 **Device errata:** When data is written to NRO it is latched but not acted upon until the next assertion of CS (Chip Select) when operating in Parallel Port mode. Work around: Immediately follow an NRO write with a NRO read. The additional read cycle causes the previously written NRO data to take effect. Also the NRO read has no effect on any status bits so this code fix can be left in any final production firmware if so desired. #### Errata #2 **Device errata:** When operating in parallel mode and the MC145572A is programmed in power-enable mode NR1=\$4. The MC145572A will not come out of power-down mode. Work around: Do not program the MC145572A in power-down enable mode. #### Errata #3 Device errata: In LT mode only; the 20.48 MHz oscillator may take several seconds to stabilize after de-assertion of any hardware or software reset. Wait five seconds after reset before initializing any registers and/or activating the device. The five second delay allows the oscillator to stabilize so internal register clocks operate correctly. It . Rev.0 2 Freescale Semiconductor also allows the PLL to acquire lock to the external 8 kHz reference clock. This problem applies to GCI, and IDL modes of operation. It also applies when changing from NT mode to LT mode. This problem does not apply to operation in NT mode. ## Errata #4 Databook errata: Failure to activate in LT mode. This happens when the SFAX pin is not driven as an input or it has not been enabled as an output. Work around 1: Include a 10K pulldown on the TxSFS/SFAX/S0 pin when SFAX is not enabled as either an input or output. Work around 2: Set both OR8(b5) and OR8(b1) to a "1" after any reset to enable the SFAX output. This eliminates the need for the 100K ohm resistor. Note: This is a data book and usage clarification. , Rev.0 #### How to Reach Us: #### Home Page: www.freescale.com #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 #### Europe, Middle East, and Africa: - +44 1296 380 456 (English) - +46 8 52200080 (English) - +49 89 92103 559 (German) - +33 1 69 35 48 48 (French) #### Japan Freescale Semiconductor Japan Ltd. Technical Information Center 3-20-1, Minami-Azabu, Minato-ku Tokyo 106-0047 Japan 0120-191014 +81-3-3440-3569 #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334 #### For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Learn More: For more information about Freescale Semiconductor products, please visit www.freescale.com Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2004. o i recedule commeditation, me. 200 Freescale Semiconductor 5