

MCF53017DE Rev. 3, 10/2010

# MCF53017 Chip Errata

Silicon Revision: All

# Supports: MCF53010, MCF53011, MCF53012, MCF53013, MCF53014, MCF53015, MCF53016, and MCF53017

# Introduction

This document identifies implementation differences between the MCF5301*x* processors and the description contained in the *MCF5301x ColdFire<sup>®</sup> Reference Manual*. Refer to http://www.freescale.com/coldfire for the latest updates.

# Summary of MCF5301x Errata

All current MCF5301x devices are marked as 1M23H mask set.

| Errata  | Module Affected      | Date Errata Added | <b>Revision Affected?</b> |
|---------|----------------------|-------------------|---------------------------|
|         |                      |                   | 1M23H                     |
| SECF008 | FlexBus              | 11/2/07           | Yes                       |
| SECF145 | RNG                  | 6/6/08            | Yes                       |
| SECF146 | I/O                  | 3/25/08           | Yes                       |
| SECF180 | Interrupt Controller | 8/12/10           | Yes                       |
| SECF189 | 208 LQFP             | 10/13/2010        | Yes                       |

# Table 1. Summary of MCF5301x Errata

You can also use the chip identification register (CIR) to determine the silicon revision. The table below lists the CIR[PRN] field values that correspond to given revisions.

# Table 2. CIR[PRN] to Revision

| CIR[PRN] value | Mask  |
|----------------|-------|
| 1              | 1M23H |

© 2010 Freescale Semiconductor.







# **Revision History**

The table below provides a revision history for this document.

| Rev. No. | Date    | Substantive Changes     |
|----------|---------|-------------------------|
| 1        | 8/2009  | Initial public revision |
| 2        | 8/2010  | Added SECF180.          |
| 3        | 10/2010 | Added SECF189.          |

# **Table 3. Document Revision History**

### SECF008: Programmable Address Hold Does Not Function Correctly

| Errata type:        | Silicon                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Affected component: | FlexBus                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Description:        | The programmable address hold feature for the FlexBus chip selects does<br>not function correctly. The address is held for one clock after the chip select<br>deasserts regardless of the address hold value programmed in the<br>CSCR[WRAH] or CSCR[RDAH] fields. The address hold fields creates a<br>delay at the end of the bus cycle. They can continue to be used to ensure a<br>minimum delay between bus cycles. |
| Workaround:         | No workarounds.                                                                                                                                                                                                                                                                                                                                                                                                          |
| Fix plan:           | Currently, there are no plans to fix this.                                                                                                                                                                                                                                                                                                                                                                               |

# SECF145: RNG Does Not Implement NIST-Approved Random Number Generator

| Errata type:        | Silicon                                                                                                                                                                                                       |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Affected component: | RNG                                                                                                                                                                                                           |
| Description:        | The RNG was designed to implement one of the NIST-approved deterministic random number generators (specifically, FIPS186-2, Appendix 3.1). It was discovered than RNGB incorrectly implements this algorithm. |
|                     | To describe the errata, two variables need to be introduced: XKEY is the 256-bit internal seed value, and HASH is the 160-bit output of SHA-1.                                                                |
|                     | <ul> <li>Let XKEY = X0    X1    X2    X3    X4    X5    X6    X7, where each Xi is a 32-bit word.</li> <li>Let HASH = H0    H1    H2    H3    H4, where each Hi is a 32-bit word.</li> </ul>                  |
|                     | FIPS186-2, Appendix 3.1 includes a step for updating the seed after each iteration.                                                                                                                           |
|                     | XKEY = XKEY + HASH + 1                                                                                                                                                                                        |
|                     | The RNG actually defines XKEY' and HASH' as:                                                                                                                                                                  |
|                     | XKEY' = X7    X6    X5    X4    X3    X2    X1    X0<br>HASH' = H4    H3    H2    H1    H0                                                                                                                    |

### MCF53017 Chip Errata, Rev. 3, 10/2010



RNG then calculates the updated seed as:

XKEY' = XKEY' + HASH' + 1

As can be seen from the above, the RNG currently performs the addition in the wrong direction.

The seed update function used in the RNG is equivalent to the actual update seed function. So, the RNG does generate a stream of random data with the equivalent cryptographic strength of the NIST approved algorithm.

Due to this slightly different implementation of the algorithm, this version of the RNG cannot be given a certificate that is passes the NIST Algorithm Validation Suite.

**Workaround:** To work around this errata requires the user to implement the correct equation in a software routine.

**Fix plan:** Currently, there are no plans to fix this.

### SECF146: Latch-up Susceptibility When Maximum I/O Sink Current Is Exceeded

Errata type: Silicon

#### Affected component: I/O

**Description:** Various pins are susceptible to latch-up when the current injection exceeds 60 mA at 85°C per pin on the pins listed in Table 3. Per the JESD78A, the maximum allowable latch-up current per pin is 100 mA at 85°C.

### Table 4. Pins Susceptible to Latch-Up

| Signal Name | 256-MAPBGA Pin Loca-<br>tion | Signal Name | 256-MAPBGA Pin Loc-<br>ation |
|-------------|------------------------------|-------------|------------------------------|
| IRQ04       | D1                           | IRQ1DEBUG5  | H3                           |
| SIM1_VEN    | D16                          | IRQ1DEBUG6  | H4                           |
| IRQ07       | E4                           | IRQ1DEBUG0  | J13                          |
| SIM1_RST    | E13                          | IRQ1DEBUG3  | K14                          |
| SIM1_DATA   | E14                          | IRQ1DEBUG2  | H14                          |
| SIM1_PD     | E15                          | IRQ1DEBUG1  | K15                          |
| U2TXD       | F2                           | I2C_SDA     | К3                           |
| IRQ01       | F4                           | SIM0_DATA   | L3                           |
| SIM1_CLK    | F13                          | IRQ06       | L13                          |
| DSPI_PCS1   | F14                          | SIM0_PD     | L14                          |
| DSPI_SOUT   | F15                          | I2C_SCL     | M1                           |
| SIM0_RST    | F16                          | SIM0_VEN    | M2                           |
| UOCTS       | G4                           | SIM0_CLK    | M16                          |
| DSPI_PCS0   | G13                          | RSTOUT      | N1                           |
| IRQ1DEBUG7  | H1                           | TDI         | T4                           |
| IRQ1DEBUG4  | H2                           | PSTCLK      | T5                           |

#### MCF53017 Chip Errata, Rev. 3, 10/2010

### **Freescale Confidential Proprietary**

| Workaround:         | No workaround.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Fix plan:           | Will be fixed on the next revision.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| CF180: Spurious In  | terrupts Can Cause Incorrect Vector Fetch                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Errata type:        | Silicon                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Affected component: | INTC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Description:        | In rare cases the interrupt controller's spurious detection logic can cause<br>fetch to an incorrect vector number. This can occur when the core is start<br>the IACK for a spurious interrupt. During this small window of time, if a seco<br>interrupt at a different level arrives, the second interrupt causes the interr<br>controller logic to clear the spurious request. Therefore, the interrupt contro<br>sees no valid interrupt pending at the requested level and returns vector<br>number 0 for INTC0 or vector number 64 for INTC1. |
|                     | The second interrupt can be at any level other than the level that caused spurious interrupt (it can even be a lower priority than the spurious interrupt if the second interrupt is at the same level as the spurious interrupt, then correct vector number for the second interrupt is returned.                                                                                                                                                                                                                                                 |
| Workaround:         | In many systems spurious interrupts represent error conditions in and of<br>themselves. So, it is always a good design practice to eliminate potential<br>causes of spurious interrupts during product development. Proper interru<br>management can help to prevent or reduce the possibility of spurious interru<br>(and the potential occurrence of this errata). The correct procedure for mask<br>an interrupt in the INTC or inside the module is:                                                                                           |
|                     | <ol> <li>Write the interrupt level mask in the core's status register (SR[I]) to<br/>value higher than the priority level of the interrupt you want to mask</li> <li>Mask the interrupt using the INTC's IMR and/or an interrupt mask regis<br/>inside the module.</li> <li>Write the original value back to the core's status register.</li> </ol>                                                                                                                                                                                                |
|                     | Even when steps are taken to remove spurious interrupts, it is still desiral<br>to have a spurious interrupt handler to help manage unexpected events a<br>glitches in a system. A workaround to allow for correct spurious interrupt<br>handling is to:                                                                                                                                                                                                                                                                                           |
|                     | <ol> <li>After boot, copy the vector table to RAM</li> <li>Modify the vector 0 and vector 64 entries so that they point to the<br/>spurious interrupt handler.</li> </ol>                                                                                                                                                                                                                                                                                                                                                                          |
|                     | This way the system performs the same for any potential spurious interrup vectors. Vectors 0, 64, and 24 (the correct spurious interrupt vector) shou point to the same handler.                                                                                                                                                                                                                                                                                                                                                                   |
| Fix plan:           | Currently, there are no plans to fix this.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

# SECF189: 208-LQFP: Modules not available in 208 LQFP package

| Errata type:        | Silicon  |
|---------------------|----------|
| Affected component: | 208-LQFP |

MCF53017 Chip Errata, Rev. 3, 10/2010



| Description: | The following devices available in the 208 LQFP package: MCF53010, MCF53011, MCF53012, and MCF53013 do not have the SSI, RTC, and eSDHC modules enabled. |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | This is because of errors in the design and definition of the device for the 208-LQFP package.                                                           |
|              | The SIM module is also impacted because the RTC is required for auto powerdown mode. This feature will not be available.                                 |
|              | The eSDHC pins on the package will not be available as GPIO, so leave them as "no connects."                                                             |
| Workaround:  | The only currently available workaround is to use the MAPBGA packaged device as it is not impacted by this issue.                                        |

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and sofware implementers to use Freescale Semiconductors products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor prodcuts are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claims alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-complaint and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2010 Freescale Semiconductor.



Document Number: MCF53017DE Rev. 3, 10/2010