

# SOT1401-4

wafer level chip-scale package, 25 balls; 0.4 mm pitch, 2.09 mm x 2.09 mm x 0.525 mm body

29 January 2026

Package information



## 1 Package summary

|                                |                                       |
|--------------------------------|---------------------------------------|
| Terminal position code         | B (bottom)                            |
| Package type descriptive code  | WLCSP25                               |
| Package type industry code     | WLCSP25                               |
| Package style descriptive code | WLCSP (wafer level chip-size package) |
| Mounting method type           | S (surface mount)                     |
| Issue date                     | 03-08-2018                            |
| Manufacturer package code      | 98ASA01151D                           |

Table 1. Package summary

| Parameter                      | Min  | Nom   | Max   | Unit |
|--------------------------------|------|-------|-------|------|
| package length                 | 2.06 | 2.09  | 2.12  | mm   |
| package width                  | 2.06 | 2.09  | 2.12  | mm   |
| package height                 | -    | 0.525 | 0.565 | mm   |
| nominal pitch                  | -    | 0.4   | -     | mm   |
| actual quantity of termination | -    | 25    | -     |      |



## 2 Package outline



© NXP B.V. ALL RIGHTS RESERVED

DATE: 03 AUG 2018

MECHANICAL OUTLINE  
PRINT VERSION NOT TO SCALE      STANDARD: NON JEDEC      DRAWING NUMBER: 98ASA01151D      REVISION: A

**Figure 1. Package outline WLCSP25 (SOT1401-4)**

### 3 Soldering



#### PCB DESIGN GUIDELINES – SOLDER MASK OPENING PATTERN

THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL/SPECIFIC REQUIREMENTS.

© NXP B.V. ALL RIGHTS RESERVED

DATE: 03 AUG 2018

|                                                  |                        |                                |                |  |
|--------------------------------------------------|------------------------|--------------------------------|----------------|--|
| MECHANICAL OUTLINE<br>PRINT VERSION NOT TO SCALE | STANDARD:<br>NON JEDEC | DRAWING NUMBER:<br>98ASA01151D | REVISION:<br>A |  |
|--------------------------------------------------|------------------------|--------------------------------|----------------|--|

Figure 2. Reflow soldering footprint part1 for WLCSP25 (SOT1401-4)

wafer level chip-scale package, 25 balls; 0.4 mm pitch, 2.09 mm x 2.09 mm x 0.525 mm body



## PCB DESIGN GUIDELINES – I/O PADS AND SOLDERABLE AREA

THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL/SPECIFIC REQUIREMENTS.

© NXP B.V. ALL RIGHTS RESERVED

DATE: 03 AUG 2018

|                                                  |                        |                                |                |  |
|--------------------------------------------------|------------------------|--------------------------------|----------------|--|
| MECHANICAL OUTLINE<br>PRINT VERSION NOT TO SCALE | STANDARD:<br>NON JEDEC | DRAWING NUMBER:<br>98ASA01151D | REVISION:<br>A |  |
|--------------------------------------------------|------------------------|--------------------------------|----------------|--|

Figure 3. Reflow soldering footprint part2 for WLCSP25 (SOT1401-4)

wafer level chip-scale package, 25 balls; 0.4 mm pitch, 2.09 mm x 2.09 mm x 0.525 mm body



RECOMMENDED STENCIL THICKNESS 0.1

## PCB DESIGN GUIDELINES – SOLDER PASTE STENCIL

THIS SHEET SERVES ONLY AS A GUIDELINE TO HELP DEVELOP A USER SPECIFIC SOLUTION. DEVELOPMENT EFFORT WILL STILL BE REQUIRED BY END USERS TO OPTIMIZE PCB MOUNTING PROCESSES AND BOARD DESIGN IN ORDER TO MEET INDIVIDUAL/SPECIFIC REQUIREMENTS.

© NXP B.V. ALL RIGHTS RESERVED

DATE: 03 AUG 2018

|                                                  |                        |                                |                |  |
|--------------------------------------------------|------------------------|--------------------------------|----------------|--|
| MECHANICAL OUTLINE<br>PRINT VERSION NOT TO SCALE | STANDARD:<br>NON JEDEC | DRAWING NUMBER:<br>98ASA01151D | REVISION:<br>A |  |
|--------------------------------------------------|------------------------|--------------------------------|----------------|--|

Figure 4. Reflow soldering footprint part3 for WLCSP25 (SOT1401-4)

wafer level chip-scale package, 25 balls; 0.4 mm pitch, 2.09 mm x 2.09 mm x 0.525 mm body

## NOTES:

1. ALL DIMENSIONS IN MILLIMETERS.
2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
3. PIN A1 FEATURE SHAPE, SIZE AND LOCATION MAY VARY.
4. MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM C.
5. DATUM C, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.
6. THIS PACKAGE HAS A BACK SIDE COATING THICKNESS OF 0.025.

© NXP B.V. ALL RIGHTS RESERVED

DATE: 03 AUG 2018

|                                                  |                        |                                |                |  |
|--------------------------------------------------|------------------------|--------------------------------|----------------|--|
| MECHANICAL OUTLINE<br>PRINT VERSION NOT TO SCALE | STANDARD:<br>NON JEDEC | DRAWING NUMBER:<br>98ASA01151D | REVISION:<br>A |  |
|--------------------------------------------------|------------------------|--------------------------------|----------------|--|

Figure 5. Package outline note WLCSP25 (SOT1401-4)

## Legal information

### Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

### Disclaimers

**Limited warranty and liability** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**HTML publications** — An HTML version, if available, of this document is provided as a courtesy. Definitive information is contained in the applicable document in PDF format. If there is a discrepancy between the HTML document and the PDF document, the PDF document has priority.

### Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

**NXP** — wordmark and logo are trademarks of NXP B.V.

## Contents

---

|   |                         |   |
|---|-------------------------|---|
| 1 | Package summary .....   | 1 |
| 2 | Package outline .....   | 2 |
| 3 | Soldering .....         | 3 |
|   | Legal information ..... | 7 |

---

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

---