**DSP56824** 

ARCHIVED BY FREESCALE SEMICONDUCTOR, INC. 2005 Advance Information 16-BIT DIGITAL SIGNAL PROCESSOR

The DSP56824 is a member of the DSP56800 core-based family of Digital Signal Processors (DSPs). This general purpose DSP combines processing power with configuration flexibility, making it an excellent cost-effective solution for signal processing and control functions. Because of its low cost, configuration flexibility, and compact program code, the DSP56824 is well-suited for cost-sensitive applications, such as digital wireless messaging, servo and motor control, digital answering machines/feature phones, modems, and digital cameras. The DSP56800 core consists of three execution units operating in parallel, allowing as many as six operations per instruction cycle. The MPU-style programming model and optimized instruction set allow straightforward generation of efficient, compact DSP and control code. The instruction set is also highly efficient for C Compilers. The DSP56824 supports program execution from either internal or external memories. Two data operands can be accessed from the on-chip data RAM per instruction cycle. The rich set of programmable peripherals and ports provides support for interfacing multiple external devices, such as codecs, microprocessors, or other DSPs. The DSP56824 also provides two external dedicated interrupt lines and sixteen to thirty-two General Purpose Input/Output (GPIO) lines, depending on peripheral configuration (see Figure 1).



This document contains information on a new product. Specifications and information herein are subject to change without notice.



For More Information On This Product, Go to: www.freescale.com



**DSP56824** Features

# **DSP56824 FEATURES**

# Digital Signal Processing Core

- Efficient 16-bit DSP56800 family DSP engine
- As many as 35 Million Instructions Per Second (MIPS) at 70 MHz
- Single-cycle  $16 \times 16$ -bit parallel Multiplier-Accumulator (MAC)
- Two 36-bit accumulators including extension bits •
- 16-bit bidirectional barrel shifter •
- Parallel instruction set with unique DSP addressing modes •
- Hardware DO and REP loops •
- Three internal address buses and one external address bus ٠
- Four internal data buses and one external data bus •
- Instruction set supports both DSP and controller functions ٠
- Controller style addressing modes and instructions for compact code ٠
- Efficient C Compiler and local variable support ٠
- Software subroutine and interrupt stack with unlimited depth

## Memory

- On-chip Harvard architecture permits as many as three simultaneous accesses to program and data memory
- **On-chip memory** 
  - 32 K × 16 Program ROM
  - $128 \times 16$  Program RAM
  - $3.5 \text{ K} \times 16 \text{ X}$  RAM usable for both data and programs
  - $2 \text{ K} \times 16 \text{ X}$  data ROM
- Off-chip memory expansion capabilities
  - As much as  $64 \text{ K} \times 16 \text{ X}$  data memory
  - As much as 64 K  $\times$  16 program memory
  - External memory expansion port programmable for 1 to 15 wait states
- Programs can run out of X data RAM

SEMICONDUCTOR, INC. 2005

B

ARCHIVED



### **DSP56824 Features**

# **Peripheral Circuits**

- External Memory Interface (Port A)
- Sixteen dedicated GPIO pins (eight pins programmable as interrupts)
- Serial Peripheral Interface (SPI) support: Two configurable four-pin ports (SPI0 and SPI1) (or eight additional GPIO lines)
  - Supports LCD drivers, A/D subsystems, and MCU systems
  - Supports inter-processor communications in a multiple master system
  - Supports demand-driven master or slave devices with high data rates
- Synchronous Serial Interface (SSI) support: One 6-pin port (or six additional GPIO lines)
  - Supports serial devices with one or more industry-standard codecs, other DSPs, microprocessors, and Motorola SPI-compliant peripherals
  - Allows implementing synchronous or synchronous transmit and receive sections with separate or shared internal/external clocks and frame syncs
  - Supports Network mode using frame sync and as many as 32 time slots
  - Can be configured for 8-bit, 10-bit, 12-bit, and 16-bit data word lengths
- Three programmable 16-bit timers (accessed using two I/O pins that can also be programmed as two additional GPIO lines)
- Computer-Operating Properly (COP) and Real-Time Interrupt (RTI) timers
- Two external interrupt/mode control pins
- One external reset pin for hardware reset
- JTAG/On-Chip Emulation (OnCE<sup>™</sup>) 5-pin port for unobtrusive, processor speedindependent debugging
- Extended debug capability with second breakpoint and 8-level OnCE FIFO history buffer
- Software-programmable, Phase Lock Loop-based (PLL-based) frequency synthesizer for the DSP core clock

# **Energy Efficient Design**

- A single 2.7–3.6 V power supply
- Power-saving Wait and multiple Stop modes available
- Fully static, HCMOS design for 70 MHz to dc operating frequencies
- Available in plastic 100-pin Thin Quad Flat Pack (TQFP) surface-mount package

# Freescale Semiconductor, Inc.

The three documents listed in **Table 1** are required for a complete description of the DSP56824 and are necessary to design properly with the part. Documentation is available from a local Motorola distributor, a Motorola semiconductor sales office, a Motorola Literature Distribution Center, or through the Motorola DSP home page on the Internet (the source for the latest information).

| Торіс                            | Description                                                                                                        | Order Number  |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------|---------------|
| DSP56800<br>Family Manual        | Detailed description of the DSP56800 family architecture,<br>and 16-bit DSP core processor and the instruction set | DSP56800FM/AD |
| DSP56824<br>User's Manual        | Detailed description of memory, peripherals, and interfaces of the DSP56824                                        | DSP56824UM/AD |
| DSP56824<br>Technical Data Sheet | Electrical and timing specifications, pin descriptions, and package descriptions                                   | DSP56824/D    |

## Table 1 DSP56824 Chip Documentation

DSP56824
Electrical and timing specific package descriptions

CONCE and Mfax are registered trademarks of Motorola, Inc.

Motorola reserves the right to make changes without furth warranty, representation or guarantee regarding the suitat Motorola assume any liability arising out of the application of the application

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application. Buver shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and (A) are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/ Affirmative Action Employer.

How to reach us:

## USA/Europe/Locations Not Listed:

Motorola Literature Distribution P.O. Box 5405 Denver, Colorado 80217 1 (800) 441-2447 1 (303) 675-2140

Motorola Fax Back System (Mfax™): TOUCHTONE (602) 244-6609 1 (800) 774-1848 RMFAX0@email.sps.mot.com http://www.motorola.com/mfax



## Asia/Pacific:

Motorola Semiconductors H.K. Ltd. 8B Tai Ping Industrial Park 51 Ting Kok Road Tai Po, N.T., Hong Kong 852-26629298

**Technical Resource Center:** 1 (800) 521-6274

DSP Helpline dsphelp@dsp.sps.mot.com

## Japan:

Nippon Motorola Ltd SPD, Strategic Planning Office 4-32-1, Nishi-Gotanda Shinagawa-ku, Tokyo 141, Japan 81-3-5487-8488

Internet: http://www.motorola-dsp.com/\_\_\_\_\_

S

ALE

SC

FREE

B

CHIVED

Ľ

### For More Information On This Product, Go to: www.freescale.com