

# MC33777B

## Battery junction box monitor integrated circuit

Rev. 1.0 — 23 January 2026

Product brief

### 1 General description

The MC33777B is a battery junction box controller integrated circuit (IC) designed for automotive applications, such as hybrid electric vehicles (HEV) and electric vehicles (EV), and industrial applications, such as energy storage systems (ESS).

The device performs multiple redundant current, voltage and temperature measurements. It includes a configurable event manager and integrates pyrotechnic switch drivers.

It locally processes the measurement results and autonomously detects application fault events (for example, short circuit, crash signals), to trigger fast reactions without a microcontroller intervention (GPIOs, pyrotechnic switch).

The current measurement interfaces support both shunt and Hall sensor measurements.

The two unique integrated pyrotechnic switch drivers operate independently and include a large set of diagnostic capabilities.

The supported interface options include an isolated daisy chain (TPL3) or a serial peripheral interface (SPI) for communication with the microcontroller.

The MC33777B supports the highest automotive safety integrity level (ASIL D) for all its features.



## 2 Features and benefits

- Current measurement
  - Four current measurement inputs (supporting two ASIL D current measurements)
    - One precise ADC per input (27 bit, 2 kHz)
    - One fast ADC per input (16 bit, 125 kHz, 8  $\mu$ s data rate)
    - Supports Hall sensor measurement (5 V range)
  - Measurement compliant with stringent EMC requirements (for example, portable transmitter immunity)
  - Shunt temperature drift compensation with external temperature sensor
  - One coulomb counter per channel
  - Overcurrent detection (threshold, di/dt calculation, melting fuse emulation)
  - Switchable architecture support (2 x 400 V/800 V) with real-time calculation of current between packs
- General-purpose measurement
  - 16 measurement inputs, supporting up to eight redundant measurements (16 bit, 1 kHz)
  - Ovvoltage and undervoltage detection
  - Multiplexed with 2 x 8 GPIOs
- Event manager
  - Set of input events from other modules (for example, overcurrent detection, fuse emulation, ovvoltage detection, digital input for crash signal monitoring, and so on)
  - Configurable logical processing of the events (for example, debouncing, OR, custom logic functions, and so on)
  - Triggering reactions (for example, pyrotechnic switch controller, MCU wake-up, GPIOs, and so on)
  - Fastest overcurrent protection method (less than 30  $\mu$ s from overcurrent event to detection and reaction triggering)
- Pyrotechnic switch controller (PSC)
  - Two independent controllers including driver stage
  - AK-LV16 and USCAR28 compliant
  - 1.2 A/2 ms or 1.75 A/0.5 ms driving capability per controller
  - Seemingly instantaneous triggering by the event manager without MCU processing
  - Extensive set of diagnostics (capacitor measurement, ESR measurement, igniter measurement, and so on)
- SPI controller interface and I<sup>2</sup>C controller interface to control peripherals
- MCU interface supporting SPI or isolated daisy-chain protocol TPL3
  - SPI (up to 4 Mbit/s)
  - TPL3 (2 Mbit/s, 62 nodes, transformer, or capacitive isolation)
- Power management
  - Direct supply from the pyrotechnic switch supply voltage
  - Redundant analog supplies
- Wake-up support (by communication, GPIO, or internal events)
- Supports ASIL D safety goals with redundant measurements, redundant signal processing, redundant pyrotechnic switch controller
- Unique device ID
- Thermally enhanced LQFP64-EP package with 0.5 mm pitch
- AEC-Q100 grade 1 qualification: Ta = -40 °C to 125 °C

### 3 Applications

Automotive:

- (Plug in) HEV battery management systems
- EV battery management systems

Industrial:

- Stationary energy storage system (ESS)
- Other current or voltage sense applications

### 4 Ordering information

This section describes the available part numbers.

**Table 1. Part numbers**

| Part number           | Communication | 2 x 8 IOs | 2 x ISENSE inputs | 2 x VISENSE inputs | 2 x pyrotechnic switch controllers |
|-----------------------|---------------|-----------|-------------------|--------------------|------------------------------------|
| Full feature set      |               |           |                   |                    |                                    |
| MC33777BTA1AE         | TPL           | Yes       | Yes               | Yes                | Yes                                |
| MC33777BSA1AE         | SPI           | Yes       | Yes               | Yes                | Yes                                |
| Optimized feature set |               |           |                   |                    |                                    |
| MC33779BTA1AE         | TPL           | Yes       | Yes               | No                 | Yes                                |
| MC33779BSA1AE         | SPI           | Yes       | Yes               | No                 | Yes                                |
| MC33778BTA1AE         | TPL           | Yes       | Yes               | No                 | PRM_PSC only                       |
| MC33778BSA1AE         | SPI           | Yes       | Yes               | No                 | PRM_PSC only                       |
| MC33776BTA1AE         | TPL           | Yes       | Yes               | No                 | No                                 |
| MC33776BSA1AE         | SPI           | Yes       | Yes               | No                 | No                                 |

## 5 Block diagram

[Figure 1](#) shows the general architecture of the MC33777B.



**Figure 1. Block diagram**

## 6 Pinning information



**Table 2. Pinout LQFP64\_EP***Ordered lists describe alternative functions.*

| Symbol       | Pin | Description                                                                                                                                                                   |
|--------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SEC_VREF5V0  | 1   | Secondary 5 V reference voltage.                                                                                                                                              |
| SEC_VDDA     | 2   | Secondary internal analog supply.                                                                                                                                             |
| DNC1         | 3   | Do not connect. Keep floating in the application.                                                                                                                             |
| PRM_VREF5V0  | 4   | Primary 5 V reference voltage.                                                                                                                                                |
| PRM_VDDA     | 5   | Primary internal analog supply.                                                                                                                                               |
| VSSA         | 6   | Internal analog ground reference.                                                                                                                                             |
| PRM_IO0      | 7   | <ul style="list-style-type: none"> <li>Primary digital input/output 0.</li> <li>Primary analog measurement input 0.</li> </ul>                                                |
| PRM_IO1      | 8   | <ul style="list-style-type: none"> <li>Primary digital input/output 1.</li> <li>Primary analog measurement input 1.</li> </ul>                                                |
| PRM_IO2      | 9   | <ul style="list-style-type: none"> <li>Primary digital input/output 2.</li> <li>Primary analog measurement input 2.</li> </ul>                                                |
| PRM_IO3      | 10  | <ul style="list-style-type: none"> <li>Primary digital input/output 3.</li> <li>Primary analog measurement input 3.</li> </ul>                                                |
| PRM_VDDC     | 11  | Primary VDDC supply output.                                                                                                                                                   |
| PRM_VSSIO    | 12  | Primary IO ground reference and VDDD ground reference.                                                                                                                        |
| PRM_IO4      | 13  | <ul style="list-style-type: none"> <li>Primary digital input/output 4.</li> <li>Primary analog measurement input 4.</li> </ul>                                                |
| PRM_IO5      | 14  | <ul style="list-style-type: none"> <li>Primary digital input/output 5.</li> <li>Primary analog measurement input 5.</li> </ul>                                                |
| PRM_IO6      | 15  | <ul style="list-style-type: none"> <li>Primary digital input/output 6.</li> <li>Primary analog measurement input 6.</li> </ul>                                                |
| PRM_IO7      | 16  | <ul style="list-style-type: none"> <li>Primary digital input/output 7.</li> <li>Primary analog measurement input 7.</li> </ul>                                                |
| PRM_ISENSEP  | 17  | Primary positive analog input for current measurement.                                                                                                                        |
| PRM_ISENSEN  | 18  | Primary negative analog input for current measurement.                                                                                                                        |
| SEC_ISENSEN  | 19  | Secondary negative analog input for current measurement.                                                                                                                      |
| SEC_ISENSEP  | 20  | Secondary positive analog input for current measurement.                                                                                                                      |
| DNC2         | 21  | Do not connect. Keep floating in the application.                                                                                                                             |
| PRM_VISENSEP | 22  | <ul style="list-style-type: none"> <li>Primary positive analog input for current/voltage measurement.</li> <li>For MC33776, MC33778, and MC33779 connect to GND.</li> </ul>   |
| PRM_VISENSEN | 23  | <ul style="list-style-type: none"> <li>Primary negative analog input for current/voltage measurement.</li> <li>For MC33776, MC33778, and MC33779 connect to GND.</li> </ul>   |
| SEC_VISENSEN | 24  | <ul style="list-style-type: none"> <li>Secondary negative analog input for current/voltage measurement.</li> <li>For MC33776, MC33778, and MC33779 connect to GND.</li> </ul> |
| SEC_VISENSEP | 25  | <ul style="list-style-type: none"> <li>Secondary positive analog input for current/voltage measurement.</li> <li>For MC33776, MC33778, and MC33779 connect to GND.</li> </ul> |
| DNC3         | 26  | Do not connect. Keep floating in the application.                                                                                                                             |
| SEC_PSCGND   | 27  | <ul style="list-style-type: none"> <li>Secondary pyrotechnic switch controller ground.</li> <li>For MC33776 and MC33778 connect to GND.</li> </ul>                            |
| SEC_PSCLS    | 28  | <ul style="list-style-type: none"> <li>Secondary pyrotechnic switch controller low-side switch input.</li> <li>For MC33776 and MC33778 connect to GND.</li> </ul>             |
| DNC4         | 29  | Do not connect. Keep floating in the application.                                                                                                                             |

**Table 2. Pinout LQFP64\_EP ...continued***Ordered lists describe alternative functions.*

| Symbol          | Pin | Description                                                                                                                                                                                           |
|-----------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SEC_PSCHS       | 30  | <ul style="list-style-type: none"> <li>Secondary pyrotechnic switch controller high-side switch output.</li> <li>For MC33776 and MC33778 connect to SEC_VBAT</li> </ul>                               |
| SEC_PSCCER      | 31  | <ul style="list-style-type: none"> <li>Secondary pyrotechnic switch controller capacitor.</li> <li>For MC33776 and MC33778 connect to SEC_VBAT</li> </ul>                                             |
| SEC_VBAT        | 32  | Device supply voltage and secondary pyrotechnic switch controller charge input.                                                                                                                       |
| SEC_IO7         | 33  | <ul style="list-style-type: none"> <li>Secondary digital input/output 7.</li> <li>Secondar analog measurement input 7.</li> </ul>                                                                     |
| SEC_IO6         | 34  | <ul style="list-style-type: none"> <li>Secondary digital input/output 6.</li> <li>Secondar analog measurement input 6.</li> </ul>                                                                     |
| SEC_IO5         | 35  | <ul style="list-style-type: none"> <li>Secondary digital input/output 5.</li> <li>Secondar analog measurement input 5.</li> </ul>                                                                     |
| SEC_IO4         | 36  | <ul style="list-style-type: none"> <li>Secondary digital input/output 4.</li> <li>Secondar analog measurement input 4.</li> </ul>                                                                     |
| SEC_IO3         | 37  | <ul style="list-style-type: none"> <li>Secondary digital input/output 3.</li> <li>Secondar analog measurement input 3.</li> </ul>                                                                     |
| SEC_IO2         | 38  | <ul style="list-style-type: none"> <li>Secondary digital input/output 2.</li> <li>Secondar analog measurement input 2.</li> </ul>                                                                     |
| SEC_VSSIO       | 39  | Secondary I/O ground reference.                                                                                                                                                                       |
| SEC_IO1         | 40  | <ul style="list-style-type: none"> <li>Secondary digital input/output 1.</li> <li>Secondar analog measurement input 1.</li> </ul>                                                                     |
| SEC_IO0         | 41  | <ul style="list-style-type: none"> <li>Secondary digital input/output 0.</li> <li>Secondar analog measurement input 0.</li> </ul>                                                                     |
| SEC_VDDC        | 42  | Secondary VDDC supply output.                                                                                                                                                                         |
| GPIO0_CS2N      | 43  | <ul style="list-style-type: none"> <li>General-purpose logic input/output 0.</li> <li>SPI controller chip select output (CS2N).</li> </ul>                                                            |
| GPIO1_MISO2     | 44  | <ul style="list-style-type: none"> <li>General-purpose logic input/output 1.</li> <li>SPI controller data input (MISO2).</li> </ul>                                                                   |
| GPIO2_SCL_SCLK2 | 45  | <ul style="list-style-type: none"> <li>General-purpose logic input/output 2.</li> <li>I<sup>2</sup>C controller clock input or output (SCL).</li> <li>SPI controller clock output (SCLK2).</li> </ul> |
| GPIO3_SDA_MOSI2 | 46  | <ul style="list-style-type: none"> <li>General-purpose logic input/output 3.</li> <li>I<sup>2</sup>C controller data input or output (SDA).</li> <li>SPI controller data output (MOSI2).</li> </ul>   |
| CSN_RXTXLN      | 47  | <ul style="list-style-type: none"> <li>SPI target chip select input (CSN).</li> <li>TPL RX negative input from lower node.</li> <li>TPL TX negative output to lower node.</li> </ul>                  |
| RXTXLP          | 48  | <ul style="list-style-type: none"> <li>TPL RX positive input from lower node.</li> <li>TPL TX positive output to lower node.</li> </ul>                                                               |
| MOSI_RXTXHP     | 49  | <ul style="list-style-type: none"> <li>SPI target data input (MOSI).</li> <li>TPL RX positive input from upper node.</li> <li>TPL TX positive output to upper node.</li> </ul>                        |
| SCLK_RXTXHN     | 50  | <ul style="list-style-type: none"> <li>SPI target clock input (SCLK).</li> <li>TPL RX negative input from upper node.</li> <li>TPL TX negative output to upper node.</li> </ul>                       |
| GPIO4_MISO      | 51  | <ul style="list-style-type: none"> <li>SPI target data output (MISO).</li> <li>General-purpose logic input/output 4.</li> </ul>                                                                       |

**Table 2. Pinout LQFP64\_EP ...continued***Ordered lists describe alternative functions.*

| Symbol      | Pin     | Description                                                                                                                                                 |
|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDDIO       | 52      | External VDDIO supply input.                                                                                                                                |
| VSSC        | 53      | VDDC ground reference.                                                                                                                                      |
| SEC_VREF2V5 | 54      | Secondary 2.5 V reference voltage.                                                                                                                          |
| DNC5        | 55      | Do not connect. Keep floating in the application.                                                                                                           |
| PRM_VREF2V5 | 56      | Primary 2.5 V reference voltage.                                                                                                                            |
| DNC6        | 57      | Do not connect. Keep floating in the application.                                                                                                           |
| PSC_CFG     | 58      | <ul style="list-style-type: none"> <li>Pyrotechnic switch controllers capacitor charging configuration pin.</li> <li>For MC33776 connect to GND.</li> </ul> |
| PRM_PSCGND  | 59      | <ul style="list-style-type: none"> <li>Primary pyrotechnic switch controller ground.</li> <li>For MC33776 connect to GND.</li> </ul>                        |
| PRM_PSCLS   | 60      | <ul style="list-style-type: none"> <li>Primary pyrotechnic switch controller low-side switch input.</li> <li>For MC33776 connect to GND.</li> </ul>         |
| DNC7        | 61      | Do not connect. Keep floating in the application.                                                                                                           |
| PRM_PSCHS   | 62      | <ul style="list-style-type: none"> <li>Primary pyrotechnic switch controller high-side switch output.</li> <li>For MC33776 connect to PRM_VBAT.</li> </ul>  |
| PRM_PSCCER  | 63      | <ul style="list-style-type: none"> <li>Primary pyrotechnic switch controller capacitor.</li> <li>For MC33776 connect to PRM_VBAT.</li> </ul>                |
| PRM_VBAT    | 64      | <ul style="list-style-type: none"> <li>Device supply voltage and primary pyrotechnic switch controller charge input.</li> </ul>                             |
| GNDFLAG     | GNDFLAG | Grounded exposed pad.                                                                                                                                       |

## 7 Limiting values

**Table 3. Limiting values**

All voltages are defined relatively to the ground.

| Symbol                             | Parameter                                                                                                    | Conditions                                                                                                                                                                                  | Min  | Typ | Max  | Unit |
|------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| <b>Voltage and current ratings</b> |                                                                                                              |                                                                                                                                                                                             |      |     |      |      |
| $V_{BAT}$                          | PRM_VBAT and SEC_VBAT input voltage                                                                          | —                                                                                                                                                                                           | -0.3 | —   | 35   | V    |
| $V_{DDA}$                          | PRM_VDDA and SEC_VDDA voltage                                                                                | —                                                                                                                                                                                           | -0.3 | —   | 1.65 | V    |
| $V_{DDC}$                          | PRM_VDDC and SEC_VDDC voltage                                                                                | —                                                                                                                                                                                           | -0.3 | —   | 5.5  | V    |
| $V_{REF5V0}$                       | PRM_VREF5V0 and SEC_VREF5V0 voltage                                                                          | —                                                                                                                                                                                           | -0.3 | —   | 5.5  | V    |
| $V_{REF2V5}$                       | PRM_VREF2V5 and SEC_VREF2V5 voltage                                                                          | —                                                                                                                                                                                           | -0.3 | —   | 3    | V    |
| $V_{I(IO)}$                        | General-purpose voltage measurement input voltage (PRM_IOx and SEC_IOx) (x = 0 to 7)                         | —                                                                                                                                                                                           | -0.3 | —   | 5.5  | V    |
| $V_{I(GPIO)}$                      | Digital general-purpose input output (GPIO0_CS2N, GPIO1_MISO2, GPIO2_SCL_SCLK2, GPIO3_SDA_MOSI2, GPIO4_MISO) | —                                                                                                                                                                                           | -0.3 | —   | 5.5  | V    |
| $V_{I(ISENSE)}$                    | PRM_ISENSE, PRM_ISENSE, SEC_ISENSE, SEC_ISENSE precision current measurement input voltage                   | —                                                                                                                                                                                           | -0.4 | —   | 5.5  | V    |
| $V_{I(VISENSE)}$                   | PRM_VISENSE, PRM_VISENSE, SEC_VISENSE, SEC_VISENSE precision voltage and current measurement input voltage   | —                                                                                                                                                                                           | -0.4 | —   | 5.5  | V    |
| $V_{I(PSC)}$                       | PRM_PSCHS, PRM_PSCLS, SEC_PSCHS, and SEC_PSCLS voltage                                                       | —                                                                                                                                                                                           | -0.3 | —   | 25   | V    |
| $V_{I(CER)}$                       | PRM_PSCCER and SEC_PSCCER voltage                                                                            | —                                                                                                                                                                                           | -0.3 | —   | 25   | V    |
| $V_{I(CFG)}$                       | PSC_CFG input voltage                                                                                        | —                                                                                                                                                                                           | -0.3 | —   | 5.5  | V    |
| $I_{reverse(ccd)}$                 | Current from PRM_PSCCER to PRM_VBAT or from SEC_PSCCER to SEC_VBAT                                           | Reverse current through the PSC charge current limiter diode in case of power loss                                                                                                          | —    | —   | 100  | mA   |
| $V_{I(DDIO)}$                      | VDDIO voltage                                                                                                | —                                                                                                                                                                                           | -0.3 | —   | 5.5  | V    |
| $V_{bus(TPL)}$                     | Voltage on TPL communication bus pins (RXTXHP, RXTXHN, RXTXLP, RXTXLN)                                       | —                                                                                                                                                                                           | -27  | —   | 40   | V    |
| <b>ESD ratings</b>                 |                                                                                                              |                                                                                                                                                                                             |      |     |      |      |
| $V_{ESD1}$                         | Electrostatic discharge voltage                                                                              | At any pin; human body model (HBM): according to AEC-Q100-002 (100 pF, 1.5 kΩ)                                                                                                              | -2   | —   | 2    | kV   |
| $V_{ESD2}$                         | Electrostatic discharge voltage                                                                              | CSN_RXTXLN, RXTXLP, MOSI_RXTXHP, SCLK_RXTXHN                                                                                                                                                | -4   | —   | 4    | kV   |
| $V_{ESD3-2}$                       | Electrostatic discharge voltage                                                                              | At all pins; charged device model (CDM): according to JEDEC JS-002-2018                                                                                                                     | -500 | —   | 500  | V    |
| $V_{ESD4-2}$                       | Electrostatic discharge voltage                                                                              | At corner pins; CDM: according to JEDEC JS-002-2018                                                                                                                                         | -750 | —   | 750  | V    |
| <b>Termal ratings</b>              |                                                                                                              |                                                                                                                                                                                             |      |     |      |      |
| $T_j$                              | Junction temperature                                                                                         | —                                                                                                                                                                                           | -40  | —   | 150  | °C   |
| $T_{reflow(peak)}$                 | Peak reflow temperature                                                                                      | Pin soldering temperature limit is for 30 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause a malfunction or permanent damage to the device. | —    | —   | 260  | °C   |
| $T_{stg}$                          | Storage temperature                                                                                          | —                                                                                                                                                                                           | -55  | —   | 150  | °C   |

## 8 Revision history

Table 4. Revision history

| Document ID | Release date    | Description     |
|-------------|-----------------|-----------------|
| MC33777B_PB | 23 January 2026 | Initial version |

## Legal information

### Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

### Disclaimers

**Limited warranty and liability** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Limiting values** — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

**Terms and conditions of commercial sale** — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <https://www.nxp.com/profile/terms>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**HTML publications** — An HTML version, if available, of this document is provided as a courtesy. Definitive information is contained in the applicable document in PDF format. If there is a discrepancy between the HTML document and the PDF document, the PDF document has priority.

**Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

**Security** — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP.

NXP has a Product Security Incident Response Team (PSIRT) (reachable at [PSIRT@nxp.com](mailto:PSIRT@nxp.com)) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

**Suitability for use in automotive applications (functional safety)** — This NXP product has been qualified for use in automotive applications. It has been developed in accordance with ISO 26262, and has been ASIL classified accordingly. If this product is used by customer in the development of, or for incorporation into, products or services (a) used in safety critical applications or (b) in which failure could lead to death, personal injury, or severe physical or environmental damage (such products and services hereinafter referred to as "Critical Applications"), then customer makes the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. As such, customer assumes all risk related to use of any products in Critical Applications and NXP and its suppliers shall not be liable for any such use by customer. Accordingly, customer will indemnify and hold NXP harmless from any claims, liabilities, damages and associated costs and expenses (including attorneys' fees) that NXP may incur related to customer's incorporation of any product in a Critical Application.

**NXP B.V.** — NXP B.V. is not an operating company and it does not distribute or sell products.

## Licenses

**Purchase of NXP ICs with NFC technology** — Purchase of an NXP Semiconductors IC that complies with one of the Near Field Communication (NFC) standards ISO/IEC 18092 and ISO/IEC 21481 does not convey an implied license under any patent right infringed by implementation of any of those standards. Purchase of NXP Semiconductors IC does not include a license to any NXP patent (or other IP right) covering combinations of those products with other products, whether hardware or software.

## Trademarks

Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners.

**NXP** — wordmark and logo are trademarks of NXP B.V.

## Tables

---

|                                |   |                                |    |
|--------------------------------|---|--------------------------------|----|
| Tab. 1. Part numbers .....     | 3 | Tab. 3. Limiting values .....  | 9  |
| Tab. 2. Pinout LQFP64_EP ..... | 6 | Tab. 4. Revision history ..... | 10 |

## Figures

---

|                              |   |                              |   |
|------------------------------|---|------------------------------|---|
| Fig. 1. Block diagram .....  | 4 | Fig. 4. MC33778 pinout ..... | 5 |
| Fig. 2. MC33777 pinout ..... | 5 | Fig. 5. MC33776 pinout ..... | 5 |
| Fig. 3. MC33779 pinout ..... | 5 |                              |   |

## Contents

---

|   |                             |    |
|---|-----------------------------|----|
| 1 | General description .....   | 1  |
| 2 | Features and benefits ..... | 2  |
| 3 | Applications .....          | 3  |
| 4 | Ordering information .....  | 3  |
| 5 | Block diagram .....         | 4  |
| 6 | Pinning information .....   | 5  |
| 7 | Limiting values .....       | 9  |
| 8 | Revision history .....      | 10 |
|   | Legal information .....     | 11 |

---

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

---