NXP Semiconductors Product Brief

# **NXP SDHC Stack Product Brief**

Contents

| 1. | Software Product Overview                          | 1 |
|----|----------------------------------------------------|---|
| 2. | Software Content                                   | 2 |
| 3. | Supported Targets                                  | 3 |
| 4. | Quality, Standards Compliance and Testing Approach | 3 |
| 5. | Document Information                               | 3 |

#### 1. Software Product Overview

SDHC (Secure Digital High Capacity) Stack is implemented by NXP in order to provide API for accessing SD bus interface via S32 SDK/RTD uSDHC driver and for accomplishing uSDHC driver and FatFs integration. SDHC delivers solution that can access SD/SDIO/MMC from any vendors.

FatFs is a generic FAT/exFAT file-system module for small embedded systems. The FatFs module is written in compliance with ANSI C (C89) and completely separated from the disk I/O layer. Therefore, it is independent of the platform.

#### NXP SDHC Stack Product Brief Rev 2.0, 02/2023



## 2. Software Content

SDHC stack provides the following application programming interface (API):

- **SDHC API:** The SDHC APIs layer (usdhc\_impl) implements initialization of low leveluSDHC driver, callbacks and card detection.
- **FATFS API:** The FATFS APIs layer (usdhc\_fatfs\_impl) implements file system APIs. This layer is independent on SDHC Stack. It uses Disk I/O interface to communicate with card. FATFS provides various file-system functions for user application.

## 3. Supported Targets

The following table shows the supported platforms for SDHC stack.

| Product                    | Devices  | Toolchains             | IDEs              | Supported<br>NXPSoftware          | os       |
|----------------------------|----------|------------------------|-------------------|-----------------------------------|----------|
| SDHC stack for<br>MPC574XG | MPC574XG | GNU C,<br>GHS,<br>DIAB | S32 Design Studio | SDK drivers for<br>MPC57XX family | FreeRTOS |
| SDHC stack for<br>S32G274A | S32G274A | GNU C                  | S32 Design Studio | RTD for S32G                      | FreeRTOS |
| SDHC stack for<br>S32V23x  | S32V23x  | GNU C,<br>GHS, DIAB    | S32 Design Studio | SDK drivers for<br>S32V23X family | FreeRTOS |
| SDHC stack for<br>S32R45   | S32R45   | GNU C,<br>GHS, DIAB    | S32 Design Studio | RTD for S32R45                    | FreeRTOS |
| SDHC stack for<br>S32G399A | S32G399A | GNU C,<br>GHS, DIAB    | S32 Design Studio | RTD for S32G                      | FreeRTOS |

Table 1. Supported platforms, toolchains, etc.

#### 4. Quality, Standards Compliance and Testing Approach

SDHC Stack is developed according to NXP Software Development Processes that areAutomotive-SPICE, IATF 16949 and ISO9001 compliant.

## **5. Document Information**

#### Table 2. Revision History

| Revision | Date       | Description     |
|----------|------------|-----------------|
| Rev 1.0  | 07/07/2021 | Initial version |
| Rev 2.0  | 07/02/2023 | Update          |

NXP SDHC Stack Product Brief Rev 2.0, 02/2023

#### How to Reach Us:

Home Page: nxp.com

Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: <u>nxp.com/SalesTermsandConditions</u>.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C 5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorIQ, QorIQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. ARM, AMBA, ARM Powered, Artisan, Cortex, Jazelle, Keil, SecurCore, Thumb, TrustZone, and µVision are registered trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. ARM7, ARM9, ARM11, big.LITTLE, CoreLink, CoreSight, DesignStart, Mali, mbed, NEON, POP, Sensinode, Socrates, ULINK and Versatile are trademarks of ARM Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

NXP B.V. 2023. All rights reserved.

Document Number: 1.0 Rev 2.0