

Freescale Semiconductor Addendum

Document Number: MPC8572ERMAD Rev. 2.2, 10/2009

# Errata to MPC8572E PowerQUICC<sup>™</sup> III Integrated Processor Reference Manual, Rev. 2

This document describes substantive changes to the *MPC8572E PowerQUICC<sup>TM</sup> III Integrated Host Processor Reference Manual*, revision 2. For convenience, the chapter number and section number of the errata item in the reference manual are provided. Items in bold are new since the last revision of this document.

Changes

To locate any published updates for this document, visit our website listed on the back cover of this document.

## Section, Page

2.4, 2-66 In Table 2-11, "Memory Map," change reset value for PORDEVSR2 to "see ref." Change "TSEC\_1588\_CLK\_IN" to "TSEC\_1588\_CLK" in 3.1, 3-4 Figure 3-2, "MPC8572E Signal Groupings (2/3) (Continued)." In Table 4-5, "CCSRBAR Bit Settings" add clarification for BASE\_ADDR (bits 4.3.1.1.2, 4-6 8–23) field description from: "Identifies the 16 most-significant address bits of the window," to: "Identifies the16 most-significant address bits of the 36-bit window." Remove sentence, "There is no default value for this PLL ratio; these signals must 4.4.3.1, 4-13 be pulled to the desired values." In Table 4-9, "CCB Clock PLL Ratio," replace "no default" in Functional Signals 4.4.3.1, 4-13 column with "default (111)." 4.4.3.2, 4-13 Remove sentence, "There is no default value for this PLL ratio; these signals must be pulled to the desired values."





| Section, Page No. | Changes                                                                                                                                                                                                                                                                                             |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4.4.3.3, 4-14     | In Table 4-11, "e500 Core0 Clock PLL Ratios," and Table 4-12, "e500 Core1 Clock PLL Ratios," change "010" to "Reserved."                                                                                                                                                                            |
| 4.4.3.2, 4-14     | In Table 4-10, "DDR Complex Clock PLL Ratio," replace "no default" in Functional Signals column with "default (111)."                                                                                                                                                                               |
| 4.4.3.3, 4-14     | In Table 4-11, "e500 Core0 Clock Pll Ratios," and Table 4-12, "e500 Core1 Clock PLL Ratios," replace "no default" in Functional Signals column with "default (111)."                                                                                                                                |
| 4.4.3.3, 4-14     | Remove sentence, "There is no default value for this PLL ratio; these signals must be pulled to the desired values."                                                                                                                                                                                |
| 4.4.4.3.1, 4-32   | Add the following sentence to the first paragraph and remove the remainder of the section:                                                                                                                                                                                                          |
|                   | "Please refer to the <i>MPC</i> 8572 <i>E</i> Integrated Processor Hardware Specifications, for specific supported frequencies."                                                                                                                                                                    |
| 6.10.2, 6-25      | In Figure 6-33, "Hardware Implementation-Dependent Register 1 (HID1),"<br>update Access from "Supervisor read/write" to "Supervisor Mixed."                                                                                                                                                         |
| 7.3.1.1, 7-9      | In Figure 7-7, "L2 Control Register (L2CTL)," update Access from "Read/Write" to "Mixed."                                                                                                                                                                                                           |
| 9.3.2.1, 9-8      | In Table 9-3, "Memory Interface Signals—Detailed Signal Descriptions," change signal description of MA[15:0] from:                                                                                                                                                                                  |
|                   | "Assertion/Negation—The address is always driven when the memory controller is enabled. It is valid when a transaction is driven to DRAM (when $\overline{\text{MCS}}n$ is active)."                                                                                                                |
|                   | to:                                                                                                                                                                                                                                                                                                 |
|                   | "Assertion/Negation—The address lines are only driven when the controller has a command scheduled to issue on the address/CMD bus; otherwise they will be at high-Z. It is valid when a transaction is driven to DRAM (when $\overline{\text{MCS}}n$ is active)."                                   |
| 9.4.1.5, 9-20     | In Table 9-10, "TIMING_CFG_0 Field Descriptions," add the following statement to ODT_PD_EXIT] (bits 20–23) field description: "ODT_PD_EXIT must be greater than TIMING_CFG_5[RODT_ON] when using RODT_ON overrides and must be greater than TIMING_CFG_5[WODT_ON] when using WODT_ON overrides."    |
| 9.4.1.9, 9-29     | In Table 9-14, "DDR_SDRAM_CFG_2 Field Descriptions," update<br>DDR_SDRAM_CFG_2[DQS_CFG] field description to designate a value of 0x0<br>as reserved. (Note that since the default value for this field is reserved, software<br>must configure this field to a valid value during initialization.) |
| 9.4.1.21, 9-42    | In Table 9-27, "DDR_WRLVL_CNTL Field Descriptions," remove the statement "In addition, write leveling is not supported for DDR3 mirrored DIMMs" from description of DDR_WRLVL_CNTL[WRLVL_EN].                                                                                                       |
| 9.4.1.24, 9-46    | Change the third paragraph to the following:<br>"Hardware DDR driver calibration is enabled by setting DDRCDR_1[DHC_EN].                                                                                                                                                                            |



#### Changes

## NOTE

All driver calibration, whether by software or hardware, should be done before the DDR controller is enabled (before DDR\_SDRAM\_CFG[MEM\_EN] is set)."

**9.4.1.24/25, 9-48** In Table 9-30, "DDRCDR\_1 Field Descriptions," and Table 9-31, "DDRCDR\_2 Field Descriptions," update ODT (bits 12–13) field description as follows:

| Bits  | Name | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12–13 | ODT  | $ \begin{array}{l} \mbox{ODT termination value for IOs. This field is combined with DDRCDR_2[ODT] to determine the termination value. Below is the termination based on concatenating these two fields. 000 75 \Omega 001 55 \Omega 001 55 \Omega 010 60 \Omega 011 50 \Omega 100 150 \Omega 100 150 \Omega 101 43 \Omega 110 120 \Omega 111 Reserved Note that the order of concatenation is (from left to right) DDRCDR_1[ODT], DDRCDR_2[ODT] \\ \end{array} $ |

| 9.5, 9-60          | Remove final sentence of first paragraph of section, which reads "However, write leveling is not supported if these DIMMs are used."                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9.6.2, 9-83        | Add the following parenthetical to the second sentence of the first paragraph of this section: "Note that 200 ms (500 ms for DDR3) must elapse after DRAM clocks are stable"                                                                                                                                                                                                                                                                                                                                                                                                |
| 9.5.11, 9-83       | Add the following text as an introductory paragraph to Table 9-61: "DDR SDRAM ECC Syndrome Encoding, "In 32-bit mode, Table 9-61 is split into 2 halves. The first half, consisting of rows 0–31, is used to calculate the ECC bits for the first 32 data bits of any 64-bit granule of data. This always applies to the odd data beats on the DDR data bus. The second half of the table, consisting of rows 32–63, is used to calculate the ECC bits for the second 32 bits of any 64-bit granule of data. This always applies to the odd ata beats on the DDR data bus." |
| 9.6.1, 9-88        | In Table 9-65, "Programming Differences Between Memory Types," update DDR2 in the DQS_CFG configuration row from "Can be set to either 00 or 01, depending on if differential strobes are used" to "Should be set to 01."                                                                                                                                                                                                                                                                                                                                                   |
| Chapter 10         | Remove all references to "RCWL" and "RCWH."<br>Change "Message Shared," to "Message Signaled."                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 10.3.1, 10-20      | Update the Access from "Read/Write" to "Mixed" in the following register figures:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| • Figure 10-9, "In | nterprocessor Interrupt Vector/Priority Register (IPIVPRn)."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

- Figure 10-11, "Global Timer Vector/Priority Register (GTVPRxn)."
- Figure 10-34, "Shared Message Signaled Interrupt Vector/Priority Register (MSIVPRs)."

# NP

Section, Page No.

### Changes

- Figure 10-38, "External Interrupt Vector/Priority Registers (EIVPR0–EIVPR11)."
- Figure 10-40, "Internal Interrupt Vector/Priority Registers (IIVPRs)."
- Figure 10-42, "Messaging Interrupt Vector/Priority Registers (MIVPRn).

**10.3.7.6, 10-48** In Figure 10-43, "Messaging Interrupt Destination Registers (MIDR*n*)," and Table 10-43, "MIDR*n* Field Descriptions," make bits EP, Cl0 and Cl1 reserved, as follows:



## Figure 10-43. Messaging Interrupt Destination Registers (MIDRn)

## Table 10-43. MIDRn Field Descriptions

| Bits | Name | Description                                                                                                                                                                                                                                                                                                                                                                  |
|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0–29 | —    | Reserved, should be cleared.                                                                                                                                                                                                                                                                                                                                                 |
| 30   | P1   | <ul> <li>Processor core 1. Indicates whether processor core 1 receives the interrupt through <i>int.</i></li> <li>0 Processor core 1 does not receive this interrupt.</li> <li>1 Directs the interrupt to processor core 1 through the assertion of <i>int1</i>.</li> <li>Note: Reserved in single-processor implementations.</li> </ul>                                     |
| 31   | P0   | <ul> <li>Processor core 0. Indicates whether processor core 0 receives the interrupt.</li> <li>0 Processor core 0 does not receive this interrupt.</li> <li>1 Directs the interrupt to processor core 0 through the assertion of <i>int0</i>.</li> <li>The default destination is for processor core 0 to receive this external interrupt after the PIC is reset.</li> </ul> |

Changes

11.1, 11-4

Replace Figure 11-2, "SEC Functional Modules," with the following updated figure:



## 11.4, 11-32 In Figure 11-10, "Descriptor Format Summary," use the following updated rows for AES-XCBC, AE-CMAC, and KEU f9.

| 0001_0<br>common_      | Length | reserved | Context In | Key      | Main Data<br>In | reserved | Context Out | ICV Out  |
|------------------------|--------|----------|------------|----------|-----------------|----------|-------------|----------|
| AES-XCBC,<br>AES-CMAC  | Extent | reserved | reserved   | reserved | reserved        | ICV In   | reserved    | reserved |
| 0001_0<br>common_      | Length | reserved | Context In | Key      | Main Data<br>In | reserved | Context Out | ICV Out  |
| no snoop for<br>KEU f9 | Extent | reserved | reserved   | reserved | reserved        | reserved | reserved    | reserved |

# 11.6.3.1, 11-52 Replace Figure 11-18, "EU Assignment Status Register (EUASR)" with the following:



11.6.3.4, 11-58

Add the following paragraph to the Note:

"For this reason, the ICR is ineffective in clearing the RNG Done bit (bit 47) in the ISR. The user should use the IER to mask the RNG Done interrupt. To



| Section, Page No.  | Changes                                                                                                                                                                                                        |  |  |  |  |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                    | determine whether a descriptor-based RNG request is complete, the user should rely on Channel Done interrupts."                                                                                                |  |  |  |  |
| 11.7.1.1, 11-64    | In Table 11-22, "AESU Mode Register Field Descriptions," update bit 59 field description to use context registers 5–6 in CMAC Cipher Mode description instead of context registers 3–4.                        |  |  |  |  |
| 11.7.1.11, 11-75   | Add sentence "Context register assignments for cipher modes for confidentiality, data integrity, and combined confidentiality and integrity are described in the following subsections" to the end of section. |  |  |  |  |
| 11.7.1.11.1, 11-76 | Modify the bulleted list to say the following:                                                                                                                                                                 |  |  |  |  |
|                    | • Context register 1 holds the most significant bytes of the initialization vector (bytes 1–8).                                                                                                                |  |  |  |  |
|                    | • Context register 2 holds the least significant bytes of the initialization vector (bytes 9–16).                                                                                                              |  |  |  |  |
| 11.7.1.11.1, 11-76 | Add section "Context for Confidentiality Cipher Modes," reading as follows:                                                                                                                                    |  |  |  |  |
|                    | "The context registers for the different cipher modes which provide<br>confidentiality only are summarized in Table 11-29. The registers are described in<br>more detail in the following subsections."        |  |  |  |  |
| 11.7.1.11.1, 11-76 | Add "Context for ECB Mode                                                                                                                                                                                      |  |  |  |  |
|                    | ECB does not use any context registers" before "Context for CBC, CBC-RBP, OFP, and CFB128 Cipher Modes."                                                                                                       |  |  |  |  |
|                    | Remove numbering to make old 11.7.1.11.1–11.7.1.11.3 subsections.                                                                                                                                              |  |  |  |  |
| 11.7.1.11.6, 11-80 | Add the following note:                                                                                                                                                                                        |  |  |  |  |
|                    | NOTE                                                                                                                                                                                                           |  |  |  |  |

## NOTE

AES-CCM mode does not support zero-length AAD and zero-length payload simultaneously. Either the AAD length or the payload length must be at least 1 byte.

11.7.1.11.7, 11-83 Replace shaded heading cells in Table 11-33, "GCM Encryption Context," with the following:

|                     | GCM Encrypt (Outbound)                              |                                                  |                 |          |          |  |  |
|---------------------|-----------------------------------------------------|--------------------------------------------------|-----------------|----------|----------|--|--|
|                     | Mode Register (ECM = 10, AUX0 = 0, CM = 01, ED = 1) |                                                  |                 |          |          |  |  |
| Context<br>Register |                                                     | AUX1 Value                                       | AUX2 Value      |          |          |  |  |
|                     | Inputs                                              |                                                  |                 | Outputs  |          |  |  |
|                     |                                                     | AUX1 = 1                                         |                 |          |          |  |  |
|                     | AUX1 = 0                                            | last AAD or text<br>data segment, or<br>MAC only | last IV segment | AUX2 = 0 | AUX2 = 1 |  |  |

# NP

### Section, Page No.

#### Changes

11.7.1.11.7, 11-84 Replace shaded heading cells in Table 11-34, "GCM Decryption Context," with the following:

|                     | GCM Decrypt (Inbound)                                    |                                                  |                 |          |          |  |
|---------------------|----------------------------------------------------------|--------------------------------------------------|-----------------|----------|----------|--|
|                     | Mode Register (ECM = 10, AUX0 = 0 or 1, CM = 01, ED = 0) |                                                  |                 |          |          |  |
|                     |                                                          | AUX1 Value                                       | AUX2 Value      |          |          |  |
| Context<br>Register | Inputs                                                   |                                                  |                 | Outputs  |          |  |
|                     |                                                          | AUX1 = 1                                         |                 |          |          |  |
|                     | AUX1 = 0                                                 | last AAD or text<br>data segment, or<br>MAC only | last IV segment | AUX2 = 0 | AUX2 = 1 |  |

# 11.7.1.11.7, 11-85 Replace shaded heading cells in Table 11-35, "GCM w/ICV Context" with the following:

|                     | GCM with ICV (Inbound)                                   |                                                  |                 |          |          |  |  |
|---------------------|----------------------------------------------------------|--------------------------------------------------|-----------------|----------|----------|--|--|
|                     | Mode Register (ECM = 11, AUX0 = 0 or 1, CM = 01, ED = 0) |                                                  |                 |          |          |  |  |
| Context<br>Register |                                                          | AUX1 Value                                       | AUX2 Value      |          |          |  |  |
|                     | Inputs                                                   |                                                  |                 | Outputs  |          |  |  |
|                     |                                                          | AUX1 = 1                                         |                 |          |          |  |  |
|                     | AUX1 = 0                                                 | last AAD or text<br>data segment, or<br>MAC only | last IV segment | AUX2 = 0 | AUX2 = 1 |  |  |

## 11.7.1.11.7, 11-86 Replace shaded heading cells in Table 11-36, "GCM-GHASH Context" with the following:

|                     | GCM-GHASH (Only GHASH Computed) |                                                      |                 |          |          |  |  |  |
|---------------------|---------------------------------|------------------------------------------------------|-----------------|----------|----------|--|--|--|
|                     |                                 | Mode Register (ECM = 10, AUX0 = 10, CM = 01, ED = 1) |                 |          |          |  |  |  |
| Context<br>Register |                                 | AUX1 Value                                           | AUX2 Value      |          |          |  |  |  |
|                     | Inputs                          |                                                      |                 | Outputs  |          |  |  |  |
|                     |                                 | AUX1 = 1                                             |                 |          |          |  |  |  |
|                     | AUX1 = 0                        | last AAD or text<br>data segment, or<br>MAC only     | last IV segment | AUX2 = 0 | AUX2 = 1 |  |  |  |

11.7.1.11.8, 11-92 Update second sentence of paragraph to read: "Any key data written to bytes beyond the key size (as specified in the key size register) is ignored."



Changes

| -                                                      | 0                                                                                                                               | 66                                                                                                                                                                                                                                                                                                               | 3                                   |  |  |  |  |  |  |
|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--|--|--|--|--|--|
| Field                                                  |                                                                                                                                 | Key 1U Register                                                                                                                                                                                                                                                                                                  |                                     |  |  |  |  |  |  |
| Reset                                                  |                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                | Key                                 |  |  |  |  |  |  |
| R/W                                                    |                                                                                                                                 | R/W                                                                                                                                                                                                                                                                                                              | 10                                  |  |  |  |  |  |  |
| Addr                                                   |                                                                                                                                 | AESU 0x3_4400                                                                                                                                                                                                                                                                                                    |                                     |  |  |  |  |  |  |
| Field                                                  |                                                                                                                                 | Key 1L Register                                                                                                                                                                                                                                                                                                  |                                     |  |  |  |  |  |  |
| Reset                                                  |                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                | Key                                 |  |  |  |  |  |  |
| R/W                                                    |                                                                                                                                 | R/W                                                                                                                                                                                                                                                                                                              | 1L                                  |  |  |  |  |  |  |
| Addr                                                   |                                                                                                                                 | AESU 0x3_4408                                                                                                                                                                                                                                                                                                    |                                     |  |  |  |  |  |  |
| Field                                                  |                                                                                                                                 | Key 2U Register                                                                                                                                                                                                                                                                                                  |                                     |  |  |  |  |  |  |
| Reset                                                  |                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                | Key                                 |  |  |  |  |  |  |
| R/W                                                    |                                                                                                                                 | R/W                                                                                                                                                                                                                                                                                                              | 2Ú                                  |  |  |  |  |  |  |
| Addr                                                   |                                                                                                                                 | AESU 0x3_4410                                                                                                                                                                                                                                                                                                    |                                     |  |  |  |  |  |  |
| Field                                                  |                                                                                                                                 | Key 2L Register                                                                                                                                                                                                                                                                                                  |                                     |  |  |  |  |  |  |
| Reset                                                  |                                                                                                                                 | 0                                                                                                                                                                                                                                                                                                                | Key                                 |  |  |  |  |  |  |
| R/W                                                    |                                                                                                                                 | R/W                                                                                                                                                                                                                                                                                                              | 2L                                  |  |  |  |  |  |  |
| Addr                                                   |                                                                                                                                 | AESU 0x3_4418                                                                                                                                                                                                                                                                                                    |                                     |  |  |  |  |  |  |
| _                                                      |                                                                                                                                 | Figure 11-19. AESU Key Registers                                                                                                                                                                                                                                                                                 |                                     |  |  |  |  |  |  |
| 1.7.3.6, 11                                            | 1-105                                                                                                                           | Update bit numbering of Figure 11-47, "CRCU Control Register," so the row reads 0–31 instead of 32–63.                                                                                                                                                                                                           | hat the first                       |  |  |  |  |  |  |
| 1.7.3.12, 1                                            | 11-110                                                                                                                          | Remove this section.                                                                                                                                                                                                                                                                                             |                                     |  |  |  |  |  |  |
| 1.7.3.13, 1                                            | 11-110                                                                                                                          | In Figure 11-51, "CRCU Context Register (Write)," change access fro<br>"Read/Write" to "Write Only." In Figure 11-52, "CRCU Context Regi<br>(Read-Default Mode)," change access from "Read/Write" to "Read Of<br>Figure 11-53, "CRCU Context Register (Read-Raw Mode)," change a<br>"Read/Write" to "Read only." | m<br>ster<br>nly." In<br>ccess from |  |  |  |  |  |  |
| 4.1, 14-1 In Figure 14-1, "Enh<br>signal enumeration t |                                                                                                                                 | In Figure 14-1, "Enhanced Local Bus Controller Block Diagram," upo<br>signal enumeration to state "LA[27:31]."                                                                                                                                                                                                   | late LA                             |  |  |  |  |  |  |
| 4.2, 14-4                                              |                                                                                                                                 | In Table 14-1, "Signal Properties—Summary," update LA signal enun state "LA[27:31]."                                                                                                                                                                                                                             | neration to                         |  |  |  |  |  |  |
| 4.2, 14-5                                              | In Table 14-2, "Enhanced Local Bus Controller Detailed Signal Descriptions," update LA signal enumeration to state "LA[27:31]." |                                                                                                                                                                                                                                                                                                                  |                                     |  |  |  |  |  |  |

## 11.7.1.11.8, 11-92 Add the following figure:



| Section, Page No. | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14.3.1.1, 14-11   | In Figure 14-2, "Base Registers (BRn)," change reset value of reserved bit 30 from 1 to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 14.3.1.14, 14-32  | In Table 14-21, "LBCR Field Descriptions," modify AHD (bit 10) field description, as follows:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                   | Address hold disable. Removes part of the hold time for LAD with respect to LALE in order to lengthen the LALE pulse.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                   | 0 During address phases on the local bus, the LALE signal negates one<br>platform clock period prior to the address being invalidated. At 33.3 MHz,<br>this provides 3 ns of additional address hold time at the external address<br>latch.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                   | 1 During address phases on the local bus, the LALE signal negates 0.5<br>platform clock period prior to the address being invalidated. This halves the<br>address hold time, but extends the latch enable duration. This may be<br>necessary for very high frequency designs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 14.3.1.14, 14-32  | Modify hold time values in description of AHD in Table 14-21, "LBCR Field Descriptions" as follows:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                   | 0 During address phases on the local bus, the LALE signal negates 1 platform clock period prior to the address being invalidated. At 533 MHz, this provides 1.8 ns of address hold time at the external address latch.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                   | 1 During address phases on the local bus, the LALE signal negates $\frac{1}{2}$ platform clock period prior to the address being invalidated. This halves the address hold time, but extends the latch enable duration. This may be necessary for very high frequency designs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 14.3.1.15, 14-33  | In Figure 14-19, "Clock Ratio Register (LCRR)," update final four bits in reset value from "1,0,0,0" to " $n,n,0,0$ ".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 14.4.1.2, 14-42   | Update second paragraph to reads as follows:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                   | "To ensure adequate hold time on the external address latch, LALE negates earlier<br>than the address changes on LAD during address phases. By default, LALE<br>negates earlier by 1 platform clock period. For example, if the platform clock is<br>operating at 533 MHz, then 1.8 ns of address hold time is introduced. However, at<br>higher frequencies, the duration of the shortened LALE pulse may not meet the<br>minimum latch enable pulse width specifications of some latches. In such cases,<br>setting LBCR[AHD] = 1 increases the LALE pulse width by ½ platform clock<br>cycle, but decreases the address hold time by the same amount. If both longer hold<br>time and longer LALE pulse duration are needed, then the address phase can be<br>extended using the ORn[EAD] and LCRR[EADC] fields, and the LBCR[AHD]<br>bit can be left at 0. However, this will add latency to all address tenures. |
| 14.4.2, 14-47     | Update Figure 14-32, "Enhanced Local Bus to GPCM Device Interface," so that LAD[0:31] of the eLBC connects to the Latch at [12:26] and then connects to A[19:5] in the Memory/Peripheral.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



| Section, Page No. | Changes                                                                                                                                                                                                                            |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14.4.2.5, 14-56   | In Table 14-32, "Boot Bank field Values after Reset for GPCM as Boot<br>Controller," update SCY reset default value from "1111" to "From<br>por_cfg_scy[1:3]."                                                                     |
| 14.4.4.1, 14-81   | Add the following note to fields LAST and UTA in Table 14-39, "RAM Word Field Descriptions":                                                                                                                                       |
|                   | "In case of UPM writes, program UTA and LAST in same RAM word.                                                                                                                                                                     |
|                   | In case of UPM reads, program UTA and LAST in consecutive or same RAM words."                                                                                                                                                      |
| 14.4.4.9, 14-86   | Add the following paragraph to "LGPL[0:5] Signal Negation (LAST)":                                                                                                                                                                 |
|                   | "In case of UPM writes, program UTA and LAST in same RAM word. In case of UPM reads, program UTA and LAST in consecutive or same RAM words."                                                                                       |
| 14.5.4, 14-95     | In first paragraph of sections 14.5.4.4, 14.5.4.5, and 14.5.4.6, change FMR[OP]=01 to FMR[OP]=11.                                                                                                                                  |
| 15.2, 15.4        | Change the last bullet to say the following: "Hardware assist for 1588-compliant timestamping (1588 not supported in conjunction with SGMII 10/100)."                                                                              |
| 15.4, 15-8        | In Table 15-1, "eTSEC <i>n</i> Network Interface Signal Properties," modify statement in the signal descriptions for TSEC <i>n</i> _TXD[7:4] and TSEC <i>n</i> _TXD[3:0] from "unused, output driven zero" to "unused."            |
| 15.5.2, 15-16     | In Table 15-4, "Module Memory Map update reset values of RQFCR and RQFPR from "all zeros" to "undefined."                                                                                                                          |
| 15.5.2, 15-23     | In Table 15-4, "Module Memory Map," change the access for CAR1 and CAR2 registers from R/W to w1c.                                                                                                                                 |
| 15.5.2, 15-25     | In Table 15-4, "Module Memory Map," change the access of TMR_TEVENT from R/W to w1c.                                                                                                                                               |
| 15.5.3.1.3, 15-29 | Add fifth bullet reading, "Special function interrupts are: FGPI, MSRO, MMRD, and MMRW," to item number three in the numbered item list.                                                                                           |
| 15.5.3.1.3, 15-30 | In Table 15-7, "IEVENT Field Descriptions," change the second sentence of the CRL (bit 14) field description to say the following: "The frame is discarded without being transmitted and the queue halts (TSTAT[THLTn] set to 1)." |
| 15.5.3.1.6, 15-36 | In Table 15-10, "ECNTRL Field Descriptions," update CLRCNT (bit 17) field description to read as follows:                                                                                                                          |
|                   | "Clear all statistics counters and carry registers.                                                                                                                                                                                |
|                   | 0 Allow MIB counters to continue to increment and keep any overflow indicators.                                                                                                                                                    |
|                   | 1 Reset all MIB counters and CAR1 and CAR2.                                                                                                                                                                                        |
|                   | This bit is self-resetting."                                                                                                                                                                                                       |
| 15.5.3.1.6, 15-36 | In Table 15-10, "ECNTRL Field Descriptions," update AUTOZ (bit 18) field description to read as follows:                                                                                                                           |
|                   | "Automatically zero MIB counter values and carry registers.                                                                                                                                                                        |

|  | 7 |  |
|--|---|--|
|  |   |  |
|  |   |  |

| Section, Page No. | Changes                                                                                                                                                                                                                                                                                                                                                        |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | 0 The user must write the addressed counter zero after a host read.                                                                                                                                                                                                                                                                                            |
|                   | 1 The addressed counter value is automatically cleared to zero after a host read.                                                                                                                                                                                                                                                                              |
|                   | This is a steady state signal and must be set prior to enabling the Ethernet controller and must not be changed without proper care."                                                                                                                                                                                                                          |
| 15.5.3.1.6, 15-36 | In Table 15-10, "ECNTRL Field Descriptions," update GMIIM (bit 25) field description to say the following:                                                                                                                                                                                                                                                     |
|                   | "GMII interface mode. If this bit is set, a PHY with a GMII interface is expected<br>to be connected. If cleared, a PHY with an MII or RMII or RGMII interface is<br>expected. The user should then set MACCFG2[I/F Mode] accordingly. The state<br>of this status bit is defined during power-on reset. See Section 4.4.3, "Power-On<br>Reset Configuration." |
|                   | 0 MII or RMII or RGMII mode interface expected                                                                                                                                                                                                                                                                                                                 |
|                   | 1 GMII mode interface expected"                                                                                                                                                                                                                                                                                                                                |
| 15.5.3.1.6, 15-36 | In Table 15-10, "ECNTRL Field Descriptions," add the following note to ECNTRL[R100M] bit description: "This bit must be cleared for 1-Gbps SGMII operation."                                                                                                                                                                                                   |
| 15.5.3.1.6, 15-37 | In Table 15-11, "eTSEC Interface Configurations," update GMIIM column so that GMIIM is set for GMII 1 Gbps and cleared for all other values.                                                                                                                                                                                                                   |
| 15.5.3.1.8, 15-39 | In Table 15-13, "DMACTRL Field Descriptions," change TOD field definition, as follows:                                                                                                                                                                                                                                                                         |
|                   | "1 eTSEC immediately fetches a new TxBD from ring 0."                                                                                                                                                                                                                                                                                                          |
| 15.5.3.2.1, 15-42 | In Table 15-15, "TCTRL Field Description," change TXSCHED field description<br>for 01 state to read as follows: "01 Priority scheduling mode. Frames from enabled<br>TxBD rings are serviced in ascending ring index order."                                                                                                                                   |
| 15.5.3.3.7, 15-64 | In Figure 15-30, "Receive Queue Filer Table Control Register Definition," update reset value from "all zeros" to "undefined."                                                                                                                                                                                                                                  |
| 15.5.3.3.8, 15-65 | In 15-31, "Receive Queue Filer Table Property IDs 0, 2—15 Register Definition," update reset value from "all zeros" to "undefined."                                                                                                                                                                                                                            |
| 15.5.3.5.1, 15-75 | In Table 15-42, "MACCFG1 Field Descriptions," update MACCFG1[Tx Flow] and MACCFG1[Rx Flow] field descriptions, to include sentence "Must be 0 if MACCFG2[Full Duplex] = $0$ ."                                                                                                                                                                                 |
| 15.5.3.5.1, 15-75 | In Table 15-42, "MACCFG1 Field Descriptions," add the following note to Tx_Flow and Rx_Flow: " <b>Note</b> : Should not be set when operating in Half-Duplex mode."                                                                                                                                                                                            |

#### Changes



| Bits | Name          | Description                                                                                                                                                                                                                                                                                                                                           |                                                                                                   |  |  |  |  |  |  |
|------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| 26   | Huge<br>Frame | Iuge frame enable. This bit is cleared by default.Limit the length of frames received to less than or equal to the maximum frame length value(MAXFRM[Maximum Frame]) and limit the length of frames transmitted to less than the maximumframe length.See Section 15.6.8, "Buffer Descriptors," for further details of buffer descriptor bit updating. |                                                                                                   |  |  |  |  |  |  |
|      |               | Frame type                                                                                                                                                                                                                                                                                                                                            | Frame type         Frame length         Packet<br>truncation         Buffer descriptor<br>updated |  |  |  |  |  |  |
|      |               | Receive or transmit                                                                                                                                                                                                                                                                                                                                   | yes                                                                                               |  |  |  |  |  |  |
|      |               | Receive= maximum frame lengthnono                                                                                                                                                                                                                                                                                                                     |                                                                                                   |  |  |  |  |  |  |
|      |               | Transmit                                                                                                                                                                                                                                                                                                                                              | Transmit = maximum frame length no yes                                                            |  |  |  |  |  |  |
|      |               | Receive or transmit         < maximum frame length         no         no                                                                                                                                                                                                                                                                              |                                                                                                   |  |  |  |  |  |  |
|      |               | 1 Frames are transmitted and received regardless of their relationship to the maximum fra<br>Note that if Huge Frame is cleared, the user must ensure that adequate buffer space is allo<br>received frames. See Section 16.5.3.6.5, "Maximum Frame Length Register (MAXFRM),"<br>information.                                                        |                                                                                                   |  |  |  |  |  |  |

## Table 15-43. MACCFG2 Field Descriptions

| 15.5.3.5.2, 15-78 | In Table 15-43, "MACCFG2 Field Descriptions," modify MPEN (bit 28) field description to say the following:                                                                                                                                                                                                               |  |  |  |  |  |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                   | "Magic packet enable for Ethernet modes. This bit is cleared by default. MPEN<br>should be enabled only after GRACEFUL RECEIVE STOP and GRACEFUL<br>TRANSMIT STOP are completed successfully (in other words, transmission and<br>reception have stopped).                                                               |  |  |  |  |  |
|                   | 0 Normal receive behavior on receive, or Magic Packet mode has exited with reception of a valid Magic Packet.                                                                                                                                                                                                            |  |  |  |  |  |
|                   | 1 Commence Magic Packet detection by the MAC provided that frame<br>reception is enabled in MACCFG1. In this mode the MAC ignores all<br>received frames until the specific Magic Packet frame is received, at which<br>point this bit is cleared by the eTSEC, and a maskable interrupt through<br>IEVENT[MAG] occurs." |  |  |  |  |  |
| 15.5.3.5.4, 15-79 | In Figure 15-42, "Half-Duplex Register Definition," and Table 15-45, "HAFDUP Field Descriptions," update HAFDUP[collision window] field size from 22:31 to 26:31.                                                                                                                                                        |  |  |  |  |  |
| 15.5.3.5.6, 15-81 | In Figure 15-44, "MII Management Configuration Register Definition," modify offset by adding instantiation for eTSEC3, as follows:<br>eTSEC1:0x2_4520<br>eTSEC3:0x2_6520                                                                                                                                                 |  |  |  |  |  |

Section, Page No.



| P                                                     |                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Section, Page No.                                     | Changes                                                                                                                                                                                                                                                         |  |  |  |  |  |
| 15.5.3.5.7, 15-82                                     | In Figure 15-45, "MIIMCOM Register Definition," modify offset by adding instantiation for eTSEC3, as follows:                                                                                                                                                   |  |  |  |  |  |
|                                                       | eTSEC1:0x2_4524<br>eTSEC3:0x2_6524                                                                                                                                                                                                                              |  |  |  |  |  |
| 15.5.3.5.8, 15-82                                     | In Figure 15-46, "MIIMADD Register Definition," modify offset by adding instantiation for eTSEC3, as follows:                                                                                                                                                   |  |  |  |  |  |
|                                                       | eTSEC1:0x2_4528<br>eTSEC3:0x2_6528                                                                                                                                                                                                                              |  |  |  |  |  |
| 15.5.3.5.9. 15-83                                     | In Figure 15-47, "MII Mgmt Control Register Definition," modify offset by adding instantiation for eTSEC3, as follows:                                                                                                                                          |  |  |  |  |  |
|                                                       | eTSEC1:0x2_452C<br>eTSEC3:0x2_652C                                                                                                                                                                                                                              |  |  |  |  |  |
| 15.5.3.5.10, 15-83                                    | In Figure 15-48. MIIMSTAT Register Definition," modify offset by adding instantiation for eTSEC3, as follows:                                                                                                                                                   |  |  |  |  |  |
|                                                       | eTSEC1:0x2_4530<br>eTSEC3:0x2_6530                                                                                                                                                                                                                              |  |  |  |  |  |
| 15.5.3.5.9, 15-83                                     | Replace Figure 15-47, "MII Mgmt Control Register Definition," with the following figure that has been updated to show write-only access:                                                                                                                        |  |  |  |  |  |
| Offset eTSEC1:0x2_45                                  | Access: Write Only                                                                                                                                                                                                                                              |  |  |  |  |  |
|                                                       | 15 16 31                                                                                                                                                                                                                                                        |  |  |  |  |  |
| W                                                     | PHY Control                                                                                                                                                                                                                                                     |  |  |  |  |  |
| Reset                                                 | All zeros                                                                                                                                                                                                                                                       |  |  |  |  |  |
|                                                       | Figure 15-47. MII Mgmt Control Register Definition                                                                                                                                                                                                              |  |  |  |  |  |
| 15.5.3.5.11, 15-84                                    | In Figure 15-49, "MII Mgmt Indicator Register Definition," modify offset by adding instantiation for eTSEC3, as follows:                                                                                                                                        |  |  |  |  |  |
|                                                       | eTSEC1:0x2_4534<br>eTSEC3:0x2_6534                                                                                                                                                                                                                              |  |  |  |  |  |
| 15.5.3.6, 15-88                                       | Add the following note before the TR64 register:                                                                                                                                                                                                                |  |  |  |  |  |
|                                                       | NOTE                                                                                                                                                                                                                                                            |  |  |  |  |  |
| The tra<br>TR1K,<br>(collision<br>data err<br>deferra | nsmit and receive frame counters (TR64, TR127, TR 255, TR511,<br>TRMAX, and TRMGV) do not increment for aborted frames<br>on retry limit exceeded, late collision, underrurn, EBERR, TxFIFO<br>or, frame truncated due to exceeding MAXFRM, or excessive<br>l). |  |  |  |  |  |
| 15.5.3.6.17, 15-96                                    | In Table 15-74 "RELR Field Descriptions" add the following text to the RELR                                                                                                                                                                                     |  |  |  |  |  |



| Section, Page No.    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                      | "Frames tagged with a single VLAN tag are checked for valid length based on<br>bytes 17–18 (rather than 13–14). Frames tagged (stacked) with multiple VLAN<br>tags are not checked for valid length."                                                                                                                                                                                                                                                                |
| 15.5.3.6.25, 15-100  | In Table 15-82, "TBYT Field Descriptions, update second sentence of the TBYT description to read "This count does not include preamble/SFD or jam bytes, except for half-duplex flow control (back-pressure triggered by TCTRL[THDF] = 1). For THDF, the sum total of 'phantom' preamble bytes transmitted for flow control purposes is included in the TBYT increment value of the next frame to be transmitted, up to 65,535 bytes of frame and phantom preamble." |
| 15.5.3.6.41, 15-108  | In Table 15-98, "TOVR Field Descriptions," update field description to read as follows: "Transmit oversize frame counter. Increments each time a frame is transmitted which exceeds 1518 (non VLAN) or 11522 (VLAN) with a correct FCS value."                                                                                                                                                                                                                       |
| 15.5.3.6.44, 15-110  | In Figure 15-98, "Carry Register 1 (CAR1) Register Definition," change access from Read/Write to w1c.                                                                                                                                                                                                                                                                                                                                                                |
| 15.5.3.6.45, 15-111  | In Figure 15-99, "Carry Register 2 (CAR2) Register Definition," change access from Read/Write to w1c.                                                                                                                                                                                                                                                                                                                                                                |
| 15.5.3.9.2, 15-120   | In Table 15-110, "ATTRELI Field Descriptions," replace EI (bits 18–25) field description with the following: "Extracted index. Points to the first byte, as a multiple of 64 bytes, within the receive frame as sent to memory from which to begin extracting data."                                                                                                                                                                                                 |
| 115.5.3.10.2, 15-122 | In Figure 15-109, "RFBPTR0–RFBPTR7 Register Definition," change offset to:<br>"eTSEC1:0x2_4C44+8×n; eTSEC2:0x2_5C44+8×n;<br>eTSEC3:0x2_6C44+8×n; eTSEC4:0x2_7C44+8×n"                                                                                                                                                                                                                                                                                                |
| 15.5.3.11, 15-122    | Change section name from "Hardware Assist for IEEE 1588 Compatible Timestamping," to "IEEE 1588-Compatible Timestamping Registers."                                                                                                                                                                                                                                                                                                                                  |
| 5.5.3.11.1, 15-123   | In Table 15-113, "TMR_CTRL Register Field Descriptions" modify the CIPH (bit 25) field description to say the following:                                                                                                                                                                                                                                                                                                                                             |
|                      | "Oscillator input clock phase.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                      | 0 non-inverted timer input clock                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                      | 1 inverted timer input clock (NOTE: this setting is reserved if CKSEL=01.)"                                                                                                                                                                                                                                                                                                                                                                                          |
| 15.5.3.11.2, 15-124  | Change access in Figure 15-111. TMR_TEVENT Register Definition," from Read/Write" to "w1c."                                                                                                                                                                                                                                                                                                                                                                          |
| 15.5.3.11.9, 15-130  | In Figure 15-116, "TMR_ACC Register Definition," modify access from "Read only" to "Read/Write."                                                                                                                                                                                                                                                                                                                                                                     |
| 15.5.3.11.12, 15-131 | In Figure 15-119, "TMR_ALARM1-2_H/L Register Definition," update access from "Mixed" to "Read/Write."                                                                                                                                                                                                                                                                                                                                                                |
| 15.5.3.11.13, 15-133 | In Figure 15-120, "TMR_FIPERn Register Definition," update access from "Mixed" to "Read/Write."                                                                                                                                                                                                                                                                                                                                                                      |

| Section, Page No. | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15.6.2, 15-157    | Replace first bullet under "The following restrictions apply in any of the FIFO modes" with the following:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                   | • Transferred packets must by no more than 9600 bytes in length.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                   | • If RCTRL[PRSFM]=0, received packets must be a minimum of 10 bytes.<br>If RCTRL[PRSFM]=1, received packets must be a minimum of 14 bytes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                   | • Transmitted packets with L2 headers must be a minimum of 14 bytes.<br>Transmitted packets without L2 headers must be a minimum of 10 bytes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 15.6.2.1, 19-159  | Update second sentence of third paragraph to say, "The controller completes any frame in progress before stopping transmission and does not commence counting the pause time until transmit is idle."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 15.6.3.8, 15-175  | Modify first paragraph to read as follows:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                   | "eTSEC implements the AMD Magic Packet <sup>TM</sup> specification for LAN-initiated<br>power management. This mode is normally entered with the rest of the system in<br>a low-power doze or nap mode. Software must enable normal receive function in<br>the Ethernet MAC, and then finally set the MACCFG2[MPEN] bit to enable<br>Magic Packet detection before the system enters a reduced mode. While the rest<br>of the system is operating in low-power mode, the enabled eTSEC continues to<br>receive Ethernet frames, but discards them immediately. Upon receipt of any<br>frame whose contents contain the valid Magic Packet sequence, the eTSEC exits<br>out of Magic Packet mode, thus clearing MACCFG2[MPEN], and raises an<br>error/diagnostic interrupt through IEVENT[MAG], which causes the surrounding<br>system to wake-up. Frames received after Magic Packet mode has exited are<br>received into software buffers as usual. Software can abort Magic Packet mode by<br>writing 0 to MACCFG2[MPEN] at any time." |
| 15.6.3.10, 15-176 | Replace three subbullets under first bullet with the following:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                   | — Receive data frame interrupts, when bits RXB or RXF in IEVENT are set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                   | — Transmit data frame interrupts, when bits TXB or TXF in IEVENT are set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                   | <ul> <li>Error, diagnostic, and special interrupts (all bits in IEVENT other than RXB,<br/>RXF, TXB, or TXF)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 15.6.5.1, 15-186  | Add Section 15.6.5.1, "Receive Parser," as follows:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

## 15.6.5.1 Receive Parser

The receive parser parses the incoming frame data and generates filer properties and frame control block (FCB). The receive parser composes of the Ethernet header parser and L3/L4 parser.

The Ethernet header parser parses only L2 (ethertype) headers. It is enabled by RCTRL[PRSDEP] != 0. It has the following key features:

- Extraction of 48-bit MAC destination and source addresses
- Extraction and recognition of the first 2-byte ethertype field
- Extraction and recognition of the final 2-byte ethertype field
- Extraction of 2-byte VLAN control field



#### Changes

- Walk through MPLS stack and find layer 3 protocol
- Walk through VLAN stack and find layer 3 protocol
- Recognition of the following ethertypes for inner layer parsing
  - LLC and SNAP header
  - JUMBO and SNAP header
  - IPV4
  - IPV6
  - VLAN
  - MPLSU/MPLSM
  - PPPOES
  - ARP

For stack L2 (that is, more than one ethertypes) header, the Ethernet parser traverses through the header until it finds the last valid ethertype or the ethertype is unsupported. Table 15-44 describes what the Ethernet header parser recognizes for stack L2 header.

| Column—Current L2<br>Ethertype<br>Row—Next Supported L2<br>Ethertype | LLC/<br>SNAP | JUMBO/<br>SNAP | IPV4 | IPV6 | VLAN | MPLSU | MPLSM | PPOES | ARP |
|----------------------------------------------------------------------|--------------|----------------|------|------|------|-------|-------|-------|-----|
| LLC/SNAP                                                             | Ν            | N              | Y    | Y    | Y    | Y     | Y     | Y     | Y   |
| JUMBO/SNAP                                                           | Ν            | N              | Y    | Y    | Y    | Y     | Y     | Y     | Y   |
| IPV4                                                                 | N            | N              | Ν    | N    | N    | N     | N     | N     | Ν   |
| IPV6                                                                 | Ν            | N              | Ν    | N    | N    | N     | N     | N     | Ν   |
| VLAN                                                                 | Y            | Y              | Y    | Y    | Y    | Y     | Y     | Y     | Y   |
| MPLSU                                                                | Ν            | N              | Y*   | Y*   | N    | У     | Y     | Ν     | Ν   |
| MPLSM                                                                | Ν            | N              | Y*   | Y*   | N    | Y     | Y     | Ν     | Ν   |
| PPOES                                                                | Ν            | N              | Y    | Y    | N    | Y     | Y     | N     | Ν   |
| ARP                                                                  | Ν            | N              | Ν    | Ν    | Ν    | Ν     | Ν     | Ν     | Ν   |

### Table 15-44. Supported Stack L2 Ethernet Headers

Note: \* means that it is the next protocol

The L3 parser is enabled by RCTRL[PRSDEP] = 10 or 11. It begins when the Ethernet parser ends and a valid IPv4/v6 ethertype is found. The L4 header is enabled by RCTRL[PRSDEP] = 11. It begins when the L3 parser ends and a valid TCP/UDP next protocol is found and no fragment frame is found. The primary functionalities of L3(IPv4/6) and L4(TCP/UDP) parsers are as follows:

- IP recognition (v4/v6, ARP, encapsulated protocol)
- IP header checksum verification



#### Changes

- IPv4/6 over IPv4/6 (tunneling)—parse headers and find layer 4 protocol
- IP layer 4 protocol/next header extraction
- Stop parsing on unrecognized next header/protocol
- IPv4 support
  - IPv4 source and destination addresses
  - 8-bit IPv4 type of service
  - IP layer 4 protocol / next header support
    - IPV4
    - IPV4 Fragment. Parser stops after a fragment is found
    - TCP/UDP
- IPv6 support
  - The first 4 bytes of the IPv6 source address extraction
  - The first 4 bytes of the IPv6 destination address extraction
  - IPv6 source address hash for pseudo header calculation
  - IPv6 destination address hash for pseudo header calculation
  - 8-bit IPv6 traffic class field extraction
  - Payload length field extraction
  - IP layer 4 protocol/next header support
    - IPV6
    - IPV6 fragment. Parser stops after a fragment is found
    - IPV6 route
    - IPV6 hop/destination
    - TCP/UDP
- L4 (TCP/UDP) support
  - Extraction of 16-bit source port number extraction
  - Extraction of 16-bit destination port number extraction
  - TCP checksum calculation (including pseudo header)
  - UDP checksum calculation if the checksum field is not zero (including pseudo header)

**15.6.5.2.1, 15-193** Replace Section 15.6.5.2.1, "Priority-Based Queuing (PBQ)," with the following:

"PBQ is the simplest scheduler decision policy. The enabled TxBD rings are assigned a priority value based on their index. Rings with a lower index have precedence over rings with higher indices, with priority assessed on a frame-by-frame basis. For example, frames in TxBD ring 0 have higher priority than frames in TxBD ring 1, and frames in TxBD ring 1 have higher priority than frames in TxBD ring 2, and so on.

The scheduling decision is then achieved as follows:

loop



```
Section, Page No.
```

Changes

**15.6.7, 15-197** Add the following note after the third paragraph:

## NOTE

IEEE 1588 timestamping is not supported in conjunction with the SGMII 10/100 interface mode."

15.6.7.2, 15-198 Remove Parser/Data Extraction Logic box and label from figure.

**15.6.8.3, 15-207** In Table 15-170, "Receive Buffer Descriptor Field Descriptions," update Data Length (offset 2–3, bits 0–15) field description, as follows:

"Data length, written by the eTSEC.

Data length is the number of octets written by the eTSEC into this BD's data buffer if L is cleared (the value is equal to MRBLR), or, if L is set, the length of the frame including CRC, FCB (if RCTRL[PRSDEP > 00), preamble (if MACCFG2[PreAmRxEn]=1), timestamp (if RCTRL[TS]=1) and any padding (RCTRL[PAL])."

15.7.1.9, 15-238 Add the following note before Table 15-195:

## NOTE

SGMII mode utilizes the internal TBI PHY. The internal TBI PHY only auto-negotiates at 1 Gbps. However, 10 Mbps and 100 Mbps speeds are supported in SGMII mode. It is recommended that the external PHY inform the MAC if the desired link speed is not 1 Gbps. Software can perform MII management cycles to determine the external PHY link speed and program ECNTRL and MACCFG2 accordingly.

| 16.5.3.6.5, 16-41 | In Table 15-43, "MAXFRM Descriptions," modify the first paragraph of "Maximum Frame" (bits 16–31) field description, as follows:                                                                                                                                                                                                                                                         |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                   | "This field is set to 0x0600 (1536 bytes) by default and always must be set to a value greater than or equal to 0x0040 (64 bytes), but not greater than 0x2580 (9600 bytes). It sets the maximum Ethernet frame size in both the transmit and receive directions. (Refer to MACCFG2[Huge Frame].) It does not affect the size of packets sent or received via the FIFO packet interface. |
| 19.2.1, 19-5      | In Figure 19-3, "DMA Signal Summary," change "DMA2_DREQ1" to "DMA2_DREQ2".                                                                                                                                                                                                                                                                                                               |



Changes

| 19.3.1.4, 19-15                         | Replac                              | e Figure 1                                            | 9-9, "Source A                                                    | Attributes Regist                                                    | ters (SAT                              | $(\mathbf{R}n)$ ," with the                               | following:                            |
|-----------------------------------------|-------------------------------------|-------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------|-----------------------------------------------------------|---------------------------------------|
| Offset 0x110<br>0x190<br>0x210<br>0x290 |                                     |                                                       |                                                                   |                                                                      |                                        | Access                                                    | : Read/Write                          |
| 0 6                                     | 7 8                                 | 3 11                                                  | 12 15                                                             | 16                                                                   | 21 2                                   | 22                                                        | 31                                    |
| R<br>W                                  | SSME                                | —                                                     | SREADTTYPE                                                        | _                                                                    |                                        | ESAD                                                      |                                       |
| Reset                                   |                                     |                                                       | All z                                                             | eros                                                                 |                                        |                                                           |                                       |
|                                         | Fig                                 | gure 19-9. S                                          | Source Attribut                                                   | tes Registers (S                                                     | ATR <i>n</i> )                         |                                                           |                                       |
| 19.3.1.4, 19-15                         | In Tabl<br>entries<br>show F        | e 19-9, "Sz<br>for 3–6 (R<br>Reserved.                | ATR <i>n</i> Field De<br>.eserved, STFI                           | scriptions," upd<br>LOWLVL, and S                                    | late 0–6 t<br>SPCIORI                  | o show Reserve<br>DER), and upda                          | ed, remove<br>ate 8–11 to             |
| 9.4.1.4, 9-18                           | In Tabl<br>and 01                   | e 9-9, "TII<br>0 in CNTI                              | MING_CFG_3<br>2_ADJ (bits 29                                      | B Field Descript<br>-31) field desc                                  | ions," mo<br>ription, a                | odify descriptions follows:                               | ons for 001                           |
|                                         | "001 N<br>1                         | MODT[0:3<br>ater than t                               | $[], \overline{MCS}[0:3], []$                                     | and MCKE[0:3]<br>M address and c                                     | ] are laun<br>control si               | nched 1/4 DRA gnals.                                      | M cycle                               |
|                                         | 010 M                               | MODT[0:3<br>ater than t                               | $[0], \overline{MCS}[0:3], [0]$                                   | and MCKE[0:3]<br>M address and c                                     | ] are laun<br>control si               | nched 1/2 DRA gnals."                                     | M cycle                               |
| 19.3.1.6, 19-18                         | Replac<br>followi                   | e Figure 1<br>ing:                                    | 9-12, "Destina                                                    | tion Attributes                                                      | Registers                              | s (DATR <i>n</i> ) with                                   | h the                                 |
| Offset 0x118<br>0x198<br>0x218<br>0x298 |                                     |                                                       |                                                                   |                                                                      |                                        | Access                                                    | : Read/Write                          |
| 0                                       | 6 7                                 | 8 1                                                   | 1 12 1                                                            | 5 16                                                                 | 21 22                                  |                                                           | 31                                    |
| R —<br>W                                | DSME                                | —                                                     | DWRITETTYF                                                        | E —                                                                  |                                        | EDAD                                                      |                                       |
| Reset                                   |                                     |                                                       | All z                                                             | eros                                                                 |                                        |                                                           |                                       |
|                                         | Figur                               | e 19-12. De                                           | estination Attri                                                  | butes Registers                                                      | (DATR <i>n</i> )                       |                                                           |                                       |
| 19.4.1.3, 19-18                         | Update<br>Reserv                    | e Table 19-<br>ed.                                    | 12, "DATR <i>n</i> F                                              | ield Descriptior                                                     | ns," so tha                            | at bits 0–6 and 3                                         | 8–11 show                             |
| 19.4.1.1.4, 19-29                       | Revise<br>and cle                   | first sente<br>ar MRn[C                               | nce of Step 1 t<br>TM] to indica                                  | o say, "Set MR1<br>te extended chai                                  | n[CDSM/<br>ining and                   | /SWSM] and M<br>l single-write st                         | IRn[XFE]<br>art mode."                |
| 9.4.1.19, 9-39                          | In Tabl<br>RODT<br>followi<br>added | e 9-25, "T<br>_ON (bits<br>ing: "If 2T<br>to the valu | IMING_CFG_<br>3–7) and WO<br>/3T timing is to<br>e selected in th | 5 Field Descrip<br>DT_ON (bits 15<br>used, one/two ex<br>nis field." | otions," m<br>5–19) fiel<br>xtra cycle | nodify the last s<br>ld descriptions<br>e(s) is/are autor | entence in<br>to say the<br>matically |
| 9.4.1.24, 9-47                          | Modify                              | y text conc                                           | erning legal in                                                   | npedance that for                                                    | ollow the                              | numbered list                                             | as follows:                           |
|                                         | "Note i<br>impeda                   | that the leg<br>ance) for D                           | gal impedance<br>DR2 (1.8 V) a                                    | values (from lo<br>are as follows:                                   | west imp                               | bedance to high                                           | lest                                  |



#### Changes

- 0000
- 0001
- 0011
- 0010
- 0110
- 0111
- 0101
- 0100
- 1100
- 1101
- 1111 (used for half-strength mode when driver calibration is not used)
- 1110
- 1010 (default full-strength impedance)
- 1011
- 1001

Note that the legal impedance values (from highest impedance to lowest impedance) for DDR3 (1.5 V) are as follows:

- 0000
- 0001
- 0011
- 0010
- 0110
- 0111 (used for half-strength mode when driver calibration is not used)
- 0101
- 0100
- 1100
- 1101
- 1110
- 1010
- 1011 (default full-strength impedance)
- 1001

Note that the drivers may either be calibrated to full-strength or half-strength."

20.2, 20-1 Remove references to unsupported CRF (critical request flow) functionality throughout section.

## 20.6.1.5, 20-13 Remove references to unsupported CRF (critical request flow) functionality throughout section.



| Section, Page No.   | Changes                                                                                                                                                                                                                                                                                                                                                                |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 20.6.5.2, 20-43     | In Table 20-41, "Error/Port-Write Interrupt Status Register (EPWISR)," add the following sentence to the PINT (bit 0) field description: "This bit is also set for outbound doorbell packet response time-out (PRT) errors."                                                                                                                                           |
| 20.6.5.7, 20-45     | In the first paragraph, replace the sentence reading, "The reset value is the maximum time-out interval" with "By default, this time-out value is disabled (all zeros)."                                                                                                                                                                                               |
| 20.6.7.5, 20-54     | Remove references to unsupported CRF (critical request flow) functionality throughout section.                                                                                                                                                                                                                                                                         |
| 20.6.7.6, 20-56     | Remove references to unsupported CRF (critical request flow) functionality throughout section.                                                                                                                                                                                                                                                                         |
| 20.6.7.7, 20-58     | Add the following sentence to the end of the first paragraph:                                                                                                                                                                                                                                                                                                          |
|                     | "Note that the LCSBA1CSR register (see Section 20.6.1.11, "Local Configuration<br>Space Base Address 1 Command and Status Register (LCSBA1CSR)") has<br>priority over all ATMU windows if both are configured for the same address<br>space."                                                                                                                          |
| 20.7.1.7, 20-69     | Remove references to unsupported CRF (critical request flow) functionality throughout section.                                                                                                                                                                                                                                                                         |
| 20.7.3.4, 20-80     | Remove references to unsupported CRF (critical request flow) functionality throughout section.                                                                                                                                                                                                                                                                         |
| 20.7.4.3, 20-85     | In Table 20-92, "IDQDPAR Field Descriptions," and Table 20-94, "IDQEPAR Field Descriptions," add the following note to the field descriptions of DQEPA and DQDPA: "Note that this base address must be queue-size aligned."                                                                                                                                            |
| 20.8.2, 20-91       | Remove references to unsupported CRF (critical request flow) functionality in Table 20-103, "RapidIO Small Transport Field Packet Format."                                                                                                                                                                                                                             |
| 20.8.12.1, 20-103   | Add the following sentences to the end of the third paragraph: "Note that to prevent processor stalls the LOPTTLCR register must be initialized to a non-zero value. See Section 20.6.5.7, 'Logical Outbound Packet Time-to-Live Configuration Register (LOPTTLCR)."                                                                                                   |
| 20.8.12.3.1, 20-106 | Remove references to unsupported CRF (critical request flow) functionality in<br>Table 20-112, "Hardware Errors For Maintenance Response Transactions,"–Table<br>20-114, "Hardware Errors For DMA Message Response Transactions," and Table<br>20-118, "Hardware Errors For Doorbell Response Transactions."                                                           |
| 20.9.4.1.1, 20-142  | Replace this section with the following:                                                                                                                                                                                                                                                                                                                               |
|                     | The outbound doorbell controller interrupt is generated after the completion of a doorbell (done, error, packet response time-out or retry limit exceeded) if this interrupt event is enabled (ODDATR[EODIE] is a 1). The event that caused this interrupt is indicated by ODSR[EODI]. The interrupt is held until the ODSR[EODI] bit has been cleared by writing a 1. |
| 20.9.4.1.8, 20-144  | Remove references to unsupported CRF (critical request flow) functionality in Table 20-123, "Outbound Message Direct Mode Hardware Errors."                                                                                                                                                                                                                            |
| 20.10.2.1.2, 20-170 | Remove second bullet.                                                                                                                                                                                                                                                                                                                                                  |



| Section, | Page | No. |
|----------|------|-----|
|----------|------|-----|

#### Changes

**20.10.2.1, 20-170** Modify the subsections of Section 20.10.2.1, "Outbound Doorbell Controller," as follows:

## 20.10.2.1.1 Interrupts

The "SRIO outbound doorbell" controller interrupt is generated after the completion of a doorbell (done, error, packet response time-out or retry limit exceeded) if this interrupt event is enabled (ODDATR[EODIE] is a 1). The event that caused this interrupt is indicated by ODSR[EODI]. The interrupt is held until the ODSR[EODI] bit has been cleared by writing a 1.

The "SRIO error/port-write" interrupt can be generated for the following reasons:

- RapidIO error response. An interrupt is generated after a RapidIO error response is received and this interrupt event is enabled (LTLEECSR[MER])
- Packet response time-out. An interrupt is generated after a packet response time-out occurs and this interrupt event is enabled (LTLEECSR[PRT])
- Retry error threshold exceeded. An interrupt is generated after a retry threshold exceeded error occurs and this interrupt event is enabled (LTLEECSR[RETE])

## 20.10.2.1.2 Error Response Errors

When a RapidIO error response is received by the doorbell controller the following occurs:

- The doorbell controller sets the message error response status bits (ODSR[MER] and LTLEDCSR[MER])
- If LTLEECSR[MER] is set, the interrupt "SRIO error/port-write" is generated.
- After the doorbell operation completes (indicated by ODSR[DUB]) the doorbell controller stops.

## 20.10.2.1.3 Packet Response Time-Out Errors

When a packet response time-out occurs for a doorbell the following occurs:

- The doorbell controller sets the packet response time-out status bits (ODSR[PRT] and LTLEDCSR[PRT])
- If LTLEECSR[PRT] is set, the interrupt "SRIO error/port-write" is generated and EPWISR[PINT] is set.
- After the doorbell operation completes (indicated by ODSR[DUB]) the doorbell controller stops.

## 20.10.2.1.4 Retry Error Threshold Exceeded Errors

When a retry error threshold exceeded error occurs for a doorbell the following occurs:

- The doorbell controller sets the retry threshold exceed status bits (ODSR[RETE] and LTLEDCSR[RETE])
- If LTLEECSR[RETE] is set, the interrupt "SRIO error/port-write" is generated.
- After the doorbell operation completes (indicated by ODSR[DUB]) the doorbell controller stops.

Changes



#### Section, Page No.

## 20.10.2.1.5 Error Handling

When an error occurs and the "SRIO error/port-write" interrupt is generated, the following occurs:

- Software determines the cause of the interrupt and processes the error
  - LTLEDCSR and ODSR capture the error condition for outbound doorbells
  - EPWISR[PINT] is set for PRT error since it is detected by the SRIO controller
  - Note that LTLEDCSR is a capture once register, so ODSR should be examined to make sure an outbound doorbell error did not occur immediately after another captured error
- Software verifies the doorbell controller has stopped operation by polling ODSR[DUB]
- Software disables the doorbell controller by clearing ODMR[DUS]
- Software clears the error by writing a 1 to the corresponding outbound doorbell status bits (ODSR[PRT], ODSR[PRT], and/or ODSR[RETE] as well as LTLEDCSR)

When an error occurs and the "SRIO error/port-write" interrupt is not enabled, the following occurs:

- Software determines that an error has occurred by polling the status bits (ODSR[MER], ODSR[PRT], and/or ODSR[RETE])
- Software verifies the doorbell controller has stopped operation by polling ODSR[DUB]
- Software disables the doorbell controller by clearing ODMR[DUS]
- Software clears the error by writing a 1 to the corresponding status bits (ODSR[MER], ODSR[PRT], and/or ODSR[RETE])

| 20.10.2.1.3, 20-171 | Remove second bullet.                                                                                                            |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------|
| 20.10.2.1.4, 20-171 | Remove second bullet.                                                                                                            |
| 20.10.2.1.5, 20-171 | Remove this section.                                                                                                             |
| 20.10.2.1.7, 20-171 | Remove references to unsupported CRF (critical request flow) functionality in Table 20-130, "Outbound Doorbell Hardware Errors." |



#### Changes

**20.10.2.1.7, 20-172** Update Table 20-130, "Outbound Doorbell Hardware Errors," as follows:

| Transaction                                            | Error                                                                                                                                                           | Error<br>Checking<br>Level | Interrupt<br>Generated                                    | Status Bit Set                                                                                           | Doorbell<br>Sent | Logical/Transp<br>ort Layer<br>Capture<br>Register | Comments                                                                                                                |
|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------|------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| Undefined<br>Packet                                    | Reserved ftype<br>encoding <sup>1</sup>                                                                                                                         | 1                          | SRIO<br>error/port-w<br>rite if<br>LTLEECSR<br>[UT] set   | Unsupported<br>transaction in the<br>Logical/Transport<br>Layer Error Detect<br>CSR<br>LTLEDCSR[UT]      | Yes              | Updated with<br>the packet <sup>2</sup>            | Packet is ignored<br>and discarded.                                                                                     |
| Doorbell Reserved tt<br>Response encoding <sup>1</sup> |                                                                                                                                                                 | 1                          | SRIO<br>error/port-w<br>rite if<br>LTLEECSR<br>[TSE] set  | Transport size<br>error in the<br>Logical/Transport<br>Layer Error Detect<br>CSR<br>LTLEDCSR[TSE.        | Yes              | Updated with<br>the packet <sup>2</sup>            | Packet is ignored<br>and discarded.                                                                                     |
| Doorbell<br>Response                                   | Large transport<br>size when<br>operating in<br>small transport<br>size or small<br>transport size<br>when operating<br>in large<br>transport size <sup>1</sup> | 1                          | SRIO<br>error/port-w<br>rite if<br>LTLEECSR<br>[TSE] set  | Transport size<br>error in the<br>Logical/Transport<br>Layer Error Detect<br>CSR<br>LTLEDCSR[TSE.        | Yes              | Updated with<br>the packet <sup>2</sup>            | Packet is ignored<br>and discarded. An<br>error or illegal<br>transaction target<br>error response is<br>not generated. |
| Doorbell<br>Response                                   | Illegal<br>Destination ID <sup>1</sup>                                                                                                                          | 1                          | SRIO<br>error/port-w<br>rite if<br>LTLEECSR<br>[ITTE] set | Illegal transaction<br>target in the<br>Logical/Transport<br>Layer Error Detect<br>CSR<br>LTLEDCSR[ITTE] | Yes              | Updated with<br>the packet <sup>2</sup>            | Packet is ignored<br>and discarded.                                                                                     |
| Doorbell<br>Response                                   | doorbell not<br>outstanding <sup>1</sup>                                                                                                                        | 1                          | SRIO<br>error/port-w<br>rite if<br>LTLEECSR<br>[UR] set   | Unsolicited<br>response in the<br>Logical/Transport<br>Layer Error Detect<br>CSR<br>LTLEDCSR[UR]         | Yes              | Updated with<br>the packet <sup>2</sup>            | Packet is ignored and discarded.                                                                                        |
| Doorbell<br>Response                                   | ttype<br>(transaction<br>field) is not<br>doorbell<br>response <sup>1</sup>                                                                                     | 1                          | SRIO<br>error/port-w<br>rite if<br>LTLEECSR<br>[ITD] set  | Illegal transaction<br>decode in the<br>Logical/Transport<br>Layer Error Detect<br>CSR<br>LTLEDCSR[ITD]  | Yes              | Updated with<br>the packet <sup>2</sup>            | Packet is ignored and discarded.                                                                                        |
| Doorbell<br>Response                                   | RapidIO<br>priority is less<br>than or equal to<br>outbound<br>request <sup>1</sup>                                                                             | 2                          | SRIO<br>error/port-w<br>rite if<br>LTLEECSR<br>[ITD] set  | Illegal transaction<br>decode in the<br>Logical/Transport<br>Layer Error Detect<br>CSR<br>LTLEDCSR[ITD]  | Yes              | Updated with<br>the packet <sup>2</sup>            | Packet is ignored and discarded.                                                                                        |

### Table 20-45. Outbound Doorbell Hardware Errors



Changes

| Transaction                                                   | Error                                                                              | Error<br>Checking<br>Level | Interrupt<br>Generated                                                   | Status Bit Set                                                                                                                                            | Doorbell<br>Sent                                                                        | Logical/Transp<br>ort Layer<br>Capture<br>Register                                        | Comments                                                                                                                                   |                                                                                                   |     |                                         |                                  |  |
|---------------------------------------------------------------|------------------------------------------------------------------------------------|----------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----|-----------------------------------------|----------------------------------|--|
| Doorbell<br>Response                                          | Incorrect<br>Source ID <sup>1</sup>                                                | 2                          | SRIO<br>error/port-w<br>rite if<br>LTLEECSR<br>[ITD] set                 | Illegal transaction<br>decode in the<br>Logical/Transport<br>Layer Error Detect<br>CSR<br>LTLEDCSR[ITD]                                                   | Yes                                                                                     | Updated with<br>the packet <sup>2</sup>                                                   | Packet is ignored<br>and discarded.                                                                                                        |                                                                                                   |     |                                         |                                  |  |
| Doorbell<br>Response                                          | reserved<br>response<br>status <sup>1</sup>                                        | 2                          | SRIO<br>error/port-w<br>rite if<br>LTLEECSR<br>[ITD] set                 | Illegal transaction<br>decode in the<br>Logical/Transport<br>Layer Error Detect<br>CSR<br>LTLEDCSR[ITD]                                                   | Yes                                                                                     | Updated with<br>the packet <sup>2</sup>                                                   | Packet is ignored<br>and discarded.                                                                                                        |                                                                                                   |     |                                         |                                  |  |
| Doorbell<br>Response                                          | Doorbell doorbell<br>Response response<br>packet size is<br>incorrect <sup>1</sup> |                            | ell doorbell<br>nse response<br>packet size is<br>incorrect <sup>1</sup> |                                                                                                                                                           | II doorbell 2 SF<br>se response err<br>packet size is rite<br>incorrect <sup>1</sup> LT |                                                                                           | SRIO<br>error/port-w<br>rite if<br>LTLEECSR<br>[MFE] set                                                                                   | Message Format<br>error in the<br>Logical/Transport<br>Layer Error Detect<br>CSR<br>LTLEDCSR[MFE] | Yes | Updated with<br>the packet <sup>2</sup> | Packet is ignored and discarded. |  |
| Doorbell<br>Response                                          | error response                                                                     | 3                          | SRIO<br>error/port-w<br>rite if<br>LTLEECSR<br>[MER] set.                | Message error<br>response in the<br>Logical/Transport<br>Layer Error Detect<br>CSR<br>LTLEDCSR[MER].<br>ODSR[MER] bit<br>set                              | Yes                                                                                     | Updated with<br>the<br>corresponding<br>doorbell request<br>packet <sup>2</sup>           | doorbell transfer<br>complete                                                                                                              |                                                                                                   |     |                                         |                                  |  |
| Doorbell<br>Response                                          | number of<br>retries exceeds<br>limit                                              | 3                          | SRIO<br>error/port-w<br>rite if<br>LTLEECSR<br>[RETE] set.               | Retry limit<br>exceeded in the<br>Logical/Transport<br>Layer Error Detect<br>CSR<br>LTLEDCSR[RETE]<br>ODSR[RETE] bit<br>set.                              | Yes                                                                                     | Updated with<br>the<br>corresponding<br>doorbell request<br>packet <sup>2</sup>           | doorbell transfer<br>complete                                                                                                              |                                                                                                   |     |                                         |                                  |  |
| Doorbell packet<br>Response response<br>time-out <sup>1</sup> |                                                                                    | unrelated                  | SRIO<br>error/port-w<br>rite if<br>LTLEECSR<br>[PRT] set.                | Packet response<br>time-out in the<br>logical/transport<br>layer error detect<br>CSR<br>LTLEDCSR[PRT]<br>in RapidIO<br>endpoint.<br>ODSR[PRT] bit<br>set. | Yes                                                                                     | Updated with<br>the doorbell<br>request packet<br>in the RapidIO<br>endpoint <sup>2</sup> | doorbell transfer<br>complete.<br>Note that the<br>RapidIO endpoint<br>sends special<br>priority 3 pkt<br>indicating doorbell<br>time-out. |                                                                                                   |     |                                         |                                  |  |

| Table 20-45. Outbo | und Doorbell Hardware | Errors (continued) |
|--------------------|-----------------------|--------------------|
|--------------------|-----------------------|--------------------|

# NP

#### Section, Page No.

Changes

21.3.1, 21-8

In Table 21-3, "PCI Express Memory-Mapped Register Map," update reset value for PEXOWAR3 to "0x0000\_0000."

**21.3.5.1.4, 21-23** Replace Figure 21-18, "PCI Express Outbound Window Attributes Registers 1–4 (PEXOWAR*n*)," with the two following register figures:

| Offset Window 1: 0xC30<br>Window 2: 0xC50<br>Window 4: 0xC90 |                                           |       |      |       |    |      |     |    |    |     |    |     |      | A   | cces | s: R | ead  | l/Wı | ite |      |     |    |      |      |     |    |             |    |    |   |    |
|--------------------------------------------------------------|-------------------------------------------|-------|------|-------|----|------|-----|----|----|-----|----|-----|------|-----|------|------|------|------|-----|------|-----|----|------|------|-----|----|-------------|----|----|---|----|
|                                                              | 0                                         | 1     | 2    | 3     | 4  | 5    |     | 7  | 8  |     | 10 | 11  | 12   |     |      | 15   | 16   |      |     | 19   | 20  |    |      |      | 25  | 26 |             |    |    |   | 31 |
| R<br>W                                                       | EN                                        | _     |      | ROE   | NS |      |     |    |    | тс  |    |     |      | R   | ГТ   |      |      | W    | ΓT  |      |     |    |      |      |     |    |             | OW | IS |   |    |
| Reset                                                        | 0                                         | 0     | 0    | 0     | 0  | 0    | 0   | 0  | 0  | 0   | 0  | 0   | 0    | 1   | 0    | 0    | 0    | 1    | 0   | 0    | 0   | 0  | 0    | 0 0  | 0 0 | 1  | 0           | 0  | 0  | 1 | 1  |
|                                                              |                                           | Figur | 'e 2 | 0-18. | PC | I Ex | pre | SS | Ou | tbo | un | d W | /inc | low | / At | trik | oute | es F | Reg | iste | ers | 1, | 2, 4 | I (I | PEX | OW | AR <i>i</i> | 1) |    |   |    |
| Offset                                                       | Offset Window 3: 0xC70 Access: Read/Write |       |      |       |    |      |     |    |    |     |    |     |      |     |      |      |      |      |     |      |     |    |      |      |     |    |             |    |    |   |    |
|                                                              | 0                                         | 1     | 2    | 3     | 4  | 5    |     | 7  | 8  |     | 10 | 11  | 12   |     |      | 15   | 16   |      |     | 19   | 20  |    |      |      | 25  | 26 |             |    |    |   | 31 |

 0
 1
 2
 3
 4
 5
 7
 8
 10
 11
 12
 15
 16
 19
 20
 25
 26
 31

 R
 W
 N
 N
 TC
 RTT
 WTT
 OWS

#### Figure 20-19. PCI Express Outbound Window Attributes Register 3 (PEXOWAR3)

<sup>1</sup> If the device is configured to use the alternate boot vector (cfg\_boot\_vec = 0), the reset value for PCI controller 1 PEXOWAR3 is 0x8004\_400F. If the device is not configured to use the alternate boot vector (cfg\_boot\_vec = 1), the reset value for PCI controller 1 PEXOWAR3 is 0x0000\_0000.

| 21.3.5.1.4, 21-23 | Add the following footnote to Figure 21-18, "PCI Express Outbound Window Attributes Register 1–4 (PEXOWARn): "The reset value for PCI controller 1 PEXOWAR3 is 0x0000_0000."                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21.3.7.2, 21-45   | Replace this section with the following paragraphs:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                   | <ul> <li>"When the PCI Express controller is configured as an EP device it responds to remote host generated configuration cycles. This is indicated by decoding the configuration command along with type 0 access in the packet. A remote host can access all of the PCI Express configuration area except the PCI Express Controller Internal CSR registers in the extended PCI Express configuration space at offsets 0x400–0x6FF. The PCI Express Controller Internal CSR registers are not accessible by inbound PCI Express configuration transactions. Attempts to access these registers return all zeros.</li> </ul> |
|                   | While in FP mode, the PCI Express controller does not support generating                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

While in EP mode, the PCI Express controller does not support generating configuration accesses as a master. All accesses to

PEX\_CONFIG\_ADDR/PEX\_CONFIG\_DATA cause the device to access the internal configuration registers regardless of the targeted bus number or targeted device number programmed in the PEX\_CONFIG\_ADDR register. There is no configuration mechanism supported in EP mode using the ATMU window. If the outbound ATMU window is configured to issue a configuration transaction, all posted transactions hitting this window are ignored and all non-posted transactions get a response with an error."



| Section, Page No. | Changes                                                                                                                                                                                                   |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21.3.8.1.4, 21-48 | Modify the access in Figure 21-40, "PCI Express Status Register," from "w1c" to "Mixed."                                                                                                                  |
| 21.3.9.3, 21-71   | Modify the access in Figure 21-81, "PCI Express Power Management Status and Control Register," from "w1c" to "Mixed."                                                                                     |
| 21.3.9.9, 21-74   | Modify the access in Figure 21-87, "PCI Express Device Status Register," from "w1c" to "Mixed."                                                                                                           |
| 21.3.9.15, 21-78  | Modify the access in Figure 21-93, "PCI Express Slot Status Register," from "w1c" to "Mixed."                                                                                                             |
| 21.3.10.5, 21-87  | Modify the access in Figure 21-106, "PCI Express Correctable Error Status Register," from "Read/Write" to "w1c."                                                                                          |
| 21.3.10.10, 21-90 | Modify the access in Figure 21-111, "PCI Express Root Error Status Register," from "w1c" to "Mixed."                                                                                                      |
| 21.4.1.8, 21-104  | Revise first paragraph by removing "originating from the PCI Express outbound ATMUs," from the first sentence.                                                                                            |
|                   | In addition, remove the last sentence that states, "Note that configuration writes originating from the PCI Express configuration access registers (PEX_CONFIG_ADDR/PEX_CONFIG_DATA) are not serialized." |
| 23.4, 23-4        | In Table 23-3, "Global Utilities Block Register Summary," change reset value for PORDEVSR2 to "see ref."                                                                                                  |
| 23.4.1.1, 23-5    | In Figure 23-1, "POR PLL Status Register (PORPLLSR)," update DDR_Ratio (bits 18–22) field description, as follows:                                                                                        |

#### Table 23-1. POR PLL Status Register (PORPLLSR)

| Bits  | Name      | Description                                                             |                                                                                                                                                                         |  |  |  |  |  |  |  |  |  |
|-------|-----------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| 18–22 | DDR_Ratio | Clock ratio between<br>00011 3:1<br>00100 4:1<br>00110 6:1<br>01000 8:1 | the DDR Complex clock and DDRCLK. Patterns not shown are reserved.<br>01010 10:1<br>01100 12:1<br>01110 14:1<br>00111 Synchronous Mode-DDR Complex Clocked by CCB clock |  |  |  |  |  |  |  |  |  |

**23.4.1.6, 23-12** Update the reset value for Figure 23-6, "POR Device Status Register 2 (PORDEVSR2)," as follows:





\_\_\_\_\_

| -                 |                                                                                                                                                      |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Section, Page No. | Changes                                                                                                                                              |
| 23.4.1.9, 23-19   | Update access from "Mixed" to "Read/Write" in Figure 23-9, "Device Disable Register (DEVDISR)."                                                      |
| 23.4.1.14, 23-21  | Update access from "w1c" to "Mixed" in Figure 23-14, "Checkstop Status and Control Register (AUTORSTSR)."                                            |
| 23.4.1.20, 23-26  | In Table 23-23, "CLKOCR Field Descriptions," update 10x111 in the CLK_SEL description from "Logic 0" to "Reserved."                                  |
| 24.3.2.2, 24-8    | In Table 24-4, "PMLCA1—PMLCA11 Field Descriptions," remove the note beginning "Note that with counter specific events" from EVENT field description. |
| 24.4.7, 24-16     | Replace the L2 Cache/SRAM Events section of Table 24-10, "Performance Monitor Events" with the following:                                            |

| L2 Cache/SRAM Events                                                   |        |   |  |  |  |  |  |  |  |
|------------------------------------------------------------------------|--------|---|--|--|--|--|--|--|--|
| Core instruction accesses to L2 that hit                               | C2:123 | — |  |  |  |  |  |  |  |
| Core instruction accesses to L2 that miss                              | Ref:23 | — |  |  |  |  |  |  |  |
| Core data accesses to L2 that hit                                      | C4:121 | — |  |  |  |  |  |  |  |
| Core data accesses to L2 that miss                                     | C5:115 | — |  |  |  |  |  |  |  |
| Non-core burst write to L2 (cache external write or SRAM)              | C6:120 | — |  |  |  |  |  |  |  |
| Non-core non-burst write to L2                                         | C7:116 | — |  |  |  |  |  |  |  |
| Noncore write misses cache external write window and SRAM memory range | Ref:24 | — |  |  |  |  |  |  |  |
| Non-core read hit in L2                                                | C1:118 | — |  |  |  |  |  |  |  |
| Non-core read miss in L2                                               | Ref:25 | — |  |  |  |  |  |  |  |
| L2 allocates, from any source                                          | C2:124 | — |  |  |  |  |  |  |  |
| L2 retries due to full write queue                                     | C3:122 | — |  |  |  |  |  |  |  |
| L2 retries due to address collision                                    | C4:122 | — |  |  |  |  |  |  |  |
| L2 failed lock attempts due to full set                                | C5:116 | — |  |  |  |  |  |  |  |
| L2 victimizations of valid lines                                       | C6:121 | — |  |  |  |  |  |  |  |
| L2 invalidations of lines                                              | C7:117 | — |  |  |  |  |  |  |  |
| L2 clearing of locks                                                   | Ref:22 | — |  |  |  |  |  |  |  |



Changes

#### THIS PAGE INTENTIONALLY LEFT BLANK

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center 1-800 441-2447 or +1-303-675-2140 Fax: +1-303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale and the Freescale logo are trademarks or registered trademarks of Freescale Semiconductor, Inc. in the U.S. and other countries. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. RapidIO is a registered trademark of the RapidIO Trade Association. IEEE 1588 is a registered trademark of the Institute of Electrical and Electronics Engineers, Inc. (IEEE). This product is not endorsed or approved by the IEEE.

© Freescale Semiconductor, Inc., 2009. All rights reserved.

Document Number: MPC8572ERMAD Rev. 2.2 10/2009



