

## Freescale Semiconductor Addendum

Document Number: MPC862UMAD Rev. 3.4. 06/2010

# Errata to MPC862 PowerQUICC Integrated Communications Family Reference Manual, Rev. 3

Supports MPC862P, MPC862T, MPC857T, and MPC857DSL

This errata describes corrections to the MPC862 PowerQUICC Integrated Communications Family Reference Manual, Revision 3. For convenience, the section number and page number of the errata item in the reference manual are provided. Items in bold are new since the last revision of this document.

To locate any published updates for this document, visit our website listed on the back cover of this document.

| Section, Page | Changes                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 18.7, 18-14   | Beneath Table 18-11, add the following: Note: Locations 0x3cac/0x3dac contain a 16-bit internal DPRAM offset to the actual I2C/SPI parameter RAM. Either they must be left alone after a CPM reset or can be initialized to point to a 32-byte aligned parameter area containing the I2C/SPI parameter areas to allow I2C/SPI parameter relocation in case of a parameter RAM conflict. |
| 21.2.4, 20-11 | In Table 21-4, "TODR Field Descriptions," in TOD field description, change "TOD is cleared automatically after one serial clock" to say "TOD is cleared automatically after 1 system clock"                                                                                                                                                                                             |
| 21.3, 21-12   | Under third bullet point, change "For an RxBD, the value must be even," to say, "For an RxBD, the value must be mod 4 aligned."                                                                                                                                                                                                                                                         |
| 28.7, 28-7    | In Table 28-5, change the third sentence in the Transmitter Underrun description to read as follows:  Underrun in transparent mode occurs when the CPM or SDMA is experiencing a latency issue and cannot keep up with the transmission rate.                                                                                                                                           |



| Section, Page No. | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32.8, 32-20       | Add a note to beginning of section, as follows: "PIP in transparent mode is not supported."                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 41.2.7, 41-7      | Add the following to procedure step number 4: The utopia serial clock domain is fed from the UtpClk external pin. Even in internal clock mode, the Utopia clock is driven to the output pad and fed back from pad input beffer to the utopia block. When the PDPAR[UT] bit is set (regardless of whether utopia module is actually being used, or just for the purpose of using MII-MDC in muxed mode operation), PDPAR[utpclk] needs to be set to provide clock to the utopia module regardless of UTMODE[TCLK] setting as input or output. |

Errata to MPC862 PowerQUICC Integrated Communications Family Reference Manual, Rev. 3

2 Freescale Semiconductor



#### How to Reach Us:

#### Home Page:

www.freescale.com

### Web Support:

http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc.
Technical Information Center, EL516
2100 East Elliot Road
Tempe, Arizona 85284
1-800-521-6274 or
+1-480-768-2130
www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com

### For Literature Requests Only:

Freescale Semiconductor
Literature Distribution Center
1-800 441-2447 or
+1-303-675-2140
Fax: +1-303-675-2150
LDCForFreescaleSemiconductor
@ hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale, the Freescale logo, and PowerQUICC, Sare trademarks of Freescale Semiconductor, Inc. Reg. U.S. Pat. & Tm. Off. All other product or service names are the property of their respective owners. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2010 Freescale Semiconductor, Inc.

Document Number: MPC862UMAD

Rev. 3.4 06/2010







Section, Page No.

Changes

4 Freescale Semiconductor