

# **UM10415** EM773 User manual Rev. 2 — 7 December 2011

**User manual** 

#### **Document information**

| Info     | Content                               |
|----------|---------------------------------------|
| Keywords | Energy metering, ARM Cortex-M0, EM773 |
| Abstract | EM773 User manual                     |



#### **Revision history**

| Rev | Date     | Description                                                                                                                 |
|-----|----------|-----------------------------------------------------------------------------------------------------------------------------|
| 2   | 20111207 | <u>Section 3.6 "Start-up behavior"</u> added.                                                                               |
|     |          | <ul> <li>Section 3.4.34 "Device ID register": Added device ID for EM773FHN33/302.</li> </ul>                                |
|     |          | <ul> <li>Section 19.4.11 "Read Part Identification number (UART ISP)": Added device ID for<br/>EM773FHN33/302.</li> </ul>   |
|     |          | <ul> <li><u>Table 76</u>; added "Pin is 5 V tolerant" to <u>Table note 2</u>.</li> </ul>                                    |
|     |          | <ul> <li><u>Table 129 "Master Transmitter mode"</u>; for 0x10, changed "SLA+W" to "SLA+R".</li> </ul>                       |
|     |          | <ul> <li><u>Chapter 16 "EM773 System tick timer"</u>; description of system tick timer updated.</li> </ul>                  |
|     |          | <ul> <li><u>Chapter 16 "EM773 Metrology engine"</u>; corrected <u>Equation 14</u>.</li> </ul>                               |
|     |          | <ul> <li><u>Chapter 18 "EM773 Flash memory programming firmware"</u>; changed format of command code throughout.</li> </ul> |
|     |          | <ul> <li>Single-cycle hardware multiply specified in <u>Table 265</u>.</li> </ul>                                           |
|     |          | <ul> <li>Added <u>Chapter 15 "EM773 Power profiles"</u>.</li> </ul>                                                         |
|     |          | <ul> <li>Updated <u>Chapter 14 "EM773 WatchDog Timer (WDT)"</u>.</li> </ul>                                                 |
|     |          | <ul> <li>Updated <u>Chapter 6 "EM773 I/O Configuration"</u>.</li> </ul>                                                     |
| 1   | 20100910 | Initial version                                                                                                             |

### **Contact information**

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

UM10415

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2011. All rights reserved.

# **UM10415**

Chapter 1: Introductory information

Rev. 2 — 7 December 2011

**User manual** 

### **1.1 Introduction**

The EM773 is an ARM Cortex-M0 based, low-cost 32-bit energy metering IC, designed for 8/16-bit smart metering applications. The EM773 offers programmability and on-chip metrology functionality combined with a low power, simple instruction set and memory addressing with reduced code size compared to existing 8/16-bit architectures.

The EM773 operates at CPU frequencies of up to 48 MHz.

The peripheral complement of the EM773 includes up to 32 kB of flash memory, up to 8 kB of data memory, one Fast-mode Plus I<sup>2</sup>C-bus interface, one RS-485/EIA-485 UART, one SPI interface with SSP features, three general purpose timers, a metrology engine, and up to 25 general purpose I/O pins.

### **1.2 Features**

- System:
  - ARM Cortex-M0 processor, running at frequencies of up to 48 MHz.
  - ARM Cortex-M0 built-in Nested Vectored Interrupt Controller (NVIC).
  - Serial Wire Debug.
  - System tick timer.
- Memory:
  - 32 kB on-chip flash programming memory.
  - 8 kB SRAM.
  - In-System Programming (ISP) and In-Application Programming (IAP) via on-chip bootloader software.
- Digital peripherals:
  - Up to 25 General Purpose I/O (GPIO) pins with configurable pull-up/pull-down resistors.
  - GPIO pins can be used as edge and level sensitive interrupt sources.
  - High-current output driver (20 mA) on one pin.
  - High-current sink drivers (20 mA) on two I<sup>2</sup>C-bus pins in Fast-mode Plus.
  - Three general purpose timers/counters with a total of two capture inputs and 10 match outputs.
  - Programmable WatchDog Timer (WDT).
- Analog peripherals:
  - Metrology Engine for Smart Metering with two current inputs and a voltage input.

#### Chapter 1: Introductory information

- Serial interfaces:
  - UART with fractional baud rate generation, internal FIFO, and RS-485 support.
  - One SPI controller with SSP features and with FIFO and multi-protocol capabilities.
  - I<sup>2</sup>C-bus interface supporting full I<sup>2</sup>C-bus specification and Fast-mode Plus with a data rate of 1 Mbit/s with multiple address recognition and monitor mode.
- Clock generation:
  - 12 MHz internal RC oscillator trimmed to 1 % accuracy that can optionally be used as a system clock.
  - Crystal oscillator with an operating range of 1 MHz to 25 MHz.
  - Programmable watchdog oscillator with a frequency range of 7.8 kHz to 1.8 MHz.
  - PLL allows CPU operation up to the maximum CPU rate without the need for a high-frequency crystal. May be run from the system oscillator or the internal RC oscillator.
  - Clock output function with divider that can reflect the system oscillator clock, IRC clock, CPU clock, and the Watchdog clock.
- Power control:
  - Integrated PMU (Power Management Unit) to minimize power consumption during Sleep, Deep-sleep, and Deep power-down modes.
  - Three reduced power modes: Sleep, Deep-sleep, and Deep power-down.
  - Processor wake-up from Deep-sleep mode via a dedicated start logic using up to 11 of the functional pins.
  - Power-On Reset (POR).
  - Brownout detect with four separate thresholds for interrupt and forced reset.
- Unique device serial number for identification.
- Single 3.3 V power supply (1.8 V to 3.6 V).
- Available as 33-pin HVQFN package.

### **1.3 Ordering information**

#### Table 1.Ordering information

| Type number | Package |                                                                                                           |         |  |  |
|-------------|---------|-----------------------------------------------------------------------------------------------------------|---------|--|--|
|             | Name    | Description                                                                                               | Version |  |  |
| EM773FHN33  | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 x 7 x 0.85 mm | n/a     |  |  |

**Chapter 1: Introductory information** 

### 1.4 Block diagram



### 1.5 ARM Cortex-M0 processor

The ARM Cortex-M0 processor is described in detail in <u>Section 21.2 "About the</u> <u>Cortex-M0 processor and core peripherals"</u>. For the EM773, the ARM Cortex-M0 processor core is configured as follows:

- System options:
  - The Nested Vectored Interrupt Controller (NVIC) is included and supports up to 32 interrupts.
  - The system tick timer is included.
- Debug options: Serial Wire Debug is included with two watchpoints and four breakpoints.

### **UM10415**

Chapter 2: EM773 Memory mapping

Rev. 2 — 7 December 2011

**User manual** 

### 2.1 Memory map

Figure 2 shows the memory and peripheral address space of the EM773.

The AHB peripheral area is 2 MB in size and is divided to allow for up to 128 peripherals. On the EM773, the GPIO ports are the only AHB peripherals. The APB peripheral area is 512 kB in size and is divided to allow for up to 32 peripherals. Each peripheral of either type is allocated 16 kB of space. This allows simplifying the address decoding for each peripheral.

All peripheral register addresses are 32-bit word aligned regardless of their size. An implication of this is that word and half-word registers must be accessed all at once. For example, it is not possible to read or write the upper byte of a word register separately.

**User manual** 

### Chapter 2: EM773 Memory mapping

**UM10415** 

| 4 GB         | EM773               |                                     | AHB peripherals                                                                                                       | 0x5020 0000                                                                            |
|--------------|---------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| 405          | reserved            | 0xFFFF FFFF                         | 16-127 reserved                                                                                                       | 0x5004 0000<br>0x5003 0000                                                             |
|              | AHB peripherals     | •                                   | 8-11 GPIO PIO2<br>4-7 GPIO PIO1                                                                                       | 0x5002 0000                                                                            |
|              |                     |                                     | 0-3 GPIO PIO0                                                                                                         | 0x5001 0000                                                                            |
| 2            | reserved            |                                     | APB peripherals                                                                                                       | 0x5000 0000<br>0x4008 0000                                                             |
|              |                     | 0x4008 0000                         | 31 - 19 reserved                                                                                                      |                                                                                        |
| 1 GB         | APB peripherals     | 0x4000 0000                         |                                                                                                                       |                                                                                        |
| 0.5 GB       | reserved            | 0x2000 0000                         | 18system control17IOCONFIG16SPI015flash controller14PMU                                                               | 0x4004 C000<br>0x4004 8000<br>0x4004 4000<br>0x4004 0000<br>0x4003 C000<br>0x4003 8000 |
| 2            | reserved            |                                     |                                                                                                                       |                                                                                        |
|              | 16 kB boot ROM      | 0x1FFF 4000<br>0x1FFF 0000          | 13 - 7 reserved                                                                                                       |                                                                                        |
| 2            | reserved            | 0x1000 2000                         |                                                                                                                       | 0x4001 C000                                                                            |
|              | 8 kB SRAM           |                                     | 6 32-bit counter/timer 1                                                                                              | 0x4001 8000                                                                            |
| 22           | reserved            | Ox1000 0000                         | 5     32-bit counter/timer 0       4     reserved       3     16-bit counter/timer 0       2     UART       1     WDT | 0x4001 4000<br>0x4001 0000<br>0x4000 C000<br>0x4000 8000<br>0x4000 4000                |
| 0 GB         | 32 kB on-chip flash | 0x0000 8000<br>activ<br>0x0000 0000 | 0 12C-bus<br>0x0000 00C0<br>ve interrupt vectors<br>0x0000 0000                                                       | 0x4000 0000                                                                            |
| Fig 2. EM773 | memory map          |                                     |                                                                                                                       | 002aag728                                                                              |

User manual

### **UM10415**

Chapter 3: EM773 C\_CAN

Rev. 2 — 7 December 2011

**User manual** 

### 3.1 Introduction

The system configuration block controls oscillators, start logic, and clock generation of the EM773. Also included in this block are registers for setting the priority for AHB access and a register for remapping flash, SRAM, and ROM memory areas.

### 3.2 Pin description

Table 2 shows pins that are associated with system control block functions.

| Table 2. Pin summary |               |                                 |
|----------------------|---------------|---------------------------------|
| Pin name             | Pin direction | Pin description                 |
| CLKOUT               | 0             | Clockout pin                    |
| PIO0_0 to PIO0_10    | Ι             | Start logic wake-up pins port 0 |

### 3.3 Clocking and power control

See Figure 3 for an overview of the EM773 Clock Generation Unit (CGU).

The EM773 includes three independent oscillators. These are the system oscillator, the Internal RC oscillator (IRC), and the watchdog oscillator. Each oscillator can be used for more than one purpose as required in a particular application.

Following reset, the EM773 will operate from the Internal RC oscillator until switched by software. This allows systems to operate without any external crystal and the bootloader code to operate at a known frequency.

The SYSAHBCLKCTRL register gates the system clock to the various peripherals and memories. UART, the WDT, and SPI0 have individual clock dividers to derive peripheral clocks from the main clock.

The main clock and the clock outputs from the IRC, the system oscillator, and the watchdog oscillator can be observed directly on the CLKOUT pin.

For details on power control see Section 3.8.

### Chapter 3: EM773 C\_CAN

UM10415



### 3.4 Register description

All registers, regardless of size, are on word address boundaries. Details of the registers appear in the description of each function.

See <u>Section 3.11</u> for the flash access timing register, which can be re-configured as part the system setup. This register is not part of the system configuration block.

| Table 3. | Register overview: system control block (base address 0x4004 8000) |
|----------|--------------------------------------------------------------------|
|----------|--------------------------------------------------------------------|

| Table 6. Register | 0.0.100 |                |                             |                |           |
|-------------------|---------|----------------|-----------------------------|----------------|-----------|
| Name              | Access  | Address offset | Description                 | Reset<br>value | Reference |
| SYSMEMREMAP       | R/W     | 0x000          | System memory remap         | 0x002          | Table 4   |
| PRESETCTRL        | R/W     | 0x004          | Peripheral reset control    | 0x000          | Table 5   |
| SYSPLLCTRL        | R/W     | 0x008          | System PLL control          | 0x000          | Table 6   |
| SYSPLLSTAT        | R       | 0x00C          | System PLL status           | 0x000          | Table 7   |
| -                 | -       | 0x010 - 0x01C  | Reserved                    | -              | -         |
| SYSOSCCTRL        | R/W     | 0x020          | System oscillator control   | 0x000          | Table 8   |
| WDTOSCCTRL        | R/W     | 0x024          | Watchdog oscillator control | 0x000          | Table 9   |
| IRCCTRL           | R/W     | 0x028          | IRC control                 | 0x080          | Table 10  |
| -                 | -       | 0x02C          | Reserved                    | -              | -         |

Chapter 3: EM773 C\_CAN

| Name          | Access | Address offset | Description                                             | Reset<br>value    | Reference |
|---------------|--------|----------------|---------------------------------------------------------|-------------------|-----------|
| SYSRSTSTAT    | R      | 0x030          | System reset status register                            | 0x000             | Table 11  |
| -             | -      | 0x034 - 0x03C  | Reserved                                                | -                 | -         |
| SYSPLLCLKSEL  | R/W    | 0x040          | System PLL clock source select                          | 0x000             | Table 12  |
| SYSPLLCLKUEN  | R/W    | 0x044          | System PLL clock source update enable                   | 0x000             | Table 13  |
| -             | -      | 0x048 - 0x06C  | Reserved                                                | -                 | -         |
| MAINCLKSEL    | R/W    | 0x070          | Main clock source select                                | 0x000             | Table 14  |
| MAINCLKUEN    | R/W    | 0x074          | Main clock source update enable                         | 0x000             | Table 15  |
| SYSAHBCLKDIV  | R/W    | 0x078          | System AHB clock divider                                | 0x001             | Table 16  |
| -             | -      | 0x07C          | Reserved                                                | -                 | -         |
| SYSAHBCLKCTRL | R/W    | 0x080          | System AHB clock control                                | 0x85F             | Table 17  |
| -             | -      | 0x084 - 0x090  | Reserved                                                | -                 | -         |
| SSP0CLKDIV    | R/W    | 0x094          | SPI0 clock divider                                      | 0x000             | Table 18  |
| UARTCLKDIV    | R/W    | 0x098          | UART clock divider                                      | 0x000             | Table 19  |
| -             | -      | 0x0A0-0x0CC    | Reserved                                                | -                 | -         |
| WDTCLKSEL     | R/W    | 0x0D0          | WDT clock source select                                 | 0x000             | Table 20  |
| WDTCLKUEN     | R/W    | 0x0D4          | WDT clock source update enable                          | 0x000             | Table 21  |
| WDTCLKDIV     | R/W    | 0x0D8          | WDT clock divider                                       | 0x000             | Table 22  |
| -             | -      | 0x0DC          | Reserved                                                | -                 | -         |
| CLKOUTCLKSEL  | R/W    | 0x0E0          | CLKOUT clock source select                              | 0x000             | Table 23  |
| CLKOUTUEN     | R/W    | 0x0E4          | CLKOUT clock source update enable                       | 0x000             | Table 24  |
| CLKOUTDIV     | R/W    | 0x0E8          | CLKOUT clock divider                                    | 0x000             | Table 25  |
| -             | -      | 0x0EC - 0x0FC  | Reserved                                                | -                 | -         |
| PIOPORCAP0    | R      | 0x100          | POR captured PIO status 0                               | user<br>dependent | Table 26  |
| PIOPORCAP1    | R      | 0x104          | POR captured PIO status 1                               | user<br>dependent | Table 27  |
| -             | R      | 0x108 - 0x14C  | Reserved                                                | -                 | -         |
| BODCTRL       | R/W    | 0x150          | BOD control                                             | 0x000             | Table 28  |
| -             | -      | 0x154          | Reserved                                                | -                 | -         |
| SYSTCKCAL     | R/W    | 0x158          | System tick counter calibration                         | 0x004             | Table 29  |
| -             | -      | 0x15C - 0x1FC  | Reserved                                                | -                 | -         |
| STARTAPRP0    | R/W    | 0x200          | Start logic edge control register 0                     |                   | Table 30  |
| STARTERP0     | R/W    | 0x204          | Start logic signal enable register 0                    |                   | Table 31  |
| STARTRSRP0CLR | W      | 0x208          | Start logic reset register 0                            | n/a               | Table 32  |
| STARTSRP0     | R      | 0x20C          | Start logic status register 0                           | n/a               | Table 33  |
| -             | -      | 0x210 - 0x22C  | Reserved                                                | -                 | -         |
| PDSLEEPCFG    | R/W    | 0x230          | Power-down states in Deep-sleep mode                    | 0x0000<br>0000    | Table 35  |
| PDAWAKECFG    | R/W    | 0x234          | Power-down states after wake-up from<br>Deep-sleep mode | 0x0000<br>EDF0    | Table 36  |

### Table 3. Register overview: system control block (base address 0x4004 8000) ...continued

UM10415

Chapter 3: EM773 C\_CAN

| Table 3. Register | overview: | system control b | IOCK (Dase address 0x4004 8000)contin | uea               |           |
|-------------------|-----------|------------------|---------------------------------------|-------------------|-----------|
| Name              | Access    | Address offset   | Description                           | Reset<br>value    | Reference |
| PDRUNCFG          | R/W       | 0x238            | Power-down configuration register     | 0x0000<br>EDF0    | Table 37  |
| -                 | -         | 0x23C - 0x3F0    | Reserved                              | -                 | -         |
| DEVICE_ID         | R         | 0x3F4            | Device ID                             | part<br>dependent | Table 38  |

#### system control block (base address 0x4004 8000) able 2

### 3.4.1 System memory remap register

The system memory remap register selects whether the ARM interrupt vectors are read from the boot ROM, the flash, or the SRAM. By default, the flash memory is mapped to address 0x0000 0000. When the MAP bits in the SYSMEMREMAP register are set to 0x0 or 0x1, the boot ROM or RAM respectively are mapped to the bottom 512 bytes of the memory map (addresses 0x0000 0000 to 0x0000 0200).

#### Table 4. System memory remap register (SYSMEMREMAP, address 0x4004 8000) bit description

| Bit     | Symbol | Value       | Description                                                               | Reset<br>value |
|---------|--------|-------------|---------------------------------------------------------------------------|----------------|
| 1:0 MAP |        |             | System memory remap                                                       | 0x02           |
|         |        | 00          | Boot Loader Mode. Interrupt vectors are re-mapped to Boot ROM.            |                |
|         |        | 01          | User RAM Mode. Interrupt vectors are re-mapped to Static RAM.             |                |
|         |        | 10 or<br>11 | User Flash Mode. Interrupt vectors are not re-mapped and reside in Flash. |                |
| 31:2    | -      | -           | Reserved                                                                  | 0x00           |

### 3.4.2 Peripheral reset control register

This register allows software to reset the SPI and I2C peripherals. Writing a 0 to the SSP0\_RST\_N or I2C\_RST\_N bits resets the SPI0 or I2C peripheral. Writing a 1 de-asserts the reset.

Remark: Before accessing the SPI and I2C peripherals, write a 1 to this register to ensure that the reset signals to the SPI and I2C are de-asserted.

| Table : | description | eset cor | ttrol register (PRESEICIRE, address 0x4004 8004) t | DIT            |
|---------|-------------|----------|----------------------------------------------------|----------------|
| Bit     | Symbol      | Value    | Description                                        | Reset<br>value |
| 0 5     | SSP0_RST_N  |          | SPI0 reset control                                 | 0              |
|         |             | 0        | Resets the SPI0 peripheral.                        |                |
|         |             | 1        | SPI0 reset de-asserted.                            |                |
| 1       | I2C_RST_N   |          | I2C reset control                                  | 0              |
|         |             | 0        | Resets the I2C peripheral.                         |                |
|         |             | 1        | I2C reset de-asserted.                             |                |
| 31:2    | -           | -        | Reserved                                           | 0x00           |

#### Peripheral reset control register (PRESETCTRL\_address 0x4004 8004) bit

### 3.4.3 System PLL control register

This register connects and enables the system PLL and configures the PLL multiplier and divider values. The PLL accepts an input frequency from 10 MHz to 25 MHz from various clock sources. The input frequency is multiplied up to a high frequency, then divided down to provide the actual clock used by the CPU, peripherals, and memories. The PLL can produce a clock up to the maximum allowed for the CPU.

Table 6. System PLL control register (SYSPLLCTRL, address 0x4004 8008) bit description

| Bit  | Symbol | Value | Description                                                                    | Reset<br>value |
|------|--------|-------|--------------------------------------------------------------------------------|----------------|
| 4:0  | MSEL   |       | Feedback divider value. The division value M is the programmed MSEL value + 1. | 0x000          |
|      |        | 00000 | Division ratio M = 1                                                           |                |
|      |        |       |                                                                                |                |
|      |        | 11111 | Division ration M = 32                                                         |                |
| 6:5  | PSEL   |       | Post divider ratio P. The division ratio is $2 \times P$ .                     | 0x00           |
|      |        | 00    | P = 1                                                                          |                |
|      |        | 01    | P = 2                                                                          |                |
|      |        | 10    | P = 4                                                                          |                |
|      |        | 11    | P = 8                                                                          |                |
| 31:7 | -      | -     | Reserved. Do not write ones to reserved bits.                                  | 0x0            |
|      |        |       |                                                                                |                |

### 3.4.4 System PLL status register

This register is a Read-only register and supplies the PLL lock status (see Section 3.10.1).

| Table 7. S | system PLL status register (SYSPLLSTAT, address 0x4004 800C) bit description |
|------------|------------------------------------------------------------------------------|
|------------|------------------------------------------------------------------------------|

| Bit    | Symbol | Value           | Description    | Reset<br>value |
|--------|--------|-----------------|----------------|----------------|
| 0 LOCK |        | PLL lock status | 0x0            |                |
|        |        | 0               | PLL not locked |                |
|        |        | 1               | PLL locked     |                |
| 31:1   | -      | -               | Reserved       | 0x00           |
|        |        |                 |                |                |

### 3.4.5 System oscillator control register

This register configures the frequency range for the system oscillator.

 Table 8.
 System oscillator control register (SYSOSCCTRL, address 0x4004 8020) bit description

|          | accomption |       |                                                                                              |                |
|----------|------------|-------|----------------------------------------------------------------------------------------------|----------------|
| Bit      | Symbol     | Value | Description                                                                                  | Reset<br>value |
| 0 BYPASS | BYPASS     |       | Bypass system oscillator                                                                     | 0x0            |
|          |            | 0     | Oscillator is not bypassed.                                                                  |                |
|          |            | 1     | Bypass enabled. PLL input (sys_osc_clk) is fed<br>directly from the XTALIN and XTALOUT pins. |                |

|      | description | ontinueu |                                                      |                |
|------|-------------|----------|------------------------------------------------------|----------------|
| Bit  | Symbol      | Value    | Description                                          | Reset<br>value |
| 1    | FREQRANGE   |          | Determines frequency range for Low-power oscillator. | 0x0            |
|      |             | 0        | 1 - 20 MHz frequency range.                          |                |
|      |             | 1        | 15 - 25 MHz frequency range                          |                |
| 31:2 | -           | -        | Reserved                                             | 0x00           |

### Table 8. System oscillator control register (SYSOSCCTRL, address 0x4004 8020) bit description ...continued

### 3.4.6 Watchdog oscillator control register

This register configures the watchdog oscillator. The oscillator consists of an analog and a digital part. The analog part contains the oscillator function and generates an analog clock (Fclkana). With the digital part, the analog output clock (Fclkana) can be divided to the required output clock frequency wdt\_osc\_clk. The analog output frequency (Fclkana) can be adjusted with the FREQSEL bits between 500 kHz and 3.4 MHz. With the digital part Fclkana will be divided (divider ratios = 2, 4,...,64) to wdt\_osc\_clk using the DIVSEL bits.

The output clock frequency of the watchdog oscillator can be calculated as wdt\_osc\_clk = Fclkana/( $2 \times (1 + DIVSEL)$ ) = 7.8 kHz to 1.7 MHz (nominal values).

**Remark:** Any setting of the FREQSEL bits will yield a Fclkana value within  $\pm 40\%$  of the listed frequency value. The watchdog oscillator is the clock source with the lowest power consumption. If accurate timing is required, use the IRC or system oscillator.

**Remark:** The frequency of the watchdog oscillator is undefined after reset. The watchdog oscillator frequency must be programmed by writing to the WDTOSCCTRL register before using the watchdog oscillator.

|     | descrip | lion  |                                                                         |                |
|-----|---------|-------|-------------------------------------------------------------------------|----------------|
| Bit | Symbol  | Value | Description                                                             | Reset<br>value |
| 4:0 | DIVSEL  |       | Select divider for Fclkana.<br>wdt_osc_clk = Fclkana/(2 × (1 + DIVSEL)) | 0x00           |
|     |         | 00000 | 2 × (1 + DIVSEL) = 2                                                    |                |
|     |         | 00001 | $2 \times (1 + \text{DIVSEL}) = 4$                                      |                |
|     |         | 00010 | $2 \times (1 + \text{DIVSEL}) = 6$                                      |                |
|     |         |       |                                                                         |                |
|     |         | 11111 | 2 × (1 + DIVSEL) = 64                                                   |                |
| 8:5 | FREQSEL |       | Select watchdog oscillator analog output frequency (Fclkana).           | 0x00           |
|     |         | 0001  | 0.5 MHz                                                                 |                |
|     |         | 0010  | 0.8 MHz                                                                 |                |
|     |         | 0011  | 1.1 MHz                                                                 |                |
|     |         | 0100  | 1.4 MHz                                                                 |                |
|     |         | 0101  | 1.6 MHz                                                                 |                |
|     |         | 0110  | 1.8 MHz                                                                 |                |
|     |         |       |                                                                         |                |

### Table 9. Watchdog oscillator control register (WDTOSCCTRL, address 0x4004 8024) bit description

|      | descri | ptionco | ontinued    |                |
|------|--------|---------|-------------|----------------|
| Bit  | Symbol | Value   | Description | Reset<br>value |
|      |        | 0111    | 2.0 MHz     |                |
|      |        | 1000    | 2.2 MHz     |                |
|      |        | 1001    | 2.4 MHz     |                |
|      |        | 1010    | 2.6 MHz     |                |
|      |        | 1011    | 2.7 MHz     |                |
|      |        | 1100    | 2.9 MHz     |                |
|      |        | 1101    | 3.1 MHz     |                |
|      |        | 1110    | 3.2 MHz     |                |
|      |        | 1111    | 3.4 MHz     |                |
| 31:9 | -      | -       | Reserved    | 0x00           |
|      |        |         |             |                |

### Table 9. Watchdog oscillator control register (WDTOSCCTRL, address 0x4004 8024) bit description ...continued

### 3.4.7 Internal resonant crystal control register

This register is used to trim the on-chip 12 MHz oscillator. The trim value is factory-preset and written by the boot code on start-up.

### Table 10. Internal resonant crystal control register (IRCCTRL, address 0x4004 8028) bit description

| Bit  | Symbol | Value | Description | Reset value                                  |
|------|--------|-------|-------------|----------------------------------------------|
| 7:0  | TRIM   |       | Trim value  | 0x1000 0000,<br>then flash will<br>reprogram |
| 31:9 | -      | -     | Reserved    | 0x00                                         |

### 3.4.8 System reset status register

The SYSRSTSTAT register shows the source of the latest reset event. The bits are cleared by writing a one to any of the bits. The POR event clears all other bits in this register, but if another reset signal - for example EXTRST - remains asserted after the POR signal is negated, then its bit is set to detected.

| Bit  | Symbol | Value | Description                          | Reset<br>value |
|------|--------|-------|--------------------------------------|----------------|
| 0    | POR    |       | POR reset status                     | 0x0            |
|      |        | 0     | no POR detected                      |                |
|      |        | 1     | POR detected                         |                |
| 1    | EXTRST |       | Status of the external RESET pin     | 0x0            |
|      |        | 0     | no RESET event detected              |                |
|      |        | 1     | RESET detected                       |                |
| 2    | WDT    |       | Status of the Watchdog reset         | 0x0            |
|      |        | 0     | no WDT reset detected                |                |
|      |        | 1     | WDT reset detected                   |                |
| 3    | BOD    |       | Status of the Brown-out detect reset | 0x0            |
|      |        | 0     | no BOD reset detected                |                |
|      |        | 1     | BOD reset detected                   |                |
| 4    | SYSRST |       | Status of the software system reset  | 0x0            |
|      |        | 0     | no System reset detected             |                |
|      |        | 1     | System reset detected                |                |
| 31:5 | -      | -     | Reserved                             | 0x00           |

Table 11. System reset status register (SYSRSTSTAT, address 0x4004 8030) bit description

### 3.4.9 System PLL clock source select register

This register selects the clock source for the system PLL. The SYSPLLCLKUEN register (see Section 3.4.10) must be toggled from LOW to HIGH for the update to take effect.

**Remark:** When switching clock sources, both clocks must be running before the clock source can be updated.

| Symbol   | Value | <b>– – – –</b>              |                                                                                                        |
|----------|-------|-----------------------------|--------------------------------------------------------------------------------------------------------|
|          | value | Description                 | Reset<br>value                                                                                         |
| SEL      |       | System PLL clock source     | 0x00                                                                                                   |
| 00<br>01 | 00    | IRC oscillator              |                                                                                                        |
|          | 01    | System oscillator           |                                                                                                        |
|          | 10    | Reserved                    |                                                                                                        |
|          | 11    | Reserved                    |                                                                                                        |
| -        | -     | Reserved                    | 0x00                                                                                                   |
|          | SEL   | SEL<br>00<br>01<br>10<br>11 | SEL System PLL clock source<br>00 IRC oscillator<br>01 System oscillator<br>10 Reserved<br>11 Reserved |

### Table 12. System PLL clock source select register (SYSPLLCLKSEL, address 0x4004 8040) bit description

### 3.4.10 System PLL clock source update enable register

This register updates the clock source of the system PLL with the new input clock after the SYSPLLCLKSEL register has been written to. In order for the update to take effect, first write a zero to the SYSPLLUEN register and then write a one to SYSPLLUEN.

To successfully change clock sources, both clock sources must be running before updating this register.

|      | 0044) I |       |                                       |             |
|------|---------|-------|---------------------------------------|-------------|
| Bit  | Symbol  | Value | Description                           | Reset value |
| 0    | ENA     |       | Enable system PLL clock source update | 0x0         |
|      |         | 0     | No change                             |             |
|      |         | 1     | Update clock source                   |             |
| 31:1 | -       | -     | Reserved                              | 0x00        |
|      |         |       |                                       |             |

### Table 13. System PLL clock source update enable register (SYSPLLUEN, address 0x4004 8044) bit description

### 3.4.11 Main clock source select register

This register selects the main system clock which can be either any input to the system PLL, the output from the system PLL (sys\_pllclkout), or the watchdog or IRC oscillators directly. The main system clock clocks the core, the peripherals, and the memories.

The MAINCLKUEN register (see <u>Section 3.4.12</u>) must be toggled from LOW to HIGH for the update to take effect.

**Remark:** When switching clock sources, both clocks must be running before the clock source can be updated.

### Table 14. Main clock source select register (MAINCLKSEL, address 0x4004 8070) bit description

|      |        | -puon |                            |             |
|------|--------|-------|----------------------------|-------------|
| Bit  | Symbol | Value | Description                | Reset value |
| 1:0  | SEL    |       | Cock source for main clock | 0x00        |
|      |        | 00    | IRC oscillator             |             |
|      |        | 01    | Input clock to system PLL  |             |
|      |        | 10    | WDT oscillator             |             |
|      |        | 11    | System PLL clock out       |             |
| 31:2 | -      | -     | Reserved                   | 0x00        |
|      |        |       |                            |             |

### 3.4.12 Main clock source update enable register

This register updates the clock source of the main clock with the new input clock after the MAINCLKSEL register has been written to. In order for the update to take effect, first write a zero to the MAINCLKUEN register and then write a one to MAINCLKUEN.

To successfully change clock sources, both clock sources must be running before updating this register.

|      | bit des | cription |                                 |             |
|------|---------|----------|---------------------------------|-------------|
| Bit  | Symbol  | Value    | Description                     | Reset value |
| 0    | ENA     |          | Enable main clock source update | 0x0         |
|      |         | 0        | No change                       |             |
|      |         | 1        | Update clock source             |             |
| 31:1 | -       | -        | Reserved                        | 0x00        |

### Table 15. Main clock source update enable register (MAINCLKUEN, address 0x4004 8074) bit description

### 3.4.13 System AHB clock divider register

This register divides the main clock to provide the system clock to the core, memories, and the peripherals. The system clock can be shut down completely by setting the DIV bits to 0x0.

### Table 16. System AHB clock divider register (SYSAHBCLKDIV, address 0x4004 8078) bit description

| Symbol | Value | Description                     | Reset<br>value                                                                                              |
|--------|-------|---------------------------------|-------------------------------------------------------------------------------------------------------------|
| DIV    |       | System AHB clock divider values | 0x01                                                                                                        |
|        | 0     | System clock disabled.          |                                                                                                             |
|        | 1     | Divide by 1                     |                                                                                                             |
|        | to    |                                 |                                                                                                             |
|        | 255   | Divide by 255                   |                                                                                                             |
| -      | -     | Reserved                        | 0x00                                                                                                        |
|        | DIV   | DIV<br>0<br>1<br>to<br>255      | DIV System AHB clock divider values<br>0 System clock disabled.<br>1 Divide by 1<br>to<br>255 Divide by 255 |

### 3.4.14 System AHB clock control register

The AHBCLKCTRL register enables the clocks to individual system and peripheral blocks. The system clock (sys\_ahb\_clk[0], bit 0 in the AHBCLKCTRL register) provides the clock for the AHB to APB bridge, the AHB matrix, the ARM Cortex-M0, the Syscon block, and the PMU. This clock cannot be disabled.

### Table 17. System AHB clock control register (SYSAHBCLKCTRL, address 0x4004 8080) bit description

|       | description |       |                                                                                                                                               |                |
|-------|-------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| Bit   | Symbol      | Value | Description                                                                                                                                   | Reset<br>value |
| 0 SYS |             |       | Enables clock for AHB to APB bridge, to the AHB matrix, to the Cortex-M0 FCLK and HCLK, to the SysCon, and to the PMU. This bit is read only. | 1              |
|       |             | 0     | Reserved                                                                                                                                      |                |
|       |             | 1     | Enable                                                                                                                                        |                |
| 1     | ROM         |       | Enables clock for ROM.                                                                                                                        | 1              |
|       |             | 0     | Disable                                                                                                                                       |                |
|       |             | 1     | Enable                                                                                                                                        |                |
| 2     | RAM         |       | Enables clock for RAM.                                                                                                                        | 1              |
|       |             | 0     | Disable                                                                                                                                       |                |
|       |             | 1     | Enable                                                                                                                                        |                |

|       | description                 | .continue | d                                                   |                |         |  |
|-------|-----------------------------|-----------|-----------------------------------------------------|----------------|---------|--|
| Bit   | Symbol                      | Value     | Description                                         | Reset<br>value |         |  |
| 3     | FLASHREG                    |           | Enables clock for flash register interface.         | 1              |         |  |
|       |                             | 0         | Disabled                                            |                |         |  |
|       |                             | 1         | Enabled                                             |                |         |  |
| 4     | FLASHARRAY                  |           | Enables clock for flash array access.               | 1              |         |  |
|       |                             | 0         | Disabled                                            |                |         |  |
|       |                             | 1         | Enabled                                             |                |         |  |
| 5     | I2C                         |           | Enables clock for I2C.                              | 0              |         |  |
|       |                             | 0         | Disable                                             |                |         |  |
|       |                             | 1         | Enable                                              |                |         |  |
| 6     | GPIO                        |           | Enables clock for GPIO.                             | 1              |         |  |
|       |                             | 0         | Disable                                             |                |         |  |
|       |                             | 1         | Enable                                              |                |         |  |
| 7     | CT16B0                      |           | Enables clock for 16-bit counter/timer 0.           | 0              |         |  |
|       |                             |           | 0 Di                                                |                | Disable |  |
|       |                             | 1         | Enable                                              |                |         |  |
| 8     | 8 Metrology engine<br>clock |           | Automatically set by the metrology engine software. | 0              |         |  |
|       |                             | 0         | Disable                                             |                |         |  |
|       |                             | 1         | Enable                                              |                |         |  |
| 9     | CT32B0                      |           | Enables clock for 32-bit counter/timer 0.           | 0              |         |  |
|       |                             | 0         | Disable                                             |                |         |  |
|       |                             | 1         | Enable                                              |                |         |  |
| 10    | CT32B1                      |           | Enables clock for 32-bit counter/timer 1.           | 0              |         |  |
|       |                             | 0         | Disable                                             |                |         |  |
|       |                             | 1         | Enable                                              |                |         |  |
| 11    | SSP0                        |           | Enables clock for SPI0.                             | 1              |         |  |
|       |                             | 0         | Disable                                             |                |         |  |
|       |                             | 1         | Enable                                              |                |         |  |
| 12    | UART                        |           | Enables clock for UART.                             | 0              |         |  |
|       |                             | 0         | Disable                                             |                |         |  |
|       |                             | 1         | Enable                                              |                |         |  |
| 13    | Metrology engine            |           | Automatically set by the metrology engine software. | 0              |         |  |
| clock | clock                       | 0         | Disable                                             |                |         |  |
|       |                             | 1         | Enable                                              |                |         |  |
| 14    | -                           | -         | Reserved                                            | 0              |         |  |
| 15    | WDT                         |           | Enables clock for WDT.                              | 0              |         |  |
|       |                             | 0         | Disable                                             |                |         |  |
|       |                             | 1         | Enable                                              |                |         |  |
|       |                             |           |                                                     |                |         |  |

### Table 17. System AHB clock control register (SYSAHBCLKCTRL, address 0x4004 8080) bit description ...continued

|       | the second se |       |                                            |                |
|-------|-----------------------------------------------------------------------------------------------------------------|-------|--------------------------------------------|----------------|
| Bit   | Symbol                                                                                                          | Value | Description                                | Reset<br>value |
| 16    | IOCON                                                                                                           |       | Enables clock for I/O configuration block. | 0              |
|       |                                                                                                                 | 0     | Disable                                    |                |
|       |                                                                                                                 | 1     | Enable                                     |                |
| 17    | -                                                                                                               | -     | Reserved                                   | 0              |
| 18    | -                                                                                                               | -     | Reserved                                   | 0              |
| 31:19 | -                                                                                                               | -     | Reserved                                   | 0x00           |
|       |                                                                                                                 |       |                                            |                |

### Table 17. System AHB clock control register (SYSAHBCLKCTRL, address 0x4004 8080) bit description ...continued

### 3.4.15 SPI0 clock divider register

This register configures the SPI0 peripheral clock SPI0\_PCLK. The SPI0\_PCLK can be shut down by setting the DIV bits to 0x0.

Table 18. SPI0 clock divider register (SSP0CLKDIV, address 0x4004 8094) bit description

| Bit  | Symbol | Value | Description                    | Reset<br>value |
|------|--------|-------|--------------------------------|----------------|
| 7:0  | DIV    |       | SPI0_PCLK clock divider values | 0x00           |
|      |        | 0     | Disable SPI0_PCLK.             |                |
|      |        | 1     | Divide by 1.                   |                |
|      |        | to    |                                |                |
|      |        | 255   | Divide by 255.                 |                |
| 31:8 | -      | -     | Reserved                       | 0x00           |

### 3.4.16 UART clock divider register

This register configures the UART peripheral clock UART\_PCLK. The UART\_PCLK can be shut down by setting the DIV bits to 0x0.

| Table 19. UART clo | ck divider register (UARTCLKDI) | V, address 0x4004 8098) bit description |
|--------------------|---------------------------------|-----------------------------------------|
|--------------------|---------------------------------|-----------------------------------------|

| Bit  | Symbol | Value | Description                    | Reset<br>value |
|------|--------|-------|--------------------------------|----------------|
| 7:0  | DIV    |       | UART_PCLK clock divider values | 0x00           |
|      |        | 0     | Disable UART_PCLK.             |                |
|      |        | 1     | Divide by 1.                   |                |
|      |        | to    |                                |                |
|      |        | 255   | Divide by 255.                 |                |
| 31:8 | -      | -     | Reserved                       | 0x00           |

### 3.4.17 WDT clock source select register

This register selects the clock source for the watchdog timer. The WDTCLKUEN register (see <u>Section 3.4.18</u>) must be toggled from LOW to HIGH for the update to take effect.

|      | acour  | puon  |                     |                |
|------|--------|-------|---------------------|----------------|
| Bit  | Symbol | Value | Description         | Reset<br>value |
| 1:0  | SEL    |       | WDT clock source    | 0x00           |
|      |        | 00    | IRC oscillator      |                |
|      |        | 01    | Main clock          |                |
|      |        | 10    | Watchdog oscillator |                |
|      |        | 11    | Reserved            |                |
| 31:2 | -      | -     | Reserved            | 0x00           |
|      |        |       |                     |                |

### Table 20. WDT clock source select register (WDTCLKSEL, address 0x4004 80D0) bit description

### 3.4.18 WDT clock source update enable register

This register updates the clock source of the watchdog timer with the new input clock after the WDTCLKSEL register has been written to. In order for the update to take effect at the input of the watchdog timer, first write a zero to the WDTCLKUEN register and then write a one to WDTCLKUEN.

### Table 21. WDT clock source update enable register (WDTCLKUEN, address 0x4004 80D4) bit description

| Bit  | Symbol | Value | Description                    | Reset value |
|------|--------|-------|--------------------------------|-------------|
| 0    | ENA    |       | Enable WDT clock source update | 0x0         |
|      |        | 0     | No change                      |             |
|      |        | 1     | Update clock source            |             |
| 31:1 | -      | -     | Reserved                       | 0x00        |

### 3.4.19 WDT clock divider register

This register determines the divider values for the watchdog clock wdt\_clk.

| Bit | Symbol | Value | Description              | Reset<br>value |
|-----|--------|-------|--------------------------|----------------|
| 7:0 | DIV    |       | WDT clock divider values | 0x00           |
|     |        | 0     | Disable                  |                |
|     |        | 1     | Divide by 1              |                |
|     |        | to    |                          |                |
|     |        | 255   | Divide by 255            |                |

| 3.4.20 | CLKOUT | clock | source | select | register |
|--------|--------|-------|--------|--------|----------|
|--------|--------|-------|--------|--------|----------|

-

This register configures the clkout\_clk signal to be output on the CLKOUT pin. All three oscillators and the main clock can be selected for the clkout\_clk clock.

The CLKOUTCLKUEN register (see <u>Section 3.4.21</u>) must be toggled from LOW to HIGH for the update to take effect.

Reserved

31:8

-

0x00

|      | accon  | Plien |                     |                |
|------|--------|-------|---------------------|----------------|
| Bit  | Symbol | Value | Description         | Reset<br>value |
| 1:0  | SEL    |       | CLKOUT clock source | 0x00           |
|      |        | 00    | IRC oscillator      |                |
|      |        | 01    | System oscillator   |                |
|      |        | 10    | Watchdog oscillator |                |
|      |        | 11    | Main clock          |                |
| 31:2 | -      | -     | Reserved            | 0x00           |

### Table 23. CLKOUT clock source select register (CLKOUTCLKSEL, address 0x4004 80E0) bit description

### 3.4.21 CLKOUT clock source update enable register

This register updates the clock source of the CLKOUT pin with the new clock after the CLKOUTCLKSEL register has been written to. In order for the update to take effect at the input of the CLKOUT pin, first write a zero to the CLKCLKUEN register and then write a one to CLKCLKUEN.

### Table 24. CLKOUT clock source update enable register (CLKOUTUEN, address 0x4004 80E4) bit description

| Bit  | Symbol | Value | Description                       | Reset value |
|------|--------|-------|-----------------------------------|-------------|
| 0    | ENA    |       | Enable CLKOUT clock source update | 0x0         |
|      |        | 0     | No change                         |             |
|      |        | 1     | Update clock source               |             |
| 31:1 | -      | -     | Reserved                          | 0x00        |

### 3.4.22 CLKOUT clock divider register

This register determines the divider value for the clock output signal on the CLKOUT pin.

# Table 25. CLKOUT clock divider registers (CLKOUTCLKDIV, address 0x4004 80E8) bit description

| Bit  | Symbol | Value | Description          | Reset<br>value |
|------|--------|-------|----------------------|----------------|
| 7:0  | DIV    |       | Clock divider values | 0x00           |
|      |        | 0     | Disable              |                |
|      |        | 1     | Divide by 1          |                |
|      |        | to    |                      |                |
|      |        | 255   | Divide by 255        |                |
| 31:8 | -      | -     | Reserved             | 0x00           |

### 3.4.23 POR captured PIO status register 0

The PIOPORCAP0 register captures the state (HIGH or LOW) of the PIO pins of ports 0,1, and 2 (pins PIO2\_0 to PIO2\_7) at power-on-reset. Each bit represents the reset state of one GPIO pin. This register is a read-only status register.

```
UM10415
```

|       | description             |                                          |                               |
|-------|-------------------------|------------------------------------------|-------------------------------|
| Bit   | Symbol                  | Description                              | Reset value                   |
| 11:0  | CAPPIO0_11 to CAPPIO0_0 | Raw reset status input PIO0_11 to PIO0_0 | User implementation dependent |
| 23:12 | CAPPIO1_11 to CAPPIO1_0 | Raw reset status input PIO1_11 to PIO1_0 | User implementation dependent |
| 31:24 | CAPPIO2_7 to CAPPIO2_0  | Raw reset status input PIO2_7 to PIO2_0  | User implementation dependent |

### Table 26. POR captured PIO status registers 0 (PIOPORCAP0, address 0x4004 8100) bit description

### 3.4.24 POR captured PIO status register 1

The PIOPORCAP1 register captures the state (HIGH or LOW) of the PIO pins of port 2 (PIO2\_8 to PIO2\_11) and port 3 at power-on-reset. Each bit represents the reset state of one PIO pin. This register is a read-only status register.

 Table 27.
 POR captured PIO status registers 1 (PIOPORCAP1, address 0x4004 8104) bit description

|       | accomption |                                |                               |
|-------|------------|--------------------------------|-------------------------------|
| Bit   | Symbol     | Description                    | Reset value                   |
| 0     | CAPPIO2_8  | Raw reset status input PIO2_8  | User implementation dependent |
| 1     | CAPPIO2_9  | Raw reset status input PIO2_9  | User implementation dependent |
| 2     | CAPPIO2_10 | Raw reset status input PIO2_10 | User implementation dependent |
| 3     | CAPPIO2_11 | Raw reset status input PIO2_11 | User implementation dependent |
| 4     | CAPPIO3_0  | Raw reset status input PIO3_0  | User implementation dependent |
| 5     | CAPPIO3_1  | Raw reset status input PIO3_1  | User implementation dependent |
| 6     | CAPPIO3_2  | Raw reset status input PIO3_2  | User implementation dependent |
| 7     | CAPPIO3_3  | Raw reset status input PIO3_3  | User implementation dependent |
| 8     | CAPPIO3_4  | Raw reset status input PIO3_4  | User implementation dependent |
| 9     | CAPPIO3_5  | Raw reset status input PIO3_5  | User implementation dependent |
| 31:10 | -          | Reserved                       | -                             |
|       |            |                                |                               |

### 3.4.25 BOD control register

The BOD control register selects four separate threshold values for sending a BOD interrupt to the NVIC and for forced reset. Reset and interrupt threshold values listed in Table 28 are typical values.

| Table 28. | BOD control register (BODCTRL, address 0x4004 8150) bit description |
|-----------|---------------------------------------------------------------------|
|-----------|---------------------------------------------------------------------|

|     | Bit       | Symbol | Value           | Description                                                                                                   | Reset<br>value |
|-----|-----------|--------|-----------------|---------------------------------------------------------------------------------------------------------------|----------------|
| 1:0 | BODRSTLEV |        | BOD reset level | 00                                                                                                            |                |
|     |           |        | 00              | Level 0: The reset assertion threshold voltage is 1.46 V; the reset de-assertion threshold voltage is 1.63 V. |                |
|     |           |        | 01              | Level 1: The reset assertion threshold voltage is 2.06 V; the reset de-assertion threshold voltage is 2.15 V. |                |
|     |           |        | 10              | Level 2: The reset assertion threshold voltage is 2.35 V; the reset de-assertion threshold voltage is 2.43 V. |                |
|     |           |        | 11              | Level 3: The reset assertion threshold voltage is 2.63 V; the reset de-assertion threshold voltage is 2.71 V. |                |

Bit

3:2

4

31:5 -

|             |          | UM10                                                                                                                  | 415            |
|-------------|----------|-----------------------------------------------------------------------------------------------------------------------|----------------|
|             |          | Chapter 3: EM773                                                                                                      | C_CAN          |
| 28. BOD con | trol reg | ister (BODCTRL, address 0x4004 8150) bit description                                                                  |                |
| Symbol      | Value    | Description                                                                                                           | Reset<br>value |
| BODINTVAL   |          | BOD interrupt level                                                                                                   | 00             |
|             | 00       | Level 0: The interrupt assertion threshold voltage is 1.65 V; the interrupt de-assertion threshold voltage is 1.80 V. |                |
|             | 01       | Level 1:The interrupt assertion threshold voltage is 2.22 V; the interrupt de-assertion threshold voltage is 2.35 V.  |                |
|             | 10       | Level 2: The interrupt assertion threshold voltage is 2.52 V; the interrupt de-assertion threshold voltage is 2.66 V. |                |
|             | 11       | Level 3: The interrupt assertion threshold voltage is 2.80 V; the interrupt de-assertion threshold voltage is 2.90 V. |                |
| BODRSTENA   |          | BOD reset enable                                                                                                      | 0              |

#### Table 28.

#### 3.4.26 System tick counter calibration register

0

1

-

#### Table 29. System tick timer calibration register (SYSTCKCAL, address 0x4004 8158) bit description

Disable reset function.

Enable reset function.

Reserved

| Bit   | Symbol | Value | Description                         | Reset<br>value |
|-------|--------|-------|-------------------------------------|----------------|
| 25:0  | CAL    |       | System tick timer calibration value | 0x04           |
| 31:26 | -      | -     | Reserved                            | 0x00           |

### 3.4.27 Start logic edge control register 0

The STARTAPRP0 register controls the start logic inputs of port 0 (PIO0 0 to PIO0 10). This register selects a falling or rising edge on the corresponding PIO input to produce a falling or rising clock edge, respectively, for the start logic (see Section 3.9.2).

Every bit in the STARTAPRP0 register controls one port input and is connected to one wake-up interrupt in the NVIC. Bit 0 in the STARTAPRP0 register corresponds to interrupt 0, bit 1 to interrupt 1, etc. (see Table 46), up to a total of 11 interrupts.

Remark: Each interrupt connected to a start logic input must be enabled in the NVIC if the corresponding PIO pin is used to wake up the chip from Deep-sleep mode.

| description |                  |       |                                                               |                |                                                     |     |
|-------------|------------------|-------|---------------------------------------------------------------|----------------|-----------------------------------------------------|-----|
| Bit         | Symbol           | Value | Description                                                   | Reset<br>value |                                                     |     |
| 10:0        | APRPIO0_10<br>to | . –   | APRPIO0_10                                                    |                | Edge select for start logic input PIO0_10 to PIO0_0 | 0x0 |
|             |                  |       |                                                               | Falling edge   |                                                     |     |
|             | AFKFIO0_0        | 1     | Rising edge                                                   |                |                                                     |     |
| 31:11       | -                | -     | Reserved. Do not write a 1 to reserved bits in this register. | 0x0            |                                                     |     |

# Table 30. Start logic edge control register 0 (STARTAPRP0, address 0x4004 8200) bit

0x00

### 3.4.28 Start logic signal enable register 0

This STARTERP0 register enables or disables the start signal bits in the start logic. The bit assignment is identical to <u>Table 30</u>.

 Table 31.
 Start logic signal enable register 0 (STARTERP0, address 0x4004 8204) bit description

| Bit   | Symbol                   | Value | Description                                                   | Reset<br>value |
|-------|--------------------------|-------|---------------------------------------------------------------|----------------|
| 10:0  | ERPIO0_10 to<br>ERPIO0_0 |       | Enable start signal for start logic input PIO0_10 to PIO0_0   | 0x0            |
|       |                          | 0     | Disabled                                                      |                |
|       |                          | 1     | Enabled                                                       |                |
| 31:11 | -                        |       | Reserved. Do not write a 1 to reserved bits in this register. | 0x0            |

### 3.4.29 Start logic reset register 0

Writing a one to a bit in the STARTRSRPOCLR register resets the start logic state. The bit assignment is identical to <u>Table 30</u>. The start-up logic uses the input signals to generate a clock edge for registering a start signal. This clock edge (falling or rising) sets the interrupt for waking up from Deep-sleep mode. Therefore, the start-up logic states must be cleared before being used.

### Table 32. Start logic reset register 0 (STARTRSRP0CLR, address 0x4004 8208) bit description

| Bit   | Symbol           | Value     | Description                                                   | Reset<br>value |
|-------|------------------|-----------|---------------------------------------------------------------|----------------|
| 10:0  | RSRPIO0_10<br>to |           | Start signal reset for start logic input PIO0_10 to PIO0_0    | n/a            |
|       | RSRPIO0_0        | RSRPIO0_0 | RSRPIO0_0 _                                                   | -              |
|       |                  | 1         | Write: reset start signal                                     |                |
| 31:11 | -                | -         | Reserved. Do not write a 1 to reserved bits in this register. | n/a            |

### 3.4.30 Start logic status register 0

This register reflects the status of the enabled start signal bits. The bit assignment is identical to <u>Table 30</u>. Each bit (if enabled) reflects the state of the start logic, i.e. whether or not a wake-up signal has been received for a given pin.

Table 33. Start logic status register 0 (STARTSRP0, address 0x4004 820C) bit description

| Bit   | Symbol                   | Value | Description                                                   | Reset<br>value |
|-------|--------------------------|-------|---------------------------------------------------------------|----------------|
| 10:0  | SRPIO0_10 to<br>SRPIO0_0 |       | Start signal status for start logic input PIO0_10 to PIO0_0   | n/a            |
|       |                          | 0     | No start signal received                                      |                |
|       |                          | 1     | Start signal pending                                          |                |
| 31:11 | -                        | -     | Reserved. Do not write a 1 to reserved bits in this register. | n/a            |

### 3.4.31 Deep-sleep mode configuration register

This register controls the behavior of the WatchDog (WD) oscillator and the BOD circuit when the device enters Deep-sleep mode.

This register **must be initialized at least once before entering Deep-sleep mode** with one of the four values shown in Table 34:

| Configuration | WD oscillator on         | WD oscillator off        |
|---------------|--------------------------|--------------------------|
| BOD on        | PDSLEEPCFG = 0x0000 18B7 | PDSLEEPCFG = 0x0000 18F7 |
| BOD off       | PDSLEEPCFG = 0x0000 18BF | PDSLEEPCFG = 0x0000 18FF |

**Remark:** Failure to initialize and program this register correctly may result in undefined behavior of the microcontroller. The values listed in <u>Table 34</u> are the only values allowed for PDSLEEPCFG register.

To select the appropriate power configuration for Deep-sleep mode, consider the following:

- BOD: Leaving the BOD circuit enabled will protect the part from a low voltage event occurring while the part is in Deep-sleep mode. However, the BOD circuit causes an additional current drain in Deep-sleep mode.
- WD oscillator: The watchdog oscillator can be left running in Deep-sleep mode to provide a clock for the watchdog timer or a general purpose timer if they are needed for timing a wake-up event (see <u>Section 3.9.3</u> for details). In this case, the watchdog oscillator analog output frequency must be set to its lowest value (bits FREQSEL in the WDTOSCCTRL = 0001, see <u>Table 9</u>) and all peripheral clocks other than the timer clock must be disabled in the SYSAHBCLKCTRL register (see <u>Table 17</u>) before entering Deep-sleep mode.

The watchdog oscillator, if running, contributes an additional current drain in Deep-sleep mode.

**Remark:** Reserved bits in this register must always be written as indicated. This register must be initialized correctly before entering Deep-sleep mode.

Bit Symbol Value Description Reset value 2:0 111 Reserved. Always write these bits as 111. 0 3 BOD\_PD BOD power-down control in Deep-sleep mode, see 0 Table 34. 0 Powered 1 Powered down 5:4 11 Reserved. Always write these bits as 11. 0 -6 WDTOSC\_PD Watchdog oscillator power control in Deep-sleep 0 mode, see Table 34. 0 Powered 1 Powered down 7 1 Reserved. Always write this bit as 1. 0 -000 Reserved. Always write these bits as 000. 0 10:8 -12:11 -11 Reserved. Always write these bits as 11. 0 0 Reserved 0 31:13 -

 Table 35.
 Deep-sleep configuration register (PDSLEEPCFG, address 0x4004 8230) bit description

### 3.4.32 Wake-up configuration register

The bits in this register determine the state the chip enters when it is waking up from Deep-sleep mode.

By default, the IRC and flash memory are powered and running and the BOD circuit is enabled when the chip wakes up from Deep-sleep mode.

Remark: Reserved bits must be always written as indicated.

| Table 36. | Wake-up configuration register (PDAWAKECFG, address 0x4004 8234) bit |
|-----------|----------------------------------------------------------------------|
|           | description                                                          |

|     | description |       |                                                 |                |
|-----|-------------|-------|-------------------------------------------------|----------------|
| Bit | Symbol      | Value | Description                                     | Reset<br>value |
| 0   | IRCOUT_PD   |       | IRC oscillator output wake-up configuration     | 0              |
|     |             | 0     | Powered                                         |                |
|     |             | 1     | Powered down                                    |                |
| 1   | IRC_PD      |       | IRC oscillator power-down wake-up configuration | 0              |
|     |             | 0     | Powered                                         |                |
|     |             | 1     | Powered down                                    |                |
| 2   | FLASH_PD    |       | Flash wake-up configuration                     | 0              |
|     |             | 0     | Powered                                         |                |
|     |             | 1     | Powered down                                    |                |
| 3   | BOD_PD      |       | BOD wake-up configuration                       | 0              |
|     |             | 0     | Powered                                         |                |
|     |             | 1     | Powered down                                    |                |
|     |             |       |                                                 |                |

| Bit   | Symbol    | Value | Description                               | Reset<br>value |
|-------|-----------|-------|-------------------------------------------|----------------|
| 4     | METENG_PD |       | Metrology Engine wake-up configuration    | 1              |
|       |           | 0     | Powered                                   |                |
|       |           | 1     | Powered down                              |                |
| 5     | SYSOSC_PD |       | System oscillator wake-up configuration   | 1              |
|       |           | 0     | Powered                                   |                |
|       |           | 1     | Powered down                              |                |
| 6     | WDTOSC_PD |       | Watchdog oscillator wake-up configuration | 1              |
|       |           | 0     | Powered                                   |                |
|       |           | 1     | Powered down                              |                |
| 7     | SYSPLL_PD |       | System PLL wake-up configuration          | 1              |
|       |           | 0     | Powered                                   |                |
|       |           | 1     | Powered down                              |                |
| 8     | -         | 1     | Reserved. Always write this bit as 1.     | 1              |
| 9     | -         | 0     | Reserved. Always write this bit as 0.     | 0              |
| 10    | -         | 1     | Reserved. Always write this bit as 1.     | 1              |
| 11    | -         | 1     | Reserved. Always write this bit as 1.     | 1              |
| 12    | -         | 0     | Reserved. Always write this bit as 0.     | 0              |
| 15:13 | -         | 111   | Reserved. Always write these bits as 111. | 111            |
| 31:16 | -         | -     | Reserved                                  | -              |

### Table 36. Wake-up configuration register (PDAWAKECFG, address 0x4004 8234) bit description ...continued

### 3.4.33 Power-down configuration register

The bits in the PDRUNCFG register control the power to the various analog blocks. This register can be written to at any time while the chip is running, and a write will take effect immediately with the exception of the power-down signal to the IRC.

To avoid glitches when powering down the IRC, the IRC clock is automatically switched off at a clean point. Therefore, for the IRC a delay is possible before the power-down state takes effect.

By default, the IRC and flash memory are powered and running and the BOD circuit is enabled.

Remark: Reserved bits must be always written as indicated.

### Table 37. Power-down configuration register (PDRUNCFG, address 0x4004 8238) bit description

|     | description |       |                                  |                |
|-----|-------------|-------|----------------------------------|----------------|
| Bit | Symbol      | Value | Description                      | Reset<br>value |
| 0   | IRCOUT_PD   |       | IRC oscillator output power-down | 0              |
|     |             | 0     | Powered                          |                |
|     |             | 1     | Powered down                     |                |

UM10415

Chapter 3: EM773 C\_CAN

| Bit      | Symbol    | Value                                   | Description                               | Reset<br>value |
|----------|-----------|-----------------------------------------|-------------------------------------------|----------------|
| 1 IRC_PD |           | IRC oscillator power-down               | 0                                         |                |
|          |           | 0                                       | Powered                                   |                |
|          |           | 1                                       | Powered down                              |                |
| 2        | FLASH_PD  |                                         | Flash power-down                          | 0              |
|          |           | 0                                       | Powered                                   |                |
|          |           | 1                                       | Powered down                              |                |
| 3        | BOD_PD    |                                         | BOD power-down                            | 0              |
|          |           | 0                                       | Powered                                   |                |
|          |           | 1                                       | Powered down                              |                |
| 4        | METENG_PD |                                         | Metrology Engine power-down               | 1              |
|          |           | 0                                       | Powered                                   |                |
|          |           | 1                                       | Powered down                              |                |
| 5        | SYSOSC_PD |                                         | System oscillator power-down              | 1              |
|          |           | 0                                       | Powered                                   |                |
|          |           | 1                                       | Powered down                              |                |
| 6        | WDTOSC_PD |                                         | Watchdog oscillator power-down            | 1              |
|          |           | 0                                       | Powered                                   |                |
|          |           | 1                                       | Powered down                              |                |
| 7        | SYSPLL_PD |                                         | System PLL power-down                     | 1              |
|          |           | 0                                       | Powered                                   |                |
|          |           | 1                                       | Powered down                              |                |
| 8        | -         | 1                                       | Reserved. Always write this bit as 1.     | 1              |
| 9        | -         | 0                                       | -                                         |                |
| 10       | -         | 1 Reserved. Always write this bit as 1. |                                           | 1              |
| 11       | -         | 1                                       | Reserved. Always write this bit as 1.     |                |
| 12       | -         | 0                                       | Reserved. Always write this bit as 0.     | 0              |
| 15:13    | -         | 111                                     | Reserved. Always write these bits as 111. | 111            |
| 31:16    | -         | -                                       | Reserved                                  | -              |

### Table 37. Power-down configuration register (PDRUNCFG, address 0x4004 8238) bit description ...continued

### 3.4.34 Device ID register

This device ID register is a read-only register and contains the part ID for the EM773. This register is also read by the ISP/IAP commands (Section 19.4.11).

| Table 38. | Device ID register | (DEVICE_ID, address 0x4004 83F4 | ) bit description |
|-----------|--------------------|---------------------------------|-------------------|
|           |                    |                                 |                   |

|      |          | • •         |                          | -              |
|------|----------|-------------|--------------------------|----------------|
| Bit  | Symbol   | Value       | Description              | Reset value    |
| 31:0 | DEVICEID |             | Part ID number for EM773 | part-dependent |
|      |          | 0x0444 102B | for EM773FHN33/301       |                |
|      |          | 0x2540 102B | for EM773FHN33/302       |                |

**UM10415** 

Chapter 3: EM773 C\_CAN

### 3.5 Reset

Reset has four sources on the EM773: the RESET pin, Watchdog Reset, Power-On Reset (POR), and Brown Out Detect (BOD). In addition, there is an ARM software reset.

The RESET pin is a Schmitt trigger input pin. Assertion of chip Reset by any source, once the operating voltage attains a usable level, starts the IRC causing reset to remain asserted until the external Reset is de-asserted, the oscillator is running, and the flash controller has completed its initialization.

On the assertion of any reset source (software reset, POR, BOD reset, External reset, and Watchdog reset), the following processes are initiated:

- 1. The IRC starts up. After the IRC-start-up time (maximum of 6  $\mu$ s on power-up), the IRC provides a stable clock output.
- 2. The boot code in the ROM starts. The boot code performs the boot tasks and may jump to the flash.
- 3. The flash is powered up. This takes approximately 100  $\mu$ s. Then the flash initialization sequence is started, which takes about 250 cycles.

When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the boot block. At that point, all of the processor and peripheral registers have been initialized to predetermined values.

### 3.6 Start-up behavior

See <u>Figure 4</u> for the start-up timing after reset. The IRC is the default clock at Reset and provides a clean system clock shortly afer the supply voltage reaches the threshold value of 1.8 V.



### 3.7 Brown-out detection

The EM773 includes four levels for monitoring the voltage on the V<sub>DD</sub> pin. If this voltage falls below one of the four selected levels, the BOD asserts an interrupt signal to the NVIC. This signal can be enabled for interrupt in the Interrupt Enable Register in the NVIC in order to cause a CPU interrupt; if not, software can monitor the signal by reading the NVIC status register (see <u>Table 46</u>). An additional four threshold levels can be selected to cause a forced reset of the chip (see <u>Table 28</u>).

### 3.8 Power management

The EM773 supports a variety of power control features. In Active mode, when the chip is running, power and clocks to selected peripherals can be optimized for power consumption. In addition, there are three special modes of processor power reduction: Sleep mode, Deep-sleep mode, and Deep power-down mode.

**Remark:** The Debug mode is not supported in Sleep, Deep-sleep, or Deep power-down modes.

### 3.8.1 Active mode

In Active mode, the ARM Cortex-M0 core and memories are clocked by the system clock, and peripherals are clocked by the system clock or a dedicated peripheral clock.

The chip is in Active mode after reset and the default power configuration is determined by the reset values of the PDRUNCFG and SYSAHBCLKCTRL registers. The power configuration can be changed during run time.

#### 3.8.1.1 Power configuration in Active mode

Power consumption in Active mode is determined by the following configuration choices:

- The SYSAHBCLKCTRL register controls which memories and peripherals are running (Table 17).
- The power to various analog blocks (PLL, oscillators, the BOD circuit, and the flash block) can be controlled at any time individually through the PDRUNCFG register (Table 37).
- The clock source for the system clock can be selected from the IRC (default), the system oscillator, or the watchdog oscillator (see Figure 3 and related registers).
- The system clock frequency can be selected by the SYSPLLCTRL (<u>Table 6</u>) and the SYSAHBCLKDIV register (<u>Table 16</u>).
- Selected peripherals (UART, SPI0, WDT) use individual peripheral clocks with their own clock dividers. The peripheral clocks can be shut down through the corresponding clock divider registers (Table 18 to Table 19).

### 3.8.2 Sleep mode

In Sleep mode, the system clock to the ARM Cortex-M0 core is stopped, and execution of instructions is suspended until either a reset or an interrupt occurs.

Peripheral functions, if selected to be clocked in the SYSAHBCLKCTRL register, continue operation during Sleep mode and may generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers, and internal buses. The processor state and registers, peripheral registers, and internal SRAM values are maintained, and the logic levels of the pins remain static.

### 3.8.2.1 Power configuration in Sleep mode

Power consumption in Sleep mode is configured by the same settings as in Active mode:

- The clock remains running.
- The system clock frequency remains the same as in Active mode, but the processor is not clocked.
- Analog and digital peripherals are selected as in Active mode.

#### 3.8.2.2 Programming Sleep mode

The following steps must be performed to enter Sleep mode:

- 1. The DPDEN bit in the PCON register must be set to zero (Table 43).
- The SLEEPDEEP bit in the ARM Cortex-M0 SCR register must be set to zero, see (<u>Table 255</u>).
- 3. Use the ARM Cortex-M0 Wait-For-Interrupt (WFI) instruction.

#### 3.8.2.3 Wake-up from Sleep mode

Sleep mode is exited automatically when an interrupt enabled by the NVIC arrives at the processor or a reset occurs. After wake-up due to an interrupt, the microcontroller returns to its original power configuration defined by the contents of the PDRUNCFG and the SYSAHBCLKDIV registers. If a reset occurs, the microcontroller enters the default configuration in Active mode.

#### 3.8.3 Deep-sleep mode

In Deep-sleep mode, the system clock to the processor is disabled as in Sleep mode. All analog blocks are powered down, except for the BOD circuit and the watchdog oscillator, which must be selected or deselected during Deep-sleep mode in the PDSLEEPCFG register.

Deep-sleep mode eliminates all power used by the flash and analog peripherals and all dynamic power used by the processor itself, memory systems and related controllers, and internal buses. The processor state and registers, peripheral registers, and internal SRAM values are maintained, and the logic levels of the pins remain static.

#### 3.8.3.1 Power configuration in Deep-sleep mode

Power consumption in Deep-sleep mode is determined by the Deep-sleep power configuration setting in the PDSLEEPCFG (Table 35) register:

- The only clock source available in Deep-sleep mode is the watchdog oscillator. The watchdog oscillator can be left running in Deep-sleep mode if required for timer-controlled wake-up (see <u>Section 3.9.3</u>). All other clock sources (the IRC and system oscillator) and the system PLL are shut down. The watchdog oscillator analog output frequency must be set to the lowest value of its analog cock output (bits FREQSEL in the WDTOSCCTRL = 0001, see Table 9).
- The BOD circuit can be left running in Deep-sleep mode if required by the application.
- If the watchdog oscillator is running in Deep-sleep mode, only the watchdog timer or one of the general-purpose timers should be enabled in SYSAHBCLKCTRL register to minimize power consumption.

#### 3.8.3.2 Programming Deep-sleep mode

The following steps must be performed to enter Deep-sleep mode:

- 1. The DPDEN bit in the PCON register must be set to zero (Table 43).
- 2. Select the power configuration in Deep-sleep mode in the PDSLEEPCFG (<u>Table 35</u>) register.
  - a. If a timer-controlled wake-up is needed, ensure that the watchdog oscillator is powered in the PDRUNCFG register and switch the clock source to WD oscillator in the MAINCLKSEL register (Table 14).
  - b. If no timer-controlled wake-up is needed and the watchdog oscillator is shut down, ensure that the IRC is powered in the PDRUNCFG register and switch the clock source to IRC in the MAINCLKSEL register (<u>Table 14</u>). This ensures that the system clock is shut down glitch-free.
- 3. Select the power configuration after wake-up in the PDAWAKECFG (<u>Table 36</u>) register.

- 4. If an external pin is used for wake-up, enable and clear the wake-up pin in the start logic registers (<u>Table 30</u> to <u>Table 33</u>), and enable the start logic interrupt in the NVIC.
- 5. In the SYSAHBCLKCTRL register (<u>Table 17</u>), disable all peripherals except counter/timer or WDT if needed.
- 6. Write one to the SLEEPDEEP bit in the ARM Cortex-M0 SCR register (Table 255).
- 7. Use the ARM WFI instruction.

#### 3.8.3.3 Wake-up from Deep-sleep mode

The microcontroller can wake up from Deep-sleep mode in the following ways:

- Signal on an external pin. For this purpose, pins PIO0\_0 to PIO0\_11 and PIO1\_0 can be enabled as inputs to the start logic. The start logic does not require any clocks and generates the interrupt if enabled in the NVIC to wake up from Deep-sleep mode.
- Input signal to the start logic created by a match event on one of the general purpose timer match outputs. The pin holding the timer match function must be enabled as start logic input in the NVIC, the corresponding timer must be enabled in the SYSAHBCLKCTRL register, and the watchdog oscillator must be running in Deep-sleep mode (for details see Section 3.9.3).
- Reset from the BOD circuit. In this case, the BOD circuit must be enabled in the PDSLEEPCFG register, and the BOD reset must be enabled in the BODCTRL register (<u>Table 28</u>).
- Reset from the watchdog timer. In this case, the watchdog oscillator must be running in Deep-sleep mode (see PDSLEEPCFG register), and the WDT must be enabled in the SYSAHBCLKCTRL register.

**Remark:** If the watchdog oscillator is running in Deep-sleep mode, its frequency determines the wake-up time causing the wake-up time to be longer than waking up with the IRC.

### 3.8.4 Deep power-down mode

In Deep power-down mode, power and clocks are shut off to the entire chip with the exception of the WAKEUP pin.

During Deep power-down mode, the contents of the SRAM and registers are not retained except for a small amount of data which can be stored in the general purpose registers of the PMU block.

All functional pins are tri-stated in Deep power-down mode except for the WAKEUP pin.

#### 3.8.4.1 Power configuration in Deep power-down mode

Deep power-down mode has no configuration options. All clocks, the core, and all peripherals are powered down. Only the WAKEUP pin is powered.

#### 3.8.4.2 Programming Deep power-down mode

The following steps must be performed to enter Deep power-down mode:

- 1. Write one to the DPDEN bit in the PCON register (see Table 43).
- 2. Store data to be retained in the general purpose registers (Table 44).

- 3. Write one to the SLEEPDEEP bit in the ARM Cortex-M0 SCR register (Table 255).
- 4. Use the ARM WFI instruction.

**Remark:** The WAKEUP pin must be pulled HIGH externally before entering Deep power-down mode.

#### 3.8.4.3 Wake-up from Deep power-down mode

Pulling the WAKEUP pin LOW wakes up the device from Deep power-down, and the chip goes through the entire reset process (Section 3.5). The minimum pulse width for the HIGH-to-LOW transition on the WAKEUP pin is 50 ns.

Follow these steps to wake up the chip from Deep power-down mode:

- 1. A wake-up signal is generated when a HIGH-to-LOW transition occurs externally on the WAKEUP pin with a pulse length of at least 50 ns while the part is in Deep power-down mode.
  - The PMU will turn on the on-chip voltage regulator. When the core voltage reaches the power-on-reset (POR) trip point, a system reset will be triggered and the chip re-boots.
  - All registers except the GPREG0 to GPREG4and PCON will be in their reset state.
- Once the chip has booted, read the deep power-down flag in the PCON register (<u>Table 43</u>) to verify that the reset was caused by a wake-up event from Deep power-down.
- 3. Clear the deep power-down flag in the PCON register (Table 43).
- (Optional) Read the stored data in the general purpose registers (<u>Table 44</u> and <u>Table 45</u>).
- 5. Set up the PMU for the next Deep power-down cycle.

**Remark:** The RESET pin has no functionality in Deep power-down mode.

### 3.9 Deep-sleep mode details

#### 3.9.1 IRC oscillator

The IRC is the only oscillator on the EM773 that can always shut down glitch-free. Therefore it is recommended that the user switches the clock source to IRC before the chip enters Deep-sleep mode.

#### 3.9.2 Start logic

The Deep-sleep mode is exited when the start logic indicates an interrupt to the ARM core. The port pins PIO0\_0 to PIO0\_10 are connected to the start logic and serve as wake-up pins. The user must program the start logic registers for each input to set the appropriate edge polarity for the corresponding wake-up event. Furthermore, the interrupts corresponding to each input must be enabled in the NVIC. Interrupts 0 to 10 in the NVIC correspond to 11 PIO pins (see Section 3.4.27).

The start logic does not require a clock to run because it uses the input signals on the enabled pins to generate a clock edge when enabled. Therefore, the start logic signals should be cleared (see Table 32) before use.

The start logic can also be used in Active mode to provide a vectored interrupt using the EM773's input pins.

# 3.9.3 Using the general purpose counter/timers to create a self-wake-up event

If enabled in Deep-sleep mode through the SYSAHBCLKCFG register, the counter/timers can count clock cycles of the watchdog oscillator and create a match event when the number of cycles equals a preset match value. The match event causes the corresponding match output pin to go HIGH, LOW, or toggle. The state of the match output pin is also monitored by the start logic and can trigger a wake-up interrupt if that pin is enabled in the NVIC and the start logic trigger is configured accordingly in the start logic edge control register (see Table 30).

The following steps must be performed to configure the counter/timer and create a timed Deep-sleep self-wake-up event:

- 1. Configure the port pin as match output in the IOCONFIG block. Select from pins PIO0\_1 or PIO0\_8 to PIO0\_11, which are inputs to the start logic and also hold a match output function.
- 2. In the corresponding counter/timer, set the match value, and configure the match output for the selected pin.
- 3. Select the watchdog oscillator to run in Deep-sleep mode in the PDSLEEPCFG register.
- 4. Switch the clock source to the watchdog oscillator in the MAINCLKSEL register (Table 14) and ensure the watchdog oscillator is powered in the PDRUNCFG register.
- 5. Enable the pin, configure its edge detect function, and reset the start logic in the start logic registers (<u>Table 30</u> to <u>Table 33</u>), and enable the interrupt in the NVIC.
- 6. Disable all other peripherals in the SYSAHBCLKCTRL register.
- 7. Ensure that the DPDEN bit in the PCON register is set to zero (Table 43).
- 8. Write one to the SLEEPDEEP bit in the ARM Cortex-M0 SCR register (Table 255).
- 9. Start the counter/timer.
- 10. Use the ARM WFI instruction to enter Deep-sleep mode.

### 3.10 System PLL functional description

The EM773 uses the system PLL to create the clocks for the core and peripherals.



The block diagram of this PLL is shown in Figure 5. The input frequency range is 10 MHz to 25 MHz. The input clock is fed directly to the Phase-Frequency Detector (PFD). This block compares the phase and frequency of its inputs, and generates a control signal when phase and/ or frequency do not match. The loop filter filters these control signals and drives the current controlled oscillator (CCO), which generates the main clock and optionally two additional phases. The CCO frequency range is 156 MHz to 320 MHz. These clocks are either divided by  $2 \times P$  by the programmable post divider to create the output clock(s), or are sent directly to the output(s). The main output clock is then divided by M by the programmable feedback divider to generate the feedback clock. The output signal of the phase-frequency detector is also monitored by the lock detector, to signal when the PLL has locked on to the input clock.

### 3.10.1 Lock detector

The lock detector measures the phase difference between the rising edges of the input and feedback clocks. Only when this difference is smaller than the so called "lock criterion" for more than eight consecutive input clock periods, the lock output switches from low to high. A single too large phase difference immediately resets the counter and causes the lock signal to drop (if it was high). Requiring eight phase measurements in a row to be below a certain figure ensures that the lock detector will not indicate lock until both the phase and frequency of the input and feedback clocks are very well aligned. This effectively prevents false lock indications, and thus ensures a glitch free lock signal.

### 3.10.2 Power-down control

To reduce the power consumption when the PLL clock is not needed, a Power-down mode has been incorporated. This mode is enabled by setting the SYSPLL\_PD bits to one in the Power-down configuration register (Table 37). In this mode, the internal current reference will be turned off, the oscillator and the phase-frequency detector will be stopped and the dividers will enter a reset state. While in Power-down mode, the lock

UM10415

output will be low to indicate that the PLL is not in lock. When the Power-down mode is terminated by setting the SYSPLL\_PD bits to zero, the PLL will resume its normal operation and will make the lock signal high once it has regained lock on the input clock.

### 3.10.3 Divider ratio programming

#### Post divider

The division ratio of the post divider is controlled by the PSEL bits. The division ratio is two times the value of P selected by PSEL bits as shown in <u>Table 6</u>. This guarantees an output clock with a 50% duty cycle.

#### Feedback divider

The feedback divider's division ratio is controlled by the MSEL bits. The division ratio between the PLL's output clock and the input clock is the decimal value on MSEL bits plus one, as specified in <u>Table 6</u>.

#### Changing the divider values

Changing the divider ratio while the PLL is running is not recommended. As there is no way to synchronize the change of the MSEL and PSEL values with the dividers, the risk exists that the counter will read in an undefined value, which could lead to unwanted spikes or drops in the frequency of the output clock. The recommended way of changing between divider settings is to power down the PLL, adjust the divider settings and then let the PLL start up again.

#### 3.10.4 Frequency selection

The PLL frequency equations use the following parameters (also see Figure 3):

| Parameter                                                                                                                       | System PLL                                                                         |  |  |
|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|--|
| FCLKIN Frequency of sys_pllclkin (input clock to the system PLL) from the SYSPLLCLKSEL multiplexer (see <u>Section 3.4.9</u> ). |                                                                                    |  |  |
| FCCO                                                                                                                            | Frequency of the Current Controlled Oscillator (CCO); 156 to 320 MHz.              |  |  |
| FCLKOUT                                                                                                                         | Frequency of sys_pllclkout                                                         |  |  |
| Р                                                                                                                               | System PLL post divider ratio; PSEL bits in SYSPLLCTRL (see Section 3.4.3).        |  |  |
| Μ                                                                                                                               | System PLL feedback divider register; MSEL bits in SYSPLLCTRL (see Section 3.4.3). |  |  |
|                                                                                                                                 |                                                                                    |  |  |

#### Table 39. PLL frequency parameters

#### 3.10.4.1 Normal mode

In normal mode the post divider is enabled, giving a 50% duty cycle clock with the following frequency relations:

(1)

$$Fclkout = M \times Fclkin = (FCCO)/(2 \times P)$$

To select the appropriate values for M and P, it is recommended to follow these steps:

1. Specify the input clock frequency Fclkin.

- 2. Calculate M to obtain the desired output frequency Fclkout with M =  $F_{clkout} / F_{clkin}$ .
- 3. Find a value so that FCCO =  $2 \times P \times F_{clkout}$ .
- 4. Verify that all frequencies and divider values conform to the limits specified in Table 6.

<u>Table 40</u> shows how to configure the PLL for a 12 MHz crystal oscillator using the SYSPLLCTRL register (<u>Table 6</u>). The main clock is equivalent to the system clock if the system clock divider SYSAHBCLKDIV is set to one (see <u>Table 16</u>).

|                                                | •                       |                      |                    |                      |                    |                   |
|------------------------------------------------|-------------------------|----------------------|--------------------|----------------------|--------------------|-------------------|
| PLL input<br>clock<br>sys_pllclkin<br>(Fclkin) | Main clock<br>(Fclkout) | MSEL bits<br>Table 6 | M divider<br>value | PSEL bits<br>Table 6 | P divider<br>value | FCCO<br>frequency |
| 12 MHz                                         | 48 MHz                  | 00011                | 4                  | 01                   | 2                  | 192 MHz           |
| 12 MHz                                         | 36 MHz                  | 00010                | 3                  | 10                   | 4                  | 288 MHz           |
| 12 MHz                                         | 24 MHz                  | 00001                | 2                  | 10                   | 4                  | 192 MHz           |

| Table 40. | PLL c | onfiguration | examples |
|-----------|-------|--------------|----------|
|-----------|-------|--------------|----------|

#### 3.10.4.2 Power-down mode

In this mode, the internal current reference will be turned off, the oscillator and the phase-frequency detector will be stopped and the dividers will enter a reset state. While in Power-down mode, the lock output will be low, to indicate that the PLL is not in lock. When the Power-down mode is terminated by setting the SYSPLL\_PD bit to zero in the Power-down configuration register (Table 37), the PLL will resume its normal operation and will make the lock signal HIGH once it has regained lock on the input clock.

### 3.11 Flash memory access

Depending on the system clock frequency, access to the flash memory can be configured with various access times by writing to the FLASHCFG register at address 0x4003 C010. This register is part of the flash configuration block (see Figure 2).

**Remark:** Improper setting of this register may result in incorrect operation of the EM773 flash memory.

| Bit          | Symbol | Value                                                                                                | Description                                                                                                      | Reset<br>value |
|--------------|--------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|----------------|
| 1:0 FLASHTIM |        | Flash memory access time. FLASHTIM +1 is equal to the number of system clocks used for flash access. | 10                                                                                                               |                |
|              |        | 00                                                                                                   | 1 system clock flash access time (for system clock frequencies of up to 20 MHz).                                 |                |
|              | 01     | 2 system clocks flash access time (for system clock frequencies of up to 40 MHz).                    |                                                                                                                  |                |
|              |        | 10                                                                                                   | 3 system clocks flash access time (for system clock frequencies of up to 48 MHz).                                |                |
|              |        | 11                                                                                                   | Reserved.                                                                                                        |                |
| 31:2         | -      | -                                                                                                    | Reserved. User software must not change the value of these bits. Bits 31:2 must be written back exactly as read. | <tbd></tbd>    |

Table 41. Flash configuration register (FLASHCFG, address 0x4003 C010) bit description

# **UM10415**

# Chapter 4: EM773 PMU (Power Management Unit)

Rev. 2 — 7 December 2011

**User manual** 

### 4.1 Introduction

The PMU controls the Deep power-down mode. Four general purpose register in the PMU can be used to retain data during Deep power-down mode.

# 4.2 Register description

| Table 42. | Register | overview | : PMU (bas        | e address 0x4003 8000)     |                |
|-----------|----------|----------|-------------------|----------------------------|----------------|
| Name      |          | Access   | Address<br>offset | Description                | Reset<br>value |
| PCON      |          | R/W      | 0x000             | Power control register     | 0x0            |
| GPREG0    |          | R/W      | 0x004             | General purpose register 0 | 0x0            |
| GPREG1    |          | R/W      | 0x008             | General purpose register 1 | 0x0            |
| GPREG2    |          | R/W      | 0x00C             | General purpose register 2 | 0x0            |
| GPREG3    |          | R/W      | 0x010             | General purpose register 3 | 0x0            |
| GPREG4    |          | R/W      | 0x014             | General purpose register 4 | 0x0            |

# 4.2.1 Power control register

The power control register selects whether one of the ARM Cortex-M0 controlled power-down modes (Sleep mode or Deep-sleep mode) or the Deep power-down mode is entered and provides the flags for Sleep or Deep-sleep modes and Deep power-down modes respectively. See <u>Section 3.8</u> for details on how to enter the power-down modes.

| Bit         | Symbol    | Value | Description                                                                                                     | Reset<br>value |
|-------------|-----------|-------|-----------------------------------------------------------------------------------------------------------------|----------------|
| 0           | -         | -     | Reserved. Do not write 1 to this bit.                                                                           | 0x0            |
| 1           | DPDEN     |       | Deep power-down mode enable                                                                                     | 0              |
|             |           | 0     | ARM WFI will enter Sleep or Deep-sleep mode (clock to ARM Cortex-M0 core turned off).                           |                |
|             |           | 1     | ARM WFI will enter Deep-power down mode (ARM Cortex-M0 core powered-down).                                      |                |
| 7:2         | -         | -     | Reserved. Do not write ones to this bit.                                                                        | 0x0            |
| 8 SLEEPFLAG | SLEEPFLAG |       | Sleep mode flag                                                                                                 | 0              |
|             |           | 0     | Read: No power-down mode entered. EM773 is in Active mode.<br>Write: No effect.                                 |                |
|             |           | 1     | Read: Sleep/Deep-sleep or Deep power-down mode<br>entered.<br>Write: Writing a 1 clears the SLEEPFLAG bit to 0. |                |
| 10:9        | -         | -     | Reserved. Do not write ones to this bit.                                                                        | 0x0            |

Table 43. Power control register (PCON, address 0x4003 8000) bit description

| Bit        | Symbol | Value                                                               | Description                                                                   | Reset<br>value |
|------------|--------|---------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------|
| 11 DPDFLAG |        | Deep power-down flag                                                | 0x0                                                                           |                |
|            | 0      | Read: Deep power-down mode <b>not</b> entered.<br>Write: No effect. | 0x0                                                                           |                |
|            |        | 1                                                                   | Read: Deep power-down mode entered.<br>Write: Clear the Deep power-down flag. | 0x0            |
| 31:12      | -      | -                                                                   | Reserved. Do not write ones to this bit.                                      | 0x0            |

#### Table 43. Power control register (PCON, address 0x4003 8000) bit description ...continued

### 4.2.2 General purpose registers 0 to 3

The general purpose registers retain data through the Deep power-down mode when power is still applied to the  $V_{DD}$  pin but the chip has entered Deep power-down mode. Only a "cold" boot when all power has been completely removed from the chip will reset the general purpose registers.

# Table 44.General purpose registers 0 to 3 (GPREG0 - GPREG3, address 0x4003 8004 to<br/>0x4003 8010) bit description

| Bit  | Symbol | Description                                | Reset<br>value |
|------|--------|--------------------------------------------|----------------|
| 31:0 | GPDATA | Data retained during Deep power-down mode. | 0x0            |

#### 4.2.3 General purpose register 4

The general purpose register 4 retains data through the Deep power-down mode when power is still applied to the  $V_{DD}$  pin but the chip has entered Deep power-down mode. Only a "cold" boot, when all power has been completely removed from the chip, will reset the general purpose registers.

**Remark:** If there is a possibility that the external voltage applied on pin  $V_{DD}$  drops below 2.2 V during Deep power-down, the hysteresis of the WAKEUP input pin has to be disabled in this register before entering Deep power-down mode in order for the chip to wake up.

| Table 45. | General purpose register | 4 (GPREG4, address 0x4 | 003 8014) bit description |
|-----------|--------------------------|------------------------|---------------------------|
|-----------|--------------------------|------------------------|---------------------------|

| Bit   | Symbol       | Value                              | Description                                | Reset<br>value |
|-------|--------------|------------------------------------|--------------------------------------------|----------------|
| 9:0   | -            | -                                  | Reserved. Do not write ones to this bit.   | 0x0            |
| 10    | 10 WAKEUPHYS |                                    | WAKEUP pin hysteresis enable               | 0x0            |
|       | 1            | Hysteresis for WAKEUP pin enabled. |                                            |                |
|       |              | 0                                  | Hysteresis for WAKUP pin disabled.         |                |
| 31:11 | GPDATA       |                                    | Data retained during Deep power-down mode. | 0x0            |

### 4.3 Functional description

For details of entering and exiting Deep power-down mode, see Section 3.8.

# **UM10415**

Chapter 5: EM773 Interrupt controller

Rev. 2 — 7 December 2011

**User manual** 

# 5.1 Introduction

The Nested Vectored Interrupt Controller (NVIC) is an integral part of the Cortex-M0. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

# **5.2 Features**

- Nested Vectored Interrupt Controller that is an integral part of the ARM Cortex-M0
- Tightly coupled interrupt controller provides low interrupt latency
- · Controls system exceptions and peripheral interrupts
- The NVIC supports 32 vectored interrupts
- 4 programmable interrupt priority levels with hardware priority level masking
- Software interrupt generation

### 5.3 Interrupt sources

<u>Table 46</u> lists the interrupt sources for each peripheral function. Each peripheral device may have one or more interrupt lines to the Vectored Interrupt Controller. Each line may represent more than one interrupt source. There is no significance or priority about what line is connected where, except for certain standards from ARM.

|                     |                  |                                   | -                                                                                                                                                                                   |
|---------------------|------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Exception<br>Number | Vector<br>Offset | Function                          | Flag(s)                                                                                                                                                                             |
| 10 to 0             |                  | start logic wake-up<br>interrupts | Each interrupt is connected to a PIO input pin serving<br>as wake-up pin from Deep-sleep mode; Interrupt 0 to<br>10 correspond to PIO0_0 to PIO0_10; see<br><u>Section 3.4.27</u> . |
| 14 to 11            |                  | -                                 | Reserved                                                                                                                                                                            |
| 15                  |                  | I2C                               | SI (state change)                                                                                                                                                                   |
| 16                  |                  | CT16B0                            | Match 0 - 2                                                                                                                                                                         |
|                     |                  |                                   | Capture 0                                                                                                                                                                           |
| 17                  |                  | Metrology Engine                  | Metrology Engine interrupt (Section 18.2.2)                                                                                                                                         |
| 18                  |                  | CT32B0                            | Match 0 - 3                                                                                                                                                                         |
|                     |                  |                                   | Capture 0                                                                                                                                                                           |
| 19                  |                  | CT32B1                            | Match 0 - 3                                                                                                                                                                         |
|                     |                  |                                   | Capture 0                                                                                                                                                                           |
| 20                  |                  | SPI/SSP0                          | Tx FIFO half empty                                                                                                                                                                  |
|                     |                  |                                   | Rx FIFO half full                                                                                                                                                                   |
|                     |                  |                                   | Rx Timeout                                                                                                                                                                          |
|                     |                  |                                   | Rx Overrun                                                                                                                                                                          |
|                     |                  |                                   |                                                                                                                                                                                     |

**User manual** 

|                     |                  | · · ·    |                                        |
|---------------------|------------------|----------|----------------------------------------|
| Exception<br>Number | Vector<br>Offset | Function | Flag(s)                                |
| 21                  |                  | UART     | Rx Line Status (RLS)                   |
|                     |                  |          | Transmit Holding Register Empty (THRE) |
|                     |                  |          | Rx Data Available (RDA)                |
|                     |                  |          | Character Time-out Indicator (CTI)     |
|                     |                  |          | End of Auto-Baud (ABEO)                |
|                     |                  |          | Auto-Baud Time-Out (ABTO)              |
| 22                  |                  | -        | Reserved                               |
| 23                  |                  | -        | Reserved                               |
| 24                  |                  | -        | Reserved                               |
| 25                  |                  | WDT      | Watchdog interrupt (WDINT)             |
| 26                  |                  | BOD      | Brown-out detect                       |
| 27                  |                  | -        | Reserved                               |
| 28                  |                  | PIO_3    | GPIO interrupt status of port 3        |
| 29                  |                  | PIO_2    | GPIO interrupt status of port 2        |
| 30                  |                  | PIO_1    | GPIO interrupt status of port 1        |
| 31                  |                  | PIO_0    | GPIO interrupt status of port 0        |
|                     |                  |          |                                        |

#### Table 46. Connection of interrupt sources to the Vectored Interrupt Controller ... continued

User manual

Chapter 5: EM773 Interrupt controller

# **UM10415**

Chapter 6: EM773 I/O Configuration

Rev. 2 — 7 December 2011

**User manual** 

# 6.1 How to read this chapter

The implementation of the I/O configuration registers varies for different EM773 parts and packages.

# 6.2 Introduction

The I/O configuration registers control the electrical characteristics of the pads. The following features are programmable:

- pin function
- internal pull-up/pull-down resistor or bus keeper function
- hysteresis
- I<sup>2</sup>C mode for pads hosting the I<sup>2</sup>C-bus function

# 6.3 General description

The IOCON registers control the function (GPIO or peripheral function), the input mode, and the hysteresis of all PIOn\_m pins. In addition, the  $l^2$ C-bus pins can be configured for different  $l^2$ C-bus modes.



### 6.3.1 Pin function

The FUNC bits in the IOCON registers can be set to GPIO (FUNC = 000) or to a peripheral function. If the pins are GPIO pins, the GPIOnDIR registers determine whether the pin is configured as an input or output (see <u>Section 8.3.2</u>). For any peripheral function, the pin direction is controlled automatically depending on the pin's functionality. The GPIOnDIR registers have no effect for peripheral functions.

### 6.3.2 Pin mode

The MODE bits in the IOCON register allow the selection of on-chip pull-up or pull-down resistors for each pin or select the repeater mode.

The possible on-chip resistor configurations are pull-up enabled, pull-down enabled, or no pull-up/pull-down. The default value is pull-up enabled.

The repeater mode enables the pull-up resistor if the pin is at a logic HIGH and enables the pull-down resistor if the pin is at a logic LOW. This causes the pin to retain its last known state if it is configured as an input and is not driven externally. The state retention is not applicable to the Deep power-down mode. Repeater mode may typically be used to prevent a pin from floating (and potentially using significant power if it floats to an indeterminate state) if it is temporarily not driven.

### 6.3.3 Hysteresis

The input buffer for digital functions can be configured with hysteresis or as plain buffer through the IOCON registers (see the *EM773 data sheet* for details).

If the external pad supply voltage V<sub>DD</sub> is between 2.5 V and 3.6 V, the hysteresis buffer can be enabled or disabled. If V<sub>DD</sub> is below 2.5 V, the hysteresis buffer must be **disabled** to use the pin in input mode.

### 6.3.4 I<sup>2</sup>C mode

If the I<sup>2</sup>C function is selected by the FUNC bits of registers IOCON\_PIO0\_4 (<u>Table 55</u>) and IOCON\_PIO0\_5 (<u>Table 56</u>), then the I<sup>2</sup>C-bus pins can be configured for different I<sup>2</sup>C-modes:

- Standard mode/Fast-mode I<sup>2</sup>C with input glitch filter (this includes an open-drain output according to the I<sup>2</sup>C-bus specification).
- Fast-mode Plus with input glitch filter (this includes an open-drain output according to the l<sup>2</sup>C-bus specification). In this mode, the pins function as high-current sinks.
- Standard open-drain I/O functionality without input filter.

**Remark:** Either Standard mode/Fast-mode I<sup>2</sup>C or Standard I/O functionality should be selected if the pin is used as GPIO pin.

### 6.3.5 Open-drain Mode

When output is selected, either by selecting a special function in the FUNC field, or by selecting GPIO function for a pin having a 1 in its GPIODIR register, a 1 in the OD bit selects open-drain operation, that is, a 1 disables the high-drive transistor. This option has no effect on the primary  $I^2C$  pins.

UM10415

### 6.4 Register description

The I/O configuration registers control the PIO port pins, the inputs and outputs of all peripherals and functional blocks, and the I<sup>2</sup>C-bus pins.

Each port pin PIOn\_m has one IOCON register assigned to control the pin's function and electrical characteristics.

Some input functions (SCK0, DSR0, DCD0, and RI0) are multiplexed to several physical pins. The IOCON\_LOC registers select the pin location for each of these functions.

Remark: The IOCON registers are listed in order of their memory locations in Table 47.

#### Table 47. Register overview: I/O configuration (base address 0x4004 4000)

| Name                | Access | Address<br>offset | Description                                                     | Reset<br>value | Reference |
|---------------------|--------|-------------------|-----------------------------------------------------------------|----------------|-----------|
| -                   | R/W    | 0x004             | Reserved                                                        | -              | -         |
| IOCON_PIO2_0        | R/W    | 0x008             | I/O configuration for pin<br>PIO2_0/DTR/SSEL1                   | 0xD0           | Table 49  |
| IOCON_RESET_PIO0_0  | R/W    | 0x00C             | I/O configuration for pin RESET/PIO0_0                          | 0xD0           | Table 50  |
| IOCON_PIO0_1        | R/W    | 0x010             | I/O configuration for pin<br>PIO0_1/CLKOUT/CT32B0_MAT2          | 0xD0           | Table 51  |
| IOCON_PIO1_8        | R/W    | 0x014             | I/O configuration for pin PIO1_8                                | 0xD0           | Table 52  |
| -                   | R/W    | 0x018             | Reserved                                                        | -              | -         |
| IOCON_PIO0_2        | R/W    | 0x01C             | I/O configuration for pin<br>PIO0_2/SSEL0/CT16B0_CAP0           | 0xD0           | Table 53  |
| IOCON_PIO0_3        | R/W    | 0x02C             | I/O configuration for pin PIO0_3                                | 0xD0           | Table 54  |
| IOCON_PIO0_4        | R/W    | 0x030             | I/O configuration for pin PIO0_4/SCL                            | 0x00           | Table 55  |
| IOCON_PIO0_5        | R/W    | 0x034             | I/O configuration for pin PIO0_5/SDA                            | 0x00           | Table 56  |
| IOCON_PIO1_9        | R/W    | 0x038             | I/O configuration for pin PIO1_9                                | 0xD0           | Table 57  |
| IOCON_PIO3_4        | R/W    | 0x03C             | I/O configuration for pin PIO3_4                                | 0xD0           | Table 58  |
| IOCON_PIO3_5        | R/W    | 0x048             | I/O configuration for pin PIO3_5                                | 0xD0           | Table 59  |
| IOCON_PIO0_6        | R/W    | 0x04C             | I/O configuration for pin PIO0_6/SCK0                           | 0xD0           | Table 60  |
| IOCON_PIO0_7        | R/W    | 0x050             | I/O configuration for pin PIO0_7/CTS                            | 0xD0           | Table 61  |
| IOCON_PIO0_8        | R/W    | 0x060             | I/O configuration for pin<br>PIO0_8/MISO0/CT16B0_MAT0           | 0xD0           | Table 62  |
| IOCON_PIO0_9        | R/W    | 0x064             | I/O configuration for pin<br>PIO0_9/MOSI0/CT16B0_MAT1           | 0xD0           | Table 63  |
| IOCON_SWCLK_PIO0_10 | R/W    | 0x068             | I/O configuration for pin<br>SWCLK/PIO0_10/<br>SCK0/CT16B0_MAT2 | 0xD0           | Table 64  |
| IOCON_R_PIO1_1      | R/W    | 0x07C             | I/O configuration for pin<br>R/PIO1_1/CT32B1_MAT0               | 0xD0           | Table 65  |
| IOCON_R_PIO1_2      | R/W    | 0x080             | I/O configuration for pin<br>R/PIO1_2/CT32B1_MAT1               | 0xD0           | Table 66  |
| IOCON_SWDIO_PIO1_3  | R/W    | 0x090             | I/O configuration for pin<br>SWDIO/PIO1_3/CT32B1_MAT2           | 0xD0           | Table 67  |
| IOCON_PIO1_4        | R/W    | 0x094             | I/O configuration for pin<br>PIO1_4/CT32B1_MAT3                 | 0xD0           | Table 68  |

| Table 47. Register over | view. I/O coning | ulation (ba       | se audiess 0x4004 4000)                             |                |           |
|-------------------------|------------------|-------------------|-----------------------------------------------------|----------------|-----------|
| Name                    | Access           | Address<br>offset | Description                                         | Reset<br>value | Reference |
| IOCON_PIO1_11           | R/W              | 0x098             | I/O configuration for pin PIO1_11                   | 0xD0           | Table 69  |
| IOCON_PIO3_2            | R/W              | 0x09C             | I/O configuration for pin PIO3_2/DCD                | 0xD0           | Table 70  |
| IOCON_PIO1_5            | R/W              | 0x0A0             | I/O configuration for pin<br>PIO1_5/RTS/CT32B0_CAP0 | 0xD0           | Table 71  |
| IOCON_PIO1_6            | R/W              | 0x0A4             | I/O configuration for pin<br>PIO1_6/RXD/CT32B0_MAT0 | 0xD0           | Table 72  |
| IOCON_PIO1_7            | R/W              | 0x0A8             | I/O configuration for pin<br>PIO1_7/TXD/CT32B0_MAT1 | 0xD0           | Table 73  |
| IOCON_SCK_LOC           | R/W              | 0x0B0             | SCK pin location select register                    | 0x00           | Table 74  |

#### Table 47. Register overview: I/O configuration (base address 0x4004 4000)

#### Table 48. I/O configuration registers ordered by port number

| Port pin | Register name       | Reference |
|----------|---------------------|-----------|
| PIO0_0   | IOCON_RESET_PIO0_0  | Table 50  |
| PIO0_1   | IOCON_PIO0_1        | Table 51  |
| PIO0_2   | IOCON_PIO0_2        | Table 53  |
| PIO0_3   | IOCON_PIO0_3        | Table 54  |
| PIO0_4   | IOCON_PIO0_4        | Table 55  |
| PIO0_5   | IOCON_PIO0_5        | Table 56  |
| PIO0_6   | IOCON_PIO0_6        | Table 60  |
| PIO0_7   | IOCON_PIO0_7        | Table 61  |
| PIO0_8   | IOCON_PIO0_8        | Table 62  |
| PIO0_9   | IOCON_PIO0_9        | Table 63  |
| PIO0_10  | IOCON_SWCLK_PIO0_10 | Table 64  |
| PIO1_1   | IOCON_R_PIO1_1      | Table 65  |
| PIO1_2   | IOCON_R_PIO1_2      | Table 66  |
| PIO1_3   | IOCON_SWDIO_PIO1_3  | Table 67  |
| PIO1_4   | IOCON_PIO1_4        | Table 68  |
| PIO1_5   | IOCON_PIO1_5        | Table 71  |
| PIO1_6   | IOCON_PIO1_6        | Table 72  |
| PIO1_7   | IOCON_PIO1_7        | Table 73  |
| PIO1_8   | IOCON_PIO1_8        | Table 52  |
| PIO1_9   | IOCON_PIO1_9        | Table 57  |
| PIO1_11  | IOCON_PIO1_11       | Table 69  |
| PIO2_0   | IOCON_PIO2_0        | Table 49  |
| PIO3_2   | IOCON_PIO3_2        | Table 70  |
| PIO3_4   | IOCON_PIO3_4        | Table 58  |
| PIO3_5   | IOCON_PIO3_5        | Table 59  |
| -        | IOCON_SCK_LOC       | Table 74  |

31:11

-

\_

Reserved

### 6.4.1 I/O configuration registers IOCON\_PIOn

For details on the I/O configuration settings, see <u>Section 6.3</u>.

#### IOCON\_PIO2\_0 register (IOCON\_PIO2\_0, address 0x4004 4008) bit description Table 49. Bit Symbol Value Description Reset value 2:0 FUNC Selects pin function. 000 000 Selects function PIO2\_0. Select function DTR. 001 Select function SSEL1. 010 011 to Reserved. 111 4:3 MODE 10 Selects function mode (on-chip pull-up/pull-down resistor control). 00 Inactive (no pull-down/pull-up resistor enabled). 01 Pull-down resistor enabled. 10 Pull-up resistor enabled. 11 Repeater mode. 5 HYS 0 Hysteresis. 0 Disable. 1 Enable. Reserved 9:6 -0011 -10 OD Selects pseudo open-drain mode. 0 0 Standard GPIO output 1 Open-drain output

# Table 50. IOCON\_nRESET\_PIO0\_0 register (IOCON\_nRESET\_PIO0\_0, address 0x4004 400C) bit description

| Bit | Symbol | Value  | Description                                                         | Reset<br>value |
|-----|--------|--------|---------------------------------------------------------------------|----------------|
| 2:0 | FUNC   |        | Selects pin function.                                               | 000            |
|     |        | 000    | Selects function RESET.                                             |                |
|     |        | 001    | Selects function PIO0_0.                                            |                |
|     |        | 010 to | Reserved.                                                           |                |
|     |        | 111    |                                                                     |                |
| 4:3 | MODE   |        | Selects function mode (on-chip pull-up/pull-down resistor control). | 10             |
|     |        | 00     | Inactive (no pull-down/pull-up resistor enabled).                   |                |
|     |        | 01     | Pull-down resistor enabled.                                         |                |
|     |        | 10     | Pull-up resistor enabled.                                           |                |
|     |        | 11     | Repeater mode.                                                      |                |
| 5   | HYS    |        | Hysteresis.                                                         | 0              |
|     |        | 0      | Disable.                                                            |                |
|     |        | 1      | Enable.                                                             |                |

**User manual** 

-

# Table 50. IOCON\_nRESET\_PIO0\_0 register (IOCON\_nRESET\_PIO0\_0, address 0x4004 400C) bit description

| Bit   | Symbol | Value | Description          | Reset<br>value                  |   |
|-------|--------|-------|----------------------|---------------------------------|---|
| 9:6   | -      | -     | Reserved             | 0011                            |   |
| 10    | OD     | OD    |                      | Selects pseudo open-drain mode. | 0 |
|       |        | 0     | Standard GPIO output |                                 |   |
|       |        | 1     | Open-drain output    |                                 |   |
| 31:11 | -      | -     | Reserved             | -                               |   |

#### Table 51. IOCON\_PIO0\_1 register (IOCON\_PIO0\_1, address 0x4004 4010) bit description

| Bit      | Symbol | Value         | Description                                                         | Reset<br>value |
|----------|--------|---------------|---------------------------------------------------------------------|----------------|
| 2:0 F    | FUNC   |               | Selects pin function.                                               | 000            |
|          |        | 000           | Selects function PIO0_1.                                            |                |
|          |        | 001           | Selects function CLKOUT.                                            |                |
|          |        | 010           | Selects function CT32B0_MAT2.                                       |                |
|          |        | 011 to<br>111 | Reserved.                                                           |                |
| 4:3 MODE | MODE   |               | Selects function mode (on-chip pull-up/pull-down resistor control). | 10             |
|          |        | 00            | Inactive (no pull-down/pull-up resistor enabled).                   |                |
|          |        | 01            | Pull-down resistor enabled.                                         |                |
|          |        | 10            | Pull-up resistor enabled.                                           |                |
|          |        | 11            | Repeater mode.                                                      |                |
| 5        | HYS    |               | Hysteresis.                                                         | 0              |
|          |        | 0             | Disable.                                                            |                |
|          |        | 1             | Enable.                                                             |                |
| 9:6      | -      | -             | Reserved                                                            | 0011           |
| 10       | OD     |               | Selects pseudo open-drain mode.                                     | 0              |
|          |        | 0             | Standard GPIO output                                                |                |
|          |        | 1             | Open-drain output                                                   |                |
| 31:11    | -      | -             | Reserved                                                            | -              |

#### Table 52. IOCON\_PIO1\_8 register (IOCON\_PIO1\_8, address 0x4004 4014) bit description

| Bit | Symbol | Value  | Description              | Reset<br>value |
|-----|--------|--------|--------------------------|----------------|
| 2:0 | FUNC   |        | Selects pin function.    | 000            |
|     |        | 000    | Selects function PIO1_8. |                |
|     |        | 010 to | Reserved.                |                |
|     |        | 111    |                          |                |

| Bit   | Symbol | Value | Description                                                         | Reset<br>value            |  |
|-------|--------|-------|---------------------------------------------------------------------|---------------------------|--|
| 4:3   | MODE   |       | Selects function mode (on-chip pull-up/pull-down resistor control). | 10                        |  |
|       |        | 00    | Inactive (no pull-down/pull-up resistor enabled).                   |                           |  |
|       |        | 01    | Pull-down resistor enabled.                                         |                           |  |
|       |        |       | 10                                                                  | Pull-up resistor enabled. |  |
|       |        | 11    | Repeater mode.                                                      |                           |  |
| 5     | HYS    |       | Hysteresis.                                                         | 0                         |  |
|       |        | 0     | Disable.                                                            |                           |  |
|       |        | 1     | Enable.                                                             |                           |  |
| 9:6   | -      | -     | Reserved                                                            | 0011                      |  |
| 10    | OD     |       | Selects pseudo open-drain mode.                                     | 0                         |  |
|       |        | 0     | Standard GPIO output                                                |                           |  |
|       |        | 1     | Open-drain output                                                   |                           |  |
| 31:11 | -      | -     | Reserved                                                            | -                         |  |

#### Table 52. IOCON\_PIO1\_8 register (IOCON\_PIO1\_8, address 0x4004 4014) bit description

#### Table 53. IOCON\_PIO0\_2 register (IOCON\_PIO0\_2, address 0x4004 401C) bit description

| Bit   | Symbol | Value  | Description                                                         | Reset<br>value |
|-------|--------|--------|---------------------------------------------------------------------|----------------|
| 2:0   | FUNC   |        | Selects pin function.                                               | 000            |
|       |        | 000    | Selects function PIO0_2.                                            |                |
|       |        | 001    | Selects function SSEL0.                                             |                |
|       |        | 010    | Selects function CT16B0_CAP0.                                       |                |
|       |        | 011 to | Reserved.                                                           |                |
|       |        | 111    |                                                                     |                |
| 4:3   | MODE   |        | Selects function mode (on-chip pull-up/pull-down resistor control). | 10             |
|       |        | 00     | Inactive (no pull-down/pull-up resistor enabled).                   |                |
|       |        | 01     | Pull-down resistor enabled.                                         |                |
|       |        | 10     | Pull-up resistor enabled.                                           |                |
|       |        | 11     | Repeater mode.                                                      |                |
| 5     | HYS    |        | Hysteresis.                                                         | 0              |
|       |        | 0      | Disable.                                                            |                |
|       |        | 1      | Enable.                                                             |                |
| 9:6   | -      | -      | Reserved                                                            | 0011           |
| 10    | OD     |        | Selects pseudo open-drain mode.                                     | 0              |
|       |        | 0      | Standard GPIO output                                                |                |
|       |        | 1      | Open-drain output                                                   |                |
| 31:11 | -      | -      | Reserved                                                            | -              |

| Bit   | Symbol | Value  | Description                                                         | Reset<br>value |  |  |    |                                                   |  |
|-------|--------|--------|---------------------------------------------------------------------|----------------|--|--|----|---------------------------------------------------|--|
| 2:0   | FUNC   |        | Selects pin function.                                               | 000            |  |  |    |                                                   |  |
|       |        | 000    | Selects function PIO0_3.                                            |                |  |  |    |                                                   |  |
|       |        | 001 to | Reserved.                                                           |                |  |  |    |                                                   |  |
|       |        | 111    |                                                                     |                |  |  |    |                                                   |  |
| 4:3   | MODE   |        | Selects function mode (on-chip pull-up/pull-down resistor control). | 10             |  |  |    |                                                   |  |
|       |        |        |                                                                     |                |  |  | 00 | Inactive (no pull-down/pull-up resistor enabled). |  |
|       |        | 01     | Pull-down resistor enabled.                                         |                |  |  |    |                                                   |  |
|       |        | 10     | Pull-up resistor enabled.                                           |                |  |  |    |                                                   |  |
|       |        | 11     | Repeater mode.                                                      |                |  |  |    |                                                   |  |
| 5     | HYS    |        | Hysteresis.                                                         | 0              |  |  |    |                                                   |  |
|       |        | 0      | Disable.                                                            |                |  |  |    |                                                   |  |
|       |        | 1      | Enable.                                                             |                |  |  |    |                                                   |  |
| 9:6   | -      | -      | Reserved                                                            | 0011           |  |  |    |                                                   |  |
| 10    | OD     |        | Selects pseudo open-drain mode.                                     | 0              |  |  |    |                                                   |  |
|       |        | 0      | Standard GPIO output                                                |                |  |  |    |                                                   |  |
|       |        | 1      | Open-drain output                                                   |                |  |  |    |                                                   |  |
| 31:11 | -      | -      | Reserved                                                            | -              |  |  |    |                                                   |  |

#### Table 54. IOCON\_PIO0\_3 register (IOCON\_PIO0\_3 address 0x4004 402C) bit description

#### Table 55. IOCON\_PIO0\_4 register (IOCON\_PIO0\_4 address 0x4004 4030) bit description

| Bit   | Symbol  | Value  | Description                                | Reset<br>value |
|-------|---------|--------|--------------------------------------------|----------------|
| 2:0   | FUNC    |        | Selects pin function.                      | 000            |
|       |         | 000    | Selects function PIO0_4 (open-drain pin).  |                |
|       |         | 001    | Selects I2C function SCL (open-drain pin). |                |
|       |         | 010 to | Reserved.                                  |                |
|       |         | 111    |                                            |                |
| 7:3   |         | -      | Reserved.                                  | 00000          |
| 9:8   | I2CMODE |        | Selects I2C mode (see Section 6.3.4).      | 00             |
|       |         | 00[1]  | Standard mode/ Fast-mode I2C.              |                |
|       |         | 01[1]  | Standard I/O functionality                 |                |
|       |         | 10     | Fast-mode Plus I2C                         |                |
|       |         | 11     | Reserved.                                  |                |
| 31:10 | -       | -      | Reserved.                                  | -              |

[1] Select Standard mode (I2CMODE = 00, default) or Standard I/O functionality (I2CMODE = 01) if the pin function is GPIO (FUNC = 000).

| Bit   | Symbol  | Value               | Description                                | Reset<br>value |
|-------|---------|---------------------|--------------------------------------------|----------------|
| 2:0   | FUNC    |                     | Selects pin function.                      | 000            |
|       |         | 000                 | Selects function PIO0_5 (open-drain pin).  |                |
|       |         | 001                 | Selects I2C function SDA (open-drain pin). |                |
|       |         | 010 to<br>111       | Reserved.                                  |                |
| 7:3   |         | -                   | Reserved.                                  | 00000          |
| 9:8   | I2CMODE |                     | Selects I2C mode (see Section 6.3.4).      | 00             |
|       |         | 00[1]               | Standard mode/ Fast-mode I2C.              |                |
|       |         | 01 <mark>[1]</mark> | Standard I/O functionality                 |                |
|       |         | 10                  | Fast-mode Plus I2C                         |                |
|       |         | 11                  | Reserved.                                  |                |
| 31:10 | -       | -                   | Reserved.                                  | -              |

#### Table 56. IOCON\_PIO0\_5 register (IOCON\_PIO0\_5 address 0x4004 4034) bit description

[1] Select Standard mode (I2CMODE = 00, default) or Standard I/O functionality (I2CMODE = 01) if the pin function is GPIO (FUNC = 000).

| 2:0       FUNC       Selects pin function.         000       Selects function PIO1_9.         010 to       Reserved.         111       Selects function mode (on-chip pull-up/pull-down resistor control).         4:3       MODE       Selects function mode (on-chip pull-up/pull-down resistor control).         00       Inactive (no pull-down/pull-up resistor enabled).         01       Pull-down resistor enabled. | Reset<br>value |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 010 to       Reserved.         111       111         4:3       MODE       Selects function mode (on-chip pull-up/pull-down resistor control).         00       Inactive (no pull-down/pull-up resistor enabled).         010       Pull-down resistor enabled.                                                                                                                                                              | 000            |
| 4:3       MODE       Selects function mode (on-chip pull-up/pull-down resistor control).         00       Inactive (no pull-down/pull-up resistor enabled).         01       Pull-down resistor enabled.                                                                                                                                                                                                                    |                |
| 4:3       MODE       Selects function mode (on-chip pull-up/pull-down resistor control).         00       Inactive (no pull-down/pull-up resistor enabled).         01       Pull-down resistor enabled.                                                                                                                                                                                                                    |                |
| <ul> <li>control).</li> <li>00 Inactive (no pull-down/pull-up resistor enabled).</li> <li>01 Pull-down resistor enabled.</li> </ul>                                                                                                                                                                                                                                                                                         |                |
| 01 Pull-down resistor enabled.                                                                                                                                                                                                                                                                                                                                                                                              | 10             |
|                                                                                                                                                                                                                                                                                                                                                                                                                             |                |
|                                                                                                                                                                                                                                                                                                                                                                                                                             |                |
| 10 Pull-up resistor enabled.                                                                                                                                                                                                                                                                                                                                                                                                |                |
| 11 Repeater mode.                                                                                                                                                                                                                                                                                                                                                                                                           |                |
| 5 HYS Hysteresis.                                                                                                                                                                                                                                                                                                                                                                                                           | 0              |
| 0 Disable.                                                                                                                                                                                                                                                                                                                                                                                                                  |                |
| 1 Enable.                                                                                                                                                                                                                                                                                                                                                                                                                   |                |
| 9:6 Reserved                                                                                                                                                                                                                                                                                                                                                                                                                | 0011           |
| 10 OD Selects pseudo open-drain mode.                                                                                                                                                                                                                                                                                                                                                                                       | 0              |
| 0 Standard GPIO output                                                                                                                                                                                                                                                                                                                                                                                                      |                |
| 1 Open-drain output                                                                                                                                                                                                                                                                                                                                                                                                         |                |
| 31:11 Reserved                                                                                                                                                                                                                                                                                                                                                                                                              | -              |

#### Table 57. IOCON\_PIO1\_9 register (IOCON\_PIO1\_9 address 0x4004 4038) bit description

#### Table 58. IOCON\_PIO3\_4 register (IOCON\_PIO3\_4, address 0x4004 403C) bit description

| Bit   | Symbol | Value                    | Description                                                         | Reset<br>value |
|-------|--------|--------------------------|---------------------------------------------------------------------|----------------|
| 2:0   | FUNC   |                          | Selects pin function.                                               | 000            |
|       | 000    | Selects function PIO3_4. |                                                                     |                |
|       |        | 001 to<br>111            | Reserved.                                                           |                |
| 4:3   | MODE   |                          | Selects function mode (on-chip pull-up/pull-down resistor control). | 10             |
|       |        | 00                       | Inactive (no pull-down/pull-up resistor enabled).                   |                |
|       |        | 01                       | Pull-down resistor enabled.                                         |                |
|       |        | 10                       | Pull-up resistor enabled.                                           |                |
|       |        | 11                       | Repeater mode.                                                      |                |
| 5     | HYS    |                          | Hysteresis.                                                         | 0              |
|       |        | 0                        | Disable.                                                            |                |
|       |        | 1                        | Enable.                                                             |                |
| 9:6   | -      | -                        | Reserved                                                            | 0011           |
| 10    | OD     |                          | Selects pseudo open-drain mode.                                     | 0              |
|       | 0<br>1 | 0                        | Standard GPIO output                                                |                |
|       |        | 1 Open-drain output      | Open-drain output                                                   |                |
| 31:11 | -      | -                        | Reserved                                                            | -              |

|       |      |                     |                                                                     | Reset<br>value |
|-------|------|---------------------|---------------------------------------------------------------------|----------------|
| 2:0   | FUNC |                     | Selects pin function.                                               | 000            |
|       |      | 000                 | Selects function PIO3_5.                                            |                |
|       |      | 001 to              | Reserved.                                                           |                |
|       |      | 111                 |                                                                     |                |
| 4:3   | MODE |                     | Selects function mode (on-chip pull-up/pull-down resistor control). | 10             |
|       |      | 00                  | Inactive (no pull-down/pull-up resistor enabled).                   |                |
|       |      | 01                  | Pull-down resistor enabled.                                         |                |
|       |      | 10                  | Pull-up resistor enabled.                                           |                |
|       |      | 11                  | Repeater mode.                                                      |                |
| 5     | HYS  |                     | Hysteresis.                                                         | 0              |
|       |      | 0                   | Disable.                                                            |                |
|       |      | 1                   | Enable.                                                             |                |
| 9:6   | -    | -                   | Reserved                                                            | 0011           |
| 10    | OD   |                     | Selects pseudo open-drain mode.                                     | 0              |
|       |      | 0                   | Standard GPIO output                                                |                |
|       |      | 1 Open-drain output | Open-drain output                                                   |                |
| 31:11 | -    | -                   | Reserved                                                            | -              |

#### Table 59. IOCON\_PIO3\_5 register (IOCON\_PIO3\_5, address 0x4004 4048) bit description

#### Table 60. IOCON\_PIO0\_6 register (IOCON\_PIO0\_6 address 0x4004 404C) bit description

| Bit | Symbol   | Value  | Description                                                           | Reset<br>value |
|-----|----------|--------|-----------------------------------------------------------------------|----------------|
| 2:0 | 2:0 FUNC |        | Selects pin function.                                                 | 000            |
|     |          | 000    | Selects function PIO0_6.                                              |                |
|     |          | 001    | Reserved.                                                             |                |
|     |          | 010    | Selects function SCK0 (only if pin PIO0_6/SCK0 selected in Table 74). |                |
|     |          | 011 to | Reserved.                                                             |                |
|     |          | 111    |                                                                       |                |
| 4:3 | MODE     |        | Selects function mode (on-chip pull-up/pull-down resistor control).   | 10             |
|     |          | 00     | Inactive (no pull-down/pull-up resistor enabled).                     |                |
|     |          | 01     | Pull-down resistor enabled.                                           |                |
|     |          | 10     | Pull-up resistor enabled.                                             |                |
|     |          | 11     | Repeater mode.                                                        |                |
| 5   | HYS      |        | Hysteresis.                                                           | 0              |
|     |          | 0      | Disable.                                                              |                |
|     |          | 1      | Enable.                                                               |                |
| 9:6 | -        | -      | Reserved                                                              | 0011           |

#### Table 60. IOCON\_PIO0\_6 register (IOCON\_PIO0\_6 address 0x4004 404C) bit description

| Bit   | Symbol | Value | Description                     | Reset<br>value |
|-------|--------|-------|---------------------------------|----------------|
| 10    | OD     |       | Selects pseudo open-drain mode. | 0              |
|       |        | 0     | Standard GPIO output            |                |
|       |        | 1     | Open-drain output               |                |
| 31:11 | -      | -     | Reserved                        | -              |

#### Table 61. IOCON\_PIO0\_7 register (IOCON\_PIO0\_7, address 0x4004 4050) bit description

| 000Selects function PIO0_7.001Select function CTS.010 toReserved.1111114:3MODESelects function mode (on-chip pull-up/pull-down resistor control).00Inactive (no pull-down/pull-up resistor enabled).01Pull-down resistor enabled.10Pull-up resistor enabled.11Repeater mode.5HYSHysteresis.0Disable.1Enable.                                                                                                                                                                                                                                                                                                                                                                                                                                             | Bit      | Symbol | Value       | Description                                       | Reset<br>value |  |  |    |                           |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|-------------|---------------------------------------------------|----------------|--|--|----|---------------------------|--|
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2:0 F    | FUNC   |             | Selects pin function.                             | 000            |  |  |    |                           |  |
| 010 to       Reserved.         111       111         4:3       MODE       Selects function mode (on-chip pull-up/pull-down resistor control).       10         00       Inactive (no pull-down/pull-up resistor enabled).       10         01       Pull-down resistor enabled.       10         01       Pull-up resistor enabled.       11         10       Pull-up resistor enabled.       11         11       Repeater mode.       11         5       HYS       Hysteresis.       0         0       Disable.       1         1       Enable.       001         9:6       -       -       Reserved       001         10       OD       Selects pseudo open-drain mode.       0       0         10       OD       Standard GPIO output       0       0 |          |        | 000         | Selects function PIO0_7.                          |                |  |  |    |                           |  |
| $\begin{array}{ c c c c c } 111 \\ \hline 111 \\ \hline 4:3 & MODE & \begin{array}{c} & Selects \mbox{ function mode (on-chip pull-up/pull-down resistor control).} \\ \hline 00 & Inactive (no pull-down/pull-up resistor enabled). \\ \hline 00 & Pull-down resistor enabled. \\ \hline 10 & Pull-up resistor enabled. \\ \hline 10 & Pull-up resistor enabled. \\ \hline 11 & Repeater mode. \end{array} \end{array} \begin{array}{c} 0 \\ \hline 5 \\ 5 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\ 1 \\$                                                                                                                                                                                                                                                  |          |        | 001         | Select function CTS.                              |                |  |  |    |                           |  |
| 4:3MODESelects function mode (on-chip pull-up/pull-down resistor<br>control).1000Inactive (no pull-down/pull-up resistor enabled).1001Pull-down resistor enabled.1010Pull-up resistor enabled.1111Repeater mode.05HYSHysteresis.00Disable.11Enable.019:6Reserved00110ODSelects pseudo open-drain mode.010ODStandard GPIO output<br>1Open-drain output0                                                                                                                                                                                                                                                                                                                                                                                                   |          |        | 010 to      | Reserved.                                         |                |  |  |    |                           |  |
| Image: Selects pseudo open-drain mode.Image: Selects pseudo open-drain mode.Image: Selects pseudo open-drain mode.10Pull-up resistor enabled.011Repeater mode.5HYSHysteresis.0Disable.1Enable.9:610Selects pseudo open-drain mode.00110Open-drain output0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |          | 111    |             |                                                   |                |  |  |    |                           |  |
| 01       Pull-down resistor enabled.         10       Pull-up resistor enabled.         10       Pull-up resistor enabled.         11       Repeater mode.         5       HYS         0       Disable.         1       Enable.         9:6       -         10       Selects pseudo open-drain mode.         0       Standard GPIO output         1       Open-drain output                                                                                                                                                                                                                                                                                                                                                                              | 4:3 MODE |        | · · · · · · | 10                                                |                |  |  |    |                           |  |
| 10       Pull-up resistor enabled.         11       Repeater mode.         5       HYS         0       Disable.         1       Enable.         9:6       -         10       Selects pseudo open-drain mode.         0       Standard GPIO output         1       Open-drain output                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |          |        | 00          | Inactive (no pull-down/pull-up resistor enabled). |                |  |  |    |                           |  |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |          |        | 01          | Pull-down resistor enabled.                       |                |  |  |    |                           |  |
| 5HYSHysteresis.00Disable.11Enable.0019:6Reserved10ODSelects pseudo open-drain mode.00110OD0Standard GPIO output1Open-drain output0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          |        |             |                                                   |                |  |  | 10 | Pull-up resistor enabled. |  |
| 0     Disable.       1     Enable.       9:6     -       0     Selects pseudo open-drain mode.       0     Standard GPIO output       1     Open-drain output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |          |        | 11          | Repeater mode.                                    |                |  |  |    |                           |  |
| 1     Enable.       9:6     -       0     Selects pseudo open-drain mode.       0     Standard GPIO output       1     Open-drain output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 5        | HYS    |             | Hysteresis.                                       | 0              |  |  |    |                           |  |
| 9:6     -     -     Reserved     001       10     OD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |          |        | 0           | Disable.                                          |                |  |  |    |                           |  |
| 10     OD     Selects pseudo open-drain mode.     0       0     Standard GPIO output       1     Open-drain output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |          |        | 1           | Enable.                                           |                |  |  |    |                           |  |
| 0     Standard GPIO output       1     Open-drain output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 9:6      | -      | -           | Reserved                                          | 0011           |  |  |    |                           |  |
| 1 Open-drain output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 10       | OD     |             | Selects pseudo open-drain mode.                   | 0              |  |  |    |                           |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |          |        | 0 S         | Standard GPIO output                              |                |  |  |    |                           |  |
| 31:11 Reserved -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |          |        | 1           | Open-drain output                                 |                |  |  |    |                           |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 31:11    | -      | -           | Reserved                                          | -              |  |  |    |                           |  |

#### Table 62. IOCON\_PIO0\_8 register (IOCON\_PIO0\_8, address 0x4004 4060) bit description

| Bit | Symbol | Value  | Description                   | Reset<br>value |
|-----|--------|--------|-------------------------------|----------------|
| 2:0 | FUNC   |        | Selects pin function.         | 000            |
|     |        | 000    | Selects function PIO0_8.      |                |
|     |        | 001    | Selects function MISO0.       |                |
|     |        | 010    | Selects function CT16B0_MAT0. |                |
|     |        | 011    | Reserved.                     |                |
|     |        | 100 to | Reserved.                     |                |
|     |        | 111    |                               |                |

| Bit      | Symbol                                                                                | Value                                             | Description                                                         | Reset<br>value |
|----------|---------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------------|----------------|
| 4:3 MODE | MODE                                                                                  |                                                   | Selects function mode (on-chip pull-up/pull-down resistor control). | 10             |
|          | 00                                                                                    | Inactive (no pull-down/pull-up resistor enabled). |                                                                     |                |
|          | <ul><li>01 Pull-down resistor enabled.</li><li>10 Pull-up resistor enabled.</li></ul> | Pull-down resistor enabled.                       |                                                                     |                |
|          |                                                                                       | 10                                                | Pull-up resistor enabled.                                           |                |
|          |                                                                                       | 11                                                | Repeater mode.                                                      |                |
| 5        | HYS                                                                                   |                                                   | Hysteresis.                                                         | 0              |
|          |                                                                                       | 0                                                 | Disable.                                                            |                |
|          |                                                                                       | 1                                                 | Enable.                                                             |                |
| 9:6      | -                                                                                     | -                                                 | Reserved                                                            | 0011           |
| 10       | OD                                                                                    |                                                   | Selects pseudo open-drain mode.                                     | 0              |
|          |                                                                                       | 0                                                 | Standard GPIO output                                                |                |
|          |                                                                                       | 1                                                 | Open-drain output                                                   |                |
| 31:11    | -                                                                                     | -                                                 | Reserved                                                            | -              |

#### Table 62. IOCON\_PIO0\_8 register (IOCON\_PIO0\_8, address 0x4004 4060) bit description

#### Table 63. IOCON\_PIO0\_9 register (IOCON\_PIO0\_9, address 0x4004 4064) bit description

| Bit      | Symbol | Value  | Description                                                         | Reset<br>value |
|----------|--------|--------|---------------------------------------------------------------------|----------------|
| 2:0 FUNC | FUNC   |        | Selects pin function.                                               | 000            |
|          |        | 000    | Selects function PIO0_9.                                            |                |
|          |        | 001    | Selects function MOSI0.                                             |                |
|          |        | 010    | Selects function CT16B0_MAT1.                                       |                |
|          |        | 011 to | Reserved.                                                           |                |
|          |        | 111    |                                                                     |                |
| 4:3 MODE | MODE   |        | Selects function mode (on-chip pull-up/pull-down resistor control). | 10             |
|          |        | 00     | Inactive (no pull-down/pull-up resistor enabled).                   |                |
|          |        | 01     | Pull-down resistor enabled.                                         |                |
|          |        | 10     | Pull-up resistor enabled.                                           |                |
|          |        | 11     | Repeater mode.                                                      |                |
| 5        | HYS    |        | Hysteresis.                                                         | 0              |
|          |        | 0      | Disable.                                                            |                |
|          |        | 1      | Enable.                                                             |                |
| 9:6      | -      | -      | Reserved                                                            | 0011           |
| 10       | OD     |        | Selects pseudo open-drain mode.                                     | 0              |
|          |        | 0      | Standard GPIO output                                                |                |
|          |        | 1      | Open-drain output                                                   |                |
| 31:11    | -      | -      | Reserved                                                            | -              |

| Bit   | Symbol | Value      | Description                                                                                         | Reset<br>value |
|-------|--------|------------|-----------------------------------------------------------------------------------------------------|----------------|
| 2:0   | FUNC   |            | Selects pin function.                                                                               | 000            |
|       |        | 000        | Selects function SWCLK.                                                                             |                |
|       |        | 001        | Selects function PIO0_10.                                                                           |                |
|       |        | 010        | Selects function SCK0 (only if pin<br>SWCLK/PIO0_10/SCK0/CT16B0_MAT2 selected in <u>Table 74</u> ). |                |
|       |        | 011        | Selects function CT16B0_MAT2.                                                                       |                |
|       |        | 100 to     | Reserved.                                                                                           |                |
|       |        | 111        |                                                                                                     |                |
| 4:3   | MODE   |            | Selects function mode (on-chip pull-up/pull-down resistor control).                                 | 10             |
|       |        | 00         | Inactive (no pull-down/pull-up resistor enabled).                                                   |                |
|       |        | 01         | Pull-down resistor enabled.                                                                         |                |
|       |        | 10 Pull-up | Pull-up resistor enabled.                                                                           |                |
|       |        | 11         | Repeater mode.                                                                                      |                |
| 5     | HYS    |            | Hysteresis.                                                                                         | 0              |
|       |        | 0          | Disable.                                                                                            |                |
|       |        | 1          | Enable.                                                                                             |                |
| 9:6   | -      | -          | Reserved                                                                                            | 0011           |
| 10    | OD     |            | Selects pseudo open-drain mode.                                                                     | 0              |
|       |        | 0          | Standard GPIO output                                                                                |                |
|       |        | 1          | Open-drain output                                                                                   |                |
| 31:11 | -      | -          | Reserved                                                                                            | -              |

# Table 64. IOCON\_SWCLK\_PIO0\_10 register (IOCON\_SWCLK\_PIO0\_10, address 0x4004 4068) bit description

UM10415

|     | descr  | puon   |                                                                                             |               |
|-----|--------|--------|---------------------------------------------------------------------------------------------|---------------|
| Bit | Symbol | Value  | Description                                                                                 | Rese<br>value |
| 2:0 | FUNC   |        | Selects pin function.                                                                       | 000           |
|     |        | 000    | Selects function R. This function is reserved. Select one of the alternate functions below. |               |
|     |        | 001    | Selects function PIO1_1.                                                                    |               |
|     |        | 011    | Selects function CT32B1_MAT0.                                                               |               |
|     |        | 100 to | Reserved.                                                                                   |               |
|     |        | 111    |                                                                                             |               |
| 4:3 | MODE   |        | Selects function mode (on-chip pull-up/pull-down resistor control).                         | 10            |
|     |        | 00     | Inactive (no pull-down/pull-up resistor enabled).                                           |               |
|     |        | 01     | Pull-down resistor enabled.                                                                 |               |
|     |        | 10     | Pull-up resistor enabled.                                                                   |               |
|     |        | 11     | Repeater mode.                                                                              |               |
| 5   | HYS    |        | Hysteresis.                                                                                 | 0             |
|     |        | 0      | Disable.                                                                                    |               |
|     |        | 1      | Enable.                                                                                     |               |

# Table 65. IOCON\_R\_PIO1\_1 register (IOCON\_R\_PIO1\_1, address 0x4004 407C) bit description

User manual

| description |        |                       |                                                                                             |                |
|-------------|--------|-----------------------|---------------------------------------------------------------------------------------------|----------------|
| Bit         | Symbol | Value                 | Description                                                                                 | Reset<br>value |
| 2:0 FUNC    |        | Selects pin function. | 000                                                                                         |                |
|             |        | 000                   | Selects function R. This function is reserved. Select one of the alternate functions below. |                |
|             |        | 001                   | Selects function PIO1_2.                                                                    |                |
|             |        | 011                   | Selects function CT32B1_MAT1.                                                               |                |
|             |        | 100 to                | Reserved.                                                                                   |                |
|             |        | 111                   |                                                                                             |                |
| 4:3         | MODE   |                       | Selects function mode (on-chip pull-up/pull-down resistor control).                         | 10             |
|             |        | 00                    | Inactive (no pull-down/pull-up resistor enabled).                                           |                |
|             |        | 01                    | Pull-down resistor enabled.                                                                 |                |
|             |        | 10                    | Pull-up resistor enabled.                                                                   |                |
|             |        | 11                    | Repeater mode.                                                                              |                |
| 5           | HYS    |                       | Hysteresis.                                                                                 | 0              |
|             |        | 0                     | Disable.                                                                                    |                |
|             |        | 1                     | Enable.                                                                                     |                |
|             |        |                       |                                                                                             |                |

# Table 66. IOCON\_R\_PIO1\_2 register (IOCON\_R\_PIO1\_2, address 0x4004 4080) bit description

# Table 67. IOCON\_SWDIO\_PIO1\_3 register (IOCON\_SWDIO\_PIO1\_3, address 0x4004 4090) bit description

| Bit      | Symbol | Value         | Description                                                         | Reset<br>value |
|----------|--------|---------------|---------------------------------------------------------------------|----------------|
| 2:0 FUNC | FUNC   |               | Selects pin function.                                               | 000            |
|          |        | 000           | Selects function SWDIO.                                             |                |
|          |        | 001           | Selects function PIO1_3.                                            |                |
|          |        | 011           | Selects function CT32B1_MAT2.                                       |                |
|          |        | 100 to<br>111 | Reserved.                                                           |                |
| 4:3 MODE | MODE   |               | Selects function mode (on-chip pull-up/pull-down resistor control). | 10             |
|          |        | 00            | Inactive (no pull-down/pull-up resistor enabled).                   |                |
|          |        | 01            | Pull-down resistor enabled.                                         |                |
|          |        | 10            | Pull-up resistor enabled.                                           |                |
|          |        | 11            | Repeater mode.                                                      |                |
| 5        | HYS    |               | Hysteresis.                                                         | 0              |
|          |        | 0             | Disable.                                                            |                |
|          |        | 1             | Enable.                                                             |                |
| 9:6      | -      | -             | Reserved                                                            | 0011           |
| 10       | OD     |               | Selects pseudo open-drain mode.                                     | 0              |
|          |        | 0             | Standard GPIO output                                                |                |
|          |        | 1             | Open-drain output                                                   |                |
| 31:11    | -      | -             | Reserved                                                            | -              |

| Bit                     | Symbol              | Value  | Description                                                         | Reset<br>value |
|-------------------------|---------------------|--------|---------------------------------------------------------------------|----------------|
| 2:0 FUNC <sup>[1]</sup> | FUNC <sup>[1]</sup> |        | Selects pin function.                                               | 000            |
|                         |                     | 000    | Selects function PIO1_4.                                            |                |
|                         |                     | 010    | Selects function CT32B1_MAT3.                                       |                |
|                         |                     | 100 to | Reserved.                                                           |                |
|                         |                     | 011    |                                                                     |                |
| 4:3                     | MODE                |        | Selects function mode (on-chip pull-up/pull-down resistor control). | 10             |
|                         |                     | 00     | Inactive (no pull-down/pull-up resistor enabled).                   |                |
|                         |                     | 01     | Pull-down resistor enabled.                                         |                |
|                         |                     | 10     | Pull-up resistor enabled.                                           |                |
|                         |                     | 11     | Repeater mode.                                                      |                |
| 5                       | HYS                 |        | Hysteresis.                                                         | 0              |
|                         |                     | 0      | Disable.                                                            |                |
|                         |                     | 1      | Enable.                                                             |                |
| 9:6                     | -                   | -      | Reserved                                                            | 0011           |
| 10                      | OD                  |        | Selects pseudo open-drain mode.                                     | 0              |
|                         |                     | 0      | Standard GPIO output                                                |                |
|                         |                     | 1      | Open-drain output                                                   |                |
| 31:11                   | -                   | -      | Reserved                                                            | -              |

#### Table 68. IOCON\_PIO1\_4 register (IOCON\_PIO1\_4, address 0x4004 4094) bit description

[1] This pin functions as WAKEUP pin if the EM773 is in Deep power-down mode regardless of the value of FUNC.

| Bit      | Symbol | Value  | Description                                                         | Rese<br>value |
|----------|--------|--------|---------------------------------------------------------------------|---------------|
| 2:0 FUNC |        |        | Selects pin function.                                               | 000           |
|          |        | 000    | Selects function PIO1_11.                                           |               |
|          |        | 010 to | Reserved.                                                           |               |
|          |        | 111    |                                                                     |               |
| 4:3      | MODE   |        | Selects function mode (on-chip pull-up/pull-down resistor control). | 10            |
|          |        | 00     | Inactive (no pull-down/pull-up resistor enabled).                   |               |
|          |        | 01     | Pull-down resistor enabled.                                         |               |
|          |        | 10     | Pull-up resistor enabled.                                           |               |
|          |        | 11     | Repeater mode.                                                      |               |
| 5        | HYS    |        | Hysteresis.                                                         | 0             |
|          |        | 0      | Disable.                                                            |               |
|          |        | 1      | Enable.                                                             |               |
| 9:6      | -      | -      | Reserved                                                            | 0011          |
| 10       | OD     |        | Selects pseudo open-drain mode.                                     | 0             |
|          |        | 0      | Standard GPIO output                                                |               |
|          |        | 1      | Open-drain output                                                   |               |
| 31:11    | -      | -      | Reserved                                                            | -             |

#### Table 69. IOCON\_PIO1\_11 register (IOCON\_PIO1\_11 address 0x4004 4098) bit description

#### Table 70. IOCON\_PIO3\_2 register (IOCON\_PIO3\_2, address 0x4004 409C) bit description

| Bit      | Symbol | Value                 | Description                                                         | Reset<br>value |
|----------|--------|-----------------------|---------------------------------------------------------------------|----------------|
| 2:0 FUNC |        | Selects pin function. | 000                                                                 |                |
|          |        | 000                   | Selects function PIO3_2.                                            |                |
|          |        | 001                   | Selects function DCD.                                               |                |
|          |        | 010 to<br>111         | Reserved.                                                           |                |
| 4:3 MODE |        |                       | Selects function mode (on-chip pull-up/pull-down resistor control). | 10             |
|          |        | 00                    | Inactive (no pull-down/pull-up resistor enabled).                   |                |
|          |        | 01                    | Pull-down resistor enabled.                                         |                |
|          |        | 10                    | Pull-up resistor enabled.                                           |                |
|          |        | 11                    | Repeater mode.                                                      |                |
| 5        | HYS    |                       | Hysteresis.                                                         | 0              |
|          |        | 0                     | Disable.                                                            |                |
|          |        | 1                     | Enable.                                                             |                |
| 9:6      | -      | -                     | Reserved                                                            | 0011           |
| 10       | OD     |                       | Selects pseudo open-drain mode.                                     | 0              |
|          |        | 0                     | Standard GPIO output                                                |                |
|          |        | 1                     | Open-drain output                                                   |                |
| 31:11    | -      | -                     | Reserved                                                            | -              |

| Bit      | Symbol | Value         | Description                                                         | Reset<br>value |
|----------|--------|---------------|---------------------------------------------------------------------|----------------|
| 2:0 FUNC | FUNC   |               | Selects pin function.                                               | 000            |
|          |        | 000           | Selects function PIO1_5.                                            |                |
|          |        | 001           | Selects function RTS.                                               |                |
|          |        | 010           | Selects function CT32B0_CAP0.                                       |                |
|          |        | 011 to<br>111 | Reserved.                                                           |                |
| 4:3 MODE | MODE   |               | Selects function mode (on-chip pull-up/pull-down resistor control). | 10             |
|          |        | 00            | Inactive (no pull-down/pull-up resistor enabled).                   |                |
|          |        | 01            | Pull-down resistor enabled.                                         |                |
|          |        | 10            | Pull-up resistor enabled.                                           |                |
|          |        | 11            | Repeater mode.                                                      |                |
| 5        | HYS    |               | Hysteresis.                                                         | 0              |
|          |        | 0             | Disable.                                                            |                |
|          |        | 1             | Enable.                                                             |                |
| 9:6      | -      | -             | Reserved                                                            | 0011           |
| 10       | OD     |               | Selects pseudo open-drain mode.                                     | 0              |
|          |        | 0             | Standard GPIO output                                                |                |
|          |        | 1             | Open-drain output                                                   |                |
| 31:11    | -      | -             | Reserved                                                            | -              |

#### Table 71. IOCON\_PIO1\_5 register (IOCON\_PIO1\_5, address 0x4004 40A0) bit description

#### Table 72. IOCON\_PIO1\_6 register (IOCON\_PIO1\_6, address 0x4004 40A4) bit description

| Bit | Symbol   | Value                         | Description                                                         | Reset<br>value |
|-----|----------|-------------------------------|---------------------------------------------------------------------|----------------|
| 2:0 | 2:0 FUNC |                               | Selects pin function.                                               | 000            |
|     |          | 000                           | Selects function PIO1_6.                                            |                |
|     | 001      | Selects function RXD.         |                                                                     |                |
|     | 010      | Selects function CT32B0_MAT0. |                                                                     |                |
|     |          | 011 to                        | Reserved.                                                           |                |
|     |          | 111                           |                                                                     |                |
| 4:3 | MODE     |                               | Selects function mode (on-chip pull-up/pull-down resistor control). | 10             |
|     |          | 00                            | Inactive (no pull-down/pull-up resistor enabled).                   |                |
|     |          | 01                            | Pull-down resistor enabled.                                         |                |
|     |          | 10                            | Pull-up resistor enabled.                                           |                |
|     |          | 11                            | Repeater mode.                                                      |                |
| 5   | HYS      |                               | Hysteresis.                                                         | 0              |
|     |          | 0                             | Disable.                                                            |                |
|     |          | 1                             | Enable.                                                             |                |
| 9:6 | -        | -                             | Reserved                                                            | 0011           |

UM10415

62 of 326

#### Table 72. IOCON\_PIO1\_6 register (IOCON\_PIO1\_6, address 0x4004 40A4) bit description

| Bit   | Symbol | Value | Description                     | Reset<br>value |
|-------|--------|-------|---------------------------------|----------------|
| 10    | OD     |       | Selects pseudo open-drain mode. | 0              |
|       |        | 0     | Standard GPIO output            |                |
|       |        | 1     | Open-drain output               |                |
| 31:11 | -      | -     | Reserved                        | -              |

#### Table 73. IOCON\_PIO1\_7 register (IOCON\_PIO1\_7, address 0x4004 40A8) bit description

| Bit      | Symbol | Value         | Description                                                         | Reset<br>value |  |
|----------|--------|---------------|---------------------------------------------------------------------|----------------|--|
| 2:0      | FUNC   |               | Selects pin function.                                               | 000            |  |
|          |        | 000           | Selects function PIO1_7.                                            |                |  |
|          |        | 001           | Selects function TXD.                                               |                |  |
|          |        | 010           | Selects function CT32B0_MAT1.                                       |                |  |
|          |        | 011 to<br>111 | Reserved.                                                           |                |  |
| 4:3 MODE | MODE   |               | Selects function mode (on-chip pull-up/pull-down resistor control). | 10             |  |
|          |        | 00            | Inactive (no pull-down/pull-up resistor enabled).                   |                |  |
|          |        | 01            | Pull-down resistor enabled.                                         |                |  |
|          |        | 10            | Pull-up resistor enabled.                                           |                |  |
|          |        | 11            | Repeater mode.                                                      |                |  |
| 5        | HYS    |               | Hysteresis.                                                         | 0              |  |
|          |        | 0             | Disable.                                                            |                |  |
|          |        | 1             | Enable.                                                             |                |  |
| 9:6      | -      | -             | Reserved                                                            | 0011           |  |
| 10       | OD     |               | Selects pseudo open-drain mode.                                     | 0              |  |
|          |        | 0             | Standard GPIO output                                                |                |  |
|          |        | 1             | Open-drain output                                                   |                |  |
| 31:11    | -      | -             | Reserved                                                            | -              |  |

### 6.4.2 IOCON location registers

The IOCON location registers are used to select a physical pin for multiplexed functions.

**Remark:** Note that once the pin location has been selected, the function still must be configured in the corresponding IOCON registers for the function to be usable on that pin.

**User manual** 

|            | descri | ption                              |                                                                                                 |                |
|------------|--------|------------------------------------|-------------------------------------------------------------------------------------------------|----------------|
| Bit        | Symbol | Value                              | Description                                                                                     | Reset<br>value |
| 1:0 SCKLOC |        | Selects pin location for SCK0 pin. | 00                                                                                              |                |
|            |        | 00                                 | Selects SCK0 function in pin location<br>SWCLK/PIO0_10/SCK0/CT16B0_MAT2 (see <u>Table 64</u> ). |                |
|            |        | 10                                 | Selects SCK0 function in pin location PIO0_6/SCK0 (see <u>Table 60</u> ).                       |                |
|            |        | 11                                 | Reserved.                                                                                       |                |
| 31:2       | -      | -                                  | Reserved.                                                                                       | -              |

# Table 74. IOCON SCK location register (IOCON\_SCK\_LOC, address 0x4004 40B0) bit description

UM10415

# **UM10415**

### Chapter 7: EM773 Pin configuration

Rev. 2 — 7 December 2011

**User manual** 

# 7.1 How to read this chapter

The EM773 is available in HVQFN33.

| Table 75. | EM773 pin configurations |                   |          |  |  |
|-----------|--------------------------|-------------------|----------|--|--|
| Part      |                          |                   | HVQFN33  |  |  |
| EM773     |                          | Pin configuration | Figure 7 |  |  |
|           |                          | Pin description   | Table 76 |  |  |

# 7.2 Pin configuration



# 7.3 EM773 Pin description

| Symbol                        | Pin                      | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                |
|-------------------------------|--------------------------|-------------------------|------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO0_0 to PIO0_10             |                          |                         | I/O  |                       | <b>Port 0</b> — Port 0 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 0 pins depends on the function selected through the IOCONFIG register block. Pin PIO0_11 is not available. |
| RESET/PIO0_0                  | 2 <sup>[2]</sup>         | yes                     | 1    | I;PU                  | <b>RESET</b> — External reset input: A LOW on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0.                                                |
|                               |                          |                         | I/O  | -                     | PIO0_0 — General purpose digital input/output pin.                                                                                                                                                                                         |
| PIO0_1/CLKOUT/<br>CT32B0_MAT2 | 3 <u>[3]</u>             | yes                     | I/O  | I;PU                  | PIO0_1 — General purpose digital input/output pin. A<br>LOW level on this pin during reset starts the ISP<br>command handler.                                                                                                              |
|                               |                          |                         | 0    | -                     | CLKOUT — Clock out pin.                                                                                                                                                                                                                    |
|                               |                          |                         | 0    | -                     | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                                                                                                                                                                                           |
| PIO0_2/SSEL0/                 | 8 <u>[3]</u>             | yes                     | I/O  | I;PU                  | PIO0_2 — General purpose digital input/output pin.                                                                                                                                                                                         |
| CT16B0_CAP0                   |                          |                         | I/O  | -                     | SSEL0 — Slave select for SPI0.                                                                                                                                                                                                             |
|                               |                          |                         | I    | -                     | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.                                                                                                                                                                                          |
| PIO0_3                        | 9 <mark>[3]</mark>       | yes                     | I/O  | I;PU                  | PIO0_3 — General purpose digital input/output pin.                                                                                                                                                                                         |
| PIO0_4/SCL                    | 10 <mark>[4]</mark>      | yes                     | I/O  | IA                    | <b>PIO0_4</b> — General purpose digital input/output pin (open-drain).                                                                                                                                                                     |
|                               |                          |                         | I/O  | -                     | <ul> <li>SCL — I<sup>2</sup>C-bus, open-drain clock input/output.</li> <li>High-current sink only if I<sup>2</sup>C Fast-mode Plus is selected in the I/O configuration register.</li> </ul>                                               |
| PIO0_5/SDA                    | 11 <u><sup>[4]</sup></u> | yes                     | I/O  | IA                    | <b>PIO0_5</b> — General purpose digital input/output pin (open-drain).                                                                                                                                                                     |
|                               |                          |                         | I/O  | -                     | <ul> <li>SDA — I<sup>2</sup>C-bus, open-drain data input/output.</li> <li>High-current sink only if I<sup>2</sup>C Fast-mode Plus is selected in the I/O configuration register.</li> </ul>                                                |
| PIO0_6/SCK0                   | 15 <mark>[3]</mark>      | yes                     | I/O  | I;PU                  | PIO0_6 — General purpose digital input/output pin.                                                                                                                                                                                         |
|                               |                          |                         | I/O  | -                     | SCK0 — Serial clock for SPI0.                                                                                                                                                                                                              |
| PIO0_7/CTS                    | 16 <mark>[3]</mark>      | yes                     | I/O  | I;PU                  | <b>PIO0_7</b> — General purpose digital input/output pin (hip-current output driver).                                                                                                                                                      |
|                               |                          |                         | I    | -                     | <b>CTS</b> — Clear To Send input for UART.                                                                                                                                                                                                 |
| PIO0_8/MISO0/                 | 17 <mark>3]</mark>       | yes                     | I/O  | I;PU                  | PIO0_8 — General purpose digital input/output pin.                                                                                                                                                                                         |
| CT16B0_MAT0                   |                          |                         | I/O  | -                     | MISO0 — Master In Slave Out for SPI0.                                                                                                                                                                                                      |
|                               |                          |                         | 0    | -                     | CT16B0_MAT0 — Match output 0 for 16-bit timer 0.                                                                                                                                                                                           |
| PIO0_9/MOSI0/                 | 18 <mark>[3]</mark>      | yes                     | I/O  | I;PU                  | PIO0_9 — General purpose digital input/output pin.                                                                                                                                                                                         |
| CT16B0_MAT1                   |                          | j                       | I/O  | -                     | MOSI0 — Master Out Slave In for SPI0.                                                                                                                                                                                                      |

# Chapter 7: EM773 Pin configuration

**UM10415** 

#### Table 76. UM10415 pin description table (HVQFN33 package) ...continued

| Table 76.         UM10415 pin description table (HVQFN33 package)        continued |                     |                         |      |                       |                                                                                                                                                                                                                                                         |  |
|------------------------------------------------------------------------------------|---------------------|-------------------------|------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Symbol                                                                             | Pin                 | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                             |  |
| SWCLK/PIO0_10/SCK0/                                                                | 19 <mark>3]</mark>  | yes                     |      | I;PU                  | SWCLK — Serial wire clock.                                                                                                                                                                                                                              |  |
| CT16B0_MAT2                                                                        |                     |                         | I/O  | -                     | PIO0_10 — General purpose digital input/output pin.                                                                                                                                                                                                     |  |
|                                                                                    |                     |                         | I/O  | -                     | SCK0 — Serial clock for SPI0.                                                                                                                                                                                                                           |  |
|                                                                                    |                     |                         | 0    | -                     | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.                                                                                                                                                                                                        |  |
| I_HIGHGAIN                                                                         | 215                 | no                      | I    | I;PU                  | I_HIGHGAIN — High gain current input for metrology engine.                                                                                                                                                                                              |  |
| PIO1_1 to PIO1_9;<br>PIO1_11                                                       |                     |                         | I/O  |                       | <b>Port 1</b> — Port 1 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 1 pins depends on the function selected through the IOCONFIG register block. Pins PIO1_0 and PIO1_10 are not available. |  |
| VOLTAGE                                                                            | 22 <mark>5]</mark>  | no                      | Ι    | I;PU                  | <b>VOLTAGE</b> — Voltage input for the metrology engine.                                                                                                                                                                                                |  |
| R/PIO1_1/<br>CT32B1_MAT0                                                           | 23 <u>[5]</u>       | no                      | 0    | I;PU                  | R — Reserved. Configure for an alternate function in<br>the IOCONFIG block.                                                                                                                                                                             |  |
|                                                                                    |                     |                         | I/O  | -                     | PIO1_1 — General purpose digital input/output pin.                                                                                                                                                                                                      |  |
|                                                                                    |                     |                         | 0    | -                     | CT32B1_MAT0 — Match output 0 for 32-bit timer 1.                                                                                                                                                                                                        |  |
| R/PIO1_2/<br>CT32B1_MAT1                                                           | 24 <u>5</u>         | no                      | I    | I;PU                  | <b>R</b> — Reserved. Configure for an alternate function in the IOCONFIG block.                                                                                                                                                                         |  |
|                                                                                    |                     |                         | I/O  | -                     | PIO1_2 — General purpose digital input/output pin.                                                                                                                                                                                                      |  |
|                                                                                    |                     |                         | 0    | -                     | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                                                                                                                                                                                                        |  |
| SWDIO/PIO1_3/                                                                      | 25 <mark>5</mark>   | no                      | I/O  | I;PU                  | SWDIO — Serial wire debug input/output.                                                                                                                                                                                                                 |  |
| CT32B1_MAT2                                                                        |                     |                         | I/O  | -                     | PIO1_3 — General purpose digital input/output pin.                                                                                                                                                                                                      |  |
|                                                                                    |                     |                         | 0    | -                     | CT32B1_MAT2 — Match output 2 for 32-bit timer 1.                                                                                                                                                                                                        |  |
| PIO1_4/                                                                            | 26                  | no                      | I/O  | I;PU                  | PIO1_4 — General purpose digital input/output pin.                                                                                                                                                                                                      |  |
| CT32B1_MAT3/WAKEUP                                                                 |                     |                         | 0    | -                     | CT32B1_MAT3 — Match output 3 for 32-bit timer 1.                                                                                                                                                                                                        |  |
|                                                                                    |                     |                         | I    | -                     | <b>WAKEUP</b> — Deep power-down mode wake-up pin.<br>This pin must be pulled HIGH externally to enter Deep<br>power-down mode and pulled LOW to exit Deep<br>power-down mode.                                                                           |  |
| PIO1_5/RTS/                                                                        | 30 <mark>[3]</mark> | no                      | I/O  | I;PU                  | PIO1_5 — General purpose digital input/output pin.                                                                                                                                                                                                      |  |
| CT32B0_CAP0                                                                        |                     |                         | 0    | -                     | <b>RTS</b> — Request To Send output for UART.                                                                                                                                                                                                           |  |
|                                                                                    |                     |                         | I    | -                     | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0.                                                                                                                                                                                                       |  |
| PIO1_6/RXD/                                                                        | 31 <mark>3</mark>   | no                      | I/O  | I;PU                  | PIO1_6 — General purpose digital input/output pin.                                                                                                                                                                                                      |  |
| CT32B0_MAT0                                                                        |                     |                         | 1    | -                     | <b>RXD</b> — Receiver input for UART.                                                                                                                                                                                                                   |  |
|                                                                                    |                     |                         | 0    | -                     | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                                                                                                                                                                                                        |  |
| PIO1_7/TXD/                                                                        | 32 <mark>[3]</mark> | no                      | I/O  | I;PU                  | PIO1_7 — General purpose digital input/output pin.                                                                                                                                                                                                      |  |
| CT32B0_MAT1                                                                        |                     |                         | 0    | -                     | <b>TXD</b> — Transmitter output for UART.                                                                                                                                                                                                               |  |
|                                                                                    |                     |                         | 0    | -                     | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                                                                                                                                                                                                        |  |
| PIO1_8                                                                             | 7 <mark>[3]</mark>  | no                      | I/O  | I;PU                  | PIO1_8 — General purpose digital input/output pin.                                                                                                                                                                                                      |  |
| PIO1_9                                                                             | 12 <mark>3</mark>   | no                      | I/O  | I;PU                  | <b>PIO1_9</b> — General purpose digital input/output pin.                                                                                                                                                                                               |  |
| I_LOWGAIN                                                                          | 20                  | no                      | I    | I;PU                  | I_LOWGAIN — Low gain current input for metrology engine.                                                                                                                                                                                                |  |

# UM10415

#### Chapter 7: EM773 Pin configuration

| Symbol           | Pin                | Start<br>logic<br>input | Туре | Reset<br>state<br>[1] | Description                                                                                                                                                                                                                                                                       |
|------------------|--------------------|-------------------------|------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO1_11          | 27                 | no                      | I/O  | I;PU                  | PIO1_11 — General purpose digital input/output pin.                                                                                                                                                                                                                               |
| PIO2_0           |                    |                         | I/O  |                       | <b>Port 2</b> — Port 2 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 2 pins depends on the function selected through the IOCONFIG register block. Pins PIO2_1 to PIO2_11 are not available.                            |
| PIO2_0/DTR       | 1 <mark>[3]</mark> | no                      | I/O  | I;PU                  | PIO2_0 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
|                  |                    |                         | 0    | -                     | <b>DTR</b> — Data Terminal Ready output for UART.                                                                                                                                                                                                                                 |
| PIO3_0 to PIO3_5 |                    | no                      | I/O  |                       | <b>Port 3</b> — Port 3 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 3 pins depends on the function selected through the IOCONFIG register block. Pins PIO3_0, PIO3_1, PIO3_3 and PIO3_6 to PIO3_11 are not available. |
| PIO3_2           | 28 <mark>3]</mark> | no                      | I/O  | I;PU                  | PIO3_2 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| PIO3_4           | 13 <mark>3]</mark> | no                      | I/O  | I;PU                  | PIO3_4 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| PIO3_5           | 14 <mark>3]</mark> | no                      | I/O  | I;PU                  | PIO3_5 — General purpose digital input/output pin.                                                                                                                                                                                                                                |
| V <sub>DD</sub>  | 6; 29              | -                       | I    | -                     | 3.3 V supply voltage to the internal regulator, the external rail, and the metrology engine.                                                                                                                                                                                      |
| XTALIN           | 4 <u>[6]</u>       | -                       | I    | -                     | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V.                                                                                                                                                                       |
| XTALOUT          | 5 <u>[6]</u>       | -                       | 0    | -                     | Output from the oscillator amplifier.                                                                                                                                                                                                                                             |
| V <sub>SS</sub>  | 33                 | -                       | -    | -                     | Thermal pad. Connect to ground.                                                                                                                                                                                                                                                   |

#### Table 76. UM10415 pin description table (HVQFN33 package) ...continued

[1] Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up enabled; IA = inactive, no pull-up/down enabled.

[2] RESET functionality is not available in Deep power-down mode. Use the WAKEUP pin to reset the chip and wake up from Deep power-down mode. Pin is 5 V tolerant.

[3] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis.

[4] I<sup>2</sup>C-bus pads compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode and I<sup>2</sup>C Fast-mode Plus.

[5] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input.

[6] When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). XTALOUT should be left floating.

# **UM10415**

# Chapter 8: EM773 General Purpose I/O (GPIO)

Rev. 2 — 7 December 2011

User manual

# 8.1 How to read this chapter

The number of GPIO pins available on each port depends on the EM773 part and the package. See Table 77 for available GPIO pins:

| Table 77. | GPIO configuration |                   |                   |             |                        |                       |  |  |  |  |
|-----------|--------------------|-------------------|-------------------|-------------|------------------------|-----------------------|--|--|--|--|
| Part      | Package            | GPIO port 0       | GPIO port 1       | GPIO port 2 | GPIO port 3            | Total<br>GPIO<br>pins |  |  |  |  |
| EM773     | HVQFN33            | PIO0_0 to PIO0_11 | PIO1_0 to PIO1_11 | PIO2_0      | PIO3_2; PIO3_4; PIO3_5 | 28                    |  |  |  |  |

Register bits corresponding to PIOn\_m pins which are not available are reserved.

# 8.2 Introduction

### 8.2.1 Features

- GPIO pins can be configured as input or output by software.
- Each individual port pin can serve as an edge or level-sensitive interrupt request.
- Interrupts can be configured on single falling or rising edges and on both edges.
- Level-sensitive interrupt pins can be HIGH or LOW-active.
- All GPIO pins are inputs by default.
- Reading and writing of data registers are masked by address bits 13:2.

# 8.3 Register description

Each GPIO register can be up to 12 bits wide and can be read or written using word or half-word operations at word addresses.

Register overview: GPIO (base address port 0: 0x5000 0000; port 1: 0x5001 0000, port 2: 0x5002 0000; Table 78. port 3: 0x5003 0000)

| Name      | Access | Address offset                             | Description                                                                                                         | Reset<br>value          |  |  |
|-----------|--------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------|--|--|
| GPIOnDATA | R/W    | 0x0000 to 0x3FF8                           | 00 to 0x3FF8 Port n data address masking register locations for pins PIOn_0 to PIOn_11 (see <u>Section 8.4.1</u> ). |                         |  |  |
| GPIOnDATA | R/W    | 0x3FFC                                     | Port n data register for pins PIOn_0 to<br>PIOn_11                                                                  | n/a                     |  |  |
| -         | -      | 0x4000 to 0x7FFC                           | reserved                                                                                                            | -                       |  |  |
| GPIOnDIR  | R/W    | 0x8000                                     | Data direction register for port n                                                                                  | 0x00                    |  |  |
| GPIOnIS   | R/W    | 0x8004                                     | Interrupt sense register for port n                                                                                 | 0x00                    |  |  |
| GPIOnIBE  | R/W    | 0x8008                                     | Interrupt both edges register for port n                                                                            | 0x00                    |  |  |
| GPIOnIEV  | R/W    | 0x800C                                     | Interrupt event register for port n                                                                                 | 0x00                    |  |  |
| GPIOnIE   | R/W    | 0x8010                                     | Interrupt mask register for port n                                                                                  | 0x00                    |  |  |
| UM10415   | А      | Il information provided in this document i | is subject to legal disclaimers. © NXP B.V. 2                                                                       | 011. All rights reserve |  |  |

**User manual** 

| port 0. 0x0          |        |                                          |                                             |                |  |  |  |
|----------------------|--------|------------------------------------------|---------------------------------------------|----------------|--|--|--|
| Name                 | Access | Address offset                           | Description                                 | Reset<br>value |  |  |  |
| GPIOnRIS R 0x8014 Ra |        | Raw interrupt status register for port n | 0x00                                        |                |  |  |  |
| GPIOnMIS             | R      | 0x8018                                   | Masked interrupt status register for port n | 0x00           |  |  |  |
| GPIOnIC              | W      | 0x801C                                   | Interrupt clear register for port n         | 0x00           |  |  |  |
| -                    | -      | 0x8020 - 0xFFFF                          | reserved                                    | 0x00           |  |  |  |

Table 78. Register overview: GPIO (base address port 0: 0x5000 0000; port 1: 0x5001 0000, port 2: 0x5002 0000; port 3: 0x5003 0000) ...continued

### 8.3.1 GPIO data register

The GPIOnDATA register holds the current logic state of the pin (HIGH or LOW), independently of whether the pin is configured as an GPIO input or output or as another digital function. If the pin is configured as GPIO output, the current value of the GPIOnDATA register is driven to the pin.

Table 79.GPIOnDATA register (GPIO0DATA, address 0x5000 0000 to 0x5000 3FFC;<br/>GPIO1DATA, address 0x5001 0000 to 0x5001 3FFC; GPIO2DATA, address 0x5002<br/>0000 to 0x5002 3FFC; GPIO3DATA, address 0x5003 0000 to 0x5003 3FFC) bit<br/>description

| Bit   | Symbol | Description                                                 | Reset<br>value | Access |
|-------|--------|-------------------------------------------------------------|----------------|--------|
| 11:0  | DATA   | Logic levels for pins PIOn_0 to PIOn_11. HIGH = 1, LOW = 0. | n/a            | R/W    |
| 31:12 | -      | Reserved                                                    | -              | -      |

A read of the GPIOnDATA register always returns the current logic level (state) of the pin independently of its configuration. Because there is a single data register for both the value of the output driver and the state of the pin's input, write operations have different effects depending on the pin's configuration:

- If a pin is configured as GPIO input, a write to the GPIOnDATA register has no effect on the pin level. A read returns the current state of the pin.
- If a pin is configured as GPIO output, the current value of GPIOnDATA register is driven to the pin. This value can be a result of writing to the GPIOnDATA register, or it can reflect the previous state of the pin if the pin is switched to GPIO output from GPIO input or another digital function. A read returns the current state of the pin.
- If a pin is configured as another digital function (input or output), a write to the GPIOnDATA register has no effect on the pin level. A read returns the current state of the pin even if it is configured as an output. This means that by reading the GPIOnDATA register, the digital output or input value of a function other than GPIO on that pin can be observed.

The following rules apply when the pins are switched from input to output:

- Pin is configured as input with a HIGH level applied:
  - Change pin to output: pin drives HIGH level.
- Pin is configured as input with a LOW level applied:
  - Change pin to output: pin drives LOW level.

UM10415

The rules show that the pins mirror the current logic level. Therefore floating pins may drive an unpredictable level when switched from input to output.

#### 8.3.2 GPIO data direction register

# Table 80.GPIOnDIR register (GPIO0DIR, address 0x5000 8000 to GPIO3DIR, address<br/>0x5003 8000) bit description

| Bit     | Symbol | Value                                              | Description                         | Reset<br>value | Access |
|---------|--------|----------------------------------------------------|-------------------------------------|----------------|--------|
| 11:0 IO |        | Selects pin x as input or output ( $x = 0$ to 11). | 0x00                                | R/W            |        |
|         |        | 0                                                  | Pin PIOn_x is configured as input.  |                |        |
|         |        | 1                                                  | Pin PIOn_x is configured as output. |                |        |
| 31:12   | -      | -                                                  | Reserved                            | -              | -      |

#### 8.3.3 GPIO interrupt sense register

# Table 81. GPIOnIS register (GPIO0IS, address 0x5000 8004 to GPIO3IS, address 0x5003 8004) bit description

|       | ,      |       |                                                                                  |                |        |
|-------|--------|-------|----------------------------------------------------------------------------------|----------------|--------|
| Bit   | Symbol | Value | Description                                                                      | Reset<br>value | Access |
| 11:0  | ISENSE |       | Selects interrupt on pin x as level or edge sensitive $(x = 0 \text{ to } 11)$ . | 0x00           | R/W    |
|       |        | 0     | Interrupt on pin PIOn_x is configured as edge sensitive.                         |                |        |
|       |        | 1     | Interrupt on pin PIOn_x is configured as level sensitive.                        |                |        |
| 31:12 | -      | -     | Reserved                                                                         | -              | -      |

#### 8.3.4 GPIO interrupt both edges sense register

# Table 82. GPIOnIBE register (GPIO0IBE, address 0x5000 8008 to GPIO3IBE, address 0x5003 8008) bit description

| Bit      | Symbol | Value | Description                                                                | Reset<br>value | Access |
|----------|--------|-------|----------------------------------------------------------------------------|----------------|--------|
| 11:0 IBE | IBE    |       | Selects interrupt on pin x to be triggered on both edges ( $x = 0$ to 11). | 0x00           | R/W    |
|          |        | 0     | Interrupt on pin PIOn_x is controlled through register GPIOnIEV.           |                |        |
|          |        | 1     | Both edges on pin PIOn_x trigger an interrupt.                             |                |        |
| 31:12    | -      | -     | Reserved                                                                   | -              | -      |

UM10415

### 8.3.5 GPIO interrupt event register

# Table 83. GPIOnIEV register (GPIO0IEV, address 0x5000 800C to GPIO3IEV, address 0x5003 800C) bit description

| Bit   | Symbol | Value | Description                                                                                                                           | Reset<br>value | Access |  |  |
|-------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------------|----------------|--------|--|--|
| 11:0  | IEV    |       | Selects interrupt on pin x to be triggered rising or falling edges ( $x = 0$ to 11).                                                  | 0x00           | R/W    |  |  |
|       |        | 0     | Depending on setting in register GPIOnIS (see<br><u>Table 81</u> ), falling edges or LOW level on pin<br>PIOn_x trigger an interrupt. |                |        |  |  |
|       |        | 1     | Depending on setting in register GPIOnIS (see<br><u>Table 81</u> ), rising edges or HIGH level on pin<br>PIOn_x trigger an interrupt. |                |        |  |  |
| 31:12 | -      | -     | Reserved                                                                                                                              | -              | -      |  |  |

#### 8.3.6 GPIO interrupt mask register

Bits set to HIGH in the GPIOnIE register allow the corresponding pins to trigger their individual interrupts and the combined GPIOnINTR line. Clearing a bit disables interrupt triggering on that pin.

# Table 84.GPIOnIE register (GPIO0IE, address 0x5000 8010 to GPIO3IE, address 0x5003<br/>8010) bit description

| Bit       | Symbol | Value                                                  | Description                            | Reset<br>value | Access |
|-----------|--------|--------------------------------------------------------|----------------------------------------|----------------|--------|
| 11:0 MASK |        | Selects interrupt on pin x to be masked (x = 0 to 11). | 0x00                                   | R/W            |        |
|           | 0      | 0                                                      | Interrupt on pin PIOn_x is masked.     |                |        |
|           |        | 1                                                      | Interrupt on pin PIOn_x is not masked. |                |        |
| 31:12     | -      | -                                                      | Reserved                               | -              | -      |

#### 8.3.7 GPIO raw interrupt status register

Bits read HIGH in the GPIOnIRS register reflect the raw (prior to masking) interrupt status of the corresponding pins indicating that all the requirements have been met before they are allowed to trigger the GPIOIE. Bits read as zero indicate that the corresponding input pins have not initiated an interrupt. The register is read-only.

# Table 85. GPIOnIRS register (GPIO0IRS, address 0x5000 8014 to GPIO3IRS, address 0x5003 8014) bit description

| Bit        | Symbol | Value | Description                            | Reset<br>value | Access |
|------------|--------|-------|----------------------------------------|----------------|--------|
| 11:0 RAWST | RAWST  |       | Raw interrupt status ( $x = 0$ to 11). | 0x00           | R      |
|            |        | 0     | No interrupt on pin PIOn_x.            |                |        |
|            |        | 1     | Interrupt requirements met on PIOn_x.  |                |        |
| 31:12      | -      | -     | Reserved                               | -              | -      |

### 8.3.8 GPIO masked interrupt status register

Bits read HIGH in the GPIOnMIS register reflect the status of the input lines triggering an interrupt. Bits read as LOW indicate that either no interrupt on the corresponding input pins has been generated or that the interrupt is masked. GPIOMIS is the state of the interrupt after masking. The register is read-only.

# Table 86. GPIOnMIS register (GPIO0MIS, address 0x5000 8018 to GPIO3MIS, address 0x5003 8018) bit description

| Bit   | Symbol | Value | Description                                            | Reset<br>value | Access |
|-------|--------|-------|--------------------------------------------------------|----------------|--------|
| 11:0  | MASK   |       | Selects interrupt on pin x to be masked (x = 0 to 11). | 0x00           | R      |
|       |        | 0     | No interrupt or interrupt masked on pin PIOn_x.        |                |        |
|       |        | 1     | Interrupt on PIOn_x.                                   |                |        |
| 31:12 | -      | -     | Reserved                                               | -              | -      |

### 8.3.9 GPIO interrupt clear register

This register allows software to clear edge detection for port bits that are identified as edge-sensitive in the Interrupt Sense register. This register has no effect on port bits identified as level-sensitive.

# Table 87.GPIOnIC register (GPIO0IC, address 0x5000 801C to GPIO3IC, address 0x5003<br/>801C) bit description

|       | 0010)  | bit desc | alption                                                                                                                                                                                                                                                |                |        |
|-------|--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------|
| Bit   | Symbol | Value    | Description                                                                                                                                                                                                                                            | Reset<br>value | Access |
| 11:0  | CLR    |          | Selects interrupt on pin x to be cleared ( $x = 0$ to 11). Clears the interrupt edge detection logic. This register is write-only.                                                                                                                     | 0x00           | W      |
|       |        |          | <b>Remark:</b> The synchronizer between the GPIO and<br>the NVIC blocks causes a delay of 2 clocks. It is<br>recommended to add two NOPs after the clear of<br>the interrupt edge detection logic before the exit of<br>the interrupt service routine. |                |        |
|       |        | 0        | No effect.                                                                                                                                                                                                                                             |                |        |
|       |        | 1        | Clears edge detection logic for pin PIOn_x.                                                                                                                                                                                                            |                |        |
| 31:12 | -      | -        | Reserved                                                                                                                                                                                                                                               | -              | -      |
|       |        |          |                                                                                                                                                                                                                                                        |                |        |

# 8.4 Functional description

# 8.4.1 Write/read data operation

In order for software to be able to set GPIO bits without affecting any other pins in a single write operation, bits [13:2] of a 14-bit wide address bus are used to create a 12-bit wide mask for write and read operations on the 12 GPIO pins for each port. Only GPIOnDATA bits masked by 1 are affected by read and write operations. The masked GPIOnDATA register can be located anywhere between address offsets 0x0000 to 0x3FFC in the GPIOn address space. Reading and writing to the GPIOnDATA register at address 0x3FFC sets all masking bits to 1.

#### Write operation

### Chapter 8: EM773 General Purpose I/O (GPIO)

**UM10415** 

If the address bit (i+2) associated with the GPIO port bit i (i = 0 to 11) to be written is HIGH, the value of the GPIODATA register bit i is updated. If the address bit (i+2) is LOW, the corresponding GPIODATA register bit i is left unchanged.



**UM10415** 

#### **Read operation**

If the address bit associated with the GPIO data bit is HIGH, the value is read. If the address bit is LOW, the GPIO data bit is read as 0. Reading a port DATA register yields the state of port pins 11:0 ANDed with address bits 13:2.



**User manual** 

# UM10415

Chapter 9: EM773 Universal Asynchronous Transmitter (UART)

Rev. 2 — 7 December 2011

**User manual** 

# 9.1 How to read this chapter

The UART block is identical for all EM773 parts.

# 9.2 Basic configuration

The UART is configured using the following registers:

 Pins: The UART pins must be configured in the IOCONFIG register block (<u>Section 6.4.1</u>).

**Remark:** If the modem input pins are used, the modem function location must be also selected in the UART location registers (<u>Section 6.4.2</u>)

- 2. Power: In the SYSAHBCLKCTRL register, set bit 12 (Table 17).
- Peripheral clock: Enable the UART peripheral clock by writing to the UARTCLKDIV register (<u>Table 19</u>).

# 9.3 Features

- 16-byte receive and transmit FIFOs.
- Register locations conform to '550 industry standard.
- Receiver FIFO trigger points at 1, 4, 8, and 14 bytes.
- Built-in baud rate generator.
- UART allows for implementation of either software or hardware flow control.
- RS-485/EIA-485 9-bit mode support with output enable.
- Modem control.

# 9.4 Pin description

| Table 88. | UART   | JART pin description                           |  |  |  |  |
|-----------|--------|------------------------------------------------|--|--|--|--|
| Pin       | Туре   | Description                                    |  |  |  |  |
| RXD       | Input  | Serial Input. Serial receive data.             |  |  |  |  |
| TXD       | Output | Serial Output. Serial transmit data.           |  |  |  |  |
| RTS       | Output | Request To Send. RS-485 direction control pin. |  |  |  |  |
| DTR       | Output | Data Terminal Ready.                           |  |  |  |  |
| CTS       | Input  | Clear To Send.                                 |  |  |  |  |

**User manual** 

# 9.5 Clocking and power control

The UART block is gated by the AHBCLKCTRL register (see <u>Table 17</u>). The peripheral UART clock, which is used by the UART baud rate generator, is controlled by the UARTCLKDIV register (see <u>Table 19</u>).

The UART\_PCLK can be disabled in the UARTCLKDIV register (see <u>Table 19</u>) and the UART block can be disabled through the System AHB clock control register bit 12 (see <u>Table 17</u>) for power savings.

# 9.6 Register description

The UART contains registers organized as shown in <u>Table 89</u>. The Divisor Latch Access Bit (DLAB) is contained in U0LCR[7] and enables access to the Divisor Latches.

| Table 89. R | Register overview: | UART (base | address: | 0x4000 8000) |
|-------------|--------------------|------------|----------|--------------|
|-------------|--------------------|------------|----------|--------------|

|              | •      |                   |                                                                                                                                                                    | -                               |                |
|--------------|--------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------|
| Name         | Access | Address<br>offset | Description                                                                                                                                                        | Reset<br>Value <mark>[1]</mark> | Notes          |
| U0RBR        | RO     | 0x000             | Receiver Buffer Register. Contains the next received character to be read.                                                                                         | NA                              | when<br>DLAB=0 |
| <b>U0THR</b> | WO     | 0x000             | Transmit Holding Register. The next character to be transmitted is written here.                                                                                   | NA                              | when<br>DLAB=0 |
| U0DLL        | R/W    | 0x000             | Divisor Latch LSB. Least significant byte of the baud rate<br>divisor value. The full divisor is used to generate a baud rate<br>from the fractional rate divider. | 0x01                            | when<br>DLAB=1 |
| U0DLM        | R/W    | 0x004             | Divisor Latch MSB. Most significant byte of the baud rate<br>divisor value. The full divisor is used to generate a baud rate<br>from the fractional rate divider.  | 0x00                            | when<br>DLAB=1 |
| U0IER        | R/W    | 0x004             | Interrupt Enable Register. Contains individual interrupt enable bits for the 7 potential UART interrupts.                                                          | 0x00                            | when<br>DLAB=0 |
| U0IIR        | RO     | 0x008             | Interrupt ID Register. Identifies which interrupt(s) are pending.                                                                                                  | 0x01                            | -              |
| U0FCR        | WO     | 0x008             | FIFO Control Register. Controls UART FIFO usage and modes.                                                                                                         | 0x00                            | -              |
| UOLCR        | R/W    | 0x00C             | Line Control Register. Contains controls for frame formatting and break generation.                                                                                | 0x00                            | -              |
| U0MCR        | R/W    | 0x010             | Modem control register                                                                                                                                             | 0x00                            | -              |
| UOLSR        | RO     | 0x014             | Line Status Register. Contains flags for transmit and receive status, including line errors.                                                                       | 0x60                            | -              |
| U0MSR        | RO     | 0x018             | Modem status register                                                                                                                                              | 0x00                            | -              |
| U0SCR        | R/W    | 0x01C             | Scratch Pad Register. Eight-bit temporary storage for software.                                                                                                    | 0x00                            | -              |
| U0ACR        | R/W    | 0x020             | Auto-baud Control Register. Contains controls for the auto-baud feature.                                                                                           | 0x00                            | -              |
| -            | -      | 0x024             | Reserved                                                                                                                                                           | -                               | -              |
| U0FDR        | R/W    | 0x028             | Fractional Divider Register. Generates a clock input for the baud rate divider.                                                                                    | 0x10                            | -              |
| -            | -      | 0x02C             | Reserved                                                                                                                                                           | -                               | -              |
| U0TER        | R/W    | 0x030             | Transmit Enable Register. Turns off UART transmitter for use with software flow control.                                                                           | 0x80                            | -              |
| -            | -      | 0x034 -<br>0x048  | Reserved                                                                                                                                                           | -                               | -              |

**User manual** 

| able 69. Register overview. OART (base address. 0x4000 6000) |        |                   |                                                                                                 |                                 |       |  |  |
|--------------------------------------------------------------|--------|-------------------|-------------------------------------------------------------------------------------------------|---------------------------------|-------|--|--|
| Name                                                         | Access | Address<br>offset | Description                                                                                     | Reset<br>Value <mark>[1]</mark> | Notes |  |  |
| U0RS485CTRL                                                  | R/W    | 0x04C             | RS-485/EIA-485 Control. Contains controls to configure various aspects of RS-485/EIA-485 modes. | 0x00                            | -     |  |  |
| U0ADRMATCH                                                   | R/W    | 0x050             | RS-485/EIA-485 address match. Contains the address match value for RS-485/EIA-485 mode.         | 0x00                            | -     |  |  |
| U0RS485DLY                                                   | R/W    | 0x054             | RS-485/EIA-485 direction control delay.                                                         | 0x00                            | -     |  |  |

#### Table 89. Register overview: UART (base address: 0x4000 8000)

[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

# 9.6.1 UART Receiver Buffer Register (U0RBR - 0x4000 8000, when DLAB = 0, Read Only)

The U0RBR is the top byte of the UART RX FIFO. The top byte of the RX FIFO contains the oldest character received and can be read via the bus interface. The LSB (bit 0) represents the "oldest" received data bit. If the character received is less than 8 bits, the unused MSBs are padded with zeroes.

The Divisor Latch Access Bit (DLAB) in U0LCR must be zero in order to access the U0RBR. The U0RBR is always Read Only.

Since PE, FE and BI bits (see <u>Table 101</u>) correspond to the byte sitting on the top of the RBR FIFO (i.e. the one that will be read in the next read from the RBR), the right approach for fetching the valid pair of received byte and its status bits is first to read the content of the U0LSR register, and then to read a byte from the U0RBR.

Table 90.UART Receiver Buffer Register (U0RBR - address 0x4000 8000 when DLAB = 0,<br/>Read Only) bit description

| Bit  | Symbol | Description                                                                              | Reset Value |
|------|--------|------------------------------------------------------------------------------------------|-------------|
| 7:0  | RBR    | The UART Receiver Buffer Register contains the oldest received byte in the UART RX FIFO. | undefined   |
| 31:8 | -      | Reserved                                                                                 | -           |

# 9.6.2 UART Transmitter Holding Register (U0THR - 0x4000 8000 when DLAB = 0, Write Only)

The U0THR is the top byte of the UART TX FIFO. The top byte is the newest character in the TX FIFO and can be written via the bus interface. The LSB represents the first bit to transmit.

The Divisor Latch Access Bit (DLAB) in U0LCR must be zero in order to access the U0THR. The U0THR is always Write Only.

# Table 91. UART Transmitter Holding Register (U0THR - address 0x4000 8000 when DLAB = 0, Write Only) bit description

| Bit  | Symbol | Description                                                                                                                                                                                                   | Reset Value |
|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 7:0  | THR    | Writing to the UART Transmit Holding Register causes the data<br>to be stored in the UART transmit FIFO. The byte will be sent<br>when it reaches the bottom of the FIFO and the transmitter is<br>available. | NA          |
| 31:8 | -      | Reserved                                                                                                                                                                                                      | -           |

# 9.6.3 UART Divisor Latch LSB and MSB Registers (U0DLL - 0x4000 8000 and U0DLM - 0x4000 8004, when DLAB = 1)

The UART Divisor Latch is part of the UART Baud Rate Generator and holds the value used, along with the Fractional Divider, to divide the UART\_PCLK clock in order to produce the baud rate clock, which must be 16x the desired baud rate. The U0DLL and U0DLM registers together form a 16-bit divisor where U0DLL contains the lower 8 bits of the divisor and U0DLM contains the higher 8 bits of the divisor. A 0x0000 value is treated like a 0x0001 value as division by zero is not allowed. The Divisor Latch Access Bit (DLAB) in U0LCR must be one in order to access the UART Divisor Latches. Details on how to select the right value for U0DLL and U0DLM can be found in <u>Section 9.6.15</u>.

# Table 92. UART Divisor Latch LSB Register (U0DLL - address 0x4000 8000 when DLAB = 1) bit description

| Bit  | Symbol | Description                                                                                               | Reset value |  |  |  |
|------|--------|-----------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| 7:0  | DLLSB  | The UART Divisor Latch LSB Register, along with the U0DLM register, determines the baud rate of the UART. | 0x01        |  |  |  |
| 31:8 | -      | Reserved                                                                                                  | -           |  |  |  |

# Table 93. UART Divisor Latch MSB Register (U0DLM - address 0x4000 8004 when DLAB = 1) bit description

| Bit  | Symbol | Description                                                                                               | Reset value |
|------|--------|-----------------------------------------------------------------------------------------------------------|-------------|
| 7:0  | DLMSB  | The UART Divisor Latch MSB Register, along with the U0DLL register, determines the baud rate of the UART. | 0x00        |
| 31:8 | -      | Reserved                                                                                                  | -           |

# 9.6.4 UART Interrupt Enable Register (U0IER - 0x4000 8004, when DLAB = 0)

The U0IER is used to enable the four UART interrupt sources.

# Table 94. UART Interrupt Enable Register (U0IER - address 0x4000 8004 when DLAB = 0) bit description

| Bit   | Symbol                         | Value | Description                                                                                                        | Reset<br>value |
|-------|--------------------------------|-------|--------------------------------------------------------------------------------------------------------------------|----------------|
| 0     | RBR<br>Interrupt               |       | Enables the Receive Data Available interrupt for UART. It also controls the Character Receive Time-out interrupt.  | 0              |
|       | Enable                         | 0     | Disable the RDA interrupt.                                                                                         |                |
|       |                                | 1     | Enable the RDA interrupt.                                                                                          |                |
| 1     | THRE<br>Interrupt              |       | Enables the THRE interrupt for UART. The status of this interrupt can be read from U0LSR[5].                       | 0              |
|       | Enable                         | 0     | Disable the THRE interrupt.                                                                                        |                |
|       |                                | 1     | Enable the THRE interrupt.                                                                                         |                |
| 2     | RX Line<br>Interrupt<br>Enable |       | Enables the UART RX line status interrupts. The status of this interrupt can be read from U0LSR[4:1].              | 0              |
|       |                                | 0     | Disable the RX line status interrupts.                                                                             |                |
|       |                                | 1     | Enable the RX line status interrupts.                                                                              |                |
| 3     | -                              | -     | Reserved                                                                                                           | -              |
| 6:4   | -                              |       | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined. | NA             |
| 7     | -                              | -     | Reserved                                                                                                           | 0              |
| 8     | ABEOIntEn                      |       | Enables the end of auto-baud interrupt.                                                                            | 0              |
|       |                                | 0     | Disable end of auto-baud Interrupt.                                                                                |                |
|       |                                | 1     | Enable end of auto-baud Interrupt.                                                                                 |                |
| 9     | ABTOIntEn                      |       | Enables the auto-baud time-out interrupt.                                                                          | 0              |
|       |                                | 0     | Disable auto-baud time-out Interrupt.                                                                              |                |
|       |                                | 1     | Enable auto-baud time-out Interrupt.                                                                               |                |
| 31:10 | ) -                            |       | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined. | NA             |

# 9.6.5 UART Interrupt Identification Register (U0IIR - 0x4004 8008, Read Only)

U0IIR provides a status code that denotes the priority and source of a pending interrupt. The interrupts are frozen during a U0IIR access. If an interrupt occurs during a U0IIR access, the interrupt is recorded for the next U0IIR access.

|       | bit descri  | ption |                                                                                                                                                                                   |                |
|-------|-------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| Bit   | Symbol      | Value | Description                                                                                                                                                                       | Reset<br>value |
| 0     | IntStatus   |       | Interrupt status. Note that U0IIR[0] is active low. The pending interrupt can be determined by evaluating U0IIR[3:1].                                                             | 1              |
|       |             | 0     | At least one interrupt is pending.                                                                                                                                                |                |
|       |             | 1     | No interrupt is pending.                                                                                                                                                          |                |
| 3:1   | Intld       |       | Interrupt identification. U0IER[3:1] identifies an interrupt corresponding to the UART Rx FIFO. All other combinations of U0IER[3:1] not listed below are reserved (100,101,111). | 0              |
|       |             | 011   | 1 - Receive Line Status (RLS).                                                                                                                                                    |                |
|       |             | 010   | 2a - Receive Data Available (RDA).                                                                                                                                                |                |
|       |             | 110   | 2b - Character Time-out Indicator (CTI).                                                                                                                                          |                |
|       |             | 001   | 3 - THRE Interrupt.                                                                                                                                                               |                |
|       |             | 000   | 4 - Modem interrupt.                                                                                                                                                              |                |
| 5:4   | -           |       | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                | NA             |
| 7:6   | FIFO Enable |       | These bits are equivalent to U0FCR[0].                                                                                                                                            | 0              |
| 8     | ABEOInt     |       | End of auto-baud interrupt. True if auto-baud has finished successfully and interrupt is enabled.                                                                                 | 0              |
| 9     | ABTOInt     |       | Auto-baud time-out interrupt. True if auto-baud has timed out and interrupt is enabled.                                                                                           | 0              |
| 31:10 | -           |       | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                | NA             |
| -     |             |       |                                                                                                                                                                                   |                |

 Table 95.
 UART Interrupt Identification Register (U0IIR - address 0x4004 8008, Read Only) bit description

Bits U0IIR[9:8] are set by the auto-baud function and signal a time-out or end of auto-baud condition. The auto-baud interrupt conditions are cleared by setting the corresponding Clear bits in the Auto-baud Control Register.

If the IntStatus bit is one and no interrupt is pending and the IntId bits will be zero. If the IntStatus is 0, a non auto-baud interrupt is pending in which case the IntId bits identify the type of interrupt and handling as described in <u>Table 96</u>. Given the status of U0IIR[3:0], an interrupt handler routine can determine the cause of the interrupt and how to clear the active interrupt. The U0IIR must be read in order to clear the interrupt prior to exiting the Interrupt Service Routine.

The UART RLS interrupt (U0IIR[3:1] = 011) is the highest priority interrupt and is set whenever any one of four error conditions occur on the UART RX input: overrun error (OE), parity error (PE), framing error (FE) and break interrupt (BI). The UART Rx error condition that set the interrupt can be observed via U0LSR[4:1]. The interrupt is cleared upon a U0LSR read.

The UART RDA interrupt (U0IIR[3:1] = 010) shares the second level priority with the CTI interrupt (U0IIR[3:1] = 110). The RDA is activated when the UART Rx FIFO reaches the trigger level defined in U0FCR7:6 and is reset when the UART Rx FIFO depth falls below the trigger level. When the RDA interrupt goes active, the CPU can read a block of data defined by the trigger level.

The CTI interrupt (U0IIR[3:1] = 110) is a second level interrupt and is set when the UART Rx FIFO contains at least one character and no UART Rx FIFO activity has occurred in 3.5 to 4.5 character times. Any UART Rx FIFO activity (read or write of UART RSR) will clear the interrupt. This interrupt is intended to flush the UART RBR after a message has been received that is not a multiple of the trigger level size. For example, if a peripheral wished to send a 105 character message and the trigger level was 10 characters, the CPU would receive 10 RDA interrupts resulting in the transfer of 100 characters and 1 to 5 CTI interrupts (depending on the service routine) resulting in the transfer of the remaining 5 characters.

|                                    |          |                                     | •                                                                                                                                                                                                              |                                                                              |
|------------------------------------|----------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| U0IIR[3:0]<br>value <sup>[1]</sup> | Priority | Interrupt<br>type                   | Interrupt source                                                                                                                                                                                               | Interrupt<br>reset                                                           |
| 0001                               | -        | None                                | None                                                                                                                                                                                                           | -                                                                            |
| 0110                               | Highest  | RX Line<br>Status /<br>Error        | OE <sup>[2]</sup> or PE <sup>[2]</sup> or FE <sup>[2]</sup> or BI <sup>[2]</sup>                                                                                                                               | U0LSR<br>Read <sup>[2]</sup>                                                 |
| 0100                               | Second   | RX Data<br>Available                | Rx data available or trigger level reached in FIFO (U0FCR0=1)                                                                                                                                                  | U0RBR<br>Read <sup>[3]</sup> or<br>UART FIFO<br>drops below<br>trigger level |
| 1100                               | Second   | Character<br>Time-out<br>indication | Minimum of one character in the RX FIFO and no character input or removed during a time period depending on how many characters are in FIFO and what the trigger level is set at (3.5 to 4.5 character times). | U0RBR<br>Read <sup>[3]</sup>                                                 |
|                                    |          |                                     | The exact time will be:                                                                                                                                                                                        |                                                                              |
|                                    |          |                                     | [(word length) $\times$ 7 - 2] $\times$ 8 + [(trigger level - number of characters) $\times$ 8 + 1] RCLKs                                                                                                      |                                                                              |
| 0010                               | Third    | THRE                                | THRE <sup>[2]</sup>                                                                                                                                                                                            | U0IIR<br>Read <sup>[4]</sup> (if<br>source of<br>interrupt) or<br>THR write  |

#### Table 96. UART Interrupt Handling

[1] Values "0000", "0011", "0101", "0111", "1000", "1001", "1010", "1011", "1101", "1110", "1111" are reserved.

- [2] For details see Section 9.6.9 "UART Line Status Register (U0LSR 0x4000 8014, Read Only)"
- [3] For details see <u>Section 9.6.1 "UART Receiver Buffer Register (UORBR 0x4000 8000, when DLAB = 0,</u> <u>Read Only)"</u>
- [4] For details see Section 9.6.5 "UART Interrupt Identification Register (U0IIR 0x4004 8008, Read Only)" and Section 9.6.2 "UART Transmitter Holding Register (U0THR - 0x4000 8000 when DLAB = 0, Write Only)"

The UART THRE interrupt (U0IIR[3:1] = 001) is a third level interrupt and is activated when the UART THR FIFO is empty provided certain initialization conditions have been met. These initialization conditions are intended to give the UART THR FIFO a chance to fill up with data to eliminate many THRE interrupts from occurring at system start-up. The

initialization conditions implement a one character delay minus the stop bit whenever THRE = 1 and there have not been at least two characters in the U0THR at one time since the last THRE = 1 event. This delay is provided to give the CPU time to write data to U0THR without a THRE interrupt to decode and service. A THRE interrupt is set immediately if the UART THR FIFO has held two or more characters at one time and currently, the U0THR is empty. The THRE interrupt is reset when a U0THR write occurs or a read of the U0IIR occurs and the THRE is the highest interrupt (U0IIR[3:1] = 001).

### 9.6.6 UART FIFO Control Register (U0FCR - 0x4000 8008, Write Only)

The U0FCR controls the operation of the UART RX and TX FIFOs.

 Table 97.
 UART FIFO Control Register (U0FCR - address 0x4000 8008, Write Only) bit description

|      | ues              | cription |                                                                                                                                                                                             |                                                                                                                         |
|------|------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| Bit  | Symbol           | Value    | Description                                                                                                                                                                                 | Reset<br>value                                                                                                          |
| 0    | FIFO<br>Enable   | 0        | UART FIFOs are disabled. Must not be used in the application.                                                                                                                               | 0                                                                                                                       |
|      |                  | 1        | Active high enable for both UART Rx and TX FIFOs and U0FCR[7:1] access. This bit must be set for proper UART operation. Any transition on this bit will automatically clear the UART FIFOs. |                                                                                                                         |
| 1    | RX FIFO<br>Reset | 0        | No impact on either of UART FIFOs.                                                                                                                                                          | 0                                                                                                                       |
|      |                  | Reset    | 1                                                                                                                                                                                           | Writing a logic 1 to U0FCR[1] will clear all bytes in UART Rx FIFO, reset the pointer logic. This bit is self-clearing. |
| 2    | TX FIFO<br>Reset | 0        | No impact on either of UART FIFOs.                                                                                                                                                          | 0                                                                                                                       |
|      |                  | i vriung | Writing a logic 1 to U0FCR[2] will clear all bytes in UART TX FIFO, reset the pointer logic. This bit is self-clearing.                                                                     |                                                                                                                         |
| 3    | -                | -        | Reserved                                                                                                                                                                                    | 0                                                                                                                       |
| 5:4  | -                |          | Reserved, user software should not write ones to reserved bits.<br>The value read from a reserved bit is not defined.                                                                       | NA                                                                                                                      |
| 7:6  | RX<br>Trigger    |          | These two bits determine how many receiver UART FIFO characters must be written before an interrupt is activated.                                                                           | 0                                                                                                                       |
|      | Level            | 00       | Trigger level 0 (1 character or 0x01).                                                                                                                                                      |                                                                                                                         |
|      |                  | 01       | Trigger level 1 (4 characters or 0x04).                                                                                                                                                     |                                                                                                                         |
|      |                  | 10       | Trigger level 2 (8 characters or 0x08).                                                                                                                                                     |                                                                                                                         |
|      |                  | 11       | Trigger level 3 (14 characters or 0x0E).                                                                                                                                                    |                                                                                                                         |
| 31:8 | -                | -        | Reserved                                                                                                                                                                                    | -                                                                                                                       |
|      |                  |          |                                                                                                                                                                                             |                                                                                                                         |

# 9.6.7 UART Line Control Register (U0LCR - 0x4000 800C)

The U0LCR determines the format of the data character that is to be transmitted or received.

Table 98. UART Line Control Register (U0LCR - address 0x4000 800C) bit description

| Bit | Symbol | Value | Description             | Reset<br>Value |
|-----|--------|-------|-------------------------|----------------|
| 1:0 | Word   | 00    | 5-bit character length. | 0              |
|     | Select | 01    | 6-bit character length. |                |
|     |        | 10    | 7-bit character length. |                |
|     |        | 11    | 8-bit character length. |                |

UM10415

| Bit      | Symbol                           | Value                         | Description                                                                                       | Reset<br>Value |                          |  |
|----------|----------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------|----------------|--------------------------|--|
| 2        | Stop Bit                         | 0                             | 1 stop bit.                                                                                       | 0              |                          |  |
|          | Select                           | 1                             | 2 stop bits (1.5 if U0LCR[1:0]=00).                                                               |                |                          |  |
| 3        | Parity                           | 0                             | Disable parity generation and checking.                                                           | 0              |                          |  |
|          | Enable                           | 1                             | Enable parity generation and checking.                                                            |                |                          |  |
| 5:4      | Parity<br>Select                 | 00                            | Odd parity. Number of 1s in the transmitted character and the attached parity bit will be odd.    | 0              |                          |  |
|          |                                  | 01                            | Even Parity. Number of 1s in the transmitted character and the attached parity bit will be even.  |                |                          |  |
|          |                                  |                               |                                                                                                   | 10             | Forced "1" stick parity. |  |
|          |                                  | 11                            | Forced "0" stick parity.                                                                          |                |                          |  |
| 6        | Break<br>Control                 | 0                             | Disable break transmission.                                                                       | 0              |                          |  |
|          |                                  | 1                             | Enable break transmission. Output pin UART TXD is forced to logic 0 when U0LCR[6] is active high. |                |                          |  |
| 7        | Divisor                          | Divisor 0 Disable access to D | Disable access to Divisor Latches.                                                                | 0              |                          |  |
|          | Latch<br>Access<br>Bit<br>(DLAB) | 1                             | Enable access to Divisor Latches.                                                                 |                |                          |  |
| 31:<br>8 | -                                | -                             | Reserved                                                                                          | -              |                          |  |

#### Table 98. UART Line Control Register (U0LCR - address 0x4000 800C) bit description

# 9.6.8 UART Modem Control Register

The U0MCR enables the modem loopback mode and controls the modem output signals.

#### Table 99. UART0 Modem Control Register (U0MCR - address 0x4000 8010) bit description

| Bit | Symbol         | Value | Description                                                                                                           | Reset<br>value |
|-----|----------------|-------|-----------------------------------------------------------------------------------------------------------------------|----------------|
| 0   | DTR<br>Control |       | Source for modem output pin, DTR. This bit reads as 0 when modem loopback mode is active.                             | 0              |
| 1   | RTS<br>Control |       | Source for modem output pin $\overline{\text{RTS}}$ . This bit reads as 0 when modem loopback mode is active.         | 0              |
| 3:2 | -              | NA    | Reserved, user software should not write ones to reserved bits.<br>The value read from a reserved bit is not defined. | 0              |

#### Table 99. UART0 Modem Control Register (U0MCR - address 0x4000 8010) bit description

| Bit  | Symbol                     | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Reset<br>value |
|------|----------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 4    | Loopback<br>Mode<br>Select |       | The modem loopback mode provides a mechanism to perform diagnostic loopback testing. Serial data from the transmitter is connected internally to serial input of the receiver. Input pin, RXD, has no effect on loopback and <u>output pin</u> , TXD is held in marking state. The four modem inputs (CTS, DSR, RI and DCD) are disconnected externally. Externally, the modem outputs (RTS, DTR) are set inactive. Internally, the four modem outputs are connected to the four modem inputs. As a result of these connections, the upper four bits of the U0MSR will be driven by the lower four bits of the U0MCR rather than the four modem inputs to be generated in loopback mode by writing the lower four bits of U0MCR. | 0              |
|      |                            | 0     | Disable modem loopback mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |
|      |                            | 1     | Enable modem loopback mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                |
| 5    | -                          | NA    | Reserved, user software should not write ones to reserved bits.<br>The value read from a reserved bit is not defined.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0              |
| 6    | RTSen                      | 0     | Disable auto-rts flow control.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0              |
|      |                            | 1     | Enable auto-rts flow control.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                |
| 7    | CTSen                      | 0     | Disable auto-cts flow control.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0              |
|      |                            | 1     | Enable auto-cts flow control.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                |
| 31:8 | -                          | -     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -              |

#### 9.6.8.1 Auto-flow control

If auto-RTS mode is enabled the UART's receiver FIFO hardware controls the RTS output of the UART. If the auto-CTS mode is enabled the UART's U0TSR hardware will only start transmitting if the CTS input signal is asserted.

#### 9.6.8.1.1 Auto-RTS

The auto-RTS function is enabled by setting the RTSen bit. Auto-RTS data flow control originates in the U0RBR module and is linked to the programmed receiver FIFO trigger level. If auto-RTS is enabled, the data-flow is controlled as follows:

When the receiver FIFO level reaches the programmed trigger level, RTS is deasserted (to a high value). It is possible that the sending UART sends an additional byte after the trigger level is reached (assuming the sending UART has another byte to send) because it might not recognize the deassertion of RTS until after it has begun sending the additional byte. RTS is automatically reasserted (to a low value) once the receiver FIFO has reached the previous trigger level. The reassertion of RTS signals the sending UART to continue transmitting data.

If Auto-RTS mode is disabled, the RTSen bit controls the RTS output of the UART. If Auto-RTS mode is enabled, hardware controls the RTS output, and the actual value of RTS will be copied in the RTS Control bit of the UART. As long as Auto-RTS is enabled, the value of the RTS Control bit is read-only for software.

Example: Suppose the UART operating in type '550 mode has the trigger level in U0FCR set to 0x2, then, if Auto-RTS is enabled, the UART will deassert the RTS output as soon as the receive FIFO contains 8 bytes (Table 97 on page 83). The RTS output will be reasserted as soon as the receive FIFO hits the previous trigger level: 4 bytes.



#### 9.6.8.1.2 Auto-CTS

The Auto-CTS function is enabled by setting the CTSen bit. If Auto-CTS is enabled, the transmitter circuitry in the U0TSR module checks CTS input before sending the next data byte. When CTS is active (low), the transmitter sends the next byte. To stop the transmitter from sending the following byte, CTS must be released before the middle of the last stop bit that is currently being sent. In Auto-CTS mode, a change of the CTS signal does not trigger a modem status interrupt unless the CTS Interrupt Enable bit is set, Delta CTS bit in the U0MSR will be set though. Table 100 lists the conditions for generating a Modem Status interrupt.

#### Table 100. Modem status interrupt generation

| Enable<br>modem<br>status<br>interrupt<br>(U0ER[3]) | CTSen<br>(U0MCR[7]) | CTS<br>interrupt<br>enable<br>(U0IER[7]) | Delta CTS<br>(U0MSR[0]) | Delta DCD or trailing edge<br>RI or<br>Delta DSR (U0MSR[3] or<br>U0MSR[2] or U0MSR[1]) | Modem<br>status<br>interrupt |
|-----------------------------------------------------|---------------------|------------------------------------------|-------------------------|----------------------------------------------------------------------------------------|------------------------------|
| 0                                                   | Х                   | Х                                        | х                       | х                                                                                      | No                           |
| 1                                                   | 0                   | Х                                        | 0                       | 0                                                                                      | No                           |
| 1                                                   | 0                   | Х                                        | 1                       | X                                                                                      | Yes                          |
| 1                                                   | 0                   | Х                                        | Х                       | 1                                                                                      | Yes                          |
| 1                                                   | 1                   | 0                                        | Х                       | 0                                                                                      | No                           |
| 1                                                   | 1                   | 0                                        | Х                       | 1                                                                                      | Yes                          |
| 1                                                   | 1                   | 1                                        | 0                       | 0                                                                                      | No                           |
| 1                                                   | 1                   | 1                                        | 1                       | X                                                                                      | Yes                          |
| 1                                                   | 1                   | 1                                        | Х                       | 1                                                                                      | Yes                          |

The auto-CTS function reduces interrupts to the host system. When flow control is enabled, a CTS state change does not trigger host interrupts because the device automatically controls its own transmitter. Without Auto-CTS, the transmitter sends any data present in the transmit FIFO and a receiver overrun error can result. Figure 11 illustrates the Auto-CTS functional timing.



While starting transmission of the initial character, the  $\overline{\text{CTS}}$  signal is asserted. Transmission will stall as soon as the pending transmission has completed. The UART will continue transmitting a 1 bit as long as  $\overline{\text{CTS}}$  is de-asserted (high). As soon as  $\overline{\text{CTS}}$  gets de-asserted, transmission resumes and a start bit is sent followed by the data bits of the next character.

### 9.6.9 UART Line Status Register (U0LSR - 0x4000 8014, Read Only)

The U0LSR is a Read Only register that provides status information on the UART TX and RX blocks.

# Table 101. UART Line Status Register (U0LSR - address 0x4000 8014, Read Only) bit description

| Bit | Symbol                          | Value | Description                                                                                                                                                                                                                                                                                           | Reset<br>Value                                                                                                                                                                   |   |
|-----|---------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 0   | Receiver<br>Data Ready<br>(RDR) |       | Receiver Data Ready:U0LSR[0] is set when the U0RBR holds<br>an unread character and is cleared when the UART RBR FIFO<br>is empty.                                                                                                                                                                    | 0                                                                                                                                                                                |   |
|     |                                 | 0     | U0RBR is empty.                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                  |   |
|     |                                 | 1     | U0RBR contains valid data.                                                                                                                                                                                                                                                                            |                                                                                                                                                                                  |   |
| 1   | Overrun<br>Error<br>(OE)        |       | The overrun error condition is set as soon as it occurs. A<br>U0LSR read clears U0LSR[1]. U0LSR[1] is set when UART<br>RSR has a new character assembled and the UART RBR FIFO<br>is full. In this case, the UART RBR FIFO will not be overwritten<br>and the character in the UART RSR will be lost. | 0                                                                                                                                                                                |   |
|     |                                 | 0     | Overrun error status is inactive.                                                                                                                                                                                                                                                                     |                                                                                                                                                                                  |   |
|     |                                 | 1     | Overrun error status is active.                                                                                                                                                                                                                                                                       |                                                                                                                                                                                  |   |
| 2   | Parity Error<br>(PE)            |       |                                                                                                                                                                                                                                                                                                       | When the parity bit of a received character is in the wrong state, a parity error occurs. A U0LSR read clears U0LSR[2]. Time of parity error detection is dependent on U0FCR[0]. | 0 |
|     |                                 |       | <b>Note:</b> A parity error is associated with the character at the top of the UART RBR FIFO.                                                                                                                                                                                                         |                                                                                                                                                                                  |   |
|     |                                 | 0     | Parity error status is inactive.                                                                                                                                                                                                                                                                      |                                                                                                                                                                                  |   |
|     |                                 | 1     | Parity error status is active.                                                                                                                                                                                                                                                                        |                                                                                                                                                                                  |   |

| Bit      | Symbol                                                | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Reset<br>Value |
|----------|-------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 3        | Framing<br>Error<br>(FE)                              |       | When the stop bit of a received character is a logic 0, a framing<br>error occurs. A U0LSR read clears U0LSR[3]. The time of the<br>framing error detection is dependent on U0FCR0. Upon<br>detection of a framing error, the RX will attempt to<br>re-synchronize to the data and assume that the bad stop bit is<br>actually an early start bit. However, it cannot be assumed that<br>the next received byte will be correct even if there is no Framing<br>Error. | 0              |
|          |                                                       |       | <b>Note:</b> A framing error is associated with the character at the top of the UART RBR FIFO.                                                                                                                                                                                                                                                                                                                                                                        |                |
|          |                                                       | 0     | Framing error status is inactive.                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |
|          |                                                       | 1     | Framing error status is active.                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |
| 4        | Break<br>Interrupt<br>(BI)                            |       | When RXD1 is held in the spacing state (all zeros) for one full character transmission (start, data, parity, stop), a break interrupt occurs. Once the break condition has been detected, the receiver goes idle until RXD1 goes to marking state (all ones). A UOLSR read clears this status bit. The time of break detection is dependent on UOFCR[0].                                                                                                              | 0              |
|          |                                                       |       | Note: The break interrupt is associated with the character at the top of the UART RBR FIFO.                                                                                                                                                                                                                                                                                                                                                                           |                |
|          |                                                       | 0     | Break interrupt status is inactive.                                                                                                                                                                                                                                                                                                                                                                                                                                   |                |
|          |                                                       | 1     | Break interrupt status is active.                                                                                                                                                                                                                                                                                                                                                                                                                                     |                |
| 5        | Transmitter<br>Holding<br>Register<br>Empty<br>(THRE) |       | THRE is set immediately upon detection of an empty UART THR and is cleared on a U0THR write.                                                                                                                                                                                                                                                                                                                                                                          | 1              |
|          |                                                       | 0     | U0THR contains valid data.                                                                                                                                                                                                                                                                                                                                                                                                                                            |                |
|          |                                                       | 1     | U0THR is empty.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |
| 6        | Transmitter<br>Empty<br>(TEMT)                        |       | TEMT is set when both U0THR and U0TSR are empty; TEMT is cleared when either the U0TSR or the U0THR contain valid data.                                                                                                                                                                                                                                                                                                                                               | 1              |
|          |                                                       | 0     | U0THR and/or the U0TSR contains valid data.                                                                                                                                                                                                                                                                                                                                                                                                                           |                |
|          |                                                       | 1     | U0THR and the U0TSR are empty.                                                                                                                                                                                                                                                                                                                                                                                                                                        |                |
| 7        | Error in RX<br>FIFO<br>(RXFE)                         |       | U0LSR[7] is set when a character with a RX error such as<br>framing error, parity error or break interrupt, is loaded into the<br>U0RBR. This bit is cleared when the U0LSR register is read<br>and there are no subsequent errors in the UART FIFO.                                                                                                                                                                                                                  | 0              |
|          |                                                       | 0     | U0RBR contains no UART RX errors or U0FCR[0]=0.                                                                                                                                                                                                                                                                                                                                                                                                                       |                |
|          |                                                       | 1     | UART RBR contains at least one UART RX error.                                                                                                                                                                                                                                                                                                                                                                                                                         |                |
| 31:<br>8 | -                                                     | -     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -              |

# Table 101. UART Line Status Register (U0LSR - address 0x4000 8014, Read Only) bit description ...continued

### 9.6.10 UART Modem Status Register

The U0MSR is a read-only register that provides status information on the modem input signals. U0MSR[3:0] is cleared on U0MSR read. Note that modem signals have no direct effect on the UART operation. They facilitate the software implementation of modem signal operations.

| Bit      | Symbol              | Value | Description                                                                                                                         | Reset<br>Value                                                                      |   |
|----------|---------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|---|
| 0        | Delta               |       | Set upon state change of input $\overline{\text{CTS}}$ . Cleared on a U0MSR read.                                                   | 0                                                                                   |   |
|          | CTS                 | 0     | No change detected on modem input CTS.                                                                                              |                                                                                     |   |
|          |                     | 1     | State change detected on modem input $\overline{\text{CTS}}$ .                                                                      |                                                                                     |   |
| 1        | Delta<br>DSR        |       | Set upon state change of input $\overline{\text{DSR}}$ . Cleared on a U0MSR read.                                                   | 0                                                                                   |   |
|          |                     | 0     | No change detected on modem input DSR.                                                                                              |                                                                                     |   |
|          |                     | 1     | State change detected on modem input $\overline{DSR}$ .                                                                             |                                                                                     |   |
| 2        | Trailing<br>Edge RI | 0     |                                                                                                                                     | Set upon low to high transition of input $\overline{RI}$ . Cleared on a U0MSR read. | 0 |
|          |                     | 0     | No change detected on modem input, RI.                                                                                              |                                                                                     |   |
|          |                     | 1     | Low-to-high transition detected on $\overline{RI}$ .                                                                                |                                                                                     |   |
| 3        | Delta<br>DCD        |       | Set upon state change of input $\overline{\text{DCD}}$ . Cleared on a U0MSR read.                                                   | 0                                                                                   |   |
|          |                     | 0     | No change detected on modem input DCD.                                                                                              |                                                                                     |   |
|          |                     | 1     | State change detected on modem input $\overline{\text{DCD}}$ .                                                                      |                                                                                     |   |
| 4        | CTS                 |       | Clear To Send State. Complement of input signal $\overline{\text{CTS}}$ . This bit is connected to U0MCR[1] in modem loopback mode. | 0                                                                                   |   |
| 5        | DSR                 |       | Data Set Ready State. Complement of input signal DSR. This bit is connected to U0MCR[0] in modem loopback mode.                     | 0                                                                                   |   |
| 6        | RI                  |       | Ring Indicator State. Complement of input $\overline{RI}$ . This bit is connected to U0MCR[2] in modem loopback mode.               | 0                                                                                   |   |
| 7        | DCD                 |       | Data Carrier Detect State. Complement of input $\overline{\text{DCD}}$ . This bit is connected to U0MCR[3] in modem loopback mode.  | 0                                                                                   |   |
| 31:<br>8 | -                   | -     | Reserved                                                                                                                            | -                                                                                   |   |

### 9.6.11 UART Scratch Pad Register (U0SCR - 0x4000 801C)

The U0SCR has no effect on the UART operation. This register can be written and/or read at user's discretion. There is no provision in the interrupt interface that would indicate to the host that a read or write of the U0SCR has occurred.

| Bit      | Symbol | Description                | Reset Value |
|----------|--------|----------------------------|-------------|
| 7:0      | Pad    | A readable, writable byte. | 0x00        |
| 31:<br>8 | -      | Reserved                   | -           |

# 9.6.12 UART Auto-baud Control Register (U0ACR - 0x4000 8020)

The UART Auto-baud Control Register (U0ACR) controls the process of measuring the incoming clock/data rate for the baud rate generation and can be read and written at user's discretion.

| Bit   | Symbol      | Value | Description                                                                                                                    | Reset value |
|-------|-------------|-------|--------------------------------------------------------------------------------------------------------------------------------|-------------|
| 0     | Start       |       | This bit is automatically cleared after auto-baud completion.                                                                  | 0           |
|       |             | 0     | Auto-baud stop (auto-baud is not running).                                                                                     |             |
|       |             | 1     | Auto-baud start (auto-baud is running). Auto-baud run<br>bit. This bit is automatically cleared after auto-baud<br>completion. |             |
| 1     | Mode        |       | Auto-baud mode select bit.                                                                                                     | 0           |
|       |             | 0     | Mode 0.                                                                                                                        |             |
|       |             | 1     | Mode 1.                                                                                                                        |             |
| 2     | AutoRestart | 0     | No restart                                                                                                                     | 0           |
|       |             | 1     | Restart in case of time-out (counter restarts at next UART Rx falling edge)                                                    | 0           |
| 7:3   | -           | NA    | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.             | 0           |
| 8     | ABEOIntClr  |       | End of auto-baud interrupt clear bit (write only accessible).                                                                  | 0           |
|       |             | 0     | Writing a 0 has no impact.                                                                                                     |             |
|       |             | 1     | Writing a 1 will clear the corresponding interrupt in the U0IIR.                                                               |             |
| 9     | ABTOIntClr  |       | Auto-baud time-out interrupt clear bit (write only accessible).                                                                | 0           |
|       |             | 0     | Writing a 0 has no impact.                                                                                                     |             |
|       |             | 1     | Writing a 1 will clear the corresponding interrupt in the U0IIR.                                                               |             |
| 31:10 | -           | NA    | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.             | 0           |

| Table 104. | Auto-baud Control | Register (UOAC | R - address 0x4000 8 | 020) bit description |
|------------|-------------------|----------------|----------------------|----------------------|
|            |                   |                |                      |                      |

#### 9.6.13 Auto-baud

The UART auto-baud function can be used to measure the incoming baud rate based on the "AT" protocol (Hayes command). If enabled the auto-baud feature will measure the bit time of the receive data stream and set the divisor latch registers U0DLM and U0DLL accordingly.

Auto-baud is started by setting the UOACR Start bit. Auto-baud can be stopped by clearing the UOACR Start bit. The Start bit will clear once auto-baud has finished and reading the bit will return the status of auto-baud (pending/finished).

Two auto-baud measuring modes are available which can be selected by the U0ACR Mode bit. In Mode 0 the baud rate is measured on two subsequent falling edges of the UART Rx pin (the falling edge of the start bit and the falling edge of the least significant bit). In Mode 1 the baud rate is measured between the falling edge and the subsequent rising edge of the UART Rx pin (the length of the start bit). The U0ACR AutoRestart bit can be used to automatically restart baud rate measurement if a time-out occurs (the rate measurement counter overflows). If this bit is set, the rate measurement will restart at the next falling edge of the UART Rx pin.

The auto-baud function can generate two interrupts.

- The U0IIR ABTOInt interrupt will get set if the interrupt is enabled (U0IER ABTOIntEn is set and the auto-baud rate measurement counter overflows).
- The U0IIR ABEOInt interrupt will get set if the interrupt is enabled (U0IER ABEOIntEn is set and the auto-baud has completed successfully).

The auto-baud interrupts have to be cleared by setting the corresponding U0ACR ABTOIntClr and ABEOIntEn bits.

The fractional baud rate generator must be disabled (DIVADDVAL = 0) during auto-baud. Also, when auto-baud is used, any write to U0DLM and U0DLL registers should be done before U0ACR register write. The minimum and the maximum baud rates supported by UART are function of UART\_PCLK, number of data bits, stop bits and parity bits.

$$ratemin \ = \ \frac{2 \times PCLK}{16 \times 2^{15}} \le UART_{baudrate} \le \frac{PCLK}{16 \times (2 + databits + paritybits + stopbits)} \ = \ ratemax$$

# 9.6.14 Auto-baud modes

When the software is expecting an "AT" command, it configures the UART with the expected character format and sets the U0ACR Start bit. The initial values in the divisor latches U0DLM and U0DLM don't care. Because of the "A" or "a" ASCII coding ("A" = 0x41, "a" = 0x61), the UART Rx pin sensed start bit and the LSB of the expected character are delimited by two falling edges. When the U0ACR Start bit is set, the auto-baud protocol will execute the following phases:

- 1. On U0ACR Start bit setting, the baud rate measurement counter is reset and the UART U0RSR is reset. The U0RSR baud rate is switched to the highest rate.
- 2. A falling edge on UART Rx pin triggers the beginning of the start bit. The rate measuring counter will start counting UART\_PCLK cycles.
- During the receipt of the start bit, 16 pulses are generated on the RSR baud input with the frequency of the UART input clock, guaranteeing the start bit is stored in the U0RSR.
- During the receipt of the start bit (and the character LSB for Mode = 0), the rate counter will continue incrementing with the pre-scaled UART input clock (UART\_PCLK).
- 5. If Mode = 0, the rate counter will stop on next falling edge of the UART Rx pin. If Mode = 1, the rate counter will stop on the next rising edge of the UART Rx pin.

6. The rate counter is loaded into U0DLM/U0DLL and the baud rate will be switched to normal operation. After setting the U0DLM/U0DLL, the end of auto-baud interrupt U0IIR ABEOInt will be set, if enabled. The U0RSR will now continue receiving the remaining bits of the "A/a" character.



# 9.6.15 UART Fractional Divider Register (U0FDR - 0x4000 8028)

The UART Fractional Divider Register (U0FDR) controls the clock pre-scaler for the baud rate generation and can be read and written at the user's discretion. This pre-scaler takes the APB clock and generates an output clock according to the specified fractional requirements.

**Important:** If the fractional divider is active (DIVADDVAL > 0) and DLM = 0, the value of the DLL register must be 3 or greater.

| Bit  | Function  | Value | Description                                                                                                                                                                                  | Reset<br>value |
|------|-----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 3:0  | DIVADDVAL | 0     | Baud rate generation pre-scaler divisor value. If this field is 0, fractional baud rate generator will not impact the UART baud rate.                                                        | 0              |
| 7:4  | MULVAL    | 1     | Baud rate pre-scaler multiplier value. This field must be<br>greater or equal 1 for UART to operate properly,<br>regardless of whether the fractional baud rate generator is<br>used or not. | 1              |
| 31:8 | -         | NA    | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                           | 0              |

Table 105. UART Fractional Divider Register (U0FDR - address 0x4000 8028) bit description

This register controls the clock pre-scaler for the baud rate generation. The reset value of the register keeps the fractional capabilities of UART disabled making sure that UART is fully software and hardware compatible with UARTs not equipped with this feature.

The UART baud rate can be calculated as:

(3)

$$UART_{baudrate} = \frac{PCLK}{16 \times (256 \times U0DLM + U0DLL) \times \left(1 + \frac{DivAddVal}{MulVal}\right)}$$

Where UART\_PCLK is the peripheral clock, U0DLM and U0DLL are the standard UART baud rate divider registers, and DIVADDVAL and MULVAL are UART fractional baud rate generator specific parameters.

The value of MULVAL and DIVADDVAL should comply to the following conditions:

- 1.  $1 \leq MULVAL \leq 15$
- $2. \ 0 \leq DIVADDVAL \leq 14$
- 3. DIVADDVAL< MULVAL

The value of the U0FDR should not be modified while transmitting/receiving data or data may be lost or corrupted.

If the U0FDR register value does not comply to these two requests, then the fractional divider output is undefined. If DIVADDVAL is zero then the fractional divider is disabled, and the clock will not be divided.

#### 9.6.15.1 Baud rate calculation

UART can operate with or without using the Fractional Divider. In real-life applications it is likely that the desired baud rate can be achieved using several different Fractional Divider settings. The following algorithm illustrates one way of finding a set of DLM, DLL, MULVAL, and DIVADDVAL values. Such set of parameters yields a baud rate with a relative error of less than 1.1% from the desired one.

# UM10415

#### Chapter 9: EM773 Universal Asynchronous Transmitter (UART)



| FR    | DivAddVal/<br>MulVal | FR    | DivAddVal/<br>MulVal | FR    | DivAddVal/<br>MulVal | FR    | DivAddVal/<br>MulVal |
|-------|----------------------|-------|----------------------|-------|----------------------|-------|----------------------|
| 1.000 | 0/1                  | 1.250 | 1/4                  | 1.500 | 1/2                  | 1.750 | 3/4                  |
| 1.067 | 1/15                 | 1.267 | 4/15                 | 1.533 | 8/15                 | 1.769 | 10/13                |
| 1.071 | 1/14                 | 1.273 | 3/11                 | 1.538 | 7/13                 | 1.778 | 7/9                  |
| 1.077 | 1/13                 | 1.286 | 2/7                  | 1.545 | 6/11                 | 1.786 | 11/14                |
| 1.083 | 1/12                 | 1.300 | 3/10                 | 1.556 | 5/9                  | 1.800 | 4/5                  |
| 1.091 | 1/11                 | 1.308 | 4/13                 | 1.571 | 4/7                  | 1.818 | 9/11                 |
| 1.100 | 1/10                 | 1.333 | 1/3                  | 1.583 | 7/12                 | 1.833 | 5/6                  |
| 1.111 | 1/9                  | 1.357 | 5/14                 | 1.600 | 3/5                  | 1.846 | 11/13                |
| 1.125 | 1/8                  | 1.364 | 4/11                 | 1.615 | 8/13                 | 1.857 | 6/7                  |
| 1.133 | 2/15                 | 1.375 | 3/8                  | 1.625 | 5/8                  | 1.867 | 13/15                |
| 1.143 | 1/7                  | 1.385 | 5/13                 | 1.636 | 7/11                 | 1.875 | 7/8                  |
| 1.154 | 2/13                 | 1.400 | 2/5                  | 1.643 | 9/14                 | 1.889 | 8/9                  |
| 1.167 | 1/6                  | 1.417 | 5/12                 | 1.667 | 2/3                  | 1.900 | 9/10                 |
| 1.182 | 2/11                 | 1.429 | 3/7                  | 1.692 | 9/13                 | 1.909 | 10/11                |
| 1.200 | 1/5                  | 1.444 | 4/9                  | 1.700 | 7/10                 | 1.917 | 11/12                |
| 1.214 | 3/14                 | 1.455 | 5/11                 | 1.714 | 5/7                  | 1.923 | 12/13                |
| 1.222 | 2/9                  | 1.462 | 6/13                 | 1.727 | 8/11                 | 1.929 | 13/14                |
| 1.231 | 3/13                 | 1.467 | 7/15                 | 1.733 | 11/15                | 1.933 | 14/15                |

#### Table 106. Fractional Divider setting look-up table

#### 9.6.15.1.1 Example 1: UART\_PCLK = 14.7456 MHz, BR = 9600

According to the provided algorithm  $DL_{est} = PCLK/(16 \times BR) = 14.7456 \text{ MHz} / (16 \times 9600) = 96$ . Since this  $DL_{est}$  is an integer number, DIVADDVAL = 0, MULVAL = 1, DLM = 0, and DLL = 96.

#### 9.6.15.1.2 Example 2: UART\_PCLK = 12 MHz, BR = 115200

According to the provided algorithm  $DL_{est} = PCLK/(16 \text{ x BR}) = 12 \text{ MHz} / (16 \text{ x 115200}) = 6.51$ . This  $DL_{est}$  is not an integer number and the next step is to estimate the FR parameter. Using an initial estimate of  $FR_{est} = 1.5$  a new  $DL_{est} = 4$  is calculated and  $FR_{est}$  is recalculated as  $FR_{est} = 1.628$ . Since FRest = 1.628 is within the specified range of 1.1 and 1.9, DIVADDVAL and MULVAL values can be obtained from the attached look-up table.

The closest value for FRest = 1.628 in the look-up <u>Table 106</u> is FR = 1.625. It is equivalent to DIVADDVAL = 5 and MULVAL = 8.

Based on these findings, the suggested UART setup would be: DLM = 0, DLL = 4, DIVADDVAL = 5, and MULVAL = 8. According to Equation 3, the UART's baud rate is 115384. This rate has a relative error of 0.16% from the originally specified 115200.

# 9.6.16 UART Transmit Enable Register (U0TER - 0x4000 8030)

In addition to being equipped with full hardware flow control (auto-cts and auto-rts mechanisms described above), U0TER enables implementation of software flow control. When TxEn = 1, UART transmitter will keep sending data as long as they are available. As soon as TxEn becomes 0, UART transmission will stop.

Although <u>Table 107</u> describes how to use TxEn bit in order to achieve hardware flow control, it is strongly suggested to let UART hardware implemented auto flow control features take care of this, and limit the scope of TxEn to software flow control.

Table 107 describes how to use TXEn bit in order to achieve software flow control.

Table 107. UART Transmit Enable Register (U0TER - address 0x4000 8030) bit description

| Bit  | Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Reset Value |
|------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 6:0  | -      | Reserved, user software should not write ones to reserved bits.<br>The value read from a reserved bit is not defined.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | NA          |
| 7    | TXEN   | When this bit is 1, as it is after a Reset, data written to the THR is output on the TXD pin as soon as any preceding data has been sent. If this bit cleared to 0 while a character is being sent, the transmission of that character is completed, but no further characters are sent until this bit is set again. In other words, a 0 in this bit blocks the transfer of characters from the THR or TX FIFO into the transmit shift register. Software can clear this bit when it detects that the a hardware-handshaking TX-permit signal (CTS) has gone false, or with software handshaking, when it receives an XOFF character (DC3). Software can set this bit again when it detects that the TX-permit signal has gone true, or when it receives an XON (DC1) character. | 1           |
| 31:8 | -      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -           |

### 9.6.17 UART RS485 Control register (U0RS485CTRL - 0x4000 804C)

The U0RS485CTRL register controls the configuration of the UART in RS-485/EIA-485 mode.

| Bit     | Symbol | Value | Description                                                                                                                                                                         | Reset<br>value |
|---------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 0       | NMMEN  | 0     | RS-485/EIA-485 Normal Multidrop Mode (NMM) is disabled.                                                                                                                             | 0              |
|         |        | 1     | RS-485/EIA-485 Normal Multidrop Mode (NMM) is enabled. In this mode, an address is detected when a received byte causes the UART to set the parity error and generate an interrupt. |                |
| 1 RXDIS | RXDIS  | 0     | The receiver is enabled.                                                                                                                                                            | 0              |
|         |        | 1     | The receiver is disabled.                                                                                                                                                           |                |
| 2       | AADEN  | 0     | Auto Address Detect (AAD) is disabled.                                                                                                                                              | 0              |
|         |        | 1     | Auto Address Detect (AAD) is enabled.                                                                                                                                               |                |
| 3       | SEL    | 0     | $\frac{\text{If direction control is enabled (bit DCTRL = 1), pin}{\text{RTS}}$ is used for direction control.                                                                      | 0              |
|         |        | 1     | If direction control is enabled (bit DCTRL = 1), pin $\overline{\text{DTR}}$ is used for direction control.                                                                         |                |
| 4       | DCTRL  | 0     | Disable Auto Direction Control.                                                                                                                                                     | 0              |
|         |        | 1     | Enable Auto Direction Control.                                                                                                                                                      |                |
| 5       | OINV   |       | This bit reverses the polarity of the direction control signal on the RTS (or DTR) pin.                                                                                             | 0              |

# Table 108. UART RS485 Control register (U0RS485CTRL - address 0x4000 804C) bit description

|      |        |       | A                                                                                                                                                                                        |                |  |
|------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--|
| Bit  | Symbol | Value | Description                                                                                                                                                                              | Reset<br>value |  |
|      |        | 0     | The direction control pin will be driven to logic '0'<br>when the transmitter has data to be sent. It will be<br>driven to logic '1' after the last bit of data has been<br>transmitted. |                |  |
|      |        | 1     | The direction control pin will be driven to logic '1'<br>when the transmitter has data to be sent. It will be<br>driven to logic '0' after the last bit of data has been<br>transmitted. |                |  |
| 31:6 | -      | -     | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                       | NA             |  |

# Table 108. UART RS485 Control register (U0RS485CTRL - address 0x4000 804C) bit description ...continued

# 9.6.18 UART RS-485 Address Match register (U0RS485ADRMATCH - 0x4000 8050)

The U0RS485ADRMATCH register contains the address match value for RS-485/EIA-485 mode.

# Table 109. UART RS-485 Address Match register (U0RS485ADRMATCH - address 0x4000 8050) bit description

| Bit  | Symbol   | Description                       | Reset value |
|------|----------|-----------------------------------|-------------|
| 7:0  | ADRMATCH | Contains the address match value. | 0x00        |
| 31:8 | -        | Reserved                          | -           |

# 9.6.19 UART1 RS-485 Delay value register (U0RS485DLY - 0x4000 8054)

The user may program the 8-bit RS485DLY register with a delay between the last stop bit leaving the TXFIFO and the de-assertion of  $\overline{\text{RTS}}$  (or  $\overline{\text{DTR}}$ ). This delay time is in periods of the baud clock. Any delay time from 0 to 255 bit times may be programmed.

# Table 110. UART RS-485 Delay value register (U0RS485DLY - address 0x4000 8054) bit description

| Bit  | Symbol | Description                                                                                                           | Reset value |
|------|--------|-----------------------------------------------------------------------------------------------------------------------|-------------|
| 7:0  | DLY    | Contains the direction control (RTS or DTR) delay value. This register works in conjunction with an 8-bit counter.    | 0x00        |
| 31:8 | -      | Reserved, user software should not write ones to reserved bits.<br>The value read from a reserved bit is not defined. | NA          |

# 9.6.20 RS-485/EIA-485 modes of operation

The RS-485/EIA-485 feature allows the UART to be configured as an addressable slave. The addressable slave is one of multiple slaves controlled by a single master.

The UART master transmitter will identify an address character by setting the parity (9th) bit to '1'. For data characters, the parity bit is set to '0'.

Each UART slave receiver can be assigned a unique address. The slave can be programmed to either manually or automatically reject data following an address which is not theirs.

#### RS-485/EIA-485 Normal Multidrop Mode (NMM)

Setting the RS485CTRL bit 0 enables this mode. In this mode, an address is detected when a received byte causes the UART to set the parity error and generate an interrupt.

If the receiver is disabled (RS485CTRL bit 1 = '1'), any received data bytes will be ignored and will not be stored in the RXFIFO. When an address byte is detected (parity bit = '1') it will be placed into the RXFIFO and an Rx Data Ready Interrupt will be generated. The processor can then read the address byte and decide whether or not to enable the receiver to accept the following data.

While the receiver is enabled (RS485CTRL bit 1 ='0'), all received bytes will be accepted and stored in the RXFIFO regardless of whether they are data or address. When an address character is received a parity error interrupt will be generated and the processor can decide whether or not to disable the receiver.

#### RS-485/EIA-485 Auto Address Detection (AAD) mode

When both RS485CTRL register bits 0 (9-bit mode enable) and 2 (AAD mode enable) are set, the UART is in auto address detect mode.

In this mode, the receiver will compare any address byte received (parity = '1') to the 8-bit value programmed into the RS485ADRMATCH register.

If the receiver is disabled (RS485CTRL bit 1 = '1'), any received byte will be discarded if it is either a data byte OR an address byte which fails to match the RS485ADRMATCH value.

When a matching address character is detected it will be pushed onto the RXFIFO along with the parity bit, and the receiver will be automatically enabled (RS485CTRL bit 1 will be cleared by hardware). The receiver will also generate an Rx Data Ready Interrupt.

While the receiver is enabled (RS485CTRL bit 1 = '0'), all bytes received will be accepted and stored in the RXFIFO until an address byte which does not match the RS485ADRMATCH value is received. When this occurs, the receiver will be automatically disabled in hardware (RS485CTRL bit 1 will be set), The received non-matching address character will not be stored in the RXFIFO.

#### **RS-485/EIA-485 Auto Direction Control**

RS485/EIA-485 mode includes the option of allowing the transmitter to automatically control the state of the DIR pin as a direction control output signal.

Setting RS485CTRL bit  $4 = 1^{\circ}$  enables this feature.

Direction control, if enabled, will use the  $\overline{\text{RTS}}$  pin when RS485CTRL bit 3 = '0'. It will use the  $\overline{\text{DTR}}$  pin when RS485CTRL bit 3 = '1'.

When Auto Direction Control is enabled, the selected pin will be asserted (driven LOW) when the CPU writes data into the TXFIFO. The pin will be de-asserted (driven HIGH) once the last bit of data has been transmitted. See bits 4 and 5 in the RS485CTRL register.

The RS485CTRL bit 4 takes precedence over all other mechanisms controlling the direction control pin with the exception of loopback mode.

#### RS485/EIA-485 driver delay time

The driver delay time is the delay between the last stop bit leaving the TXFIFO and the de-assertion of RTS. This delay time can be programmed in the 8-bit RS485DLY register. The delay time is in periods of the baud clock. Any delay time from 0 to 255 bit times may be used.

#### RS485/EIA-485 output inversion

The polarity of the direction control signal on the RTS (or DTR) pins can be reversed by programming bit 5 in the U0RS485CTRL register. When this bit is set, the direction control pin will be driven to logic 1 when the transmitter has data waiting to be sent. The direction control pin will be driven to logic 0 after the last bit of data has been transmitted.

# 9.7 Architecture

The architecture of the UART is shown below in the block diagram.

The APB interface provides a communications link between the CPU or host and the UART.

The UART receiver block, U0RX, monitors the serial input line, RXD, for valid input. The UART RX Shift Register (U0RSR) accepts valid characters via RXD. After a valid character is assembled in the U0RSR, it is passed to the UART RX Buffer Register FIFO to await access by the CPU or host via the generic host interface.

The UART transmitter block, U0TX, accepts data written by the CPU or host and buffers the data in the UART TX Holding Register FIFO (U0THR). The UART TX Shift Register (U0TSR) reads the data stored in the U0THR and assembles the data to transmit via the serial output pin, TXD1.

The UART Baud Rate Generator block, U0BRG, generates the timing enables used by the UART TX block. The U0BRG clock input source is UART\_PCLK. The main clock is divided down per the divisor specified in the U0DLL and U0DLM registers. This divided down clock is a 16x oversample clock, NBAUDOUT.

The interrupt interface contains registers U0IER and U0IIR. The interrupt interface receives several one clock wide enables from the U0TX and U0RX blocks.

Status information from the U0TX and U0RX is stored in the U0LSR. Control information for the U0TX and U0RX is stored in the U0LCR.



# **UM10415**

Chapter 10: EM773 I2C-bus interface

Rev. 2 - 7 December 2011

**User manual** 

# 10.1 How to read this chapter

The I<sup>2</sup>C-bus block is identical for all EM773 parts.

# **10.2 Basic configuration**

The I<sup>2</sup>C-bus interface is configured using the following registers:

- 1. Pins: The I2C pin functions and the I2C mode are configured in the IOCONFIG register block (Section 6.4.1, Table 55 and Table 56).
- 2. Power and peripheral clock: In the SYSAHBCLKCTRL register, set bit 5 (Table 17).
- Reset: Before accessing the I2C block, ensure that the I2C\_RST\_N bit (bit 1) in the PRESETCTRL register (<u>Table 5</u>) is set to 1. This de-asserts the reset signal to the I2C block.

# **10.3 Features**

- Standard I<sup>2</sup>C-compliant bus interfaces may be configured as Master, Slave, or Master/Slave.
- Arbitration is handled between simultaneously transmitting masters without corruption of serial data on the bus.
- Programmable clock allows adjustment of I<sup>2</sup>C transfer rates.
- Data transfer is bidirectional between masters and slaves.
- Serial clock synchronization allows devices with different bit rates to communicate via one serial bus.
- Serial clock synchronization is used as a handshake mechanism to suspend and resume serial transfer.
- Supports Fast-mode Plus.
- Optional recognition of up to four distinct slave addresses.
- Monitor mode allows observing all I<sup>2</sup>C-bus traffic, regardless of slave address.
- I<sup>2</sup>C-bus can be used for test and diagnostic purposes.
- The I<sup>2</sup>C-bus contains a standard I<sup>2</sup>C-compliant bus interface with two pins.

# **10.4 Applications**

Interfaces to external I<sup>2</sup>C standard parts, such as serial RAMs, LCDs, tone generators, other microcontrollers, etc.

# **10.5 General description**

A typical I<sup>2</sup>C-bus configuration is shown in <u>Figure 15</u>. Depending on the state of the direction bit (R/W), two types of data transfers are possible on the I<sup>2</sup>C-bus:

#### Chapter 10: EM773 I2C-bus interface

- Data transfer from a master transmitter to a slave receiver. The first byte transmitted by the master is the slave address. Next follows a number of data bytes. The slave returns an acknowledge bit after each received byte.
- Data transfer from a slave transmitter to a master receiver. The first byte (the slave address) is transmitted by the master. The slave then returns an acknowledge bit. Next follows the data bytes transmitted by the slave to the master. The master returns an acknowledge bit after all received bytes other than the last byte. At the end of the last received byte, a "not acknowledge" is returned. The master device generates all of the serial clock pulses and the START and STOP conditions. A transfer is ended with a STOP condition or with a Repeated START condition. Since a Repeated START condition is also the beginning of the next serial transfer, the I<sup>2</sup>C bus will not be released.

The I<sup>2</sup>C interface is byte oriented and has four operating modes: master transmitter mode, master receiver mode, slave transmitter mode and slave receiver mode.

The I<sup>2</sup>C interface complies with the entire I<sup>2</sup>C specification, supporting the ability to turn power off to the ARM Cortex-M0 without interfering with other devices on the same I<sup>2</sup>C-bus.



### 10.5.1 I<sup>2</sup>C Fast-mode Plus

Fast-Mode Plus supports a 1 Mbit/sec transfer rate to communicate with the I<sup>2</sup>C-bus products which NXP Semiconductors is now providing.

# **10.6 Pin description**

| Table 111.         I <sup>2</sup> C-bus pin description |              |                               |  |  |  |
|---------------------------------------------------------|--------------|-------------------------------|--|--|--|
| Pin                                                     | Туре         | Description                   |  |  |  |
| SDA                                                     | Input/Output | I <sup>2</sup> C Serial Data  |  |  |  |
| SCL                                                     | Input/Output | I <sup>2</sup> C Serial Clock |  |  |  |

The I<sup>2</sup>C-bus pins must be configured through the IOCON PIO0 4 (Table 55) and IOCON\_PIO0\_5 (Table 56) registers for Standard/ Fast-mode or Fast-mode Plus. In Fast-mode Plus, rates above 400 kHz and up to 1 MHz may be selected. The I<sup>2</sup>C-bus pins are open-drain outputs and fully compatible with the I<sup>2</sup>C-bus specification.

# **10.7 Clocking and power control**

The clock to the I<sup>2</sup>C-bus interface (PCLK\_I2C) is provided by the system clock (see Figure 3). This clock can be disabled through bit 5 in the AHBCLKCTRL register (Table 17) for power savings.

Remark: Before accessing the I2C block, ensure that the I2C\_RST\_N bit (bit 1) in the PRESETCTRL register (Table 5) is set to 1. This de-asserts the reset signal to the I2C block.

# **10.8 Register description**

### Table 112. Register overview: I<sup>2</sup>C (base address 0x4000 0000)

|            | -      | •                 |                                                                                                                                                                                                                                                                 |                                 |
|------------|--------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Name       | Access | Address<br>offset | Description                                                                                                                                                                                                                                                     | Reset<br>value <mark>[1]</mark> |
| I2C0CONSET | R/W    | 0x000             | <b>I2C Control Set Register.</b> When a one is written to a bit of this register, the corresponding bit in the I <sup>2</sup> C control register is set. Writing a zero has no effect on the corresponding bit in the I <sup>2</sup> C control register.        | 0x00                            |
| I2C0STAT   | RO     | 0x004             | <b>I2C Status Register.</b> During I <sup>2</sup> C operation, this register provides detailed status codes that allow software to determine the next action needed.                                                                                            | 0xF8                            |
| I2C0DAT    | R/W    | 0x008             | <b>I2C Data Register.</b> During master or slave transmit mode, data to be transmitted is written to this register. During master or slave receive mode, data that has been received may be read from this register.                                            | 0x00                            |
| I2C0ADR0   | R/W    | 0x00C             | <b>I2C Slave Address Register 0.</b> Contains the 7-bit slave address for operation of the I <sup>2</sup> C interface in slave mode, and is not used in master mode. The least significant bit determines whether a slave responds to the General Call address. | 0x00                            |
| I2C0SCLH   | R/W    | 0x010             | SCH Duty Cycle Register High Half Word. Determines the high time of the $l^2C$ clock.                                                                                                                                                                           | 0x04                            |
| I2C0SCLL   | R/W    | 0x014             | <b>SCL Duty Cycle Register Low Half Word.</b> Determines the low time of the I <sup>2</sup> C clock. I2nSCLL and I2nSCLH together determine the clock frequency generated by an I <sup>2</sup> C master and certain times used in slave mode.                   | 0x04                            |
| I2C0CONCLR | WO     | 0x018             | <b>I2C Control Clear Register.</b> When a one is written to a bit of this register, the corresponding bit in the $I^2C$ control register is cleared. Writing a zero has no effect on the corresponding bit in the $I^2C$ control register.                      | NA                              |
| I2C0MMCTRL | R/W    | 0x01C             | Monitor mode control register.                                                                                                                                                                                                                                  | 0x00                            |
| UM10415    |        |                   | All information provided in this document is subject to legal disclaimers. © NXP B.V. 2011                                                                                                                                                                      | . All rights reserved           |

#### Table 112. Register overview: I<sup>2</sup>C (base address 0x4000 0000) ... continued

| Name                | Access | Address<br>offset | Description                                                                                                                                                                                                                                                     | Reset<br>value <sup>[1]</sup> |
|---------------------|--------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| I2C0ADR1            | R/W    | 0x020             | <b>I2C Slave Address Register 1.</b> Contains the 7-bit slave address for operation of the I <sup>2</sup> C interface in slave mode, and is not used in master mode. The least significant bit determines whether a slave responds to the General Call address. | 0x00                          |
| I2C0ADR2            | R/W    | 0x024             | <b>I2C Slave Address Register 2.</b> Contains the 7-bit slave address for operation of the I <sup>2</sup> C interface in slave mode, and is not used in master mode. The least significant bit determines whether a slave responds to the General Call address. | 0x00                          |
| I2C0ADR3            | R/W    | 0x028             | <b>I2C Slave Address Register 3.</b> Contains the 7-bit slave address for operation of the I <sup>2</sup> C interface in slave mode, and is not used in master mode. The least significant bit determines whether a slave responds to the General Call address. | 0x00                          |
| I2C0DATA_<br>BUFFER | RO     | 0x02C             | <b>Data buffer register.</b> The contents of the 8 MSBs of the I2DAT shift register will be transferred to the DATA_BUFFER automatically after every nine bits (8 bits of data plus ACK or NACK) has been received on the bus.                                  | 0x00                          |
| I2C0MASK0           | R/W    | 0x030             | <b>I2C Slave address mask register 0</b> . This mask register is associated with I2ADR0 to determine an address match. The mask register has no effect when comparing to the General Call address ('0000000').                                                  | 0x00                          |
| I2C0MASK1           | R/W    | 0x034             | <b>I2C Slave address mask register 1</b> . This mask register is associated with I2ADR0 to determine an address match. The mask register has no effect when comparing to the General Call address ('0000000').                                                  | 0x00                          |
| I2C0MASK2           | R/W    | 0x038             | <b>I2C Slave address mask register 2</b> . This mask register is associated with I2ADR0 to determine an address match. The mask register has no effect when comparing to the General Call address ('0000000').                                                  | 0x00                          |
| I2C0MASK3           | R/W    | 0x03C             | <b>I2C Slave address mask register 3</b> . This mask register is associated with I2ADR0 to determine an address match. The mask register has no effect when comparing to the General Call address ('0000000').                                                  | 0x00                          |

[1] Reset value reflects the data stored in used bits only. It does not include reserved bits content.

# 10.8.1 I<sup>2</sup>C Control Set register (I2C0CONSET - 0x4000 0000)

The I2CONSET registers control setting of bits in the I2CON register that controls operation of the  $I^2C$  interface. Writing a one to a bit of this register causes the corresponding bit in the  $I^2C$  control register to be set. Writing a zero has no effect.

#### Table 113. I<sup>2</sup>C Control Set register (I2C0CONSET - address 0x4000 0000) bit description

|      |        | •                                                                                                                  |                |
|------|--------|--------------------------------------------------------------------------------------------------------------------|----------------|
| Bit  | Symbol | Description                                                                                                        | Reset<br>value |
| 1:0  | -      | Reserved. User software should not write ones to reserved bits. The value read from a reserved bit is not defined. | NA             |
| 2    | AA     | Assert acknowledge flag.                                                                                           |                |
| 3    | SI     | I <sup>2</sup> C interrupt flag.                                                                                   | 0              |
| 4    | STO    | STOP flag.                                                                                                         | 0              |
| 5    | STA    | START flag.                                                                                                        | 0              |
| 6    | I2EN   | I <sup>2</sup> C interface enable.                                                                                 | 0              |
| 31:7 | -      | Reserved. The value read from a reserved bit is not defined.                                                       | -              |

**I2EN** I<sup>2</sup>C Interface Enable. When I2EN is 1, the I<sup>2</sup>C interface is enabled. I2EN can be cleared by writing 1 to the I2ENC bit in the I2CONCLR register. When I2EN is 0, the I<sup>2</sup>C interface is disabled.

When I2EN is "0", the SDA and SCL input signals are ignored, the I<sup>2</sup>C block is in the "not addressed" slave state, and the STO bit is forced to "0".

I2EN should not be used to temporarily release the I<sup>2</sup>C-bus since, when I2EN is reset, the I<sup>2</sup>C-bus status is lost. The AA flag should be used instead.

**STA** is the START flag. Setting this bit causes the I<sup>2</sup>C interface to enter master mode and transmit a START condition or transmit a Repeated START condition if it is already in master mode.

When STA is 1 and the I<sup>2</sup>C interface is not already in master mode, it enters master mode, checks the bus and generates a START condition if the bus is free. If the bus is not free, it waits for a STOP condition (which will free the bus) and generates a START condition after a delay of a half clock period of the internal clock generator. If the I<sup>2</sup>C interface is already in master mode and data has been transmitted or received, it transmits a Repeated START condition. STA may be set at any time, including when the I<sup>2</sup>C interface is in an addressed slave mode.

STA can be cleared by writing 1 to the STAC bit in the I2CONCLR register. When STA is 0, no START condition or Repeated START condition will be generated.

If STA and STO are both set, then a STOP condition is transmitted on the  $I^2C$ -bus if it the interface is in master mode, and transmits a START condition thereafter. If the  $I^2C$  interface is in slave mode, an internal STOP condition is generated, but is not transmitted on the bus.

**STO** is the STOP flag. Setting this bit causes the I<sup>2</sup>C interface to transmit a STOP condition in master mode, or recover from an error condition in slave mode. When STO is 1 in master mode, a STOP condition is transmitted on the I<sup>2</sup>C-bus. When the bus detects the STOP condition, STO is cleared automatically.

In slave mode, setting this bit can recover from an error condition. In this case, no STOP condition is transmitted to the bus. The hardware behaves as if a STOP condition has been received and it switches to "not addressed" slave receiver mode. The STO flag is cleared by hardware automatically.

**SI** is the  $I^2C$  Interrupt Flag. This bit is set when the  $I^2C$  state changes. However, entering state F8 does not set SI since there is nothing for an interrupt service routine to do in that case.

While SI is set, the low period of the serial clock on the SCL line is stretched, and the serial transfer is suspended. When SCL is HIGH, it is unaffected by the state of the SI flag. SI must be reset by software, by writing a 1 to the SIC bit in I2CONCLR register.

**AA** is the Assert Acknowledge Flag. When set to 1, an acknowledge (low level to SDA) will be returned during the acknowledge clock pulse on the SCL line on the following situations:

1. The address in the Slave Address Register has been received.

UM10415

- The General Call address has been received while the General Call bit (GC) in I2ADR is set.
- 3. A data byte has been received while the  $I^2C$  is in the master receiver mode.
- 4. A data byte has been received while the I<sup>2</sup>C is in the addressed slave receiver mode

The AA bit can be cleared by writing 1 to the AAC bit in the I2CONCLR register. When AA is 0, a not acknowledge (HIGH level to SDA) will be returned during the acknowledge clock pulse on the SCL line on the following situations:

- 1. A data byte has been received while the  $I^2C$  is in the master receiver mode.
- 2. A data byte has been received while the I<sup>2</sup>C is in the addressed slave receiver mode.

### 10.8.2 I<sup>2</sup>C Status register (I2C0STAT - 0x4000 0004)

Each I<sup>2</sup>C Status register reflects the condition of the corresponding I<sup>2</sup>C interface. The I<sup>2</sup>C Status register is Read-Only.

#### Table 114. I<sup>2</sup>C Status register (I2C0STAT - 0x4000 0004) bit description

| Bit  | Symbol | Description                                                                         | Reset value |
|------|--------|-------------------------------------------------------------------------------------|-------------|
| 2:0  | -      | These bits are unused and are always 0.                                             | 0           |
| 7:3  | Status | These bits give the actual status information about the I <sup>2</sup> C interface. | 0x1F        |
| 31:8 | -      | Reserved. The value read from a reserved bit is not defined.                        | -           |

The three least significant bits are always 0. Taken as a byte, the status register contents represent a status code. There are 26 possible status codes. When the status code is 0xF8, there is no relevant information available and the SI bit is not set. All other 25 status codes correspond to defined I<sup>2</sup>C states. When any of these states entered, the SI bit will be set. For a complete list of status codes, refer to tables from Table 129 to Table 134.

### 10.8.3 I<sup>2</sup>C Data register (I2C0DAT - 0x4000 0008)

This register contains the data to be transmitted or the data just received. The CPU can read and write to this register only while it is not in the process of shifting a byte, when the SI bit is set. Data in I2DAT remains stable as long as the SI bit is set. Data in I2DAT is always shifted from right to left: the first bit to be transmitted is the MSB (bit 7), and after a byte has been received, the first bit of received data is located at the MSB of I2DAT.

#### Table 115. I<sup>2</sup>C Data register (I2C0DAT - 0x4000 0008) bit description

| Bit  | Symbol | Description                                                                       | Reset value |
|------|--------|-----------------------------------------------------------------------------------|-------------|
| 7:0  | Data   | This register holds data values that have been received or are to be transmitted. | 0           |
| 31:8 | -      | Reserved. The value read from a reserved bit is not defined.                      | -           |

# 10.8.4 I<sup>2</sup>C Slave Address register 0 (I2C0ADR0- 0x4000 000C)

This register is readable and writable and are only used when an I<sup>2</sup>C interface is set to slave mode. In master mode, this register has no effect. The LSB of I2ADR is the General Call bit. When this bit is set, the General Call address (0x00) is recognized.

Any of these registers which contain the bit 00x will be disabled and will not match any address on the bus. The slave address register will be cleared to this disabled state on reset. See also Table 122.

Table 116. I<sup>2</sup>C Slave Address register 0 (I2C0ADR0- 0x4000 000C) bit description

| Bit  | Symbol  | Description                                                  | Reset value |
|------|---------|--------------------------------------------------------------|-------------|
| 0    | GC      | General Call enable bit.                                     | 0           |
| 7:1  | Address | The I <sup>2</sup> C device address for slave mode.          | 0x00        |
| 31:8 | -       | Reserved. The value read from a reserved bit is not defined. | -           |

### 10.8.5 I<sup>2</sup>C SCL HIGH and LOW duty cycle registers (I2C0SCLH - 0x4000 0010 and I2C0SCLL- 0x4000 0014)

# Table 117. I<sup>2</sup>C SCL HIGH Duty Cycle register (I2C0SCLH - address 0x4000 0010) bit description

| Bit   | Symbol | Description                                                  | Reset value |
|-------|--------|--------------------------------------------------------------|-------------|
| 15:0  | SCLH   | Count for SCL HIGH time period selection.                    | 0x0004      |
| 31:16 | -      | Reserved. The value read from a reserved bit is not defined. | -           |

#### Table 118. I<sup>2</sup>C SCL Low duty cycle register (I2C0SCLL - 0x4000 0014) bit description

| Bit   | Symbol | Description                                                  | Reset value |
|-------|--------|--------------------------------------------------------------|-------------|
| 15:0  | SCLL   | Count for SCL low time period selection.                     | 0x0004      |
| 31:16 | -      | Reserved. The value read from a reserved bit is not defined. | -           |

#### 10.8.5.1 Selecting the appropriate I<sup>2</sup>C data rate and duty cycle

Software must set values for the registers I2SCLH and I2SCLL to select the appropriate data rate and duty cycle. I2SCLH defines the number of I2C\_PCLK cycles for the SCL HIGH time, I2SCLL defines the number of I2C\_PCLK cycles for the SCL low time. The frequency is determined by the following formula (I2C\_PCLK is the frequency of the peripheral I2C clock):

(4)

$$I^2 C_{bitfrequency} = \frac{I2CPCLK}{I2CSCLH + I2CSCLL}$$

The values for I2SCLL and I2SCLH must ensure that the data rate is in the appropriate I<sup>2</sup>C data rate range. Each register value must be greater than or equal to 4. <u>Table 119</u> gives some examples of I<sup>2</sup>C-bus rates based on I2C\_PCLK frequency and I2SCLL and I2SCLH values.

#### Chapter 10: EM773 I2C-bus interface

| I <sup>2</sup> C mode | I <sup>2</sup> C bit<br>frequency | I2C_PCLK (MHz) |    |     |      |         |       |     |     |     |
|-----------------------|-----------------------------------|----------------|----|-----|------|---------|-------|-----|-----|-----|
|                       |                                   | 6              | 8  | 10  | 12   | 16      | 20    | 30  | 40  | 50  |
|                       |                                   |                |    |     | 1250 | CLH + I | 2SCLL |     |     |     |
| Standard mode         | 100 kHz                           | 60             | 80 | 100 | 120  | 160     | 200   | 300 | 400 | 500 |
| Fast-mode             | 400 kHz                           | 15             | 20 | 25  | 30   | 40      | 50    | 75  | 100 | 125 |
| Fast-mode Plus        | 1 MHz                             | -              | 8  | 10  | 12   | 16      | 20    | 30  | 40  | 50  |

| Table 119. | 12SCLL | + I2SCLH values | for selected | I <sup>2</sup> C clock values |
|------------|--------|-----------------|--------------|-------------------------------|
|------------|--------|-----------------|--------------|-------------------------------|

I2SCLL and I2SCLH values should not necessarily be the same. Software can set different duty cycles on SCL by setting these two registers. For example, the I<sup>2</sup>C-bus specification defines the SCL low time and high time at different values for a Fast-mode and Fast-mode Plus I<sup>2</sup>C.

# 10.8.6 I<sup>2</sup>C Control Clear register (I2C0CONCLR - 0x4000 0018)

The I2CONCLR registers control clearing of bits in the I2CON register that controls operation of the  $I^2C$  interface. Writing a one to a bit of this register causes the corresponding bit in the  $I^2C$  control register to be cleared. Writing a zero has no effect.

| Bit  | Symbol | Description                                                                                                        | Reset<br>value |
|------|--------|--------------------------------------------------------------------------------------------------------------------|----------------|
| 1:0  | -      | Reserved. User software should not write ones to reserved bits. The value read from a reserved bit is not defined. | NA             |
| 2    | AAC    | Assert acknowledge Clear bit.                                                                                      |                |
| 3    | SIC    | I <sup>2</sup> C interrupt Clear bit.                                                                              | 0              |
| 4    | -      | Reserved. User software should not write ones to reserved bits. The value read from a reserved bit is not defined. | NA             |
| 5    | STAC   | START flag Clear bit.                                                                                              | 0              |
| 6    | I2ENC  | I <sup>2</sup> C interface Disable bit.                                                                            | 0              |
| 7    | -      | Reserved. User software should not write ones to reserved bits. The value read from a reserved bit is not defined. | NA             |
| 31:8 | -      | Reserved. The value read from a reserved bit is not defined.                                                       | -              |
|      |        |                                                                                                                    |                |

Table 120. I<sup>2</sup>C Control Clear register (I2C0CONCLR - 0x4000 0018) bit description

**AAC** is the Assert Acknowledge Clear bit. Writing a 1 to this bit clears the AA bit in the I2CONSET register. Writing 0 has no effect.

**SIC** is the I<sup>2</sup>C Interrupt Clear bit. Writing a 1 to this bit clears the SI bit in the I2CONSET register. Writing 0 has no effect.

**STAC** is the START flag Clear bit. Writing a 1 to this bit clears the STA bit in the I2CONSET register. Writing 0 has no effect.

**I2ENC** is the I<sup>2</sup>C Interface Disable bit. Writing a 1 to this bit clears the I2EN bit in the I2CONSET register. Writing 0 has no effect.

# 10.8.7 I<sup>2</sup>C Monitor mode control register (I2C0MMCTRL - 0x4000 001C)

This register controls the Monitor mode which allows the I<sup>2</sup>C module to monitor traffic on the I<sup>2</sup>C bus without actually participating in traffic or interfering with the I<sup>2</sup>C bus.

| Bit  | Symbol    | Value                                                                                                                                                                                                                  | Description                                                                                                                                                                                                                                                                                                                                    | Reset<br>value |  |  |
|------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--|--|
| 0    | MM_ENA    |                                                                                                                                                                                                                        | Monitor mode enable.                                                                                                                                                                                                                                                                                                                           | 0              |  |  |
|      |           | 0                                                                                                                                                                                                                      | Monitor mode disabled.                                                                                                                                                                                                                                                                                                                         |                |  |  |
|      |           | 1                                                                                                                                                                                                                      | The I <sup>2</sup> C module will enter monitor mode. In this mode the SDA output will be forced high. This will prevent the I <sup>2</sup> C module from outputting data of any kind (including ACK) onto the I <sup>2</sup> C data bus.                                                                                                       |                |  |  |
|      |           |                                                                                                                                                                                                                        | Depending on the state of the ENA_SCL bit, the output may be also forced high, preventing the module from having control over the $I^2C$ clock line.                                                                                                                                                                                           |                |  |  |
| 1    | ENA_SCL   |                                                                                                                                                                                                                        | SCL output enable.                                                                                                                                                                                                                                                                                                                             | 0              |  |  |
|      | 0         | When this bit is cleared to '0', the SCL output will be forced high when the module is in monitor mode. As described above, this will prevent the module from having any control over the I <sup>2</sup> C clock line. |                                                                                                                                                                                                                                                                                                                                                |                |  |  |
|      |           | 1                                                                                                                                                                                                                      | When this bit is set, the I <sup>2</sup> C module may exercise the same control over the clock line that it would in normal operation. This means that, acting as a slave peripheral, the I <sup>2</sup> C module can "stretch" the clock line (hold it low) until it has had time to respond to an I <sup>2</sup> C interrupt. <sup>[1]</sup> |                |  |  |
| 2    | MATCH_ALL |                                                                                                                                                                                                                        | Select interrupt register match.                                                                                                                                                                                                                                                                                                               | 0              |  |  |
|      |           | 0                                                                                                                                                                                                                      | When this bit is cleared, an interrupt will only be generated<br>when a match occurs to one of the (up-to) four address<br>registers described above. That is, the module will respond<br>as a normal slave as far as address-recognition is<br>concerned.                                                                                     |                |  |  |
|      |           | 1                                                                                                                                                                                                                      | When this bit is set to '1' and the $I^2C$ is in monitor mode, an interrupt will be generated on ANY address received. This will enable the part to monitor all traffic on the bus.                                                                                                                                                            |                |  |  |
| 31:3 | -         | -                                                                                                                                                                                                                      | Reserved. The value read from reserved bits is not defined.                                                                                                                                                                                                                                                                                    |                |  |  |

Table 121. I<sup>2</sup>C Monitor mode control register (I2C0MMCTRL - 0x4000 001C) bit description

[1] When the ENA\_SCL bit is cleared and the I<sup>2</sup>C no longer has the ability to stall the bus, interrupt response time becomes important. To give the part more time to respond to an I<sup>2</sup>C interrupt under these conditions, a DATA\_BUFFER register is used (<u>Section 10.8.9</u>) to hold received data for a full 9-bit word transmission time.

**Remark:** The ENA\_SCL and MATCH\_ALL bits have no effect if the MM\_ENA is '0' (i.e. if the module is NOT in monitor mode).

## 10.8.7.1 Interrupt in Monitor mode

All interrupts will occur as normal when the module is in monitor mode. This means that the first interrupt will occur when an address-match is detected (any address received if the MATCH\_ALL bit is set, otherwise an address matching one of the four address registers).

Subsequent to an address-match detection, interrupts will be generated after each data byte is received for a slave-write transfer, or after each byte that the module "thinks" it has transmitted for a slave-read transfer. In this second case, the data register will actually contain data transmitted by some other slave on the bus which was actually addressed by the master.

All information provided in this document is subject to legal disclaimers.

Following all of these interrupts, the processor may read the data register to see what was actually transmitted on the bus.

#### 10.8.7.2 Loss of arbitration in Monitor mode

In monitor mode, the I<sup>2</sup>C module will not be able to respond to a request for information by the bus master or issue an ACK). Some other slave on the bus will respond instead. This will most probably result in a lost-arbitration state as far as our module is concerned.

Software should be aware of the fact that the module is in monitor mode and should not respond to any loss of arbitration state that is detected. In addition, hardware may be designed into the module to block some/all loss of arbitration states from occurring if those state would either prevent a desired interrupt from occurring or cause an unwanted interrupt to occur. Whether any such hardware will be added is still to be determined.

## 10.8.8 I<sup>2</sup>C Slave Address registers (I2C0ADR[1, 2, 3] - 0x4000 00[20, 24, 28])

These registers are readable and writable and are only used when an  $I^2C$  interface is set to slave mode. In master mode, this register has no effect. The LSB of I2ADR is the General Call bit. When this bit is set, the General Call address (0x00) is recognized.

Any of these registers which contain the bit 00x will be disabled and will not match any address on the bus. All four registers will be cleared to this disabled state on reset.

| Table 122. I <sup>2</sup> C Slave Address registers (I2C0ADR[1, 2, 3]- 0x4000 00[20, 2 | 4, 28]) bit |
|----------------------------------------------------------------------------------------|-------------|
| description                                                                            |             |

| Bit  | Symbol  | Description                                                  | Reset value |
|------|---------|--------------------------------------------------------------|-------------|
| 0    | GC      | General Call enable bit.                                     | 0           |
| 7:1  | Address | The I <sup>2</sup> C device address for slave mode.          | 0x00        |
| 31:8 | -       | Reserved. The value read from a reserved bit is not defined. | 0           |

## 10.8.9 I<sup>2</sup>C Data buffer register (I2C0DATA\_BUFFER - 0x4000 002C)

In monitor mode, the I<sup>2</sup>C module may lose the ability to stretch the clock (stall the bus) if the ENA\_SCL bit is not set. This means that the processor will have a limited amount of time to read the contents of the data received on the bus. If the processor reads the I2DAT shift register, as it ordinarily would, it could have only one bit-time to respond to the interrupt before the received data is overwritten by new data.

To give the processor more time to respond, a new 8-bit, read-only DATA\_BUFFER register will be added. The contents of the 8 MSBs of the I2DAT shift register will be transferred to the DATA\_BUFFER automatically after every nine bits (8 bits of data plus ACK or NACK) has been received on the bus. This means that the processor will have nine bit transmission times to respond to the interrupt and read the data before it is overwritten.

The processor will still have the ability to read I2DAT directly, as usual, and the behavior of I2DAT will not be altered in any way.

Although the DATA\_BUFFER register is primarily intended for use in monitor mode with the ENA\_SCL bit = '0', it will be available for reading at any time under any mode of operation.

| Table 123. I-C Data burler register (I2C0DATA_BOFFER - 0x4000 002C) bit description |        |                                                                         |             |  |  |  |  |
|-------------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------|-------------|--|--|--|--|
| Bit                                                                                 | Symbol | Description                                                             | Reset value |  |  |  |  |
| 7:0                                                                                 | Data   | This register holds contents of the 8 MSBs of the I2DAT shift register. | 0           |  |  |  |  |
| 31:8                                                                                | -      | Reserved. The value read from a reserved bit is not defined.            | 0           |  |  |  |  |

#### Table 123. I<sup>2</sup>C Data buffer register (I2C0DATA\_BUFFER - 0x4000 002C) bit description

## 10.8.10 I<sup>2</sup>C Mask registers (I2C0MASK[0, 1, 2, 3] - 0x4000 00[30, 34, 38, 3C])

The four mask registers each contain seven active bits (7:1). Any bit in these registers which is set to '1' will cause an automatic compare on the corresponding bit of the received address when it is compared to the I2ADDRn register associated with that mask register. In other words, bits in an I2ADDRn register which are masked are not taken into account in determining an address match.

On reset, all mask register bits are cleared to '0'.

The mask register has no effect on comparison to the General Call address ("0000000").

Bits(31:8) and bit(0) of the mask registers are unused and should not be written to. These bits will always read back as zeros.

When an address-match interrupt occurs, the processor will have to read the data register (I2DAT) to determine what the received address was that actually caused the match.

Table 124. I<sup>2</sup>C Mask registers (I2C0MASK[0, 1, 2, 3] - 0x4000 00[30, 34, 38, 3C]) bit description

| Bit  | Symbol | Description                                                                                      | Reset value |
|------|--------|--------------------------------------------------------------------------------------------------|-------------|
| 0    | -      | Reserved. User software should not write ones to reserved bits. This bit reads always back as 0. | 0           |
| 7:1  | MASK   | Mask bits.                                                                                       | 0x00        |
| 31:8 | -      | Reserved. The value read from reserved bits is undefined.                                        | 0           |

# 10.9 I<sup>2</sup>C operating modes

In a given application, the I<sup>2</sup>C block may operate as a master, a slave, or both. In the slave mode, the I<sup>2</sup>C hardware looks for any one of its four slave addresses and the General Call address. If one of these addresses is detected, an interrupt is requested. If the processor wishes to become the bus master, the hardware waits until the bus is free before the master mode is entered so that a possible slave operation is not interrupted. If bus arbitration is lost in the master mode, the I<sup>2</sup>C block switches to the slave mode immediately and can detect its own slave address in the same serial transfer.

## 10.9.1 Master Transmitter mode

In this mode data is transmitted from master to slave. Before the master transmitter mode can be entered, the I2CONSET register must be initialized as shown in <u>Table 125</u>. I2EN must be set to 1 to enable the I<sup>2</sup>C function. If the AA bit is 0, the I<sup>2</sup>C interface will not acknowledge any address when another device is master of the bus, so it can not enter slave mode. The STA, STO and SI bits must be 0. The SI Bit is cleared by writing 1 to the SIC bit in the I2CONCLR register. THe STA bit should be cleared after writing the slave address.

| Table 1 | 25. I2C00 | CONSET an | d I2C1COI | NSET used | to config | ure Master | mode |   |
|---------|-----------|-----------|-----------|-----------|-----------|------------|------|---|
| Bit     | 7         | 6         | 5         | 4         | 3         | 2          | 1    | 0 |

| Bit    | 7 | 6    | 5   | 4   | 3  | 2  | 1 | 0 |
|--------|---|------|-----|-----|----|----|---|---|
| Symbol | - | I2EN | STA | STO | SI | AA | - | - |
| Value  | - | 1    | 0   | 0   | 0  | 0  | - | - |

The first byte transmitted contains the slave address of the receiving device (7 bits) and the data direction bit. In this mode the data direction bit (R/W) should be 0 which means Write. The first byte transmitted contains the slave address and Write bit. Data is transmitted 8 bits at a time. After each byte is transmitted, an acknowledge bit is received. START and STOP conditions are output to indicate the beginning and the end of a serial transfer.

The I<sup>2</sup>C interface will enter master transmitter mode when software sets the STA bit. The I<sup>2</sup>C logic will send the START condition as soon as the bus is free. After the START condition is transmitted, the SI bit is set, and the status code in the I2STAT register is 0x08. This status code is used to vector to a state service routine which will load the slave address and Write bit to the I2DAT register, and then clear the SI bit. SI is cleared by writing a 1 to the SIC bit in the I2CONCLR register.

When the slave address and R/W bit have been transmitted and an acknowledgment bit has been received, the SI bit is set again, and the possible status codes now are 0x18, 0x20, or 0x38 for the master mode, or 0x68, 0x78, or 0xB0 if the slave mode was enabled (by setting AA to 1). The appropriate actions to be taken for each of these status codes are shown in <u>Table 129</u> to <u>Table 134</u>.



## 10.9.2 Master Receiver mode

In the master receiver mode, data is received from a slave transmitter. The transfer is initiated in the same way as in the master transmitter mode. When the START condition has been transmitted, the interrupt service routine must load the slave address and the data direction bit to the I<sup>2</sup>C Data register (I2DAT), and then clear the SI bit. In this case, the data direction bit (R/W) should be 1 to indicate a read.

When the slave address and data direction bit have been transmitted and an acknowledge bit has been received, the SI bit is set, and the Status Register will show the status code. For master mode, the possible status codes are 0x40, 0x48, or 0x38. For slave mode, the possible status codes are 0x68, 0x78, or 0xB0. For details, refer to Table 130.

UM10415 User manual







## 10.9.3 Slave Receiver mode

In the slave receiver mode, data bytes are received from a master transmitter. To initialize the slave receiver mode, write any of the Slave Address registers (I2ADR0-3) and write the I<sup>2</sup>C Control Set register (I2CONSET) as shown in <u>Table 126</u>.

#### Table 126. I2C0CONSET and I2C1CONSET used to configure Slave mode

| Bit    | 7 | 6    | 5   | 4   | 3  | 2  | 1 | 0 |
|--------|---|------|-----|-----|----|----|---|---|
| Symbol | - | I2EN | STA | STO | SI | AA | - | - |
| Value  | - | 1    | 0   | 0   | 0  | 1  | - | - |

I2EN must be set to 1 to enable the I<sup>2</sup>C function. AA bit must be set to 1 to acknowledge its own slave address or the General Call address. The STA, STO and SI bits are set to 0.

After I2ADR and I2CONSET are initialized, the I<sup>2</sup>C interface waits until it is addressed by its own address or general address followed by the data direction bit. If the direction bit is 0 (W), it enters slave receiver mode. If the direction bit is 1 (R), it enters slave transmitter mode. After the address and direction bit have been received, the SI bit is set and a valid status code can be read from the Status register (I2STAT). Refer to <u>Table 133</u> for the status codes and actions.



## 10.9.4 Slave Transmitter mode

The first byte is received and handled as in the slave receiver mode. However, in this mode, the direction bit will be 1, indicating a read operation. Serial data is transmitted via SDA while the serial clock is input through SCL. START and STOP conditions are recognized as the beginning and end of a serial transfer. In a given application, I<sup>2</sup>C may operate as a master and as a slave. In the slave mode, the I<sup>2</sup>C hardware looks for its own slave address and the General Call address. If one of these addresses is detected, an interrupt is requested. When the microcontrollers wishes to become the bus master, the hardware waits until the bus is free before the master mode is entered so that a possible slave action is not interrupted. If bus arbitration is lost in the master mode, the I<sup>2</sup>C interface switches to the slave mode immediately and can detect its own slave address in the same serial transfer.



## **10.10 I<sup>2</sup>C implementation and operation**

Figure 21 shows how the on-chip I<sup>2</sup>C-bus interface is implemented, and the following text describes the individual blocks.

UM10415



## 10.10.1 Input filters and output stages

Input signals are synchronized with the internal clock, and spikes shorter than three clocks are filtered out.

The output for I<sup>2</sup>C is a special pad designed to conform to the I<sup>2</sup>C specification.

## 10.10.2 Address Registers, I2ADDR0 to I2ADDR3

These registers may be loaded with the 7-bit slave address (7 most significant bits) to which the I<sup>2</sup>C block will respond when programmed as a slave transmitter or receiver. The LSB (GC) is used to enable General Call address (0x00) recognition. When multiple slave addresses are enabled, the actual address received may be read from the I2DAT register at the state where the own slave address has been received.

### 10.10.3 Address mask registers, I2MASK0 to I2MASK3

The four mask registers each contain seven active bits (7:1). Any bit in these registers which is set to '1' will cause an automatic compare on the corresponding bit of the received address when it is compared to the I2ADDRn register associated with that mask register. In other words, bits in an I2ADDRn register which are masked are not taken into account in determining an address match.

If the I2ADDRn bit 0 (GC enable bit) is as set and bits(7:1) are all zeroes, then the part will respond to a received address = "0000000" regardless of the state of the associated mask register.

When an address-match interrupt occurs, the processor will have to read the data register (I2DAT) to determine what the received address was that actually caused the match.

## 10.10.4 Comparator

The comparator compares the received 7-bit slave address with its own slave address (7 most significant bits in I2ADR). It also compares the first received 8-bit byte with the General Call address (0x00). If an equality is found, the appropriate status bits are set and an interrupt is requested.

## 10.10.5 Shift register, I2DAT

This 8-bit register contains a byte of serial data to be transmitted or a byte which has just been received. Data in I2DAT is always shifted from right to left; the first bit to be transmitted is the MSB (bit 7) and, after a byte has been received, the first bit of received data is located at the MSB of I2DAT. While data is being shifted out, data on the bus is simultaneously being shifted in; I2DAT always contains the last byte present on the bus. Thus, in the event of lost arbitration, the transition from master transmitter to slave receiver is made with the correct data in I2DAT.

## 10.10.6 Arbitration and synchronization logic

In the master transmitter mode, the arbitration logic checks that every transmitted logic 1 actually appears as a logic 1 on the I<sup>2</sup>C-bus. If another device on the bus overrules a logic 1 and pulls the SDA line low, arbitration is lost, and the I<sup>2</sup>C block immediately changes from master transmitter to slave receiver. The I<sup>2</sup>C block will continue to output clock pulses (on SCL) until transmission of the current serial byte is complete.

Arbitration may also be lost in the master receiver mode. Loss of arbitration in this mode can only occur while the  $I^2C$  block is returning a "not acknowledge: (logic 1) to the bus. Arbitration is lost when another device on the bus pulls this signal low. Since this can occur only at the end of a serial byte, the  $I^2C$  block generates no further clock pulses. Figure 22 shows the arbitration procedure.

# UM10415

Chapter 10: EM773 I2C-bus interface



The synchronization logic will synchronize the serial clock generator with the clock pulses on the SCL line from another device. If two or more master devices generate clock pulses, the "mark" duration is determined by the device that generates the shortest "marks," and the "space" duration is determined by the device that generates the longest "spaces". Figure 23 shows the synchronization procedure.



A slave may stretch the space duration to slow down the bus master. The space duration may also be stretched for handshaking purposes. This can be done after each bit or after a complete byte transfer. the I<sup>2</sup>C block will stretch the SCL space duration after a byte has been transmitted or received and the acknowledge bit has been transferred. The serial interrupt flag (SI) is set, and the stretching continues until the serial interrupt flag is cleared.

## 10.10.7 Serial clock generator

This programmable clock pulse generator provides the SCL clock pulses when the I<sup>2</sup>C block is in the master transmitter or master receiver mode. It is switched off when the I<sup>2</sup>C block is in a slave mode. The I<sup>2</sup>C output clock frequency and duty cycle is programmable

via the I<sup>2</sup>C Clock Control Registers. See the description of the I2CSCLL and I2CSCLH registers for details. The output clock pulses have a duty cycle as programmed unless the bus is synchronizing with other SCL clock sources as described above.

### **10.10.8** Timing and control

The timing and control logic generates the timing and control signals for serial byte handling. This logic block provides the shift pulses for I2DAT, enables the comparator, generates and detects START and STOP conditions, receives and transmits acknowledge bits, controls the master and slave modes, contains interrupt request logic, and monitors the I<sup>2</sup>C-bus status.

## 10.10.9 Control register, I2CONSET and I2CONCLR

The I<sup>2</sup>C control register contains bits used to control the following I<sup>2</sup>C block functions: start and restart of a serial transfer, termination of a serial transfer, bit rate, address recognition, and acknowledgment.

The contents of the I<sup>2</sup>C control register may be read as I2CONSET. Writing to I2CONSET will set bits in the I<sup>2</sup>C control register that correspond to ones in the value written. Conversely, writing to I2CONCLR will clear bits in the I<sup>2</sup>C control register that correspond to ones in the value written.

## 10.10.10 Status decoder and status register

The status decoder takes all of the internal status bits and compresses them into a 5-bit code. This code is unique for each I<sup>2</sup>C-bus status. The 5-bit code may be used to generate vector addresses for fast processing of the various service routines. Each service routine processes a particular bus status. There are 26 possible bus states if all four modes of the I<sup>2</sup>C block are used. The 5-bit status code is latched into the five most significant bits of the status register when the serial interrupt flag is set (by hardware) and remains stable until the interrupt flag is cleared by software. The three least significant bits of the status register are always zero. If the status code is used as a vector to service routines, then the routines are displaced by eight address locations. Eight bytes of code is sufficient for most of the service routines (see the software example in this section).

# 10.11 Details of I<sup>2</sup>C operating modes

The four operating modes are:

- Master Transmitter
- Master Receiver
- Slave Receiver
- Slave Transmitter

Data transfers in each mode of operation are shown in <u>Figure 24</u>, <u>Figure 25</u>, <u>Figure 26</u>, <u>Figure 27</u>, and <u>Figure 28</u>. <u>Table 127</u> lists abbreviations used in these figures when describing the I<sup>2</sup>C operating modes.

| Abbreviation | Explanation                             |  |  |  |  |  |
|--------------|-----------------------------------------|--|--|--|--|--|
| S            | START Condition                         |  |  |  |  |  |
| SLA          | 7-bit slave address                     |  |  |  |  |  |
| R            | Read bit (HIGH level at SDA)            |  |  |  |  |  |
| W            | Write bit (LOW level at SDA)            |  |  |  |  |  |
| А            | Acknowledge bit (LOW level at SDA)      |  |  |  |  |  |
| Ā            | Not acknowledge bit (HIGH level at SDA) |  |  |  |  |  |
| Data         | 8-bit data byte                         |  |  |  |  |  |
| Ρ            | STOP condition                          |  |  |  |  |  |

Table 127. Abbreviations used to describe an I<sup>2</sup>C operation

In Figure 24 to Figure 28, circles are used to indicate when the serial interrupt flag is set. The numbers in the circles show the status code held in the I2STAT register. At these points, a service routine must be executed to continue or complete the serial transfer. These service routines are not critical since the serial transfer is suspended until the serial interrupt flag is cleared by software.

When a serial interrupt routine is entered, the status code in I2STAT is used to branch to the appropriate service routine. For each status code, the required software action and details of the following serial transfer are given in tables from Table 129 to Table 135.

#### 10.11.1 Master Transmitter mode

-

-

Symbol

Value

In the master transmitter mode, a number of data bytes are transmitted to a slave receiver (see Figure 24). Before the master transmitter mode can be entered, I2CON must be initialized as follows:

| Table 12 | 28. 12COI | NSET used | to initializ | e Master I | ransmitter | mode |   |
|----------|-----------|-----------|--------------|------------|------------|------|---|
| Bit      | 7         | 6         | 5            | 4          | 3          | 2    | 1 |

| Bit | 7 | 6 | 5 | 4 | 3 | 2 |  |
|-----|---|---|---|---|---|---|--|

STA

0

I2EN

1

The I<sup>2</sup>C rate must also be configured in the I2SCLL and I2SCLH registers. I2EN must be set to logic 1 to enable the  $l^2C$  block. If the AA bit is reset, the  $l^2C$  block will not acknowledge its own slave address or the General Call address in the event of another device becoming master of the bus. In other words, if AA is reset, the I<sup>2</sup>C interface cannot enter a slave mode. STA, STO, and SI must be reset.

STO

0

SI

0

AA

\_

х

UM10415

0

-

The master transmitter mode may now be entered by setting the STA bit. The I<sup>2</sup>C logic will now test the I<sup>2</sup>C-bus and generate a START condition as soon as the bus becomes free. When a START condition is transmitted, the serial interrupt flag (SI) is set, and the status code in the status register (I2STAT) will be 0x08. This status code is used by the interrupt service routine to enter the appropriate state service routine that loads I2DAT with the slave address and the data direction bit (SLA+W). The SI bit in I2CON must then be reset before the serial transfer can continue.

When the slave address and the direction bit have been transmitted and an acknowledgment bit has been received, the serial interrupt flag (SI) is set again, and a number of status codes in I2STAT are possible. There are 0x18, 0x20, or 0x38 for the master mode and also 0x68, 0x78, or 0xB0 if the slave mode was enabled (AA = logic 1). The appropriate action to be taken for each of these status codes is detailed in <u>Table 129</u>. After a Repeated START condition (state 0x10). The I<sup>2</sup>C block may switch to the master receiver mode by loading I2DAT with SLA+R).

**User manual** 

| Status             | Status of the I <sup>2</sup> C-bus       | Application softw        | are re | spons | е  |                                     | Next action taken by I <sup>2</sup> C hardware                                          |  |
|--------------------|------------------------------------------|--------------------------|--------|-------|----|-------------------------------------|-----------------------------------------------------------------------------------------|--|
| Code<br>(I2CSTAT)  | and hardware                             | To/From I2DAT To I2CON   |        |       |    |                                     |                                                                                         |  |
| 12031AT)           |                                          |                          | STA    | STO   | SI | AA                                  |                                                                                         |  |
| 0x08               | A START condition has been transmitted.  | Load SLA+W;<br>clear STA | Х      | 0     | 0  | Х                                   | SLA+W will be transmitted; ACK bit will be received.                                    |  |
| 0x10               | A Repeated START                         | Load SLA+W or            | Х      | 0     | 0  | Х                                   | As above.                                                                               |  |
|                    | condition has been transmitted.          | Load SLA+R;<br>Clear STA | Х      | 0     | 0  | Х                                   | SLA+R will be transmitted; the I <sup>2</sup> C block will be switched to MST/REC mode. |  |
| )x18               | SLA+W has been transmitted; ACK has      | Load data byte or        | 0      | 0     | 0  | Х                                   | Data byte will be transmitted; ACK bit wibe received.                                   |  |
|                    | been received.                           | No I2DAT action<br>or    | 1      | 0     | 0  | Х                                   | Repeated START will be transmitted.                                                     |  |
|                    |                                          | No I2DAT action<br>or    | 0      | 1     | 0  | Х                                   | STOP condition will be transmitted; STC flag will be reset.                             |  |
|                    |                                          | No I2DAT action          | 1      | 1     | 0  | Х                                   | STOP condition followed by a START condition will be transmitted; STO flag wi be reset. |  |
| )x20               | transmitted; NOT ACK                     | Load data byte or        | 0      | 0     | 0  | Х                                   | Data byte will be transmitted; ACK bit wi be received.                                  |  |
| has been received. | No I2DAT action<br>or                    | 1                        | 0      | 0     | Х  | Repeated START will be transmitted. |                                                                                         |  |
|                    |                                          | No I2DAT action<br>or    | 0      | 1     | 0  | Х                                   | STOP condition will be transmitted; STC flag will be reset.                             |  |
|                    |                                          | No I2DAT action          | 1      | 1     | 0  | Х                                   | STOP condition followed by a START condition will be transmitted; STO flag wi be reset. |  |
| 0x28               | Data byte in I2DAT has been transmitted; | Load data byte or        | 0      | 0     | 0  | Х                                   | Data byte will be transmitted; ACK bit wi be received.                                  |  |
|                    | ACK has been received.                   | No I2DAT action or       | 1      | 0     | 0  | Х                                   | Repeated START will be transmitted.                                                     |  |
|                    |                                          | No I2DAT action or       | 0      | 1     | 0  | Х                                   | STOP condition will be transmitted; STC flag will be reset.                             |  |
|                    |                                          | No I2DAT action          | 1      | 1     | 0  | Х                                   | STOP condition followed by a START condition will be transmitted; STO flag wi be reset. |  |
| 0x30               | Data byte in I2DAT has been transmitted; | Load data byte or        | 0      | 0     | 0  | Х                                   | Data byte will be transmitted; ACK bit will be received.                                |  |
|                    | NOT ACK has been<br>received.            | No I2DAT action<br>or    | 1      | 0     | 0  | Х                                   | Repeated START will be transmitted.                                                     |  |
|                    |                                          | No I2DAT action<br>or    | 0      | 1     | 0  | Х                                   | STOP condition will be transmitted; STC flag will be reset.                             |  |
|                    |                                          | No I2DAT action          | 1      | 1     | 0  | Х                                   | STOP condition followed by a START condition will be transmitted; STO flag w be reset.  |  |
| )x38               | Arbitration lost in SLA+R/W or Data      | No I2DAT action<br>or    | 0      | 0     | 0  | Х                                   | I <sup>2</sup> C-bus will be released; not addressed slave will be entered.             |  |
|                    | bytes.                                   | No I2DAT action          | 1      | 0     | 0  | Х                                   | A START condition will be transmitted when the bus becomes free.                        |  |

## Table 129. Master Transmitter mode

**UM10415** 



UM10415

© NXP B.V. 2011. All rights reserved.

## 10.11.2 Master Receiver mode

In the master receiver mode, a number of data bytes are received from a slave transmitter (see Figure 25). The transfer is initialized as in the master transmitter mode. When the START condition has been transmitted, the interrupt service routine must load I2DAT with the 7-bit slave address and the data direction bit (SLA+R). The SI bit in I2CON must then be cleared before the serial transfer can continue.

When the slave address and the data direction bit have been transmitted and an acknowledgment bit has been received, the serial interrupt flag (SI) is set again, and a number of status codes in I2STAT are possible. These are 0x40, 0x48, or 0x38 for the master mode and also 0x68, 0x78, or 0xB0 if the slave mode was enabled (AA = 1). The appropriate action to be taken for each of these status codes is detailed in <u>Table 130</u>. After a Repeated START condition (state 0x10), the I<sup>2</sup>C block may switch to the master transmitter mode by loading I2DAT with SLA+W.

**User manual** 

| Status            | Status of the I <sup>2</sup> C-bus and hardware              | Application softwa    | are re | spons | е  | Next action taken by I <sup>2</sup> C hardware |                                                                                           |
|-------------------|--------------------------------------------------------------|-----------------------|--------|-------|----|------------------------------------------------|-------------------------------------------------------------------------------------------|
| Code<br>(I2CSTAT) |                                                              | To/From I2DAT         | To I2  | CON   |    |                                                |                                                                                           |
| (12031AT)         |                                                              |                       | STA    | STO   | SI | AA                                             |                                                                                           |
| 0x08              | A START condition has been transmitted.                      | Load SLA+R            | Х      | 0     | 0  | Х                                              | SLA+R will be transmitted; ACK bit will be received.                                      |
| 0x10              | A Repeated START                                             | Load SLA+R or         | Х      | 0     | 0  | Х                                              | As above.                                                                                 |
|                   | condition has been transmitted.                              | Load SLA+W            | Х      | 0     | 0  | Х                                              | SLA+W will be transmitted; the I <sup>2</sup> C block will be switched to MST/TRX mode.   |
| 0x38              | Arbitration lost in NOT ACK bit.                             | No I2DAT action<br>or | 0      | 0     | 0  | Х                                              | I <sup>2</sup> C-bus will be released; the I <sup>2</sup> C block wil enter a slave mode. |
|                   |                                                              | No I2DAT action       | 1      | 0     | 0  | Х                                              | A START condition will be transmitted when the bus becomes free.                          |
| 0x40              | SLA+R has been<br>transmitted; ACK has<br>been received.     | No I2DAT action or    | 0      | 0     | 0  | 0                                              | Data byte will be received; NOT ACK bit will be returned.                                 |
|                   |                                                              | No I2DAT action       | 0      | 0     | 0  | 1                                              | Data byte will be received; ACK bit will be returned.                                     |
| 0x48              | SLA+R has been<br>transmitted; NOT ACK<br>has been received. | No I2DAT action or    | 1      | 0     | 0  | Х                                              | Repeated START condition will be transmitted.                                             |
|                   |                                                              | No I2DAT action or    | 0      | 1     | 0  | Х                                              | STOP condition will be transmitted; STO flag will be reset.                               |
|                   |                                                              | No I2DAT action       | 1      | 1     | 0  | Х                                              | STOP condition followed by a START condition will be transmitted; STO flag will be reset. |
| 0x50              | Data byte has been<br>received; ACK has<br>been returned.    | Read data byte or     | 0      | 0     | 0  | 0                                              | Data byte will be received; NOT ACK bit will be returned.                                 |
|                   |                                                              | Read data byte        | 0      | 0     | 0  | 1                                              | Data byte will be received; ACK bit will be returned.                                     |
| 0x58              | Data byte has been received; NOT ACK                         | Read data byte or     | 1      | 0     | 0  | Х                                              | Repeated START condition will be transmitted.                                             |
|                   | has been returned.                                           | Read data byte or     | 0      | 1     | 0  | Х                                              | STOP condition will be transmitted; STO flag will be reset.                               |
|                   |                                                              | Read data byte        | 1      | 1     | 0  | Х                                              | STOP condition followed by a START condition will be transmitted; STO flag will be reset. |

## Table 130. Master Receiver mode

# UM10415

#### Chapter 10: EM773 I2C-bus interface



## 10.11.3 Slave Receiver mode

Value

-

In the slave receiver mode, a number of data bytes are received from a master transmitter (see <u>Figure 26</u>). To initiate the slave receiver mode, I2ADR and I2CON must be loaded as follows:

0

1

| Bit    | 7 | 6 | 5  | 4           | 3           | 2 | 1 | 0  |
|--------|---|---|----|-------------|-------------|---|---|----|
| Symbol |   |   | OW | n slave 7-t | oit address |   |   | GC |

The upper 7 bits are the address to which the I<sup>2</sup>C block will respond when addressed by a master. If the LSB (GC) is set, the I<sup>2</sup>C block will respond to the General Call address (0x00); otherwise it ignores the General Call address.

| Table 132 |   | INSET and | 12CTCON | SET used t | o initializ | e Slave Re | ceiver mo | ae |  |
|-----------|---|-----------|---------|------------|-------------|------------|-----------|----|--|
| Bit       | 7 | 6         | 5       | 4          | 3           | 2          | 1         | 0  |  |
| Symbol    | - | I2EN      | STA     | STO        | SI          | AA         | -         | -  |  |

0

### Table 132. I2C0CONSET and I2C1CONSET used to initialize Slave Receiver mode

The I<sup>2</sup>C-bus rate settings do not affect the I<sup>2</sup>C block in the slave mode. I2EN must be set to logic 1 to enable the I<sup>2</sup>C block. The AA bit must be set to enable the I<sup>2</sup>C block to acknowledge its own slave address or the General Call address. STA, STO, and SI must be reset.

0

1

-

-

When I2ADR and I2CON have been initialized, the I<sup>2</sup>C block waits until it is addressed by its own slave address followed by the data direction bit which must be "0" (W) for the I<sup>2</sup>C block to operate in the slave receiver mode. After its own slave address and the W bit have been received, the serial interrupt flag (SI) is set and a valid status code can be read from I2STAT. This status code is used to vector to a state service routine. The appropriate action to be taken for each of these status codes is detailed in <u>Table 133</u>. The slave receiver mode may also be entered if arbitration is lost while the I<sup>2</sup>C block is in the master mode (see status 0x68 and 0x78).

If the AA bit is reset during a transfer, the I<sup>2</sup>C block will return a not acknowledge (logic 1) to SDA after the next received data byte. While AA is reset, the I<sup>2</sup>C block does not respond to its own slave address or a General Call address. However, the I<sup>2</sup>C-bus is still monitored and address recognition may be resumed at any time by setting AA. This means that the AA bit may be used to temporarily isolate the I<sup>2</sup>C block from the I<sup>2</sup>C-bus.

# UM10415

#### Chapter 10: EM773 I2C-bus interface

| Status            | Status of the I <sup>2</sup> C-bus                                      | Application softw     | are re | spons | е  | Next action taken by I <sup>2</sup> C hardware |                                                                                                                                                                                                                |
|-------------------|-------------------------------------------------------------------------|-----------------------|--------|-------|----|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Code<br>(I2CSTAT) | and hardware                                                            | To/From I2DAT         | To I2  | CON   |    |                                                |                                                                                                                                                                                                                |
|                   |                                                                         |                       | STA    | STO   | SI | AA                                             |                                                                                                                                                                                                                |
| 0x60              | Own SLA+W has<br>been received; ACK<br>has been returned.               | No I2DAT action or    | Х      | 0     | 0  | 0                                              | Data byte will be received and NOT ACK will be returned.                                                                                                                                                       |
|                   |                                                                         | No I2DAT action       | Х      | 0     | 0  | 1                                              | Data byte will be received and ACK will be returned.                                                                                                                                                           |
| 0x68              | Arbitration lost in SLA+R/W as master;                                  | No I2DAT action<br>or | Х      | 0     | 0  | 0                                              | Data byte will be received and NOT ACK will be returned.                                                                                                                                                       |
|                   | Own SLA+W has<br>been received, ACK<br>returned.                        | No I2DAT action       | Х      | 0     | 0  | 1                                              | Data byte will be received and ACK will be returned.                                                                                                                                                           |
| 0x70              | General call address<br>(0x00) has been                                 | No I2DAT action<br>or | Х      | 0     | 0  | 0                                              | Data byte will be received and NOT ACK will be returned.                                                                                                                                                       |
|                   | received; ACK has been returned.                                        | No I2DAT action       | Х      | 0     | 0  | 1                                              | Data byte will be received and ACK will be returned.                                                                                                                                                           |
| 0x78              | Arbitration lost in SLA+R/W as master;                                  | No I2DAT action<br>or | Х      | 0     | 0  | 0                                              | Data byte will be received and NOT ACK will be returned.                                                                                                                                                       |
|                   | General call address<br>has been received,<br>ACK has been<br>returned. | No I2DAT action       | Х      | 0     | 0  | 1                                              | Data byte will be received and ACK will be returned.                                                                                                                                                           |
| 0x80              | Previously addressed with own SLV                                       | Read data byte or     | Х      | 0     | 0  | 0                                              | Data byte will be received and NOT ACK will be returned.                                                                                                                                                       |
|                   | address; DATA has<br>been received; ACK<br>has been returned.           | Read data byte        | Х      | 0     | 0  | 1                                              | Data byte will be received and ACK will be returned.                                                                                                                                                           |
| 0x88              | Previously addressed<br>with own SLA; DATA<br>byte has been             | Read data byte or     | 0      | 0     | 0  | 0                                              | Switched to not addressed SLV mode; no recognition of own SLA or General call address.                                                                                                                         |
|                   | received; NOT ACK has been returned.                                    | Read data byte or     | 0      | 0     | 0  | 1                                              | Switched to not addressed SLV mode;<br>Own SLA will be recognized; General call<br>address will be recognized if<br>I2ADR[0] = logic 1.                                                                        |
|                   |                                                                         | Read data byte or     | 1      | 0     | 0  | 0                                              | Switched to not addressed SLV mode; no recognition of own SLA or General call address. A START condition will be transmitted when the bus becomes free.                                                        |
|                   |                                                                         | Read data byte        | 1      | 0     | 0  | 1                                              | Switched to not addressed SLV mode;<br>Own SLA will be recognized; General call<br>address will be recognized if<br>I2ADR[0] = logic 1. A START condition<br>will be transmitted when the bus becomes<br>free. |
| 0x90              | Previously addressed with General Call;                                 | Read data byte or     | Х      | 0     | 0  | 0                                              | Data byte will be received and NOT ACK will be returned.                                                                                                                                                       |
|                   | DATA byte has been<br>received; ACK has<br>been returned.               | Read data byte        | Х      | 0     | 0  | 1                                              | Data byte will be received and ACK will be returned.                                                                                                                                                           |

#### Table 133. Slave Receiver mode

| Status<br>Code<br>(I2CSTAT) | Status of the I <sup>2</sup> C-bus and hardware                                                                               | Application softw  | are re | spons | е  | Next action taken by I <sup>2</sup> C hardware |                                                                                                                                                                                                                |
|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------|--------------------|--------|-------|----|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                             |                                                                                                                               | To/From I2DAT      | To I2  | CON   |    |                                                |                                                                                                                                                                                                                |
|                             |                                                                                                                               |                    | STA    | STO   | SI | AA                                             |                                                                                                                                                                                                                |
| 0x98                        | Previously addressed<br>with General Call;<br>DATA byte has been                                                              | Read data byte or  | 0      | 0     | 0  | 0                                              | Switched to not addressed SLV mode; no recognition of own SLA or General call address.                                                                                                                         |
|                             | received; NOT ACK has been returned.                                                                                          | Read data byte or  | 0      | 0     | 0  | 1                                              | Switched to not addressed SLV mode;<br>Own SLA will be recognized; General call<br>address will be recognized if<br>I2ADR[0] = logic 1.                                                                        |
|                             |                                                                                                                               | Read data byte or  | 1      | 0     | 0  | 0                                              | Switched to not addressed SLV mode; no recognition of own SLA or General call address. A START condition will be transmitted when the bus becomes free.                                                        |
|                             |                                                                                                                               | Read data byte     | 1      | 0     | 0  | 1                                              | Switched to not addressed SLV mode;<br>Own SLA will be recognized; General call<br>address will be recognized if<br>I2ADR[0] = logic 1. A START condition<br>will be transmitted when the bus becomes<br>free. |
| 0xA0                        | A STOP condition or<br>Repeated START<br>condition has been<br>received while still<br>addressed as<br>SLV/REC or<br>SLV/TRX. | No STDAT action or | 0      | 0     | 0  | 0                                              | Switched to not addressed SLV mode; no recognition of own SLA or General call address.                                                                                                                         |
|                             |                                                                                                                               | No STDAT action or | 0      | 0     | 0  | 1                                              | Switched to not addressed SLV mode;<br>Own SLA will be recognized; General call<br>address will be recognized if<br>I2ADR[0] = logic 1.                                                                        |
|                             |                                                                                                                               | No STDAT action or | 1      | 0     | 0  | 0                                              | Switched to not addressed SLV mode; no<br>recognition of own SLA or General call<br>address. A START condition will be<br>transmitted when the bus becomes free.                                               |
|                             |                                                                                                                               | No STDAT action    | 1      | 0     | 0  | 1                                              | Switched to not addressed SLV mode;<br>Own SLA will be recognized; General call<br>address will be recognized if<br>I2ADR[0] = logic 1. A START condition<br>will be transmitted when the bus becomes<br>free. |

#### Table 133. Slave Receiver mode ...continued

# UM10415

#### Chapter 10: EM773 I2C-bus interface



UM10415

## 10.11.4 Slave Transmitter mode

In the slave transmitter mode, a number of data bytes are transmitted to a master receiver (see Figure 27). Data transfer is initialized as in the slave receiver mode. When I2ADR and I2CON have been initialized, the I<sup>2</sup>C block waits until it is addressed by its own slave address followed by the data direction bit which must be "1" (R) for the I<sup>2</sup>C block to operate in the slave transmitter mode. After its own slave address and the R bit have been received, the serial interrupt flag (SI) is set and a valid status code can be read from I2STAT. This status code is used to vector to a state service routine, and the appropriate action to be taken for each of these status codes is detailed in Table 134. The slave transmitter mode may also be entered if arbitration is lost while the I<sup>2</sup>C block is in the master mode (see state 0xB0).

If the AA bit is reset during a transfer, the I<sup>2</sup>C block will transmit the last byte of the transfer and enter state 0xC0 or 0xC8. The I<sup>2</sup>C block is switched to the not addressed slave mode and will ignore the master receiver if it continues the transfer. Thus the master receiver receives all 1s as serial data. While AA is reset, the I<sup>2</sup>C block does not respond to its own slave address or a General Call address. However, the I<sup>2</sup>C-bus is still monitored, and address recognition may be resumed at any time by setting AA. This means that the AA bit may be used to temporarily isolate the I<sup>2</sup>C block from the I<sup>2</sup>C-bus.

| Status            | Status of the I <sup>2</sup> C-bus                                                | Application softw     | are re | spons | е  |    | Next action taken by I <sup>2</sup> C hardware                                                                                                                                                                 |
|-------------------|-----------------------------------------------------------------------------------|-----------------------|--------|-------|----|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Code<br>(I2CSTAT) | and hardware                                                                      | To/From I2DAT         | To I2  | CON   |    |    |                                                                                                                                                                                                                |
|                   |                                                                                   |                       | STA    | STO   | SI | AA |                                                                                                                                                                                                                |
| 0xA8              | A8 Own SLA+R has been<br>received; ACK has<br>been returned.                      | Load data byte or     | Х      | 0     | 0  | 0  | Last data byte will be transmitted and ACK bit will be received.                                                                                                                                               |
|                   |                                                                                   | Load data byte        | Х      | 0     | 0  | 1  | Data byte will be transmitted; ACK will be received.                                                                                                                                                           |
| 0xB0              | Arbitration lost in SLA+R/W as master;                                            | Load data byte or     | Х      | 0     | 0  | 0  | Last data byte will be transmitted and ACK bit will be received.                                                                                                                                               |
|                   | Own SLA+R has been received, ACK has been returned.                               | Load data byte        | Х      | 0     | 0  | 1  | Data byte will be transmitted; ACK bit will be received.                                                                                                                                                       |
| 0xB8              | Data byte in I2DAT<br>has been transmitted;<br>ACK has been<br>received.          | Load data byte or     | Х      | 0     | 0  | 0  | Last data byte will be transmitted and ACK bit will be received.                                                                                                                                               |
|                   |                                                                                   | Load data byte        | Х      | 0     | 0  | 1  | Data byte will be transmitted; ACK bit will be received.                                                                                                                                                       |
| 0xC0              | 0xC0 Data byte in I2DAT<br>has been transmitted;<br>NOT ACK has been<br>received. | No I2DAT action or    | 0      | 0     | 0  | 0  | Switched to not addressed SLV mode; no recognition of own SLA or General call address.                                                                                                                         |
|                   |                                                                                   | No I2DAT action<br>or | 0      | 0     | 0  | 1  | Switched to not addressed SLV mode;<br>Own SLA will be recognized; General call<br>address will be recognized if<br>I2ADR[0] = logic 1.                                                                        |
|                   |                                                                                   | No I2DAT action or    | 1      | 0     | 0  | 0  | Switched to not addressed SLV mode; no recognition of own SLA or General call address. A START condition will be transmitted when the bus becomes free.                                                        |
|                   |                                                                                   | No I2DAT action       | 1      | 0     | 0  | 1  | Switched to not addressed SLV mode;<br>Own SLA will be recognized; General call<br>address will be recognized if<br>I2ADR[0] = logic 1. A START condition<br>will be transmitted when the bus becomes<br>free. |
| 0xC8              | Last data byte in<br>I2DAT has been<br>transmitted (AA = 0);                      | No I2DAT action or    | 0      | 0     | 0  | 0  | Switched to not addressed SLV mode; no recognition of own SLA or General call address.                                                                                                                         |
|                   | ACK has been received.                                                            | No I2DAT action or    | 0      | 0     | 0  | 1  | Switched to not addressed SLV mode;<br>Own SLA will be recognized; General call<br>address will be recognized if<br>I2ADR[0] = logic 1.                                                                        |
|                   |                                                                                   | No I2DAT action or    | 1      | 0     | 0  | 0  | Switched to not addressed SLV mode; no recognition of own SLA or General call address. A START condition will be transmitted when the bus becomes free.                                                        |
|                   |                                                                                   | No I2DAT action       | 1      | 0     | 0  | 01 | Switched to not addressed SLV mode;<br>Own SLA will be recognized; General call<br>address will be recognized if<br>I2ADR.0 = logic 1. A START condition will<br>be transmitted when the bus becomes<br>free.  |

#### Table 134. Slave Transmitter mode



## 10.11.5 Miscellaneous states

There are two I2STAT codes that do not correspond to a defined I<sup>2</sup>C hardware state (see Table 135). These are discussed below.

#### 10.11.5.1 I2STAT = 0xF8

This status code indicates that no relevant information is available because the serial interrupt flag, SI, is not yet set. This occurs between other states and when the I<sup>2</sup>C block is not involved in a serial transfer.

#### 10.11.5.2 I2STAT = 0x00

This status code indicates that a bus error has occurred during an I<sup>2</sup>C serial transfer. A bus error is caused when a START or STOP condition occurs at an illegal position in the format frame. Examples of such illegal positions are during the serial transfer of an address byte, a data byte, or an acknowledge bit. A bus error may also be caused when external interference disturbs the internal I<sup>2</sup>C block signals. When a bus error occurs, SI is set. To recover from a bus error, the STO flag must be set and SI must be cleared. This

causes the I<sup>2</sup>C block to enter the "not addressed" slave mode (a defined state) and to clear the STO flag (no other bits in I2CON are affected). The SDA and SCL lines are released (a STOP condition is not transmitted).

#### Table 135. Miscellaneous States

| Status            | Status of the I <sup>2</sup> C-bus                                                                                                                                                                                             | Application softw | are re | spons  | е       | Next action taken by I <sup>2</sup> C hardware |                                                                                                                                                                                                                 |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------|--------|---------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Code<br>(I2CSTAT) | and hardware                                                                                                                                                                                                                   | To/From I2DAT     | To I2  | CON    |         |                                                |                                                                                                                                                                                                                 |
| (12031AT)         |                                                                                                                                                                                                                                |                   | STA    | STO    | SI      | AA                                             |                                                                                                                                                                                                                 |
| 0xF8              | No relevant state<br>information available;<br>SI = 0.                                                                                                                                                                         | No I2DAT action   | N      | o 12CC | ON acti | ion                                            | Wait or proceed current transfer.                                                                                                                                                                               |
| 0x00              | Bus error during MST<br>or selected slave<br>modes, due to an<br>illegal START or<br>STOP condition. State<br>0x00 can also occur<br>when interference<br>causes the I <sup>2</sup> C block<br>to enter an undefined<br>state. | No I2DAT action   | 0      | 1      | 0       | X                                              | Only the internal hardware is affected in<br>the MST or addressed SLV modes. In all<br>cases, the bus is released and the I <sup>2</sup> C<br>block is switched to the not addressed<br>SLV mode. STO is reset. |

### **10.11.6** Some special cases

The I<sup>2</sup>C hardware has facilities to handle the following special cases that may occur during a serial transfer:

- · Simultaneous Repeated START conditions from two masters
- Data transfer after loss of arbitration
- Forced access to the I<sup>2</sup>C-bus
- I<sup>2</sup>C-bus obstructed by a LOW level on SCL or SDA
- Bus error

#### 10.11.6.1 Simultaneous Repeated START conditions from two masters

A Repeated START condition may be generated in the master transmitter or master receiver modes. A special case occurs if another master simultaneously generates a Repeated START condition (see <u>Figure 28</u>). Until this occurs, arbitration is not lost by either master since they were both transmitting the same data.

If the I<sup>2</sup>C hardware detects a Repeated START condition on the I<sup>2</sup>C-bus before generating a Repeated START condition itself, it will release the bus, and no interrupt request is generated. If another master frees the bus by generating a STOP condition, the I<sup>2</sup>C block will transmit a normal START condition (state 0x08), and a retry of the total serial data transfer can commence.



### 10.11.6.2 Data transfer after loss of arbitration

Arbitration may be lost in the master transmitter and master receiver modes (see <u>Figure 22</u>). Loss of arbitration is indicated by the following states in I2STAT; 0x38, 0x68, 0x78, and 0xB0 (see <u>Figure 24</u> and <u>Figure 25</u>).

If the STA flag in I2CON is set by the routines which service these states, then, if the bus is free again, a START condition (state 0x08) is transmitted without intervention by the CPU, and a retry of the total serial transfer can commence.

## 10.11.6.3 Forced access to the I<sup>2</sup>C-bus

In some applications, it may be possible for an uncontrolled source to cause a bus hang-up. In such situations, the problem may be caused by interference, temporary interruption of the bus or a temporary short-circuit between SDA and SCL.

If an uncontrolled source generates a superfluous START or masks a STOP condition, then the I<sup>2</sup>C-bus stays busy indefinitely. If the STA flag is set and bus access is not obtained within a reasonable amount of time, then a forced access to the I<sup>2</sup>C-bus is possible. This is achieved by setting the STO flag while the STA flag is still set. No STOP condition is transmitted. The I<sup>2</sup>C hardware behaves as if a STOP condition was received and is able to transmit a START condition. The STO flag is cleared by hardware (see Figure 29).



## 10.11.6.4 I<sup>2</sup>C-bus obstructed by a LOW level on SCL or SDA

An I<sup>2</sup>C-bus hang-up can occur if either the SDA or SCL line is held LOW by any device on the bus. If the SCL line is obstructed (pulled LOW) by a device on the bus, no further serial transfer is possible, and the problem must be resolved by the device that is pulling the SCL bus line LOW.

Typically, the SDA line may be obstructed by another device on the bus that has become out of synchronization with the current bus master by either missing a clock, or by sensing a noise pulse as a clock. In this case, the problem can be solved by transmitting additional clock pulses on the SCL line (see Figure 30). The I<sup>2</sup>C interface does not include a dedicated timeout timer to detect an obstructed bus, but this can be implemented using another timer in the system. When detected, software can force clocks (up to 9 may be required) on SCL until SDA is released by the offending device. At that point, the slave may still be out of synchronization, so a START should be generated to insure that all I<sup>2</sup>C peripherals are synchronized.



#### 10.11.6.5 Bus error

A bus error occurs when a START or STOP condition is detected at an illegal position in the format frame. Examples of illegal positions are during the serial transfer of an address byte, a data bit, or an acknowledge bit.

The I<sup>2</sup>C hardware only reacts to a bus error when it is involved in a serial transfer either as a master or an addressed slave. When a bus error is detected, the I<sup>2</sup>C block immediately switches to the not addressed slave mode, releases the SDA and SCL lines, sets the interrupt flag, and loads the status register with 0x00. This status code may be used to vector to a state service routine which either attempts the aborted serial transfer again or simply recovers from the error condition as shown in <u>Table 135</u>.

## **10.11.7** I<sup>2</sup>C state service routines

This section provides examples of operations that must be performed by various I<sup>2</sup>C state service routines. This includes:

- Initialization of the I<sup>2</sup>C block after a Reset.
- I<sup>2</sup>C Interrupt Service
- The 26 state service routines providing support for all four I<sup>2</sup>C operating modes.

**User manual** 

## 10.11.8 Initialization

In the initialization example, the I<sup>2</sup>C block is enabled for both master and slave modes. For each mode, a buffer is used for transmission and reception. The initialization routine performs the following functions:

- I2ADR is loaded with the part's own slave address and the General Call bit (GC)
- The I<sup>2</sup>C interrupt enable and interrupt priority bits are set
- The slave mode is enabled by simultaneously setting the I2EN and AA bits in I2CON and the serial clock frequency (for master modes) is defined by is defined by loading the I2SCLH and I2SCLL registers. The master routines must be started in the main program.

The I<sup>2</sup>C hardware now begins checking the I<sup>2</sup>C-bus for its own slave address and General Call. If the General Call or the own slave address is detected, an interrupt is requested and I2STAT is loaded with the appropriate state information.

## 10.11.9 I<sup>2</sup>C interrupt service

When the I<sup>2</sup>C interrupt is entered, I2STAT contains a status code which identifies one of the 26 state services to be executed.

### 10.11.10 The state service routines

Each state routine is part of the I<sup>2</sup>C interrupt routine and handles one of the 26 states.

#### **10.11.11** Adapting state services to an application

The state service examples show the typical actions that must be performed in response to the 26  $I^2C$  state codes. If one or more of the four  $I^2C$  operating modes are not used, the associated state services can be omitted, as long as care is taken that the those states can never occur.

In an application, it may be desirable to implement some kind of timeout during I<sup>2</sup>C operations, in order to trap an inoperative bus or a lost service routine.

## **10.12 Software example**

#### **10.12.1** Initialization routine

Example to initialize I<sup>2</sup>C Interface as a Slave and/or Master.

- 1. Load I2ADR with own Slave Address, enable General Call recognition if needed.
- 2. Enable I<sup>2</sup>C interrupt.
- 3. Write 0x44 to I2CONSET to set the I2EN and AA bits, enabling Slave functions. For Master only functions, write 0x40 to I2CONSET.

## 10.12.2 Start Master Transmit function

Begin a Master Transmit operation by setting up the buffer, pointer, and data count, then initiating a START.

1. Initialize Master data counter.

All information provided in this document is subject to legal disclaimers.

UM10415

- 2. Set up the Slave Address to which data will be transmitted, and add the Write bit.
- 3. Write 0x20 to I2CONSET to set the STA bit.
- 4. Set up data to be transmitted in Master Transmit buffer.
- 5. Initialize the Master data counter to match the length of the message being sent.
- 6. Exit

### **10.12.3 Start Master Receive function**

Begin a Master Receive operation by setting up the buffer, pointer, and data count, then initiating a START.

- 1. Initialize Master data counter.
- 2. Set up the Slave Address to which data will be transmitted, and add the Read bit.
- 3. Write 0x20 to I2CONSET to set the STA bit.
- 4. Set up the Master Receive buffer.
- 5. Initialize the Master data counter to match the length of the message to be received.
- 6. Exit

### **10.12.4** I<sup>2</sup>C interrupt routine

Determine the I<sup>2</sup>C state and which state routine will be used to handle it.

- 1. Read the I<sup>2</sup>C status from I2STA.
- 2. Use the status value to branch to one of 26 possible state routines.

## 10.12.5 Non mode specific states

#### 10.12.5.1 State: 0x00

Bus Error. Enter not addressed Slave mode and release bus.

- 1. Write 0x14 to I2CONSET to set the STO and AA bits.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

#### 10.12.5.2 Master States

State 08 and State 10 are for both Master Transmit and Master Receive modes. The R/W bit decides whether the next state is within Master Transmit mode or Master Receive mode.

#### 10.12.5.3 State: 0x08

A START condition has been transmitted. The Slave Address + R/W bit will be transmitted, an ACK bit will be received.

- 1. Write Slave Address with R/W bit to I2DAT.
- 2. Write 0x04 to I2CONSET to set the AA bit.
- 3. Write 0x08 to I2CONCLR to clear the SI flag.
- 4. Set up Master Transmit mode data buffer.

**User manual** 

- 5. Set up Master Receive mode data buffer.
- 6. Initialize Master data counter.
- 7. Exit

### 10.12.5.4 State: 0x10

A Repeated START condition has been transmitted. The Slave Address + R/W bit will be transmitted, an ACK bit will be received.

- 1. Write Slave Address with R/W bit to I2DAT.
- 2. Write 0x04 to I2CONSET to set the AA bit.
- 3. Write 0x08 to I2CONCLR to clear the SI flag.
- 4. Set up Master Transmit mode data buffer.
- 5. Set up Master Receive mode data buffer.
- 6. Initialize Master data counter.
- 7. Exit

### 10.12.6 Master Transmitter states

#### 10.12.6.1 State: 0x18

Previous state was State 8 or State 10, Slave Address + Write has been transmitted, ACK has been received. The first data byte will be transmitted, an ACK bit will be received.

- 1. Load I2DAT with first data byte from Master Transmit buffer.
- 2. Write 0x04 to I2CONSET to set the AA bit.
- 3. Write 0x08 to I2CONCLR to clear the SI flag.
- 4. Increment Master Transmit buffer pointer.
- 5. Exit

#### 10.12.6.2 State: 0x20

Slave Address + Write has been transmitted, NOT ACK has been received. A STOP condition will be transmitted.

- 1. Write 0x14 to I2CONSET to set the STO and AA bits.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

#### 10.12.6.3 State: 0x28

Data has been transmitted, ACK has been received. If the transmitted data was the last data byte then transmit a STOP condition, otherwise transmit the next data byte.

- 1. Decrement the Master data counter, skip to step 5 if not the last data byte.
- 2. Write 0x14 to I2CONSET to set the STO and AA bits.
- 3. Write 0x08 to I2CONCLR to clear the SI flag.
- 4. Exit
- 5. Load I2DAT with next data byte from Master Transmit buffer.

- 6. Write 0x04 to I2CONSET to set the AA bit.
- 7. Write 0x08 to I2CONCLR to clear the SI flag.
- 8. Increment Master Transmit buffer pointer
- 9. Exit

#### 10.12.6.4 State: 0x30

Data has been transmitted, NOT ACK received. A STOP condition will be transmitted.

- 1. Write 0x14 to I2CONSET to set the STO and AA bits.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

#### 10.12.6.5 State: 0x38

Arbitration has been lost during Slave Address + Write or data. The bus has been released and not addressed Slave mode is entered. A new START condition will be transmitted when the bus is free again.

- 1. Write 0x24 to I2CONSET to set the STA and AA bits.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

#### **10.12.7 Master Receive states**

#### 10.12.7.1 State: 0x40

Previous state was State 08 or State 10. Slave Address + Read has been transmitted, ACK has been received. Data will be received and ACK returned.

- 1. Write 0x04 to I2CONSET to set the AA bit.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

#### 10.12.7.2 State: 0x48

Slave Address + Read has been transmitted, NOT ACK has been received. A STOP condition will be transmitted.

- 1. Write 0x14 to I2CONSET to set the STO and AA bits.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

#### 10.12.7.3 State: 0x50

Data has been received, ACK has been returned. Data will be read from I2DAT. Additional data will be received. If this is the last data byte then NOT ACK will be returned, otherwise ACK will be returned.

- 1. Read data byte from I2DAT into Master Receive buffer.
- 2. Decrement the Master data counter, skip to step 5 if not the last data byte.
- 3. Write 0x0C to I2CONCLR to clear the SI flag and the AA bit.

- 4. Exit
- 5. Write 0x04 to I2CONSET to set the AA bit.
- 6. Write 0x08 to I2CONCLR to clear the SI flag.
- 7. Increment Master Receive buffer pointer
- 8. Exit

#### 10.12.7.4 State: 0x58

Data has been received, NOT ACK has been returned. Data will be read from I2DAT. A STOP condition will be transmitted.

- 1. Read data byte from I2DAT into Master Receive buffer.
- 2. Write 0x14 to I2CONSET to set the STO and AA bits.
- 3. Write 0x08 to I2CONCLR to clear the SI flag.
- 4. Exit

### 10.12.8 Slave Receiver states

#### 10.12.8.1 State: 0x60

Own Slave Address + Write has been received, ACK has been returned. Data will be received and ACK returned.

- 1. Write 0x04 to I2CONSET to set the AA bit.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Set up Slave Receive mode data buffer.
- 4. Initialize Slave data counter.
- 5. Exit

#### 10.12.8.2 State: 0x68

Arbitration has been lost in Slave Address and R/W bit as bus Master. Own Slave Address + Write has been received, ACK has been returned. Data will be received and ACK will be returned. STA is set to restart Master mode after the bus is free again.

- 1. Write 0x24 to I2CONSET to set the STA and AA bits.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Set up Slave Receive mode data buffer.
- 4. Initialize Slave data counter.
- 5. Exit.

### 10.12.8.3 State: 0x70

General call has been received, ACK has been returned. Data will be received and ACK returned.

- 1. Write 0x04 to I2CONSET to set the AA bit.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Set up Slave Receive mode data buffer.

**User manual** 

- 4. Initialize Slave data counter.
- 5. Exit

### 10.12.8.4 State: 0x78

Arbitration has been lost in Slave Address + R/W bit as bus Master. General call has been received and ACK has been returned. Data will be received and ACK returned. STA is set to restart Master mode after the bus is free again.

- 1. Write 0x24 to I2CONSET to set the STA and AA bits.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Set up Slave Receive mode data buffer.
- 4. Initialize Slave data counter.
- 5. Exit

### 10.12.8.5 State: 0x80

Previously addressed with own Slave Address. Data has been received and ACK has been returned. Additional data will be read.

- 1. Read data byte from I2DAT into the Slave Receive buffer.
- 2. Decrement the Slave data counter, skip to step 5 if not the last data byte.
- 3. Write 0x0C to I2CONCLR to clear the SI flag and the AA bit.
- 4. Exit.
- 5. Write 0x04 to I2CONSET to set the AA bit.
- 6. Write 0x08 to I2CONCLR to clear the SI flag.
- 7. Increment Slave Receive buffer pointer.
- 8. Exit

#### 10.12.8.6 State: 0x88

Previously addressed with own Slave Address. Data has been received and NOT ACK has been returned. Received data will not be saved. Not addressed Slave mode is entered.

- 1. Write 0x04 to I2CONSET to set the AA bit.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

## 10.12.8.7 State: 0x90

Previously addressed with General Call. Data has been received, ACK has been returned. Received data will be saved. Only the first data byte will be received with ACK. Additional data will be received with NOT ACK.

- 1. Read data byte from I2DAT into the Slave Receive buffer.
- 2. Write 0x0C to I2CONCLR to clear the SI flag and the AA bit.
- 3. Exit

#### 10.12.8.8 State: 0x98

Previously addressed with General Call. Data has been received, NOT ACK has been returned. Received data will not be saved. Not addressed Slave mode is entered.

- 1. Write 0x04 to I2CONSET to set the AA bit.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

#### 10.12.8.9 State: 0xA0

A STOP condition or Repeated START has been received, while still addressed as a Slave. Data will not be saved. Not addressed Slave mode is entered.

- 1. Write 0x04 to I2CONSET to set the AA bit.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

## 10.12.9 Slave Transmitter states

#### 10.12.9.1 State: 0xA8

Own Slave Address + Read has been received, ACK has been returned. Data will be transmitted, ACK bit will be received.

- 1. Load I2DAT from Slave Transmit buffer with first data byte.
- 2. Write 0x04 to I2CONSET to set the AA bit.
- 3. Write 0x08 to I2CONCLR to clear the SI flag.
- 4. Set up Slave Transmit mode data buffer.
- 5. Increment Slave Transmit buffer pointer.
- 6. Exit

#### 10.12.9.2 State: 0xB0

Arbitration lost in Slave Address and R/W bit as bus Master. Own Slave Address + Read has been received, ACK has been returned. Data will be transmitted, ACK bit will be received. STA is set to restart Master mode after the bus is free again.

- 1. Load I2DAT from Slave Transmit buffer with first data byte.
- 2. Write 0x24 to I2CONSET to set the STA and AA bits.
- 3. Write 0x08 to I2CONCLR to clear the SI flag.
- 4. Set up Slave Transmit mode data buffer.
- 5. Increment Slave Transmit buffer pointer.
- 6. Exit

#### 10.12.9.3 State: 0xB8

Data has been transmitted, ACK has been received. Data will be transmitted, ACK bit will be received.

1. Load I2DAT from Slave Transmit buffer with data byte.

**User manual** 

- 2. Write 0x04 to I2CONSET to set the AA bit.
- 3. Write 0x08 to I2CONCLR to clear the SI flag.
- 4. Increment Slave Transmit buffer pointer.
- 5. Exit

### 10.12.9.4 State: 0xC0

Data has been transmitted, NOT ACK has been received. Not addressed Slave mode is entered.

- 1. Write 0x04 to I2CONSET to set the AA bit.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit.

#### 10.12.9.5 State: 0xC8

The last data byte has been transmitted, ACK has been received. Not addressed Slave mode is entered.

- 1. Write 0x04 to I2CONSET to set the AA bit.
- 2. Write 0x08 to I2CONCLR to clear the SI flag.
- 3. Exit

**User manual** 

# **UM10415**

Chapter 11: EM773 SPI0 with SSP

Rev. 2 - 7 December 2011

**User manual** 

# 11.1 How to read this chapter

The SPI block is identical for all EM773 parts.

**Remark:** The SPI block includes the full SSP feature set, and all register names use the SSP prefix.

# **11.2 Basic configuration**

The SPI0 is configured using the following registers:

- Pins: The SPI pins must be configured in the IOCONFIG register block. In addition, use the IOCON\_LOC register (see <u>Section 6.4.2</u>) to select a location for the SCK0 function.
- 2. Power: In the SYSAHBCLKCTRL register, set bit 11 and bit 18 (Table 17).
- 3. Peripheral clock: Enable the SPI0 peripheral clock by writing to the SSP0CLKDIV registers (Section 3.4.15).
- Reset: Before accessing the SPI blocks, ensure that the SSP\_RST\_N bits (bit 0 and bit 2) in the PRESETCTRL register (<u>Table 5</u>) is set to 1. This de-asserts the reset signal to the SPI blocks.

# **11.3 Features**

- Compatible with Motorola SPI, 4-wire TI SSI, and National Semiconductor Microwire buses.
- Synchronous Serial Communication.
- Supports master or slave operation.
- Eight-frame FIFOs for both transmit and receive.
- 4-bit to 16-bit frame.

# **11.4 General description**

The SPI/SSP is a Synchronous Serial Port (SSP) controller capable of operation on a SPI, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. Data transfers are in principle full duplex, with frames of 4 bits to 16 bits of data flowing from the master to the slave and from the slave to the master. In practice it is often the case that only one of these data flows carries meaningful data.

The EM773 has one SPI/Synchronous Serial Port controller.

### **11.5 Pin description**

| Pin   | Туре |      | ce pin<br>function |                | Pin description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------|------|------|--------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| name  |      | SPI  | SSI                | Microwire      | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| SCK0  | I/O  | SCK  | CLK                | SK             | Serial Clock. SCK/CLK/SK is a clock signal used<br>to synchronize the transfer of data. It is driven by<br>the master and received by the slave. When<br>SPI/SSP interface is used, the clock is<br>programmable to be active-high or active-low,<br>otherwise it is always active-high. SCK only<br>switches during a data transfer. Any other time, th<br>SPI/SSP interface either holds it in its inactive stat<br>or does not drive it (leaves it in high-impedance<br>state).                                                                                                                                                                                                                                                                                                                                                                                                      |
| SSELO | I/O  | SSEL | FS                 | CS             | Frame Sync/Slave Select. When the SPI/SSP<br>interface is a bus master, it drives this signal to an<br>active state before the start of serial data and ther<br>releases it to an inactive state after the data has<br>been sent. The active state of this signal can be<br>high or low depending upon the selected bus and<br>mode. When the SPI/SSP interface is a bus slave<br>this signal qualifies the presence of data from the<br>Master according to the protocol in use.<br>When there is just one bus master and one bus<br>slave, the Frame Sync or Slave Select signal from<br>the Master can be connected directly to the slave<br>corresponding input. When there is more than one<br>slave on the bus, further qualification of their Fram<br>Select/Slave Select inputs will typically be<br>necessary to prevent more than one slave from<br>responding to a transfer. |
| MISOO | I/O  | MISO | DR(M)<br>DX(S)     | SI(M)<br>SO(S) | Master In Slave Out. The MISO signal transfers<br>serial data from the slave to the master. When the<br>SPI/SSP is a slave, serial data is output on this<br>signal. When the SPI/SSP is a master, it clocks in<br>serial data from this signal. When the SPI/SSP is<br>slave and is not selected by FS/SSEL, it does not<br>drive this signal (leaves it in high-impedance state                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| MOSI0 | I/O  | MOSI | DX(M)<br>DR(S)     | SO(M)<br>SI(S) | <b>Master Out Slave In.</b> The MOSI signal transfers serial data from the master to the slave. When the SPI/SSP is a master, it outputs serial data on this signal. When the SPI/SSP is a slave, it clocks in serial data from this signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

**Remark:** The SCK0 function is multiplexed to two locations on the HVQFN package. Use the IOCON\_LOC register (see <u>Section 6.4.2</u>) to select a physical location for the SCK0 function in addition to selecting the function in the IOCON registers.

### **11.6 Clocking and power control**

The SPI block is gated by the AHBCLKCTRL register (see <u>Table 17</u>). The peripheral SPI clock, which is used by the SPI clock divider and prescaler, is controlled by the SSP0CLKDIV registers (see <u>Section 3.4.15</u>).

The SPI0\_PCLK clocks can be disabled in SSP0CLKDIV registers (see <u>Section 3.4.15</u>), and the SPI blocks can be disabled in the AHBCLKCTRL register (<u>Table 17</u>) for power savings.

**Remark:** Before accessing the SPI blocks, ensure that the SSP0\_RST\_N bit (bit 0) in the PRESETCTRL register (<u>Table 5</u>) is set to 1. This de-asserts the reset signal to the SSP block.

### **11.7 Register description**

The register addresses of the SPI controllers are shown in Table 137.

**Remark:** Register names use the SSP prefix to indicate that the SPI controllers have full SSP capabilities.

| Name     | Access | Address<br>offset | Description                                                                     | Reset<br>Value <mark>[1]</mark> |
|----------|--------|-------------------|---------------------------------------------------------------------------------|---------------------------------|
| SSP0CR0  | R/W    | 0x000             | Control Register 0. Selects the serial clock rate, bus type, and data size.     | 0                               |
| SSP0CR1  | R/W    | 0x004             | Control Register 1. Selects master/slave and other modes.                       | 0                               |
| SSP0DR   | R/W    | 0x008             | Data Register. Writes fill the transmit FIFO, and reads empty the receive FIFO. | 0                               |
| SSP0SR   | RO     | 0x00C             | Status Register                                                                 | 0x0000<br>0003                  |
| SSP0CPSR | R/W    | 0x010             | Clock Prescale Register                                                         | 0                               |
| SSP0IMSC | R/W    | 0x014             | Interrupt Mask Set and Clear Register                                           | 0                               |
| SSPORIS  | RO     | 0x018             | Raw Interrupt Status Register                                                   | 0x0000<br>0008                  |
| SSPOMIS  | RO     | 0x01C             | Masked Interrupt Status Register                                                | 0                               |
| SSPOICR  | WO     | 0x020             | SSPICR Interrupt Clear Register                                                 | NA                              |

#### Table 137. Register overview: SPI0 (base address 0x4004 0000)

[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

### 11.7.1 SPI/SSP Control Register 0

This register controls the basic operation of the SPI/SSP controller.

| Bit   | Symbol | Value | Description                                                                                                                                                                                                                       | Reset<br>Value |
|-------|--------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 3:0   | DSS    |       | Data Size Select. This field controls the number of bits transferred in each frame. Values 0000-0010 are not supported and should not be used.                                                                                    | 0000           |
|       |        | 0011  | 4-bit transfer                                                                                                                                                                                                                    |                |
|       |        | 0100  | 5-bit transfer                                                                                                                                                                                                                    |                |
|       |        | 0101  | 6-bit transfer                                                                                                                                                                                                                    |                |
|       |        | 0110  | 7-bit transfer                                                                                                                                                                                                                    |                |
|       |        | 0111  | 8-bit transfer                                                                                                                                                                                                                    |                |
|       |        | 1000  | 9-bit transfer                                                                                                                                                                                                                    |                |
|       |        | 1001  | 10-bit transfer                                                                                                                                                                                                                   |                |
|       |        | 1010  | 11-bit transfer                                                                                                                                                                                                                   |                |
|       |        | 1011  | 12-bit transfer                                                                                                                                                                                                                   |                |
|       |        | 1100  | 13-bit transfer                                                                                                                                                                                                                   |                |
|       |        | 1101  | 14-bit transfer                                                                                                                                                                                                                   |                |
|       |        | 1110  | 15-bit transfer                                                                                                                                                                                                                   |                |
|       |        | 1111  | 16-bit transfer                                                                                                                                                                                                                   |                |
| 5:4   | FRF    |       | Frame Format.                                                                                                                                                                                                                     | 00             |
|       |        | 00    | SPI                                                                                                                                                                                                                               |                |
|       |        | 01    | ТІ                                                                                                                                                                                                                                |                |
|       |        | 10    | Microwire                                                                                                                                                                                                                         |                |
|       |        | 11    | This combination is not supported and should not be used.                                                                                                                                                                         |                |
| 6     | CPOL   |       | Clock Out Polarity. This bit is only used in SPI mode.                                                                                                                                                                            | 0              |
|       |        | 0     | SPI controller maintains the bus clock low between frames.                                                                                                                                                                        |                |
|       |        | 1     | SPI controller maintains the bus clock high between frames.                                                                                                                                                                       |                |
| 7     | CPHA   |       | Clock Out Phase. This bit is only used in SPI mode.                                                                                                                                                                               | 0              |
|       |        | 0     | SPI controller captures serial data on the first clock transition<br>of the frame, that is, the transition <b>away from</b> the inter-frame<br>state of the clock line.                                                           |                |
|       |        | 1     | SPI controller captures serial data on the second clock transition of the frame, that is, the transition <b>back to</b> the inter-frame state of the clock line.                                                                  |                |
| 15:8  | SCR    |       | Serial Clock Rate. The number of prescaler-output clocks per bit on the bus, minus one. Given that CPSDVSR is the prescale divider, and the APB clock PCLK clocks the prescaler, the bit frequency is PCLK / (CPSDVSR × [SCR+1]). | 0x00           |
| 31:16 | -      | -     | Reserved                                                                                                                                                                                                                          | -              |

Table 138: SPI/SSP Control Register 0 (SSP0CR0 - address 0x4004 0000) bit description

### 11.7.2 SPI/SSP0 Control Register 1

This register controls certain aspects of the operation of the SPI/SSP controller.

| Bit  | Symbol | Value | Description                                                                                                                                                                                                                  | Reset<br>Value |
|------|--------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 0    | LBM    |       | Loop Back Mode.                                                                                                                                                                                                              | 0              |
|      |        | 0     | During normal operation.                                                                                                                                                                                                     |                |
|      |        | 1     | Serial input is taken from the serial output (MOSI or MISO) rather than the serial input pin (MISO or MOSI respectively).                                                                                                    |                |
| 1    | SSE    |       | SPI Enable.                                                                                                                                                                                                                  | 0              |
|      |        | 0     | The SPI controller is disabled.                                                                                                                                                                                              |                |
|      |        | 1     | The SPI controller will interact with other devices on the serial bus. Software should write the appropriate control information to the other SPI/SSP registers and interrupt controller registers, before setting this bit. |                |
| 2    | MS     |       | Master/Slave Mode.This bit can only be written when the SSE bit is 0.                                                                                                                                                        | 0              |
|      |        | 0     | The SPI controller acts as a master on the bus, driving the SCLK, MOSI, and SSEL lines and receiving the MISO line.                                                                                                          |                |
|      |        | 1     | The SPI controller acts as a slave on the bus, driving MISO line and receiving SCLK, MOSI, and SSEL lines.                                                                                                                   |                |
| 3    | SOD    |       | Slave Output Disable. This bit is relevant only in slave mode ( $MS = 1$ ). If it is 1, this blocks this SPI controller from driving the transmit data line (MISO).                                                          | 0              |
| 31:4 | -      |       | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                                                           | NA             |

#### Table 139: SPI/SSP Control Register 1 (SSP0CR1 - address 0x4004 0004) bit description

**User** manual

### 11.7.3 SPI/SSP Data Register

Software can write data to be transmitted to this register and read data that has been received.

| Table 140: | SPI/SSP Data | Register (S | SSP0DR - | address (  | 0x4004 0008 | ) bit descriptio | n |
|------------|--------------|-------------|----------|------------|-------------|------------------|---|
|            |              |             |          | uuui 033 ( | 074004 0000 | , bit acourptio  |   |

| Bit   | Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Reset Value |
|-------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 15:0  | DATA   | Write: software can write data to be sent in a future frame to this register whenever the TNF bit in the Status register is 1, indicating that the Tx FIFO is not full. If the Tx FIFO was previously empty and the SPI controller is not busy on the bus, transmission of the data will begin immediately. Otherwise the data written to this register will be sent as soon as all previous data has been sent (and received). If the data length is less than 16 bit, software must right-justify the data written to this register. | 0x0000      |
|       |        | <b>Read:</b> software can read data from this register whenever the RNE bit in the Status register is 1, indicating that the Rx FIFO is not empty. When software reads this register, the SPI controller returns data from the least recent frame in the Rx FIFO. If the data length is less than 16 bit, the data is right-justified in this field with higher order bits filled with 0s.                                                                                                                                             |             |
| 31:16 | -      | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -           |

### 11.7.4 SPI/SSP Status Register

This read-only register reflects the current status of the SPI controller.

| Bit  | Symbol | Description                                                                                                                        | <b>Reset Value</b> |
|------|--------|------------------------------------------------------------------------------------------------------------------------------------|--------------------|
| 0    | TFE    | Transmit FIFO Empty. This bit is 1 is the Transmit FIFO is empty, 0 if not.                                                        | 1                  |
| 1    | TNF    | Transmit FIFO Not Full. This bit is 0 if the Tx FIFO is full, 1 if not.                                                            | 1                  |
| 2    | RNE    | Receive FIFO Not Empty. This bit is 0 if the Receive FIFO is empty, 1 if not.                                                      | 0                  |
| 3    | RFF    | Receive FIFO Full. This bit is 1 if the Receive FIFO is full, 0 if not.                                                            | 0                  |
| 4    | BSY    | Busy. This bit is 0 if the SPI controller is idle, 1 if it is currently sending/receiving a frame and/or the Tx FIFO is not empty. | 0                  |
| 31:5 | -      | Reserved, user software should not write ones to reserved bits.<br>The value read from a reserved bit is not defined.              | NA                 |

#### Table 141: SPI/SSP Status Register (SSP0SR - address 0x4004 000C) bit description

### 11.7.5 SPI/SSP Clock Prescale Register

This register controls the factor by which the Prescaler divides the SPI peripheral clock SPI\_PCLK to yield the prescaler clock that is, in turn, divided by the SCR factor in the SSPCR0 registers, to determine the bit clock.

|      | descrip | otion                                                                                                                         |             |
|------|---------|-------------------------------------------------------------------------------------------------------------------------------|-------------|
| Bit  | Symbol  | Description                                                                                                                   | Reset Value |
| 7:0  | CPSDVSR | This even value between 2 and 254, by which SPI_PCLK is divided to yield the prescaler output clock. Bit 0 always reads as 0. | 0           |
| 31:8 | -       | Reserved.                                                                                                                     | -           |

Table 142: SPI/SSP Clock Prescale Register (SSP0CPSR - address 0x4004 0010) bit description

**Important:** the SSPnCPSR value must be properly initialized, or the SPI controller will not be able to transmit data correctly.

In Slave mode, the SPI clock rate provided by the master must not exceed 1/12 of the SPI peripheral clock selected in <u>Section 3.4.15</u>. The content of the SSPnCPSR register is not relevant.

In master mode,  $CPSDVSR_{min} = 2$  or larger (even numbers only).

### 11.7.6 SPI/SSP Interrupt Mask Set/Clear Register

This register controls whether each of the four possible interrupt conditions in the SPI controller are enabled. Note that ARM uses the word "masked" in the opposite sense from classic computer terminology, in which "masked" meant "disabled". ARM uses the word "masked" to mean "enabled". To avoid confusion we will not use the word "masked".

Table 143: SPI/SSP Interrupt Mask Set/Clear register (SSP0IMSC - address 0x4004 0014) bit description

|      | uesci  | iption                                                                                                                                                                                                                                                                                                                                                           |                |
|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| Bit  | Symbol | Description                                                                                                                                                                                                                                                                                                                                                      | Reset<br>Value |
| 0    | RORIM  | Software should set this bit to enable interrupt when a Receive<br>Overrun occurs, that is, when the Rx FIFO is full and another frame is<br>completely received. The ARM spec implies that the preceding frame<br>data is overwritten by the new frame data when this occurs.                                                                                   | 0              |
| 1    | RTIM   | Software should set this bit to enable interrupt when a Receive<br>Timeout condition occurs. A Receive Timeout occurs when the Rx<br>FIFO is not empty, and no has not been read for a "timeout period".<br>The timeout period is the same for master and slave modes and is<br>determined by the SSP bit rate: 32 bits at PCLK / (CPSDVSR $\times$<br>[SCR+1]). | 0              |
| 2    | RXIM   | Software should set this bit to enable interrupt when the Rx FIFO is at least half full.                                                                                                                                                                                                                                                                         | 0              |
| 3    | TXIM   | Software should set this bit to enable interrupt when the Tx FIFO is at least half empty.                                                                                                                                                                                                                                                                        | 0              |
| 31:4 | -      | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                                                                                                                                                                                               | NA             |
|      |        |                                                                                                                                                                                                                                                                                                                                                                  |                |

### 11.7.7 SPI/SSP Raw Interrupt Status Register

This read-only register contains a 1 for each interrupt condition that is asserted, regardless of whether or not the interrupt is enabled in the SSPIMSC registers.

**User manual** 

| descrip |        | description                                                                                                                                                                                                                      |             |  |  |  |
|---------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|--|
| Bit     | Symbol | Description                                                                                                                                                                                                                      | Reset Value |  |  |  |
| 0       | RORRIS | This bit is 1 if another frame was completely received while the RxFIFO was full. The ARM spec implies that the preceding frame data is overwritten by the new frame data when this occurs.                                      | 0           |  |  |  |
| 1       | RTRIS  | This bit is 1 if the Rx FIFO is not empty, and has not been read for a "timeout period". The timeout period is the same for master and slave modes and is determined by the SSP bit rate: 32 bits at PCLK / (CPSDVSR × [SCR+1]). | 0           |  |  |  |
| 2       | RXRIS  | This bit is 1 if the Rx FIFO is at least half full.                                                                                                                                                                              | 0           |  |  |  |
| 3       | TXRIS  | This bit is 1 if the Tx FIFO is at least half empty.                                                                                                                                                                             | 1           |  |  |  |
| 31:4    | -      | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                                                               | NA          |  |  |  |

## Table 144: SPI/SSP Raw Interrupt Status register (SSP0RIS - address 0x4004 0018) bit description

### 11.7.8 SPI/SSP Masked Interrupt Status Register

This read-only register contains a 1 for each interrupt condition that is asserted and enabled in the SSPIMSC registers. When an SPI interrupt occurs, the interrupt service routine should read this register to determine the cause(s) of the interrupt.

# Table 145: SPI/SSP Masked Interrupt Status register (SSP0MIS - address 0x4004 001C) bit description

|      | acourt | ption                                                                                                                                                                                                                                                                          |             |
|------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| Bit  | Symbol | Description                                                                                                                                                                                                                                                                    | Reset Value |
| 0    | RORMIS | This bit is 1 if another frame was completely received while the RxFIFO was full, and this interrupt is enabled.                                                                                                                                                               | 0           |
| 1    | RTMIS  | This bit is 1 if the Rx FIFO is not empty, has not been read for<br>a "timeout period", and this interrupt is enabled. The timeout<br>period is the same for master and slave modes and is<br>determined by the SSP bit rate: 32 bits at PCLK / (CPSDVSR<br>$\times$ [SCR+1]). | 0           |
| 2    | RXMIS  | This bit is 1 if the Rx FIFO is at least half full, and this interrupt is enabled.                                                                                                                                                                                             | 0           |
| 3    | TXMIS  | This bit is 1 if the Tx FIFO is at least half empty, and this interrupt is enabled.                                                                                                                                                                                            | 0           |
| 31:4 | -      | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                                                                                                             | NA          |

### 11.7.9 SPI/SSP Interrupt Clear Register

Software can write one or more one(s) to this write-only register, to clear the corresponding interrupt condition(s) in the SPI controller. Note that the other two interrupt conditions can be cleared by writing or reading the appropriate FIFO or disabled by clearing the corresponding bit in SSPIMSC registers.

### Chapter 11: EM773 SPI0 with SSP

| Table 146: SPI/SSP interru | int Clear Register (SSP0ICE  | ? - address 0x4004 0020 | ) bit description |
|----------------------------|------------------------------|-------------------------|-------------------|
|                            | ipi olear negister (oor vior |                         | j bit description |

| Bit  | Symbol | Description                                                                                                                                                                                                                                                               | Reset Value |
|------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 0    | RORIC  | Writing a 1 to this bit clears the "frame was received when RxFIFO was full" interrupt.                                                                                                                                                                                   | NA          |
| 1    | RTIC   | Writing a 1 to this bit clears the Rx FIFO was not empty and<br>has not been read for a timeout period interrupt. The timeout<br>period is the same for master and slave modes and is<br>determined by the SSP bit rate: 32 bits at PCLK / (CPSDVSR<br>$\times$ [SCR+1]). | NA          |
| 31:2 | -      | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                                                                                                        | NA          |

### **11.8 Functional description**

#### **11.8.1** Texas Instruments synchronous serial frame format

Figure 31 shows the 4-wire Texas Instruments synchronous serial frame format supported by the SPI module.



For device configured as a master in this mode, CLK and FS are forced LOW, and the transmit data line DX is in 3-state mode whenever the SSP is idle. Once the bottom entry of the transmit FIFO contains data, FS is pulsed HIGH for one CLK period. The value to be transmitted is also transferred from the transmit FIFO to the serial shift register of the transmit logic. On the next rising edge of CLK, the MSB of the 4-bit to 16-bit data frame is shifted out on the DX pin. Likewise, the MSB of the received data is shifted onto the DR pin by the off-chip serial slave device.

UM10415

Both the SSP and the off-chip serial slave device then clock each data bit into their serial shifter on the falling edge of each CLK. The received data is transferred from the serial shifter to the receive FIFO on the first rising edge of CLK after the LSB has been latched.

#### 11.8.2 SPI frame format

The SPI interface is a four-wire interface where the SSEL signal behaves as a slave select. The main feature of the SPI format is that the inactive state and phase of the SCK signal are programmable through the CPOL and CPHA bits within the SSPCR0 control register.

#### 11.8.2.1 Clock Polarity (CPOL) and Phase (CPHA) control

When the CPOL clock polarity control bit is LOW, it produces a steady state low value on the SCK pin. If the CPOL clock polarity control bit is HIGH, a steady state high value is placed on the CLK pin when data is not being transferred.

The CPHA control bit selects the clock edge that captures data and allows it to change state. It has the most impact on the first bit transmitted by either allowing or not allowing a clock transition before the first data capture edge. When the CPHA phase control bit is LOW, data is captured on the first clock edge transition. If the CPHA clock phase control bit is HIGH, data is captured on the second clock edge transition.

#### 11.8.2.2 SPI format with CPOL=0,CPHA=0

Single and continuous transmission signal sequences for SPI format with CPOL = 0, CPHA = 0 are shown in Figure 32.



In this configuration, during idle periods:

- The CLK signal is forced LOW.
- SSEL is forced HIGH.
- The transmit MOSI/MISO pad is in high impedance.

If the SPI/SSP is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the SSEL master signal being driven LOW. This causes slave data to be enabled onto the MISO input line of the master. Master's MOSI is enabled.

One half SCK period later, valid master data is transferred to the MOSI pin. Now that both the master and slave data have been set, the SCK master clock pin goes HIGH after one further half SCK period.

The data is captured on the rising and propagated on the falling edges of the SCK signal.

In the case of a single word transmission, after all bits of the data word have been transferred, the SSEL line is returned to its idle HIGH state one SCK period after the last bit has been captured.

However, in the case of continuous back-to-back transmissions, the SSEL signal must be pulsed HIGH between each data word transfer. This is because the slave select pin freezes the data in its serial peripheral register and does not allow it to be altered if the CPHA bit is logic zero. Therefore the master device must raise the SSEL pin of the slave device between each data transfer to enable the serial peripheral data write. On completion of the continuous transfer, the SSEL pin is returned to its idle state one SCK period after the last bit has been captured.

#### 11.8.2.3 SPI format with CPOL=0,CPHA=1

The transfer signal sequence for SPI format with CPOL = 0, CPHA = 1 is shown in Figure 33, which covers both single and continuous transfers.



In this configuration, during idle periods:

- The CLK signal is forced LOW.
- SSEL is forced HIGH.
- The transmit MOSI/MISO pad is in high impedance.

If the SPI/SSP is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the SSEL master signal being driven LOW. Master's MOSI pin is enabled. After a further one half SCK period, both master and slave valid data is enabled onto their respective transmission lines. At the same time, the SCK is enabled with a rising edge transition.

Data is then captured on the falling edges and propagated on the rising edges of the SCK signal.

In the case of a single word transfer, after all bits have been transferred, the SSEL line is returned to its idle HIGH state one SCK period after the last bit has been captured.

For continuous back-to-back transfers, the SSEL pin is held LOW between successive data words and termination is the same as that of the single word transfer.

#### 11.8.2.4 SPI format with CPOL = 1,CPHA = 0

Single and continuous transmission signal sequences for SPI format with CPOL=1, CPHA=0 are shown in Figure 34.



In this configuration, during idle periods:

- The CLK signal is forced HIGH.
- SSEL is forced HIGH.
- The transmit MOSI/MISO pad is in high impedance.

If the SPI/SSP is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the SSEL master signal being driven LOW, which causes slave data to be immediately transferred onto the MISO line of the master. Master's MOSI pin is enabled.

One half period later, valid master data is transferred to the MOSI line. Now that both the master and slave data have been set, the SCK master clock pin becomes LOW after one further half SCK period. This means that data is captured on the falling edges and be propagated on the rising edges of the SCK signal.

In the case of a single word transmission, after all bits of the data word are transferred, the SSEL line is returned to its idle HIGH state one SCK period after the last bit has been captured.

However, in the case of continuous back-to-back transmissions, the SSEL signal must be pulsed HIGH between each data word transfer. This is because the slave select pin freezes the data in its serial peripheral register and does not allow it to be altered if the CPHA bit is logic zero. Therefore the master device must raise the SSEL pin of the slave device between each data transfer to enable the serial peripheral data write. On completion of the continuous transfer, the SSEL pin is returned to its idle state one SCK period after the last bit has been captured.

#### 11.8.2.5 SPI format with CPOL = 1,CPHA = 1

The transfer signal sequence for SPI format with CPOL = 1, CPHA = 1 is shown in Figure 35, which covers both single and continuous transfers.



In this configuration, during idle periods:

- The CLK signal is forced HIGH.
- SSEL is forced HIGH.
- The transmit MOSI/MISO pad is in high impedance.

If the SPI/SSP is enabled and there is valid data within the transmit FIFO, the start of transmission is signified by the SSEL master signal being driven LOW. Master's MOSI is enabled. After a further one half SCK period, both master and slave data are enabled onto their respective transmission lines. At the same time, the SCK is enabled with a falling edge transition. Data is then captured on the rising edges and propagated on the falling edges of the SCK signal.

After all bits have been transferred, in the case of a single word transmission, the SSEL line is returned to its idle HIGH state one SCK period after the last bit has been captured. For continuous back-to-back transmissions, the SSEL pins remains in its active LOW state, until the final bit of the last word has been captured, and then returns to its idle state as described above. In general, for continuous back-to-back transfers the SSEL pin is held LOW between successive data words and termination is the same as that of the single word transfer.

### 11.8.3 Semiconductor Microwire frame format

<u>Figure 36</u> shows the Microwire frame format for a single frame. <u>Figure 37</u> shows the same format when back-to-back frames are transmitted.





Microwire format is very similar to SPI format, except that transmission is half-duplex instead of full-duplex, using a master-slave message passing technique. Each serial transmission begins with an 8-bit control word that is transmitted from the SPI/SSP to the off-chip slave device. During this transmission, no incoming data is received by the SPI/SSP. After the message has been sent, the off-chip slave decodes it and, after waiting one serial clock after the last bit of the 8-bit control message has been sent, responds with the required data. The returned data is 4 to 16 bit in length, making the total frame length anywhere from 13 to 25 bits.

In this configuration, during idle periods:

- The SK signal is forced LOW.
- CS is forced HIGH.
- The transmit data line SO is arbitrarily forced LOW.

© NXP B.V. 2011. All rights reserved.

UM10415

A transmission is triggered by writing a control byte to the transmit FIFO. The falling edge of CS causes the value contained in the bottom entry of the transmit FIFO to be transferred to the serial shift register of the transmit logic, and the MSB of the 8-bit control frame to be shifted out onto the SO pin. CS remains LOW for the duration of the frame transmission. The SI pin remains tristated during this transmission.

The off-chip serial slave device latches each control bit into its serial shifter on the rising edge of each SK. After the last bit is latched by the slave device, the control byte is decoded during a one clock wait-state, and the slave responds by transmitting data back to the SPI/SSP. Each bit is driven onto SI line on the falling edge of SK. The SPI/SSP in turn latches each bit on the rising edge of SK. At the end of the frame, for single transfers, the CS signal is pulled HIGH one clock period after the last bit has been latched in the receive serial shifter, that causes the data to be transferred to the receive FIFO.

**Note:** The off-chip slave device can tristate the receive line either on the falling edge of SK after the LSB has been latched by the receive shiftier, or when the CS pin goes HIGH.

For continuous transfers, data transmission begins and ends in the same manner as a single transfer. However, the CS line is continuously asserted (held LOW) and transmission of data occurs back to back. The control byte of the next frame follows directly after the LSB of the received data from the current frame. Each of the received values is transferred from the receive shifter on the falling edge SK, after the LSB of the frame has been latched into the SPI/SSP.

# 11.8.3.1 Setup and hold time requirements on CS with respect to SK in Microwire mode

In the Microwire mode, the SPI/SSP slave samples the first bit of receive data on the rising edge of SK after CS has gone LOW. Masters that drive a free-running SK must ensure that the CS signal has sufficient setup and hold margins with respect to the rising edge of SK.

Figure 38 illustrates these setup and hold time requirements. With respect to the SK rising edge on which the first bit of receive data is to be sampled by the SPI/SSP slave, CS must have a setup of at least two times the period of SK on which the SPI/SSP operates. With respect to the SK rising edge previous to this edge, CS must have a hold of at least one SK period.



Chapter 12: EM773 16-bit counter/timer (CT16B0)

Rev. 2 - 7 December 2011

**User manual** 

### 12.1 How to read this chapter

The 16-bit timer block is identical for all EM773 parts.

### **12.2 Basic configuration**

The CT16B0 is configured using the following registers:

- 1. Pins: The CT16B0 pins must be configured in the IOCONFIG register block (Section 6.4.1).
- Power and peripheral clock: In the SYSAHBCLKCTRL register, set bit 7 and bit 8 (Table 17).

### 12.3 Features

- One 16-bit counter/timer with a programmable 16-bit prescaler.
- Counter or timer operation.
- One 16-bit capture channel that can take a snapshot of the timer value when an input signal transitions. A capture event may also optionally generate an interrupt.
- Four 16-bit match registers that allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Up to three (CT16B0) external outputs corresponding to match registers with the following capabilities:
  - Set LOW on match.
  - Set HIGH on match.
  - Toggle on match.
  - Do nothing on match.
- For each timer, up to four match registers can be configured as PWM allowing to use up to three match outputs as single edge controlled PWM outputs.

### **12.4 Applications**

- Interval timer for counting internal events
- Pulse Width Demodulator via capture input
- Free-running timer
- Pulse Width Modulator via match outputs

### **12.5 Description**

Each Counter/timer is designed to count cycles of the peripheral clock (PCLK) or an externally supplied clock and can optionally generate interrupts or perform other actions at specified timer values based on four match registers. Each counter/timer also includes one capture input to trap the timer value when an input signal transitions, optionally generating an interrupt.

In PWM mode, three match registers on CT16B0 can be used to provide a single-edge controlled PWM output on the match output pins. It is recommended to use the match registers that are not pinned out to control the PWM cycle length.

### **12.6 Pin description**

Table 147 gives a brief summary of each of the counter/timer related pins.

| Pin             | Туре   | Description                                                                                                                                                                                                                                                                                           |
|-----------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CT16B0_CAP0     | Input  | Capture Signal:<br>A transition on a capture pin can be configured to load the Capture Register with the<br>value in the counter/timer and optionally generate an interrupt.                                                                                                                          |
|                 |        | Counter/Timer block can select a capture signal as a clock source instead of the PCLK derived clock. For more details see <u>Section 12.8.11</u> .                                                                                                                                                    |
| CT16B0_MAT[2:0] | Output | External Match Outputs of CT16B0:<br>When a match register of CT16B0 (MR3:0) equals the timer counter (TC), this output<br>can either toggle, go LOW, go HIGH, or do nothing. The External Match Register<br>(EMR) and the PWM Control Register (PWMCON) control the functionality of this<br>output. |

#### Table 147. Counter/timer pin description

### 12.7 Clocking and power control

The peripheral clocks (PCLK) to the 16-bit timers are provided by the system clock (see <u>Figure 3</u>). These clocks can be disabled through bit 7 and 8 in the AHBCLKCTRL register (Table 17) for power savings.

### **12.8 Register description**

The 16-bit counter/timer0 contains the registers shown in <u>Table 148</u>. More detailed descriptions follow.

#### Table 148. Register overview: 16-bit counter/timer 0 CT16B0 (base address 0x4000 C000)

| Name        | Access | Address<br>offset | Description                                                                                                                                                                                                                                      | Reset<br>value <mark>[1]</mark> |
|-------------|--------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| TMR16B0IR   | R/W    | 0x000             | Interrupt Register (IR). The IR can be written to clear interrupts. The IR can be read to identify which of five possible interrupt sources are pending.                                                                                         | 0                               |
| TMR16B0TCR  | R/W    | 0x004             | Timer Control Register (TCR). The TCR is used to control the Timer<br>Counter functions. The Timer Counter can be disabled or reset through<br>the TCR.                                                                                          | 0                               |
| TMR16B0TC   | R/W    | 0x008             | Timer Counter (TC). The 16-bit TC is incremented every PR+1 cycles of PCLK. The TC is controlled through the TCR.                                                                                                                                | 0                               |
| TMR16B0PR   | R/W    | 0x00C             | Prescale Register (PR). When the Prescale Counter (below) is equal to this value, the next clock increments the TC and clears the PC.                                                                                                            | 0                               |
| TMR16B0PC   | R/W    | 0x010             | Prescale Counter (PC). The 16-bit PC is a counter which is incremented to the value stored in PR. When the value in PR is reached, the TC is incremented and the PC is cleared. The PC is observable and controllable through the bus interface. | 0                               |
| TMR16B0MCR  | R/W    | 0x014             | Match Control Register (MCR). The MCR is used to control if an interrupt is generated and if the TC is reset when a Match occurs.                                                                                                                | 0                               |
| TMR16B0MR0  | R/W    | 0x018             | Match Register 0 (MR0). MR0 can be enabled through the MCR to reset the TC, stop both the TC and PC, and/or generate an interrupt every time MR0 matches the TC.                                                                                 | 0                               |
| TMR16B0MR1  | R/W    | 0x01C             | Match Register 1 (MR1). See MR0 description.                                                                                                                                                                                                     | 0                               |
| TMR16B0MR2  | R/W    | 0x020             | Match Register 2 (MR2). See MR0 description.                                                                                                                                                                                                     | 0                               |
| TMR16B0MR3  | R/W    | 0x024             | Match Register 3 (MR3). See MR0 description.                                                                                                                                                                                                     | 0                               |
| TMR16B0CCR  | R/W    | 0x028             | Capture Control Register (CCR). The CCR controls which edges of the capture inputs are used to load the Capture Registers and whether or not an interrupt is generated when a capture takes place.                                               | 0                               |
| TMR16B0CR0  | RO     | 0x02C             | Capture Register 0 (CR0). CR0 is loaded with the value of TC when there is an event on the CT16B0_CAP0 input.                                                                                                                                    | 0                               |
| TMR16B0EMR  | R/W    | 0x03C             | External Match Register (EMR). The EMR controls the match function and the external match pins CT16B0_MAT[2:0].                                                                                                                                  | 0                               |
| -           | -      | 0x040 -<br>0x06C  | reserved                                                                                                                                                                                                                                         | -                               |
| TMR16B0CTCR | R/W    | 0x070             | Count Control Register (CTCR). The CTCR selects between Timer and Counter mode, and in Counter mode selects the signal and edge(s) for counting.                                                                                                 | 0                               |
| TMR16B0PWMC | R/W    | 0x074             | PWM Control Register (PWMCON). The PWMCON enables PWM mode for the external match pins CT16B0_MAT[2:0].                                                                                                                                          | 0                               |

[1] Reset value reflects the data stored in used bits only. It does not include reserved bits content.

### 12.8.1 Interrupt Register (TMR16B0IR)

The Interrupt Register (IR) consists of four bits for the match interrupts and one bit for the capture interrupt. If an interrupt is generated then the corresponding bit in the IR will be HIGH. Otherwise, the bit will be LOW. Writing a logic one to the corresponding IR bit will reset the interrupt. Writing a zero has no effect.

Chapter 12: EM773 16-bit counter/timer (CT16B0)

| Table 14 | Table 149. Interrupt Register (TMR TOBOR - address 0x4000 C000) bit description |                                             |             |  |
|----------|---------------------------------------------------------------------------------|---------------------------------------------|-------------|--|
| Bit      | Symbol                                                                          | Description                                 | Reset value |  |
| 0        | MR0 Interrupt                                                                   | Interrupt flag for match channel 0.         | 0           |  |
| 1        | MR1 Interrupt                                                                   | Interrupt flag for match channel 1.         | 0           |  |
| 2        | MR2 Interrupt                                                                   | Interrupt flag for match channel 2.         | 0           |  |
| 3        | MR3 Interrupt                                                                   | Interrupt flag for match channel 3.         | 0           |  |
| 4        | CR0 Interrupt                                                                   | Interrupt flag for capture channel 0 event. | 0           |  |
| 31:5     | -                                                                               | Reserved                                    | -           |  |
|          |                                                                                 |                                             |             |  |

#### Table 149. Interrupt Register (TMR16B0IR - address 0x4000 C000) bit description

### 12.8.2 Timer Control Register (TMR16B0TCR)

The Timer Control Register (TCR) is used to control the operation of the counter/timer.

| Bit  | Symbol         | Description                                                                                                                                                                          | Reset value |
|------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 0    | Counter Enable | When one, the Timer Counter and Prescale Counter are<br>enabled for counting. When zero, the counters are<br>disabled.                                                               | 0           |
| 1    | Counter Reset  | When one, the Timer Counter and the Prescale Counter<br>are synchronously reset on the next positive edge of<br>PCLK. The counters remain reset until TCR[1] is<br>returned to zero. | 0           |
| 31:2 | -              | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                   | NA          |

#### Table 150. Timer Control Register (TMR16B0TCR - address 0x4000 C004) bit description

### 12.8.3 Timer Counter (TMR16B0TC - address 0x4000 C008)

The 16-bit Timer Counter is incremented when the Prescale Counter reaches its terminal count. Unless it is reset before reaching its upper limit, the TC will count up through the value 0x0000 FFFF and then wrap back to the value 0x0000 0000. This event does not cause an interrupt, but a Match register can be used to detect an overflow if needed.

### 12.8.4 Prescale Register (TMR16B0PR - address 0x4000 C00C)

The 16-bit Prescale Register specifies the maximum value for the Prescale Counter.

### 12.8.5 Prescale Counter register (TMR16B0PC - address 0x4000 C010)

The 16-bit Prescale Counter controls division of PCLK by some constant value before it is applied to the Timer Counter. This allows control of the relationship between the resolution of the timer and the maximum time before the timer overflows. The Prescale Counter is incremented on every PCLK. When it reaches the value stored in the Prescale Register, the Timer Counter is incremented, and the Prescale Counter is reset on the next PCLK. This causes the TC to increment on every PCLK when PR = 0, every 2 PCLKs when PR = 1, etc.

### 12.8.6 Match Control Register (TMR16B0MCR)

The Match Control Register is used to control what operations are performed when one of the Match Registers matches the Timer Counter. The function of each of the bits is shown in Table 151.

UM10415

**User manual** 

#### Chapter 12: EM773 16-bit counter/timer (CT16B0)

#### Bit Symbol Value Description Reset value MR0I 0 1 Interrupt on MR0: an interrupt is generated when MR0 matches the value in the TC. 0 0 This interrupt is disabled MR0R Reset on MR0: the TC will be reset if MR0 matches it. 1 0 1 Feature disabled. 0 2 Stop on MR0: the TC and PC will be stopped and TCR[0] will be set to 0 if MR0 matches 0 MR0S 1 the TC. 0 Feature disabled. 3 MR1I 1 Interrupt on MR1: an interrupt is generated when MR1 matches the value in the TC. 0 0 This interrupt is disabled MR1R Reset on MR1: the TC will be reset if MR1 matches it. 4 1 0 0 Feature disabled. 5 MR1S 1 Stop on MR1: the TC and PC will be stopped and TCR[0] will be set to 0 if MR1 matches 0 the TC. 0 Feature disabled. 6 MR2I 1 Interrupt on MR2: an interrupt is generated when MR2 matches the value in the TC. 0 0 This interrupt is disabled Reset on MR2: the TC will be reset if MR2 matches it. 7 MR2R 1 0 0 Feature disabled. Stop on MR2: the TC and PC will be stopped and TCR[0] will be set to 0 if MR2 matches 0 8 MR2S 1 the TC. 0 Feature disabled. Interrupt on MR3: an interrupt is generated when MR3 matches the value in the TC. 9 MR3I 1 0 0 This interrupt is disabled 10 MR3R 1 Reset on MR3: the TC will be reset if MR3 matches it. 0 0 Feature disabled. Stop on MR3: the TC and PC will be stopped and TCR[0] will be set to 0 if MR3 matches 0 11 MR3S 1 the TC. 0 Feature disabled. 31:12 Reserved, user software should not write ones to reserved bits. The value read from a NA reserved bit is not defined.

#### Table 151. Match Control Register (TMR16B0MCR - address 0x4000 C014) bit description

### 12.8.7 Match Registers (TMR16B0MR0/1/2/3 - addresses 0x4000 C018/1C/20/24)

The Match register values are continuously compared to the Timer Counter value. When the two values are equal, actions can be triggered automatically. The action possibilities are to generate an interrupt, reset the Timer Counter, or stop the timer. Actions are controlled by the settings in the MCR register.

### 12.8.8 Capture Control Register (TMR16B0CCR)

The Capture Control Register is used to control whether the Capture Register is loaded with the value in the Counter/timer when the capture event occurs, and whether an interrupt is generated by the capture event. Setting both the rising and falling bits at the same time is a valid configuration, resulting in a capture event for both edges. In the description below, "n" represents the Timer number, 0.

Table 152. Capture Control Register (TMR16B0CCR - address 0x4000 C028) bit description

| Bit  | Symbol | Value | Description                                                                                                                     | Reset<br>value |
|------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------|----------------|
| 0    | CAP0RE | 1     | Capture on CT16Bn_CAP0 rising edge: a sequence of 0 then 1 on CT16Bn_CAP0 will cause CR0 to be loaded with the contents of TC.  | 0              |
|      |        | 0     | This feature is disabled.                                                                                                       |                |
| 1    | CAP0FE | 1     | Capture on CT16Bn_CAP0 falling edge: a sequence of 1 then 0 on CT16Bn_CAP0 will cause CR0 to be loaded with the contents of TC. | 0              |
|      |        | 0     | This feature is disabled.                                                                                                       |                |
| 2    | CAP0I  | 1     | Interrupt on CT16Bn_CAP0 event: a CR0 load due to a CT16Bn_CAP0 event will generate an interrupt.                               | 0              |
|      |        | 0     | This feature is disabled.                                                                                                       |                |
| 31:3 | -      | -     | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.              | NA             |

### 12.8.9 Capture Register (CT16B0CR0 - address 0x4000 C02C)

Each Capture register is associated with a device pin and may be loaded with the counter/timer value when a specified event occurs on that pin. The settings in the Capture Control Register register determine whether the capture function is enabled, and whether a capture event happens on the rising edge of the associated pin, the falling edge, or on both edges.

### 12.8.10 External Match Register (TMR16B0EMR)

The External Match Register provides both control and status of the external match channels and external match pins CT16B0\_MAT[2:0].

If the match outputs are configured as PWM output in the PWMCON registers (<u>Section 12.8.12</u>), the function of the external match registers is determined by the PWM rules (<u>Section 12.8.13</u> "Rules for single edge controlled PWM outputs" on page 167).

#### Table 153. External Match Register (TMR16B0EMR - address 0x4000 C03C) bit description

| Bit   | Symbol | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Reset<br>value |
|-------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 0     | EMO    | External Match 0. This bit reflects the state of output CT16B0_MAT0, whether or not this output is connected to its pin. When a match occurs between the TC and MR0, this bit can either toggle, go LOW, go HIGH, or do nothing. Bits EMR[5:4] control the functionality of this output. This bit is driven to the CT16B0_MAT0 pins if the match function is selected in the IOCON registers ( $0 = LOW$ , $1 = HIGH$ ).                                                                | 0              |
| 1     | EM1    | External Match 1. This bit reflects the state of output CT16B0_MAT1, whether or not this output is connected to its pin. When a match occurs between the TC and MR1, this bit can either toggle, go LOW, go HIGH, or do nothing. Bits EMR[7:6] control the functionality of this output. This bit is driven to the CT16B0_MAT1 pins if the match function is selected in the IOCON registers (0 = LOW, 1 = HIGH).                                                                       | 0              |
| 2     | EM2    | External Match 2. This bit reflects the state of output match channel 2, whether or not this output is connected to its pin. When a match occurs between the TC and MR2, this bit can either toggle, go LOW, go HIGH, or do nothing. Bits EMR[9:8] control the functionality of this output. Note that on counter/timer 0 this match channel is not pinned out. This bit is driven to the CT16B0_MAT2 pin if the match function is selected in the IOCON registers (0 = LOW, 1 = HIGH). | 0              |
| 3     | EM3    | External Match 3. This bit reflects the state of output of match channel 3. When a match occurs between the TC and MR3, this bit can either toggle, go LOW, go HIGH, or do nothing. Bits EMR[11:10] control the functionality of this output. There is no output pin available for this channel on the 16-bit timer.                                                                                                                                                                    | 0              |
| 5:4   | EMC0   | External Match Control 0. Determines the functionality of External Match 0. <u>Table 154</u> shows the encoding of these bits.                                                                                                                                                                                                                                                                                                                                                          | 00             |
| 7:6   | EMC1   | External Match Control 1. Determines the functionality of External Match 1. <u>Table 154</u> shows the encoding of these bits.                                                                                                                                                                                                                                                                                                                                                          | 00             |
| 9:8   | EMC2   | External Match Control 2. Determines the functionality of External Match 2. <u>Table 154</u> shows the encoding of these bits.                                                                                                                                                                                                                                                                                                                                                          | 00             |
| 11:10 | EMC3   | External Match Control 3. Determines the functionality of External Match 3. <u>Table 154</u> shows the encoding of these bits.                                                                                                                                                                                                                                                                                                                                                          | 00             |
| 31:12 | -      | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                                                                                                                                                                                                                                                                                                                      | NA             |

#### Table 154. External match control

| EMR[11:10], EMR[9:8],<br>EMR[7:6], or EMR[5:4] | Function                                                                                          |
|------------------------------------------------|---------------------------------------------------------------------------------------------------|
| 00                                             | Do Nothing.                                                                                       |
| 01                                             | Clear the corresponding External Match bit/output to 0 (CT16Bn_MATm pin is LOW if<br>pinned out). |
| 10                                             | Set the corresponding External Match bit/output to 1 (CT16Bn_MATm pin is HIGH if pinned out).     |
| 11                                             | Toggle the corresponding External Match bit/output.                                               |

### 12.8.11 Count Control Register (TMR16B0CTCR)

The Count Control Register (CTCR) is used to select between Timer and Counter mode, and in Counter mode to select the pin and edge(s) for counting.

When Counter Mode is chosen as a mode of operation, the CAP input (selected by the CTCR bits 3:2) is sampled on every rising edge of the PCLK clock. After comparing two consecutive samples of this CAP input, one of the following four events is recognized:

rising edge, falling edge, either of edges or no changes in the level of the selected CAP input. Only if the identified event occurs, and the event corresponds to the one selected by bits 1:0 in the CTCR register, will the Timer Counter register be incremented.

Effective processing of the externally supplied clock to the counter has some limitations. Since two successive rising edges of the PCLK clock are used to identify only one edge on the CAP selected input, the frequency of the CAP input can not exceed one half of the PCLK clock. Consequently, duration of the HIGH/LOW levels on the same CAP input in this case can not be shorter than  $1/(2 \times PCLK)$ .

| Bit  | Symbol                    | Value | Description                                                                                                                                 | Reset<br>value |
|------|---------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 1:0  | Counter/<br>Timer<br>Mode |       | This field selects which rising PCLK edges can increment<br>Timer's Prescale Counter (PC), or clear PC and increment<br>Timer Counter (TC). | 00             |
|      |                           | 00    | Timer Mode: every rising PCLK edge                                                                                                          |                |
|      |                           | 01    | Counter Mode: TC is incremented on rising edges on the CAP input selected by bits 3:2.                                                      |                |
|      |                           | 10    | Counter Mode: TC is incremented on falling edges on the CAP input selected by bits 3:2.                                                     |                |
|      |                           | 11    | Counter Mode: TC is incremented on both edges on the CAP input selected by bits 3:2.                                                        |                |
| 3:2  | Count<br>Input            |       | In counter mode (when bits 1:0 in this register are not 00), these bits select which CAP pin is sampled for clocking:                       | 00             |
|      | Select                    | 00    | CT16Bn_CAP0                                                                                                                                 |                |
|      |                           | 01    | Reserved.                                                                                                                                   |                |
|      |                           | 10    | Reserved.                                                                                                                                   |                |
|      |                           |       | <b>Note:</b> If Counter mode is selected in the CTCR register, bits 2:0 in the Capture Control Register (CCR) must be programmed as 000.    |                |
|      |                           | 11    | Reserved.                                                                                                                                   |                |
| 31:4 | -                         | -     | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                          | NA             |

Table 155. Count Control Register (TMR16B0CTCR - address 0x4000 C070) bit description

### 12.8.12 PWM Control register (TMR16B0PWMC)

The PWM Control Register is used to configure the match outputs as PWM outputs. Each match output can be independently set to perform either as PWM output or as match output whose function is controlled by the External Match Register (EMR).

For timer 0, three single-edge controlled PWM outputs can be selected on the CT16B0 MAT[2:0] outputs. One additional match register determines the PWM cycle length. When a match occurs in any of the other match registers, the PWM output is set to HIGH. The timer is reset by the match register that is configured to set the PWM cycle length. When the timer is reset to zero, all currently HIGH match outputs configured as PWM outputs are cleared.

| Bit  | Symbol     | Description                                                                                                                                                                             | Reset value |
|------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 0    | PWM enable | When one, PWM mode is enabled for CT16Bn_MAT0.<br>When zero, CT16Bn_MAT0 is controlled by EM0.                                                                                          | 0           |
| 1    | PWM enable | When one, PWM mode is enabled for CT16Bn_MAT1.<br>When zero, CT16Bn_MAT1 is controlled by EM1.                                                                                          | 0           |
| 2    | PWM enable | When one, PWM mode is enabled for match channel 2 or pin CT16B0_MAT2. When zero, match channel 2 or pin CT16B0_MAT2 is controlled by EM2. Match channel 2 is not pinned out on timer 1. | 0           |
| 3    | PWM enable | When one, PWM mode is enabled for match channel<br>3match channel 3. When zero, match channel 3 match<br>channel 3 is controlled by EM3.                                                | 0           |
|      |            | <b>Note:</b> It is recommended to use match channel 3 to set the PWM cycle because it is not pinned out.                                                                                |             |
| 31:4 | -          | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                      | NA          |

# Table 156. PWM Control Register (TMR16B0PWMC - address 0x4000 C074 and TMR16B1PWMC- address 0x4001 0074) bit description

### 12.8.13 Rules for single edge controlled PWM outputs

- 1. All single edge controlled PWM outputs go LOW at the beginning of each PWM cycle (timer is set to zero) unless their match value is equal to zero.
- 2. Each PWM output will go HIGH when its match value is reached. If no match occurs (i.e. the match value is greater than the PWM cycle length), the PWM output remains continuously LOW.
- 3. If a match value larger than the PWM cycle length is written to the match register, and the PWM signal is HIGH already, then the PWM signal will be cleared on the next start of the next PWM cycle.
- 4. If a match register contains the same value as the timer reset value (the PWM cycle length), then the PWM output will be reset to LOW on the next clock tick. Therefore, the PWM output will always consist of a one clock tick wide positive pulse with a period determined by the PWM cycle length (i.e. the timer reload value).
- 5. If a match register is set to zero, then the PWM output will go to HIGH the first time the timer goes back to zero and will stay HIGH continuously.

**Note:** When the match outputs are selected to serve as PWM outputs, the timer reset (MRnR) and timer stop (MRnS) bits in the Match Control Register MCR must be set to 0 except for the match register setting the PWM cycle length. For this register, set the MRnR bit to 1 to enable the timer reset when the timer value matches the value of the corresponding match register.

#### Chapter 12: EM773 16-bit counter/timer (CT16B0)



### **12.9 Example timer operation**

Figure 40 shows a timer configured to reset the count and generate an interrupt on match. The prescaler is set to 2 and the match register set to 6. At the end of the timer cycle where the match occurs, the timer count is reset. This gives a full length cycle to the match value. The interrupt indicating that a match occurred is generated in the next clock after the timer reached the match value.

Figure 41 shows a timer configured to stop and generate an interrupt on match. The prescaler is again set to 2 and the match register set to 6. In the next clock after the timer reaches the match value, the timer enable bit in TCR is cleared, and the interrupt indicating that a match occurred is generated.

| PCLK                   |                                  |                                         |
|------------------------|----------------------------------|-----------------------------------------|
| prescale<br>counter    |                                  |                                         |
| timer<br>counter       | 4 5                              | 6 0 1                                   |
| timer counter<br>reset |                                  |                                         |
| interrupt              |                                  |                                         |
| Fig 40. A timer cycle  | in which PR=2, MRx=6, and both i | nterrupt and reset on match are enabled |



### **12.10 Architecture**



The block diagram for counter/timer0 and counter/timer1 is shown in Figure 42.

Chapter 13: EM773 32-bit counter/timers (CT32B0/1)

Rev. 2 - 7 December 2011

**User manual** 

### 13.1 How to read this chapter

The 32-bit timer blocks are identical for all EM773 parts.

### **13.2 Basic configuration**

The CT32B0/1 are configured using the following registers:

- 1. Pins: The CT32B0/1 pins must be configured in the IOCONFIG register block (Section 6.4.1).
- Power and peripheral clock: In the SYSAHBCLKCTRL register, set bit 9 and bit 10 (Table 17).

### **13.3 Features**

- Two 32-bit counter/timers with a programmable 32-bit prescaler.
- Counter or Timer operation.
- One 32-bit capture channel that can take a snapshot of the timer value when an input signal transitions. A capture event may also optionally generate an interrupt.
- Four 32-bit match registers that allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Four external outputs corresponding to match registers with the following capabilities:
  - Set LOW on match.
  - Set HIGH on match.
  - Toggle on match.
  - Do nothing on match.
- For each timer, up to four match registers can be configured as PWM allowing to use up to three match outputs as single edge controlled PWM outputs.

### **13.4 Applications**

- Interval timer for counting internal events
- Pulse Width Demodulator via capture input
- Free running timer
- Pulse Width Modulator via match outputs

### **13.5 Description**

Each Counter/timer is designed to count cycles of the peripheral clock (PCLK) or an externally supplied clock and can optionally generate interrupts or perform other actions at specified timer values based on four match registers. Each counter/timer also includes one capture input to trap the timer value when an input signal transitions, optionally generating an interrupt.

In PWM mode, three match registers can be used to provide a single-edge controlled PWM output on the match output pins. One match register is used to control the PWM cycle length.

**Remark:** 32-bit counter/timer0 (CT32B0) and 32-bit counter/timer1 (CT32B1) are functionally identical except for the peripheral base address.

### **13.6 Pin description**

Table 157 gives a brief summary of each of the counter/timer related pins.

| Pin                                | Туре   | Description                                                                                                                                                                                                                                                                                         |
|------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CT32B0_CAP0                        | Input  | Capture Signals:<br>A transition on a capture pin can be configured to load one of the Capture Registers<br>with the value in the Timer Counter and optionally generate an interrupt.                                                                                                               |
|                                    |        | The counter/timer block can select a capture signal as a clock source instead of the PCLK derived clock. For more details see <u>Section 13.8.11 "Count Control Register</u> ( <u>TMR32B0CTCR and TMR32B1TCR</u> )" on page 177.                                                                    |
| CT32B0_MAT[2:0]<br>CT32B1_MAT[3:0] | Output | External Match Output of CT32B0/1:<br>When a match register TMR32B0/1MR3:0 equals the timer counter (TC), this output<br>can either toggle, go LOW, go HIGH, or do nothing. The External Match Register<br>(EMR) and the PWM Control register (PWMCON) control the functionality of this<br>output. |

#### Table 157. Counter/timer pin description

### **13.7 Clocking and power control**

The peripheral clocks (PCLK) to the 32-bit timers are provided by the system clock (see <u>Figure 3</u>). These clocks can be disabled through bits 9 and 10 in the AHBCLKCTRL register (Table 17) for power savings.

### **13.8 Register description**

32-bit counter/timer0 contains the registers shown in <u>Table 158</u> and 32-bit counter/timer1 contains the registers shown in <u>Table 159</u>. More detailed descriptions follow.

#### Table 158. Register overview: 32-bit counter/timer 0 CT32B0 (base address 0x4001 4000)

| Name        | Access | Address<br>offset | Description                                                                                                                                                                                                                                      | Reset<br>value <sup>[1]</sup> |
|-------------|--------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| TMR32B0IR   | R/W    | 0x000             | Interrupt Register (IR). The IR can be written to clear interrupts. The IR can be read to identify which of five possible interrupt sources are pending.                                                                                         | 0                             |
| TMR32B0TCR  | R/W    | 0x004             | Timer Control Register (TCR). The TCR is used to control the Timer<br>Counter functions. The Timer Counter can be disabled or reset through<br>the TCR.                                                                                          | 0                             |
| TMR32B0TC   | R/W    | 0x008             | Timer Counter (TC). The 32-bit TC is incremented every PR+1 cycles of PCLK. The TC is controlled through the TCR.                                                                                                                                | 0                             |
| TMR32B0PR   | R/W    | 0x00C             | Prescale Register (PR). When the Prescale Counter (below) is equal to this value, the next clock increments the TC and clears the PC.                                                                                                            | 0                             |
| TMR32B0PC   | R/W    | 0x010             | Prescale Counter (PC). The 32-bit PC is a counter which is incremented to the value stored in PR. When the value in PR is reached, the TC is incremented and the PC is cleared. The PC is observable and controllable through the bus interface. | 0                             |
| TMR32B0MCR  | R/W    | 0x014             | Match Control Register (MCR). The MCR is used to control if an interrupt is generated and if the TC is reset when a Match occurs.                                                                                                                | 0                             |
| TMR32B0MR0  | R/W    | 0x018             | Match Register 0 (MR0). MR0 can be enabled through the MCR to reset the TC, stop both the TC and PC, and/or generate an interrupt every time MR0 matches the TC.                                                                                 | 0                             |
| TMR32B0MR1  | R/W    | 0x01C             | Match Register 1 (MR1). See MR0 description.                                                                                                                                                                                                     | 0                             |
| TMR32B0MR2  | R/W    | 0x020             | Match Register 2 (MR2). See MR0 description.                                                                                                                                                                                                     | 0                             |
| TMR32B0MR3  | R/W    | 0x024             | Match Register 3 (MR3). See MR0 description.                                                                                                                                                                                                     | 0                             |
| TMR32B0CCR  | R/W    | 0x028             | Capture Control Register (CCR). The CCR controls which edges of the capture inputs are used to load the Capture Registers and whether or not an interrupt is generated when a capture takes place.                                               | 0                             |
| TMR32B0CR0  | RO     | 0x02C             | Capture Register 0 (CR0). CR0 is loaded with the value of TC when there is an event on the CT32B0_CAP0 input.                                                                                                                                    | 0                             |
| TMR32B0EMR  | R/W    | 0x03C             | External Match Register (EMR). The EMR controls the match function and the external match pins CT32B0_MAT[2:0].                                                                                                                                  | 0                             |
| -           | -      | 0x040 -<br>0x06C  | reserved                                                                                                                                                                                                                                         | -                             |
| TMR32B0CTCR | R/W    | 0x070             | Count Control Register (CTCR). The CTCR selects between Timer and Counter mode, and in Counter mode selects the signal and edge(s) for counting.                                                                                                 | 0                             |
| TMR32B0PWMC | R/W    | 0x074             | PWM Control Register (PWMCON). The PWMCON enables PWM mode for the external match pins CT32B0_MAT[2:0].                                                                                                                                          | 0                             |

[1] Reset value reflects the data stored in used bits only. It does not include reserved bits content.

#### Table 159. Register overview: 32-bit counter/timer 1 CT32B1 (base address 0x4001 8000)

| Name        | Access | Address<br>offset | Description                                                                                                                                                                                                                                      | Reset<br>value <sup>[1]</sup> |
|-------------|--------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|
| TMR32B1IR   | R/W    | 0x000             | Interrupt Register (IR). The IR can be written to clear interrupts. The IR can be read to identify which of five possible interrupt sources are pending.                                                                                         | 0                             |
| TMR32B1TCR  | R/W    | 0x004             | Timer Control Register (TCR). The TCR is used to control the Timer<br>Counter functions. The Timer Counter can be disabled or reset through<br>the TCR.                                                                                          | 0                             |
| TMR32B1TC   | R/W    | 0x008             | Timer Counter (TC). The 32-bit TC is incremented every PR+1 cycles of PCLK. The TC is controlled through the TCR.                                                                                                                                | 0                             |
| TMR32B1PR   | R/W    | 0x00C             | Prescale Register (PR). When the Prescale Counter (below) is equal to this value, the next clock increments the TC and clears the PC.                                                                                                            | 0                             |
| TMR32B1PC   | R/W    | 0x010             | Prescale Counter (PC). The 32-bit PC is a counter which is incremented to the value stored in PR. When the value in PR is reached, the TC is incremented and the PC is cleared. The PC is observable and controllable through the bus interface. | 0                             |
| TMR32B1MCR  | R/W    | 0x014             | Match Control Register (MCR). The MCR is used to control if an interrupt is generated and if the TC is reset when a Match occurs.                                                                                                                | 0                             |
| TMR32B1MR0  | R/W    | 0x018             | Match Register 0 (MR0). MR0 can be enabled through the MCR to reset the TC, stop both the TC and PC, and/or generate an interrupt every time MR0 matches the TC.                                                                                 | 0                             |
| TMR32B1MR1  | R/W    | 0x01C             | Match Register 1 (MR1). See MR0 description.                                                                                                                                                                                                     | 0                             |
| TMR32B1MR2  | R/W    | 0x020             | Match Register 2 (MR2). See MR0 description.                                                                                                                                                                                                     | 0                             |
| TMR32B1MR3  | R/W    | 0x024             | Match Register 3 (MR3). See MR0 description.                                                                                                                                                                                                     | 0                             |
| TMR32B1EMR  | R/W    | 0x03C             | External Match Register (EMR). The EMR controls the match function and the external match pins CT32B1_MAT[3:0].                                                                                                                                  | 0                             |
| -           | -      | 0x040 -<br>0x06C  | reserved                                                                                                                                                                                                                                         | -                             |
| TMR32B1CTCR | R/W    | 0x070             | Count Control Register (CTCR). The CTCR selects between Timer and Counter mode, and in Counter mode selects the signal and edge(s) for counting.                                                                                                 | 0                             |
| TMR32B1PWMC | R/W    | 0x074             | PWM Control Register (PWMCON). The PWMCON enables PWM mode for the external match pins CT32B1_MAT[3:0].                                                                                                                                          | 0                             |

[1] Reset value reflects the data stored in used bits only. It does not include reserved bits content.

### 13.8.1 Interrupt Register (TMR32B0IR and TMR32B1IR)

The Interrupt Register consists of four bits for the match interrupts and one bit for the capture interrupts. If an interrupt is generated then the corresponding bit in the IR will be HIGH. Otherwise, the bit will be LOW. Writing a logic one to the corresponding IR bit will reset the interrupt. Writing a zero has no effect.

# Table 160: Interrupt Register (TMR32B0IR - address 0x4001 4000 and TMR32B1IR - address 0x4001 8000) bit description

| Bit | Symbol        | Description                         | Reset value |
|-----|---------------|-------------------------------------|-------------|
| 0   | MR0 Interrupt | Interrupt flag for match channel 0. | 0           |
| 1   | MR1 Interrupt | Interrupt flag for match channel 1. | 0           |
| 2   | MR2 Interrupt | Interrupt flag for match channel 2. | 0           |

|      | description   |                                             |             |  |
|------|---------------|---------------------------------------------|-------------|--|
| Bit  | Symbol        | Description                                 | Reset value |  |
| 3    | MR3 Interrupt | Interrupt flag for match channel 3.         | 0           |  |
| 4    | CR0 Interrupt | Interrupt flag for capture channel 0 event. | 0           |  |
| 31:5 | -             | Reserved                                    | -           |  |

# Table 160: Interrupt Register (TMR32B0IR - address 0x4001 4000 and TMR32B1IR - address 0x4001 8000) bit

### 13.8.2 Timer Control Register (TMR32B0TCR and TMR32B1TCR)

The Timer Control Register (TCR) is used to control the operation of the counter/timer.

#### Table 161: Timer Control Register (TMR32B0TCR - address 0x4001 4004 and TMR32B1TCR address 0x4001 8004) bit description

| Bit  | Symbol         | Description                                                                                                                                                                          | Reset value |
|------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 0    | Counter Enable | When one, the Timer Counter and Prescale Counter are<br>enabled for counting. When zero, the counters are<br>disabled.                                                               | 0           |
| 1    | Counter Reset  | When one, the Timer Counter and the Prescale Counter<br>are synchronously reset on the next positive edge of<br>PCLK. The counters remain reset until TCR[1] is<br>returned to zero. | 0           |
| 31:2 | -              | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                   | NA          |

### 13.8.3 Timer Counter (TMR32B0TC - address 0x4001 4008 and TMR32B1TC - address 0x4001 8008)

The 32-bit Timer Counter is incremented when the Prescale Counter reaches its terminal count. Unless it is reset before reaching its upper limit, the TC will count up through the value 0xFFFF FFFF and then wrap back to the value 0x0000 0000. This event does not cause an interrupt, but a Match register can be used to detect an overflow if needed.

### 13.8.4 Prescale Register (TMR32B0PR - address 0x4001 400C and TMR32B1PR - address 0x4001 800C)

The 32-bit Prescale Register specifies the maximum value for the Prescale Counter.

### 13.8.5 Prescale Counter Register (TMR32B0PC - address 0x4001 4010 and TMR32B1PC - address 0x4001 8010)

The 32-bit Prescale Counter controls division of PCLK by some constant value before it is applied to the Timer Counter. This allows control of the relationship between the resolution of the timer and the maximum time before the timer overflows. The Prescale Counter is incremented on every PCLK. When it reaches the value stored in the Prescale Register, the Timer Counter is incremented, and the Prescale Counter is reset on the next PCLK. This causes the TC to increment on every PCLK when PR = 0, every 2 PCLKs when PR = 1, etc.

### 13.8.6 Match Control Register (TMR32B0MCR and TMR32B1MCR)

The Match Control Register is used to control what operations are performed when one of the Match Registers matches the Timer Counter. The function of each of the bits is shown in Table 162.

 Table 162: Match Control Register (TMR32B0MCR - address 0x4001 4014 and TMR32B1MCR - address 0x4001 8014)

 bit description

| Bit   | Symbol | Value | Description                                                                                                        | Reset<br>value |
|-------|--------|-------|--------------------------------------------------------------------------------------------------------------------|----------------|
| 0     | MR0I   | 1     | Interrupt on MR0: an interrupt is generated when MR0 matches the value in the TC.                                  | 0              |
|       |        | 0     | This interrupt is disabled                                                                                         |                |
| 1     | MR0R   | 1     | Reset on MR0: the TC will be reset if MR0 matches it.                                                              | 0              |
|       |        | 0     | Feature disabled.                                                                                                  |                |
| 2     | MR0S   | 1     | Stop on MR0: the TC and PC will be stopped and TCR[0] will be set to 0 if MR0 matches the TC.                      | 0              |
|       |        | 0     | Feature disabled.                                                                                                  |                |
| 3     | MR1I   | 1     | Interrupt on MR1: an interrupt is generated when MR1 matches the value in the TC.                                  | 0              |
|       |        | 0     | This interrupt is disabled                                                                                         |                |
| 4     | MR1R   | 1     | Reset on MR1: the TC will be reset if MR1 matches it.                                                              | 0              |
|       |        | 0     | Feature disabled.                                                                                                  |                |
| 5     | MR1S   | 1     | Stop on MR1: the TC and PC will be stopped and TCR[0] will be set to 0 if MR1 matches the TC.                      | 0              |
|       |        | 0     | Feature disabled.                                                                                                  |                |
| 6     | MR2I   | 1     | Interrupt on MR2: an interrupt is generated when MR2 matches the value in the TC.                                  | 0              |
|       |        | 0     | This interrupt is disabled                                                                                         |                |
| 7     | MR2R   | 1     | Reset on MR2: the TC will be reset if MR2 matches it.                                                              | 0              |
|       |        | 0     | Feature disabled.                                                                                                  |                |
| 8     | MR2S   | 1     | Stop on MR2: the TC and PC will be stopped and TCR[0] will be set to 0 if MR2 matches the TC.                      | 0              |
|       |        | 0     | Feature disabled.                                                                                                  |                |
| 9     | MR3I   | 1     | Interrupt on MR3: an interrupt is generated when MR3 matches the value in the TC.                                  | 0              |
|       |        | 0     | This interrupt is disabled                                                                                         |                |
| 10    | MR3R   | 1     | Reset on MR3: the TC will be reset if MR3 matches it.                                                              | 0              |
|       |        | 0     | Feature disabled.                                                                                                  |                |
| 11    | MR3S   | 1     | Stop on MR3: the TC and PC will be stopped and TCR[0] will be set to 0 if MR3 matches the TC.                      | 0              |
|       |        | 0     | Feature disabled.                                                                                                  |                |
| 31:12 | -      |       | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined. | NA             |

### 13.8.7 Match Registers (TMR32B0MR0/1/2/3 - addresses 0x4001 4018/1C/20/24 and TMR32B1MR0/1/2/3 addresses 0x4001 8018/1C/20/24)

The Match register values are continuously compared to the Timer Counter value. When the two values are equal, actions can be triggered automatically. The action possibilities are to generate an interrupt, reset the Timer Counter, or stop the timer. Actions are controlled by the settings in the MCR register.

### 13.8.8 Capture Control Register (TMR32B0CCR)

The Capture Control Register is used to control whether the Capture Register is loaded with the value in the Timer Counter when the capture event occurs, and whether an interrupt is generated by the capture event. Setting both the rising and falling bits at the same time is a valid configuration, resulting in a capture event for both edges. In the description below, "n" represents the Timer number, 0.

Table 163: Capture Control Register (TMR32B0CCR - address 0x4001 4028) bit description

| Bit  | Symbol | Value | Description                                                                                                                     | Reset<br>value |
|------|--------|-------|---------------------------------------------------------------------------------------------------------------------------------|----------------|
| 0    | CAP0RE | 1     | Capture on CT32Bn_CAP0 rising edge: a sequence of 0 then 1 on CT32Bn_CAP0 will cause CR0 to be loaded with the contents of TC.  | 0              |
|      |        | 0     | This feature is disabled.                                                                                                       |                |
| 1    | CAP0FE | 1     | Capture on CT32Bn_CAP0 falling edge: a sequence of 1 then 0 on CT32Bn_CAP0 will cause CR0 to be loaded with the contents of TC. | 0              |
|      |        | 0     | This feature is disabled.                                                                                                       |                |
| 2    | CAP0I  | 1     | Interrupt on CT32Bn_CAP0 event: a CR0 load due to a CT32Bn_CAP0 event will generate an interrupt.                               | 0              |
|      |        | 0     | This feature is disabled.                                                                                                       |                |
| 31:3 | -      |       | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.              | NA             |

### 13.8.9 Capture Register (TMR32B0CR0 - address 0x4001 402C)

Each Capture register is associated with a device pin and may be loaded with the Timer Counter value when a specified event occurs on that pin. The settings in the Capture Control Register register determine whether the capture function is enabled, and whether a capture event happens on the rising edge of the associated pin, the falling edge, or on both edges.

### 13.8.10 External Match Register (TMR32B0EMR and TMR32B1EMR)

The External Match Register provides both control and status of the external match pins CAP32Bn\_MAT[3:0].

If the match outputs are configured as PWM output, the function of the external match registers is determined by the PWM rules (<u>Section 13.8.13 "Rules for single edge</u> controlled PWM outputs" on page 179).

## Table 164: External Match Register (TMR32B0EMR - address 0x4001 403C and TMR32B1EMR - address0x4001 803C) bit description

| 0     | EM0  |                                                                                                                                                                                                                                                                                                                                                                                                                                 | value |
|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
|       |      | External Match 0. This bit reflects the state of output CT32Bn_MAT0, whether or not this output is connected to its pin. When a match occurs between the TC and MR0, this bit can either toggle, go LOW, go HIGH, or do nothing. Bits EMR[5:4] control the functionality of this output. This bit is driven to the CT32B0_MAT0 pins if the match function is selected in the IOCON registers (0 = LOW, 1 = HIGH).               | 0     |
| 1     | EM1  | External Match 1. This bit reflects the state of output CT32Bn_MAT1, whether or not this output is connected to its pin. When a match occurs between the TC and MR1, this bit can either toggle, go LOW, go HIGH, or do nothing. Bits EMR[7:6] control the functionality of this output. This bit is driven to the CT32B0_MAT1 pins if the match function is selected in the IOCON registers (0 = LOW, 1 = HIGH).               | 0     |
| 2     | EM2  | External Match 2. This bit reflects the state of output CT32Bn_MAT2, whether or not this output is connected to its pin. When a match occurs between the TC and MR2, this bit can either toggle, go LOW, go HIGH, or do nothing. Bits EMR[9:8] control the functionality of this output. This bit is driven to the CT32B0_MAT2/CT16B1_MAT2 pins if the match function is selected in the IOCON registers (0 = LOW, 1 = HIGH).   | 0     |
| 3     | EM3  | External Match 3. This bit reflects the state of output CT32Bn_MAT3, whether or not this output is connected to its pin. When a match occurs between the TC and MR3, this bit can either toggle, go LOW, go HIGH, or do nothing. Bits EMR[11:10] control the functionality of this output. This bit is driven to the CT32B0_MAT3/CT16B1_MAT3 pins if the match function is selected in the IOCON registers (0 = LOW, 1 = HIGH). | 0     |
| 5:4   | EMC0 | External Match Control 0. Determines the functionality of External Match 0. <u>Table 165</u> shows the encoding of these bits.                                                                                                                                                                                                                                                                                                  | 00    |
| 7:6   | EMC1 | External Match Control 1. Determines the functionality of External Match 1. <u>Table 165</u> shows the encoding of these bits.                                                                                                                                                                                                                                                                                                  | 00    |
| 9:8   | EMC2 | External Match Control 2. Determines the functionality of External Match 2. <u>Table 165</u> shows the encoding of these bits.                                                                                                                                                                                                                                                                                                  | 00    |
| 11:10 | EMC3 | External Match Control 3. Determines the functionality of External Match 3. <u>Table 165</u> shows the encoding of these bits.                                                                                                                                                                                                                                                                                                  | 00    |
| 31:12 | -    | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                                                                                                                                                                                                                                                              | NA    |

#### Table 165. External match control

| EMR[11:10], EMR[9:8],<br>EMR[7:6], or EMR[5:4] | Function                                                                                       |
|------------------------------------------------|------------------------------------------------------------------------------------------------|
| 00                                             | Do Nothing.                                                                                    |
| 01                                             | Clear the corresponding External Match bit/output to 0 (CT32Bn_MATm pin is LOW if pinned out). |
| 10                                             | Set the corresponding External Match bit/output to 1 (CT32Bn_MATm pin is HIGH if pinned out).  |
| 11                                             | Toggle the corresponding External Match bit/output.                                            |

### 13.8.11 Count Control Register (TMR32B0CTCR and TMR32B1TCR)

The Count Control Register (CTCR) is used to select between Timer and Counter mode, and in Counter mode to select the pin and edge(s) for counting.

When Counter Mode is chosen as a mode of operation, the CAP input (selected by the CTCR bits 3:2) is sampled on every rising edge of the PCLK clock. After comparing two consecutive samples of this CAP input, one of the following four events is recognized: rising edge, falling edge, either of edges or no changes in the level of the selected CAP input. Only if the identified event occurs, and the event corresponds to the one selected by bits 1:0 in the CTCR register, will the Timer Counter register be incremented.

Effective processing of the externally supplied clock to the counter has some limitations. Since two successive rising edges of the PCLK clock are used to identify only one edge on the CAP selected input, the frequency of the CAP input can not exceed one half of the PCLK clock. Consequently, duration of the HIGH/LOW levels on the same CAP input in this case can not be shorter than  $1/(2 \times PCLK)$ .

Table 166: Count Control Register (TMR32B0CTCR - address 0x4001 4070 and TMR32B1TCR - address 0x4001 8070) bit description

| 1:0       Counter/<br>Timer<br>Mode       This field selects which rising PCLK edges can increment<br>Timer's Prescale Counter (PC), or clear PC and increment<br>Timer Counter (TC).         00       Timer Mode: every rising PCLK edge         01       Counter Mode: TC is incremented on rising edges on the<br>CAP input selected by bits 3:2.         10       Counter Mode: TC is incremented on falling edges on the<br>CAP input selected by bits 3:2.         11       Counter Mode: TC is incremented on both edges on the CAP<br>input selected by bits 3:2.         3:2       Count<br>Input<br>Select       When bits 1:0 in this register are not 00, these bits select<br>which CAP pin is sampled for clocking:<br>CT32Bn_<br>00         00       CAP0 | 00 |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|
| 01       Counter Mode: TC is incremented on rising edges on the CAP input selected by bits 3:2.         10       Counter Mode: TC is incremented on falling edges on the CAP input selected by bits 3:2.         11       Counter Mode: TC is incremented on both edges on the CAP input selected by bits 3:2.         3:2       Count Input Selected by bits 1:0 in this register are not 00, these bits select which CAP pin is sampled for clocking: CT32Bn_                                                                                                                                                                                                                                                                                                          |    |  |
| CAP input selected by bits 3:2.         10       Counter Mode: TC is incremented on falling edges on the CAP input selected by bits 3:2.         11       Counter Mode: TC is incremented on both edges on the CAP input selected by bits 3:2.         3:2       Count Input Selected by bits 1:0 in this register are not 00, these bits select which CAP pin is sampled for clocking: CT32Bn_                                                                                                                                                                                                                                                                                                                                                                          |    |  |
| CAP input selected by bits 3:2.<br>11 Counter Mode: TC is incremented on both edges on the CAP input selected by bits 3:2.<br>3:2 Count Input Select When bits 1:0 in this register are not 00, these bits select which CAP pin is sampled for clocking:<br>Select CT32Bn_                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |  |
| input selected by bits 3:2.<br>3:2 Count When bits 1:0 in this register are not 00, these bits select which CAP pin is sampled for clocking:<br>Select CT32Bn_                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |    |  |
| Input which CAP pin is sampled for clocking:<br>Select CT32Bn_                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |    |  |
| CIS2BIL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 00 |  |
| 00 CAP0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |    |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |    |  |
| 01 Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |  |
| 10 Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |  |
| 11 Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |    |  |
| <b>Note:</b> If Counter mode is selected in the TnCTCR, the 3 bits for that input in the Capture Control Register (TnCCR) must be programmed as 000.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |    |  |
| 31:4 Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | NA |  |

### 13.8.12 PWM Control Register (TMR32B0PWMC and TMR32B1PWMC)

The PWM Control Register is used to configure the match outputs as PWM outputs. Each match output can be independently set to perform either as PWM output or as match output whose function is controlled by the External Match Register (EMR).

For each timer, a maximum of three-single edge controlled PWM outputs can be selected on the MATn[2:0] outputs. One additional match register determines the PWM cycle length. When a match occurs in any of the other match registers, the PWM output is set to

UM10415

HIGH. The timer is reset by the match register that is configured to set the PWM cycle length. When the timer is reset to zero, all currently HIGH match outputs configured as PWM outputs are cleared.

# Table 167: PWM Control Register (TMR32B0PWMC - 0x4001 4074 and TMR32B1PWMC - 0x4001 8074) bit description

|      |            | · ·                                                                                                                |             |
|------|------------|--------------------------------------------------------------------------------------------------------------------|-------------|
| Bit  | Symbol     | Description                                                                                                        | Reset value |
| 0    | PWM enable | When one, PWM mode is enabled for CT32Bn_MAT0.<br>When zero, CT32Bn_MAT0 is controlled by EM0.                     | 0           |
| 1    | PWM enable | When one, PWM mode is enabled for CT32Bn_MAT1.<br>When zero, CT32Bn_MAT1 is controlled by EM1.                     | 0           |
| 2    | PWM enable | When one, PWM mode is enabled for CT32Bn_MAT2.<br>When zero, CT32Bn_MAT2 is controlled by EM2.                     | 0           |
| 3    | PWM enable | When one, PWM mode is enabled for CT32Bn_MAT3.<br>When zero, CT32Bn_MAT3 is controlled by EM3.                     | 0           |
|      |            | <b>Note:</b> It is recommended to use match channel 3 to set the PWM cycle.                                        |             |
| 31:4 | -          | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined. | NA          |

### 13.8.13 Rules for single edge controlled PWM outputs

- 1. All single edge controlled PWM outputs go LOW at the beginning of each PWM cycle (timer is set to zero) unless their match value is equal to zero.
- Each PWM output will go HIGH when its match value is reached. If no match occurs (i.e. the match value is greater than the PWM cycle length), the PWM output remains continuously LOW.
- 3. If a match value larger than the PWM cycle length is written to the match register, and the PWM signal is HIGH already, then the PWM signal will be cleared with the start of the next PWM cycle.
- 4. If a match register contains the same value as the timer reset value (the PWM cycle length), then the PWM output will be reset to LOW on the next clock tick after the timer reaches the match value. Therefore, the PWM output will always consist of a one clock tick wide positive pulse with a period determined by the PWM cycle length (i.e. the timer reload value).
- 5. If a match register is set to zero, then the PWM output will go to HIGH the first time the timer goes back to zero and will stay HIGH continuously.

**Note:** When the match outputs are selected to function as PWM outputs, the timer reset (MRnR) and timer stop (MRnS) bits in the Match Control Register MCR must be set to 0 except for the match register setting the PWM cycle length. For this register, set the MRnR bit to 1 to enable the timer reset when the timer value matches the value of the corresponding match register.



### **13.9 Example timer operation**

Figure 44 shows a timer configured to reset the count and generate an interrupt on match. The prescaler is set to 2 and the match register set to 6. At the end of the timer cycle where the match occurs, the timer count is reset. This gives a full length cycle to the match value. The interrupt indicating that a match occurred is generated in the next clock after the timer reached the match value.

Figure 45 shows a timer configured to stop and generate an interrupt on match. The prescaler is again set to 2 and the match register set to 6. In the next clock after the timer reaches the match value, the timer enable bit in TCR is cleared, and the interrupt indicating that a match occurred is generated.

| PCLK                   |                                                                         |
|------------------------|-------------------------------------------------------------------------|
| prescale<br>counter    |                                                                         |
| timer<br>counter       | 4 5 6 0 1                                                               |
| timer counter<br>reset |                                                                         |
| interrupt              |                                                                         |
| Fig 44. A timer cycle  | in which PR=2, MRx=6, and both interrupt and reset on match are enabled |



## **13.10 Architecture**

The block diagram for 32-bit counter/timer0 and 32-bit counter/timer1 is shown in Figure 46.



Chapter 14: EM773 WatchDog Timer (WDT)

Rev. 2 — 7 December 2011

**User manual** 

# 14.1 How to read this chapter

The WDT block is identical for all EM773 parts.

# 14.2 Basic configuration

The WDT is configured using the following registers:

- 1. Pins: The WDT uses no external pins.
- 2. Power: In the SYSAHBCLKCTRL register, set bit 15 (Table 17).
- 3. Peripheral clock: Select the watchdog clock source <u>Table 20</u>) and enable the WDT peripheral clock by writing to the WDTCLKDIV register (<u>Table 22</u>).

**Remark:** The frequency of the watchdog oscillator is undefined after reset. The watchdog oscillator frequency must be programmed by writing to the WDTOSCCTRL register (see <u>Table 9</u>) before using the watchdog oscillator for the WDT.

- 4. Lock features: Once the watchdog timer is enabled by setting the WDEN bit in the WDMOD register, the following lock features are in effect:
  - a. The WDEN bit cannot be changed to 0, that is the WDT cannot be disabled.
  - b. The watch dog clock source cannot be changed. If the WDT is needed in Deep-sleep mode, select the watch dog oscillator as the clock source before setting the WDEN bit.

## 14.3 Features

- Internally resets chip if not reloaded during the programmable time-out period.
- Optional windowed operation requires reload to occur between a minimum and maximum time-out period, both programmable.
- Optional warning interrupt can be generated at a programmable time prior to watchdog time-out.
- Programmable 24-bit timer with internal fixed pre-scaler.
- Selectable time period from 1,024 watchdog clocks (T<sub>WDCLK</sub> × 256 × 4) to over 67 million watchdog clocks (T<sub>WDCLK</sub> × 2<sup>24</sup> × 4) in increments of 4 watchdog clocks.
- "Safe" watchdog operation. Once enabled, requires a hardware reset or a Watchdog reset to be disabled.
- A dedicated on-chip watchdog oscillator provides a reliable clock source that cannot be turned off when the Watchdog Timer is running.
- Incorrect feed sequence causes immediate watchdog reset if the watchdog is enabled.
- The watchdog reload value can optionally be protected such that it can only be changed after the "warning interrupt" time is reached.
- Flag to indicate Watchdog reset.

#### Chapter 14: EM773 WatchDog Timer (WDT)

## **14.4 Applications**

The purpose of the Watchdog Timer is to reset the microcontroller within a reasonable amount of time if it enters an erroneous state. When enabled, a watchdog event will be generated if the user program fails to feed (or reload) the Watchdog within a predetermined amount of time. The Watchdog event will cause a chip reset if configured to do so.

When a watchdog window is programmed, an early watchdog feed is also treated as a watchdog event. This allows preventing situations where a system failure may still feed the watchdog. For example, application code could be stuck in an interrupt service that contains a watchdog feed. Setting the window such that this would result in an early feed will generate a watchdog event, allowing for system recovery.

## 14.5 General description

The Watchdog consists of a fixed divide-by-4 pre-scaler and a 24-bit counter which decrements when clocked. The minimum value from which the counter decrements is 0xFF. Setting a value lower than 0xFF causes 0xFF to be loaded in the counter. Hence the minimum Watchdog interval is ( $T_{WDCLK} \times 256 \times 4$ ) and the maximum Watchdog interval is ( $T_{WDCLK} \times 2^{24} \times 4$ ) in multiples of ( $T_{WDCLK} \times 4$ ). The Watchdog should be used in the following manner:

- Set the Watchdog timer constant reload value in WDTC register.
- Setup the Watchdog timer operating mode in WDMOD register.
- Set a value for the watchdog window time in WDWINDOW register if windowed operation is required.
- Set a value for the watchdog warning interrupt in the WDWARNINT register if a warning interrupt is required.
- Enable the Watchdog by writing 0xAA followed by 0x55 to the WDFEED register.
- The Watchdog must be fed again before the Watchdog counter reaches zero in order to prevent a watchdog event. If a window value is programmed, the feed must also occur after the watchdog counter passes that value.

When the Watchdog Timer is configured so that a watchdog event will cause a reset and the counter reaches zero, the CPU will be reset, loading the stack pointer and program counter from the vector table as in the case of external reset. The Watchdog time-out flag (WDTOF) can be examined to determine if the Watchdog has caused the reset condition. The WDTOF flag must be cleared by software.

When the Watchdog Timer is configured to generate a warning interrupt, the interrupt will occur when the counter matches the value defined by the WDWARNINT register.

The block diagram of the Watchdog is shown below in the Figure 47. The synchronization logic (PCLK - WDCLK) is not shown in the block diagram.



# 14.6 Clock control

The watchdog timer block uses two clocks: PCLK and WDCLK. PCLK is used for the APB accesses to the watchdog registers and is derived from the system clock (see Figure 5). The WDCLK is used for the watchdog timer counting and is derived from the WDT clock divider in Figure 5. Several clocks can be used as a clock source for wdt\_clk clock: the IRC, the watchdog oscillator, and the main clock. The clock source is selected in the syscon block (see Table 25). The WDCLK has its own clock divider (Table 27) which can also disable this clock.

There is some synchronization logic between these two clock domains. When the WDMOD and WDTC registers are updated by APB operations, the new value will take effect in 3 WDCLK cycles on the logic in the WDCLK clock domain. When the watchdog timer is counting on WDCLK, the synchronization logic will first lock the value of the counter on WDCLK and then synchronize it with the PCLK for reading as the WDTV register by the CPU.

The watchdog oscillator can be powered down in the PDRUNCFG register (<u>Table 42</u>) if it is not used. The clock to the watchdog register block (PCLK) can be disabled in the SYSAHBCLKCTRL register (<u>Table 21</u>) for power savings.

**Remark:** The frequency of the watchdog oscillator is undefined after reset. The watchdog oscillator frequency must be programmed by writing to the WDTOSCCTRL register (see <u>Table 13</u>) before using the watchdog oscillator for the WDT.

# 14.7 Register description

The Watchdog contains the registers shown in Table 168.

| Name      | Access | Address<br>offset | Description                                                                                                                                  | Reset value <sup>[1]</sup> |
|-----------|--------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| WDMOD     | R/W    | 0x000             | Watchdog mode register. This register contains the basic mode and status of the Watchdog Timer.                                              | 0                          |
| WDTC      | R/W    | 0x004             | Watchdog timer constant register. This register determines the time-out value.                                                               | 0xFF                       |
| WDFEED    | WO     | 0x008             | Watchdog feed sequence register. Writing 0xAA followed by 0x55 to this register reloads the Watchdog timer with the value contained in WDTC. | -                          |
| WDTV      | RO     | 0x00C             | Watchdog timer value register. This register reads out the current value of the Watchdog timer.                                              | 0xFF                       |
| WDWARNINT | R/W    | 0x014             | Watchdog Warning Interrupt compare value.                                                                                                    | 0                          |
| WDWINDOW  | R/W    | 0x018             | Watchdog Window compare value.                                                                                                               | 0xFF FFFF                  |

[1] Reset Value reflects the data stored in used bits only. It does not include reserved bits content.

## 14.7.1 Watchdog Mode register

The WDMOD register controls the operation of the Watchdog as per the combination of WDEN and RESET bits. Note that a watchdog feed must be performed before any changes to the WDMOD register take effect.

#### Table 169: Watchdog Mode register (WDMOD - 0x4000 4000) bit description

| Bit | Symbol  | Value | Description                                                                                                                                                                                                                                                                                                                  | Reset<br>value                         |
|-----|---------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| 0   | WDEN    |       | Watchdog enable bit. This bit is Set Only.                                                                                                                                                                                                                                                                                   | 0                                      |
|     |         |       | <b>Remark:</b> Setting this bit to one also locks the watchdog clock source. Once the watchdog timer is enabled, the watchdog timer clock source cannot be changed. If the watchdog timer is needed in Deep-sleep mode, the watchdog clock source must be changed to the watchdog oscillator before setting this bit to one. |                                        |
|     |         | 0     | The watchdog timer is stopped.                                                                                                                                                                                                                                                                                               |                                        |
|     |         | 1     | The watchdog timer is running.                                                                                                                                                                                                                                                                                               |                                        |
| 1   | WDRESET |       | Watchdog reset enable bit. This bit is Set Only.                                                                                                                                                                                                                                                                             | 0                                      |
|     |         | 0     | A watchdog timeout will not cause a chip reset.                                                                                                                                                                                                                                                                              |                                        |
|     |         | 1     | A watchdog timeout will cause a chip reset.                                                                                                                                                                                                                                                                                  |                                        |
| 2   | WDTOF   |       | Watchdog time-out flag. Set when the watchdog timer<br>times out, by a feed error, or by events associated with<br>WDPROTECT, cleared by software. Causes a chip<br>reset if WDRESET = 1.                                                                                                                                    | 0 (Only<br>after<br>external<br>reset) |
| 3   | WDINT   |       | Watchdog interrupt flag. Set when the timer reaches the value in WDWARNINT. Cleared by software.                                                                                                                                                                                                                             | 0                                      |

#### Chapter 14: EM773 WatchDog Timer (WDT)

| Bit      | Symbol    | Value | Description                                                                                                                                                                                     | Reset<br>value |
|----------|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 4        | WDPROTECT |       | Watchdog update mode. This bit is Set Only.                                                                                                                                                     | 0              |
|          |           | 0     | The watchdog reload value (WDTC) can be changed at any time.                                                                                                                                    |                |
|          |           | 1     | The watchdog reload value (WDTC) can be changed<br>only after the counter is below the value of<br>WDWARNINT and WDWINDOW. <b>Note</b> : this mode is<br>intended for use only when WDRESET =1. |                |
| 31:<br>5 | -         |       | Reserved. Read value is undefined, only zero should be written.                                                                                                                                 | -              |

#### Table 169: Watchdog Mode register (WDMOD - 0x4000 4000) bit description

Once the **WDEN**, **WDPROTECT**, or **WDRESET** bits are set they can not be cleared by software. Both flags are cleared by an external reset or a Watchdog timer reset.

**WDTOF** The Watchdog time-out flag is set when the Watchdog times out, when a feed error occurs, or when WDPROTECT =1 and an attempt is made to write to the WDTC register. This flag is cleared by software writing a 0 to this bit.

**WDINT** The Watchdog interrupt flag is set when the Watchdog counter reaches the value specified by WDWARNINT. This flag is cleared when any reset occurs, and is cleared by software by writing a 1 to this bit.

Watchdog reset or interrupt will occur any time the watchdog is running. If a watchdog interrupt occurs in Sleep mode, it will wake up the device.

| WDEN | WDRESET    | Mode of Operation                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | X (0 or 1) | Debug/Operate without the Watchdog running.                                                                                                                                                                                                                                                                                                                                                                                               |
| 1    | 0          | Watchdog interrupt mode: the watchdog warning interrupt will be<br>generated but watchdog reset will not. When this mode is selected, the<br>watchdog counter reaching the value specified by WDWARNINT will set<br>the WDINT flag and the Watchdog interrupt request will be generated.                                                                                                                                                  |
| 1    | 1          | Watchdog reset mode: both the watchdog interrupt and watchdog reset<br>are enabled. When this mode is selected, the watchdog counter reaching<br>the value specified by WDWARNINT will set the WDINT flag and the<br>Watchdog interrupt request will be generated, and the watchdog counter<br>reaching zero will reset the microcontroller. A watchdog feed prior to<br>reaching the value of WDWINDOW will also cause a watchdog reset. |

#### Table 170. Watchdog operating modes selection

### 14.7.2 Watchdog Timer Constant register

The WDTC register determines the time-out value. Every time a feed sequence occurs the WDTC content is reloaded in to the Watchdog timer. This is pre-loaded with the value 0x00 00FF upon reset. Writing values below 0xFF will cause 0x00 00FF to be loaded into the WDTC. Thus the minimum time-out interval is  $T_{WDCLK} \times 256 \times 4$ .

If the WDPROTECT bit in WDMOD = 1, an attempt to change the value of WDTC before the watchdog counter is below the values of WDWARNINT and WDWINDOW will cause a watchdog reset and set the WDTOF flag.

|       |        |                                                                 | onption     |
|-------|--------|-----------------------------------------------------------------|-------------|
| Bit   | Symbol | Description                                                     | Reset value |
| 23:0  | Count  | Watchdog time-out interval.                                     | 0x00 00FF   |
| 31:24 | -      | Reserved. Read value is undefined, only zero should be written. | NA          |

#### Table 171: Watchdog Timer Constant register (WDTC - 0x4000 4004) bit description

## 14.7.3 Watchdog Feed register

Writing 0xAA followed by 0x55 to this register will reload the Watchdog timer with the WDTC value. This operation will also start the Watchdog if it is enabled via the WDMOD register. Setting the WDEN bit in the WDMOD register is not sufficient to enable the Watchdog. A valid feed sequence must be completed after setting WDEN before the Watchdog is capable of generating a reset. Until then, the Watchdog will ignore feed errors. After writing 0xAA to WDFEED, access to any Watchdog register other than writing 0x55 to WDFEED causes an immediate reset/interrupt when the Watchdog is enabled, and sets the WDTOF flag. The reset will be generated during the second PCLK following an incorrect access to a Watchdog register during a feed sequence.

#### Table 172: Watchdog Feed register (WDFEED - 0x4000 4008) bit description

| Bit  | Symbol | Description                                 | Reset value |
|------|--------|---------------------------------------------|-------------|
| 7:0  | Feed   | Feed value should be 0xAA followed by 0x55. | -           |
| 31:8 | -      | Reserved                                    | -           |

#### 14.7.4 Watchdog Timer Value register

The WDTV register is used to read the current value of Watchdog timer counter.

When reading the value of the 24-bit counter, the lock and synchronization procedure takes up to 6 WDCLK cycles plus 6 PCLK cycles, so the value of WDTV is older than the actual value of the timer when it's being read by the CPU.

Table 173: Watchdog Timer Value register (WDTV - 0x4000 400C) bit description

| Bit   | Symbol | Description                                                     | Reset value |
|-------|--------|-----------------------------------------------------------------|-------------|
| 23:0  | Count  | Counter timer value.                                            | 0x00 00FF   |
| 31:24 | -      | Reserved. Read value is undefined, only zero should be written. | -           |

#### 14.7.5 Watchdog Timer Warning Interrupt register

The WDWARNINT register determines the watchdog timer counter value that will generate a watchdog interrupt. When the watchdog timer counter matches the value defined by WDWARNINT, an interrupt will be generated after the subsequent WDCLK.

A match of the watchdog timer counter to WDWARNINT occurs when the bottom 10 bits of the counter have the same value as the 10 bits of WARNINT, and the remaining upper bits of the counter are all 0. This gives a maximum time of 1,023 watchdog timer counts (4,096 watchdog clocks) for the interrupt to occur prior to a watchdog event. If WARNINT is set to 0, the interrupt will occur at the same time as the watchdog event.

|       | descript | ion                                                             |             |
|-------|----------|-----------------------------------------------------------------|-------------|
| Bit   | Symbol   | Description                                                     | Reset value |
| 9:0   | WARNINT  | Watchdog warning interrupt compare value.                       | 0           |
| 31:10 | -        | Reserved. Read value is undefined, only zero should be written. | -           |

# Table 174: Watchdog Timer Warning Interrupt register (WDWARNINT - 0x4000 4014) bit description

## 14.7.6 Watchdog Timer Window register

The WDWINDOW register determines the highest WDTV value allowed when a watchdog feed is performed. If a feed valid sequence completes prior to WDTV reaching the value in WDWINDOW, a watchdog event will occur.

WDWINDOW resets to the maximum possible WDTV value, so windowing is not in effect.

Table 175: Watchdog Timer Window register (WDWINDOW - 0x4000 4018) bit description

| Bit   | Symbol | Description                                                     | Reset value |
|-------|--------|-----------------------------------------------------------------|-------------|
| 23:0  | WINDOW | Watchdog window value.                                          | 0xFF FFFF   |
| 31:24 | -      | Reserved. Read value is undefined, only zero should be written. | -           |

## 14.7.7 Watchdog timing examples

The following figures illustrate several aspects of Watchdog Timer operation.



Fig 50. Watchdog Warning Interrupt

# UM10415 Chapter 14: EM773 WatchDog Timer (WDT)



## Chapter 15: EM773 Power profiles

Rev. 2 — 7 December 2011

**User manual** 

# **15.1 Features**

- Includes ROM-based application services
- Power Management services
- Clocking services

# **15.2 Description**

The API calls to the ROM are performed by executing functions which are pointed by a pointer within the ROM Driver Table. <u>Figure 51</u> shows the pointer structure used to call the Power Profiles API.



# **15.3 Definitions**

The following elements have to be defined in an application that uses the power profiles:

```
typedef struct _PWRD {
    void (*set_pll)(unsigned int cmd[], unsigned int resp[]);
    void (*set_power)(unsigned int cmd[], unsigned int resp[]);
} PWRD;
```

```
typedef struct _ROM {
    const PWRD * pWRD;
} ROM;
ROM ** rom = (ROM **) (0x1FFF1FF8 + 3 * sizeof(ROM**));
unsigned int command[4], result[2];
```

# **15.4 Clocking routine**

## 15.4.1 set\_pll

This routine sets up the system PLL according to the calling arguments. If the expected clock can be obtained by simply dividing the system PLL input, *set\_pll* bypasses the PLL to lower system power consumption.

**Remark:** Before this routine is invoked, the PLL clock source (IRC/system oscillator) must be selected (<u>Table 12</u>), the main clock source must be set to the input clock to the system PLL (<u>Table 14</u>) and the system/AHB clock divider must be set to 1 (<u>Table 16</u>).

set\_pll attempts to find a PLL setup that matches the calling parameters. Once a combination of a feedback divider value (SYSPLLCTRL, M), a post divider ratio (SYSPLLCTRL, P) and the system/AHB clock divider (SYSAHBCLKDIV) is found, set\_pll applies the selected values and switches the main clock source selection to the system PLL clock out (if necessary).

The routine returns a result code that indicates if the system PLL was successfully set (PLL\_CMD\_SUCCESS) or not (in which case the result code identifies what went wrong). The current system frequency value is also returned. The application should use this information to adjust other clocks in the device (the SSP, UART, and WDT clocks, and/or clockout).

|         | •                                                                                                           |
|---------|-------------------------------------------------------------------------------------------------------------|
| Routine | set_pll                                                                                                     |
| Input   | Param0: system PLL input frequency (in kHz)                                                                 |
|         | Param1: expected system clock (in kHz)                                                                      |
|         | Param2: mode (CPU_FREQ_EQU, CPU_FREQ_LTE, CPU_FREQ_GTE, CPU_FREQ_APPROX)                                    |
|         | Param3: system PLL lock time-out                                                                            |
| Result  | <b>Result0:</b> PLL_CMD_SUCCESS   PLL_INVALID_FREQ   PLL_INVALID_MODE   PLL_FREQ_NOT_FOUND   PLL_NOT_LOCKED |
|         | Result1: system clock (in kHz)                                                                              |
|         |                                                                                                             |

#### Table 176. set\_pll routine

The following definitions are needed when making set\_pll power routine calls:

| /* set_pll m  | ode options */   |   |
|---------------|------------------|---|
| #define       | CPU_FREQ_EQU     | 0 |
| #define       | CPU_FREQ_LTE     | 1 |
| #define       | CPU_FREQ_GTE     | 2 |
| #define       | CPU_FREQ_APPROX  | 3 |
| /* set_pll re | sult0 options */ |   |
| #define       | PLL_CMD_SUCCESS  | 0 |
| #define       | PLL_INVALID_FREQ | 1 |
| #define       | PLL_INVALID_MODE | 2 |

**User manual** 

#definePLL\_FREQ\_NOT\_FOUND3#definePLL\_NOT\_LOCKED4

For a simplified clock configuration scheme see <u>Figure 53</u>. For more details see <u>Figure 3</u>.

#### 15.4.1.1 Param0: system PLL input frequency and Param1: expected system clock

set\_pll looks for a setup in which the system PLL clock does not exceed 50 MHz. It easily finds a solution when the ratio between the expected system clock and the system PLL input frequency is an integer value, but it can also find solutions in other cases.

The system PLL input frequency (*Param0*) must be between 10000 to 25000 kHz (10 MHz to 25 MHz) inclusive. The expected system clock (*Param1*) must be between 1 and 50000 kHz inclusive. If either of these requirements is not met, *set\_pll* returns PLL\_INVALID\_FREQ and returns *Param0* as *Result1* since the PLL setting is unchanged.

#### 15.4.1.2 Param2: mode

The first priority of set\_pll is to find a setup that generates the system clock at exactly the rate specified in *Param1*. If it is unlikely that an exact match can be found, input parameter mode (*Param2*) should be used to specify if the actual system clock can be less than or equal, greater than or equal or approximately the value specified as the expected system clock (*Param1*).

A call specifying CPU\_FREQ\_EQU will only succeed if the PLL can output exactly the frequency requested in *Param1*.

CPU\_FREQ\_LTE can be used if the requested frequency should not be exceeded (such as overall current consumption and/or power budget reasons).

CPU\_FREQ\_GTE helps applications that need a minimum level of CPU processing capabilities.

CPU\_FREQ\_APPROX results in a system clock that is as close as possible to the requested value (it may be greater than or less than the requested value).

If an illegal mode is specified, *set\_pll* returns PLL\_INVALID\_MODE. If the expected system clock is out of the range supported by this routine, *set\_pll* returns PLL\_FREQ\_NOT\_FOUND. In these cases the current PLL setting is not changed and *Param0* is returned as *Result1*.

#### 15.4.1.3 Param3: system PLL lock time-out

It should take no more than 100  $\mu$ s for the system PLL to lock if a valid configuration is selected. If *Param3* is zero, *set\_pll* will wait indefinitely for the PLL to lock. A non-zero value indicates how many times the code will check for a successful PLL lock event before it returns PLL\_NOT\_LOCKED. In this case the PLL settings are unchanged and *Param0* is returned as *Result1*.

**Remark:** The time it takes the PLL to lock depends on the selected PLL input clock source (IRC/system oscillator) and its characteristics. The selected source can experience more or less jitter depending on the operating conditions such as power supply and/or ambient temperature. This is why it is suggested that when a good known clock source is used and a PLL\_NOT\_LOCKED response is received, the set\_pll routine should be invoked several times before declaring the selected PLL clock source invalid.

**Hint:** setting *Param3* equal to the system PLL frequency [Hz] divided by 10000 will provide more than enough PLL lock-polling cycles.

#### 15.4.1.4 Code examples

The following examples illustrate some of the features of set\_pll discussed above.

#### 15.4.1.4.1 Invalid frequency (device maximum clock rate exceeded)

command[0] = 12000; command[1] = 60000; command[2] = CPU\_FREQ\_EQU; command[3] = 0; (\*rom)->pWRD->set\_pll(command, result);

The above code specifies a 12 MHz PLL input clock and a system clock of exactly 60 MHz. The application was ready to infinitely wait for the PLL to lock. But the expected system clock of 60 MHz exceeds the maximum of 50 MHz. Therefore *set\_pll* returns PLL\_INVALID\_FREQ in *result[0]* and 12000 in *result[1]* without changing the PLL settings.

#### 15.4.1.4.2 Invalid frequency selection (system clock divider restrictions)

```
command[0] = 12000;
command[1] = 40;
command[2] = CPU_FREQ_LTE;
command[3] = 0;
(*rom)->pWRD->set_pll(command, result);
```

The above code specifies a 12 MHz PLL input clock, a system clock of no more than 40 kHz and no time-out while waiting for the PLL to lock. Since the maximum divider value for the system clock is 255 and running at 40 kHz would need a divide by value of 300, *set\_pll* returns PLL\_INVALID\_FREQ in *result[0]* and 12000 in *result[1]* without changing the PLL settings.

#### 15.4.1.4.3 Exact solution cannot be found (PLL)

command[0] = 12000; command[1] = 25000; command[2] = CPU\_FREQ\_EQU; command[3] = 0; (\*rom)->pWRD->set\_pll(command, result);

The above code specifies a 12 MHz PLL input clock and a system clock of exactly 25 MHz. The application was ready to infinitely wait for the PLL to lock. Since there is no valid PLL setup within earlier mentioned restrictions, *set\_pll* returns PLL\_FREQ\_NOT\_FOUND in *result[0]* and 12000 in *result[1]* without changing the PLL settings.

#### 15.4.1.4.4 System clock less than or equal to the expected value

command[0] = 12000; command[1] = 25000; command[2] = CPU\_FREQ\_LTE; command[3] = 0;

**User manual** 

(\*rom)->pWRD->set\_pll(command, result);

The above code specifies a 12 MHz PLL input clock, a system clock of no more than 25 MHz and no locking time-out. *set\_pll* returns PLL\_CMD\_SUCCESS in *result[0]* and 24000 in *result[1]*. The new system clock is 24 MHz.

#### 15.4.1.4.5 System clock greater than or equal to the expected value

command[0] = 12000; command[1] = 25000; command[2] = CPU\_FREQ\_GTE; command[3] = 0; (\*rom)->pWRD->set\_pll(command, result);

The above code specifies a 12 MHz PLL input clock, a system clock of at least 25 MHz and no locking time-out. *set\_pll* returns PLL\_CMD\_SUCCESS in *result[0]* and 36000 in *result[1]*. The new system clock is 36 MHz.

#### 15.4.1.4.6 System clock approximately equal to the expected value

command[0] = 12000; command[1] = 16500; command[2] = CPU\_FREQ\_APPROX; command[3] = 0; (\*rom)->pWRD->set\_pll(command, result);

The above code specifies a 12 MHz PLL input clock, a system clock of approximately 16.5 MHz and no locking time-out. *set\_pll* returns PLL\_CMD\_SUCCESS in *result[0]* and 16000 in *result[1]*. The new system clock is 16 MHz.

## **15.5 Power routine**

#### 15.5.1 set\_power

This routine configures the device's internal power control settings according to the calling arguments. The goal is to reduce active power consumption while maintaining the feature of interest to the application close to its optimum.

**Remark:** The set\_power routine was designed for systems employing the configuration of SYSAHBCLKDIV = 1 (System clock divider register, see <u>Table 16</u> and <u>Figure 53</u>). Using this routine in an application with the system clock divider not equal to 1 might not improve microcontroller's performance as much as in setups when the main clock and the system clock are running at the same rate.

*set\_power* returns a result code that reports whether the power setting was successfully changed or not.

## Chapter 15: EM773 Power profiles





| Routine | set_power                                                                            |  |
|---------|--------------------------------------------------------------------------------------|--|
| Input   | Param0: main clock (in MHz)                                                          |  |
|         | Param1: mode (PWR_DEFAULT, PWR_CPU_PERFORMANCE, PWR_<br>EFFICIENCY, PWR_LOW_CURRENT) |  |
|         | Param2: system clock (in MHz)                                                        |  |
| Result  | <b>Result0:</b> PWR_CMD_SUCCESS   PWR_INVALID_FREQ  <br>PWR_INVALID_MODE             |  |

| Table | 177. | set | power | routine  |
|-------|------|-----|-------|----------|
| Table |      | 301 | power | i outine |

The following definitions are needed for set\_power routine calls:

| /* set_power n | node options */     |   |
|----------------|---------------------|---|
| #define        | PWR_DEFAULT         | 0 |
| #define        | PWR_CPU_PERFORMANCE | 1 |
| #define        | PWR_EFFICIENCY      | 2 |
| #define        | PWR_LOW_CURRENT     | 3 |
| /* set_power r | esult0 options */   |   |
| #define        | PWR_CMD_SUCCESS     | 0 |
| #define        | PWR_INVALID_FREQ    | 1 |
| #define        | PWR_INVALID_MODE    | 2 |

For a simplified clock configuration scheme see Figure 53. For more details see Figure 3.

#### 15.5.1.1 Param0: main clock

The main clock is the clock rate the microcontroller uses to source the system's and the peripherals' clock. It is configured by either a successful execution of the clocking routine call or a similar code provided by the user. This operand must be an integer between 1 to 50 MHz inclusive. If a value out of this range is supplied, *set\_power* returns PWR\_INVALID\_FREQ and does not change the power control system.

### 15.5.1.2 Param1: mode

The input parameter mode (*Param1*) specifies one of four available power settings. If an illegal selection is provided, *set\_power* returns PWR\_INVALID\_MODE and does not change the power control system.

PWR\_DEFAULT keeps the device in a baseline power setting similar to its reset state.

PWR\_CPU\_PERFORMANCE configures the microcontroller so that it can provide more processing capability to the application. CPU performance is 30% better than the default option.

PWR\_EFFICIENCY setting was designed to find a balance between active current and the CPU's ability to execute code and process data. In this mode the device outperforms the default mode both in terms of providing higher CPU performance and lowering active current.

PWR\_LOW\_CURRENT is intended for those solutions that focus on lowering power consumption rather than CPU performance.

### 15.5.1.3 Param2: system clock

The system clock is the clock rate at which the microcontroller core is running when *set\_power* is called. This parameter is an integer between from 1 and 50 MHz inclusive.

#### 15.5.1.4 Code examples

The following examples illustrate some of the set\_power features discussed above.

#### 15.5.1.4.1 Invalid frequency (device maximum clock rate exceeded)

command[0] = 60; command[1] = PWR\_CPU\_PERFORMANCE; command[2] = 60; (\*rom)->pWRD->set\_power(command, result);

The above setup would be used in a system running at the main and system clock of 60 MHz, with a need for maximum CPU processing power. Since the specified 60 MHz clock is above the 50 MHz maximum, *set\_power* returns PWR\_INVALID\_FREQ in *result[0]* without changing anything in the existing power setup.

#### 15.5.1.4.2 An applicable power setup

command[0] = 24; command[1] = PWR\_CPU\_EFFICIENCY; command[2] = 24; (\*rom)->pWRD->set\_power(command, result);

The above code specifies that an application is running at the main and system clock of 24 MHz with emphasis on efficiency. *set\_power* returns PWR\_CMD\_SUCCESS in *result[0]* after configuring the microcontroller's internal power control features.

**User manual** 

Chapter 16: EM773 System tick timer

Rev. 2 — 7 December 2011

**User manual** 

# 16.1 How to read this chapter

The system tick timer (SysTick timer) is part of the ARM Cortex-M0 core and is identical for all EM773 parts.

# **16.2 Basic configuration**

The system tick timer is configured using the following registers:

- 1. Pins: The system tick timer uses no external pins.
- Power: The system tick timer is enabled through the SysTick control register (Section 21.5.4.1). The system tick timer clock is fixed to half the frequency of the system clock.

## 16.3 Features

- Simple 24-bit timer.
- Uses dedicated exception vector.
- Clocked internally by the system clock or the system clock/2.

# **16.4 General description**

The block diagram of the SysTick timer is shown below in the Figure 54.



The SysTick timer is an integral part of the Cortex-M0. The SysTick timer is intended to generate a fixed 10 millisecond interrupt for use by an operating system or other system management software.

Since the SysTick timer is a part of the Cortex-M0, it facilitates porting of software by providing a standard timer that is available on Cortex-M0 based devices. The SysTick timer can be used for:

- An RTOS tick timer which fires at a programmable rate (for example 100 Hz) and invokes a SysTick routine.
- A high-speed alarm timer using the core clock.
- A simple counter. Software can use this to measure time to completion and time used.
- An internal clock source control based on missing/meeting durations. The COUNTFLAG bit-field in the control and status register can be used to determine if an action completed within a set duration, as part of a dynamic clock management control loop.

Refer to the Cortex-M0 User Guide for details.

## **16.5 Register description**

The systick timer registers are located on the ARM Cortex-M0 private peripheral bus (see <u>Figure 62</u>), and are part of the ARM Cortex-M0 core peripherals. For details, see <u>Section 21.5.4</u>.

| Table 178 | . Register | overview: | SysTick time | er (base addres | s 0xE000 E000) |
|-----------|------------|-----------|--------------|-----------------|----------------|
|-----------|------------|-----------|--------------|-----------------|----------------|

| Name       | Access | Address<br>offset | Description                              | Reset value <sup>[1]</sup> |
|------------|--------|-------------------|------------------------------------------|----------------------------|
| SYST_CSR   | R/W    | 0x010             | System Timer Control and status register | 0x000 0000                 |
| SYST_RVR   | R/W    | 0x014             | System Timer Reload value register       | 0                          |
| SYST_CVR   | R/W    | 0x018             | System Timer Current value register      | 0                          |
| SYST_CALIB | R/W    | 0x01C             | System Timer Calibration value register  | 0x4                        |

[1] Reset Value reflects the data stored in used bits only. It does not include content of reserved bits.

## 16.5.1 System Timer Control and status register

The SYST\_CSR register contains control information for the SysTick timer and provides a status flag. This register is part of the ARM Cortex-M0 core system timer register block. For a bit description of this register, see <u>Section 21.5.4</u> "System timer, SysTick".

This register determines the clock source for the system tick timer.

#### Chapter 16: EM773 System tick timer

|       | descriptio | 11                                                                                                                                                                                                                 |                |
|-------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| Bit   | Symbol     | Description                                                                                                                                                                                                        | Reset<br>value |
| 0     | ENABLE     | System Tick counter enable. When 1, the counter is enabled. When 0, the counter is disabled.                                                                                                                       | 0              |
| 1     | TICKINT    | System Tick interrupt enable. When 1, the System Tick interrupt is enabled. When 0, the System Tick interrupt is disabled. When enabled, the interrupt is generated when the System Tick counter counts down to 0. | 0              |
| 2     | CLKSOURCE  | System Tick clock source selection. When 1, the system clock (CPU) clock is selected. When 0, the system clock/2 is selected as the reference clock.                                                               | 0              |
| 15:3  | -          | Reserved, user software should not write ones to reserved bits.<br>The value read from a reserved bit is not defined.                                                                                              | NA             |
| 16    | COUNTFLAG  | Returns 1 if the SysTick timer counted to 0 since the last read of this register.                                                                                                                                  | 0              |
| 31:17 | -          | Reserved, user software should not write ones to reserved bits.<br>The value read from a reserved bit is not defined.                                                                                              | NA             |

# Table 179. SysTick Timer Control and status register (SYST\_CSR - 0xE000 E010) bit description

## 16.5.2 System Timer Reload value register

The SYST\_RVR register is set to the value that will be loaded into the SysTick timer whenever it counts down to zero. This register is loaded by software as part of timer initialization. The SYST\_CALIB register may be read and used as the value for SYST\_RVR register if the CPU is running at the frequency intended for use with the SYST\_CALIB value.

#### Table 180. System Timer Reload value register (SYST\_RVR - 0xE000 E014) bit description

| Bit   | Symbol | Description                                                                                                           | Reset<br>value |
|-------|--------|-----------------------------------------------------------------------------------------------------------------------|----------------|
| 23:0  | RELOAD | This is the value that is loaded into the System Tick counter when it counts down to 0.                               | 0              |
| 31:24 | -      | Reserved, user software should not write ones to reserved bits.<br>The value read from a reserved bit is not defined. | NA             |

### 16.5.3 System Timer Current value register

The SYST\_CVR register returns the current count from the System Tick counter when it is read by software.

#### Table 181. System Timer Current value register (SYST\_CVR - 0xE000 E018) bit description

| Bit   | Symbol  | Description                                                                                                                                                   | Reset<br>value |
|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| 23:0  | CURRENT | Reading this register returns the current value of the System Tick counter. Writing any value clears the System Tick counter and the COUNTFLAG bit in STCTRL. | 0              |
| 31:24 | -       | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined.                                            | NA             |

## 16.5.4 System Timer Calibration value register (SYST\_CALIB - 0xE000 E01C)

The value of the SYST\_CALIB register is driven by the value of the SYSTCKCAL register in the system configuration block (see <u>Table 29</u>).

Table 182. System Timer Calibration value register (SYST\_CALIB - 0xE000 E01C) bit description

|       | accorp |       |                                                                                                                    |                |
|-------|--------|-------|--------------------------------------------------------------------------------------------------------------------|----------------|
| Bit   | Symbol | Value | Description                                                                                                        | Reset<br>value |
| 23:0  | TENMS  |       | See <u>Table 264</u> .                                                                                             | 0x4            |
| 29:24 | -      |       | Reserved, user software should not write ones to reserved bits. The value read from a reserved bit is not defined. | NA             |
| 30    | SKEW   |       | See <u>Table 264</u> .                                                                                             | 0              |
| 31    | NOREF  |       | See <u>Table 264</u> .                                                                                             | 0              |

## **16.6 Functional description**

The SysTick timer is a 24-bit timer that counts down to zero and generates an interrupt. The intent is to provide a fixed 10 millisecond time interval between interrupts. The SysTick timer is clocked from the CPU clock (the system clock, see Figure 3) or from the reference clock, which is fixed to half the frequency of the CPU clock. In order to generate recurring interrupts at a specific interval, the SYST\_RVR register must be initialized with the correct value for the desired interval. A default value is provided in the SYST\_CALIB register and may be changed by software. The default value gives a 10 millisecond interrupt rate if the CPU clock is set to 50 MHz.

## **16.7 Example timer calculations**

To use the system tick timer, do the following:

- 1. Program the SYST\_RVR register with the reload value RELOAD to obtain the desired time interval.
- 2. Clear the SYST\_CVR register by writing to it. This ensures that the timer will count from the SYST\_RVR value rather than an arbitrary value when the timer is enabled.
- Program the SYST\_SCR register with the value 0x7 which enables the SysTick timer and the SysTick timer interrupt.

The following example illustrates selecting the SysTick timer reload value to obtain a 10 ms time interval with the EM773 system clock set to 50 MHz.

#### Example (system clock = 50 MHz)

The system tick clock = system clock = 50 MHz. Bit CLKSOURCE in the SYST\_CSR register set to 1 (system clock).

RELOAD = (system tick clock frequency  $\times$  10 ms) -1 = (50 MHz  $\times$  10 ms) -1 = 500000 -1 = 499999 = 0x0007 A11F.

Chapter 17: EM773 Metrology engine

Rev. 2 — 7 December 2011

**User manual** 

# 17.1 How to read this chapter

The EM773 Metrology Engine is available on part EM773 only.

# **17.2 Introduction**

The Metrology Engine performs electricity measurements for one second periods. The bandwidth for the voltage and current inputs is 2 kHz. This means that for 50 Hz mains, up to 40 harmonics can be measured, and for 60 Hz mains up to 33 harmonics.



Figure 55 shows the EM773 with an example of the external measurement circuitry connected to the Metrology Engine. In this case the current measurements are done using a resistor Rshunt and two current measurement channels I\_HIGHGAIN and I\_LOWGAIN. Voltage is measured using a resistor voltage divider and the VOLTAGE channel.

The opamps in the measurement circuit amplify or attenuate the mains current and voltage signals to the level required by the Metrology Engine. The opamps also apply a DC-bias in order to enable the measurement of AC signals. Finally, the opamps can also be used as low-pass filters to limit the input signal bandwidth to 2 kHz.

#### Chapter 17: EM773 Metrology engine

# 17.3 Features

- Metrology Engine for Energy Measurements
- Outputs RMS voltage (V), RMS current (I), active power (P), apparent power (S), non-active power (N), power factor (PF), fundamental reactive power (Q1), fundamental apparent power (S1), fundamental power factor (PF1), non-fundamental apparent power (SN) and current total harmonic distortion (THDI) according to IEEE Std 1459-2010
- Minimum configuration: One voltage input and one current input
- Optional second current input for increased dynamic range
- Measurement range from V<sub>SS</sub> to V<sub>DD</sub>. Do not exceed the V<sub>DD</sub> voltage level
- Input signal bandwidth 2 kHz

# **17.4 Pin description**

Table 183 gives a brief summary of the Metrology related pins.

| Pin Name        | Туре  | Description                                                                                                                                                                          |
|-----------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I_HIGHGAIN      | Input | <b>Analog Input.</b> The Metrology Engine measures the highgain current<br>on this input. An external circuit must convert the AC measurement<br>current to the input voltage range. |
|                 |       | Remark: The maximum input voltage must not exceed V <sub>DD</sub> .                                                                                                                  |
| I_LOWGAIN       | Input | <b>Analog Input.</b> The Metrology Engine measures the lowgain current<br>on this input. An external circuit must convert the AC measurement<br>current to the input voltage range.  |
|                 |       | Remark: The maximum input voltage must not exceed V <sub>DD</sub> .                                                                                                                  |
| VOLTAGE         | Input | <b>Analog Input.</b> The Metrology Engine measures the voltage on this input. An external circuit must convert the AC measurement voltage to this voltage range.                     |
|                 |       | Remark: The maximum input voltage must not exceed V <sub>DD</sub> .                                                                                                                  |
| V <sub>DD</sub> | Input | Reference voltage for the Metrology Engine.                                                                                                                                          |

#### Table 183. Serial Wire Debug pin description

## 17.4.1 I\_HIGHGAIN

The I\_HIGHGAIN input pin is the default input for current measurements.

The analog front end external to the EM773 must maintain the voltage at the I\_HIGHGAIN pin between  $V_{SS}$  and  $V_{DD}$ . This requires that a DC bias is added when measuring AC signals. For maximum dynamic range this bias should be 0.5 \*  $V_{DD}$ .

## 17.4.2 I\_LOWGAIN

The I\_LOWGAIN input pin is used for optional low-gain current measurements. Using this input increases the dynamic range for the current measurements compared to high-gain only operation.

The analog front end external to the EM773 must maintain the voltage at the I\_LOWGAIN pin between  $V_{SS}$  and  $V_{DD}$ . This requires that a DC bias is added when measuring AC signals. For maximum dynamic range this bias should be 0.5 \*  $V_{DD}$ . For recommended operation, the gain of the analog front end for the I\_LOWGAIN channel external to the EM773 should approximately be 1/16 times the gain for the I\_HIGHGAIN channel.

## 17.4.3 VOLTAGE

The VOLTAGE input pin is the input for voltage measurements.

The analog front end external to the EM773 must maintain the voltage at the VOLTAGE pin between  $V_{SS}$  and  $V_{DD}$ . This requires that a DC bias is added when measuring AC signals. For maximum dynamic range this bias should be 0.5 \*  $V_{DD}$ .

## **17.5 Output definitions**

The outputs of the Metrology Engine are described in this Chapter. The definitions used in this section are according to IEEE Std 1459-2010.

# 17.5.1 Output for sinusoidal and non-sinusoidal voltage and sinusoidal and non-sinusoidal current

The below parameters are directly measured by the Metrology Engine. Other, derived parameters such as kWh Energy registers can be calculated by the application on the microcontroller core using this data.

**Voltage:** V — The root-mean-square voltage V in Volt (V) is measured according to:

(5)

$$V = \sqrt{\frac{1}{kT} \int_{\tau}^{\tau + kT} v^2 dt}$$

In this formula, k is the index of the internal voltage samples v inside the Metrology Engine and T is the sample period of the Metrology Engine. The product kT = 1 second.

**Current:** I — The root-mean-square current in Ampere (A) is measured according to:

(6)

$$I = \sqrt{\frac{1}{kT} \int_{\tau}^{\tau+kT} dt}$$

In this formula i are the current samples inside the Metrology Engine.

**User manual** 

Chapter 17: EM773 Metrology engine

UM10415

**Apparent Power: S** — The apparent power S in Volt-Ampere (VA) is measured as the product of the RMS voltage and RMS current:

(7)

S = VI

Active Power: P - The active power P in Watt (W) is measured according to:

(8)

 $P = \frac{1}{kT} \int_{\tau}^{\tau+kT} vidt$ 

**Non-active Power: N** — The non-active power N in Volt-Ampere-reactive (var) is measured according to:

(9)

$$N = \sqrt{S^2 - P^2}$$

**Power Factor: PF** — The dimensionless parameter power factor PF is measured as the ratio between active power and apparent power.

$$PF = \frac{P}{S}$$

# 17.5.2 Additional output for sinusoidal voltage and sinusoidal and non-sinusoidal current

The Metrology Engine output described in this chapter provides additional information for sinusoidal voltages and sinusoidal or non-sinusoidal currents.

According to IEEE Std 1459-2010 these calculations are valid if the voltage waveform has significantly lower distortion than the current waveform. In this case the fundamental active power P1 approximately equals the active power P described above.

**Fundamental Reactive Power: Q1** — The fundamental reactive power in Volt-Ampere-reactive (var) is measured according to:

(11)

$$Q_1 = \frac{\omega}{kT} \int_{\tau}^{\tau+kT} i_1 \left[ \int v_1 dt \right] dt$$

In this formula, k is the index of the fundamental voltage samples v1 and fundamental current samples i1 inside the Metrology Engine and T is the sample period of the Metrology Engine.

**Fundamental Apparent Power: S1** — The fundamental apparent power S1 in Volt-Ampere (VA) is measured according to:

(12)

(13)

$$S_1 = \sqrt{P_1^2 + Q_1^2}$$

**Fundamental Power Factor: PF1** — The dimensionless parameter fundamental power factor PF1 is measured as the ratio between fundamental active power P1 and fundamental apparent power S1:

 $PF_1 = \frac{P_1}{S_1}$ 

**Nonfundamental Apparent Power: SN** — The nonfundamental apparent power SN in Volt-Ampere (VA) is measured according to:

(14)

$$S_N = \sqrt{S^2 - S_1^2}$$

**Current Total Harmonic Distortion: THDI** — This dimensionless parameter is measured using the approximation formula below, which is accurate within 1% for voltages with THDV < 0.05 and for currents with THDI > 0.4. For values outside this range it's an indicative approximation.

(15)

$$THD_I = \frac{S_N}{S_1}$$

## 17.6 Operation

This section explains the configuration data and calibration procedure for the Metrology Engine. Details on the Metrology Engine interface are described in Chapter 18.

## **17.6.1** Configuration data

Summarizes the Metrology Engine configuration parameters.

| Member    | Description                                                                  |
|-----------|------------------------------------------------------------------------------|
| Vpp       | Voltage measurement input range (in Volt peak-peak) for VOLTAGE channel      |
| І1рр      | Current measurement input range (in Ampere peak-peak) for I_HIGHGAIN channel |
| І2рр      | Current measurement input range (in Ampere peak-peak) for I_LOWGAIN channel  |
| DeltaPhi1 | Phase error correction angle (in radian) for I_HIGHGAIN channel              |
| DeltaPhi2 | Phase error correction angle (in radian) for I_LOWGAIN channel               |
|           |                                                                              |

 Table 184. Metrology Engine configuration parameters

#### 17.6.1.1 Voltage measurement input range Vpp

The parameter Vpp depends on transfer of the analog input circuit in front of the Metrology Engine and it sets the peak-to-peak range for the voltage channel (in Volt).

Examples: For 110 V mains this value will be at least  $2\sqrt{2} * 110 = 311$  V and for 230 V mains at least 650 V. In practice these values need to be larger, because margins for mains voltage fluctuations and for component tolerances need to be accounted for in the input circuit design.

The transfer of the analog input circuit in front of the Metrology Engine must guarantee that the signal at the VOLTAGE input of the Energy Measurement IC is between V<sub>SS</sub> and V<sub>DD</sub>.

### 17.6.1.2 Current measurement input range I1pp

The parameter I1pp for the I\_HIGHGAIN input depends on transfer of the analog input circuit in front of the Metrology Engine and it sets the peak-to-peak range for the first current channel (in Ampere).

Example: For a single current-channel 16 A meter this value will be at least  $2\sqrt{2} \times 16 = 45.3$  A. For a two current-channel 16 A meter this range will cover the range from 0 to 1 A and the corresponding value for l1pp will be at least  $2\sqrt{2} \times 1 = 2.83$  A. In practice the above values need to be larger, because margins for component tolerances need to be accounted for in the input circuit design.

The transfer of the analog input circuit in front of the Metrology Engine must guarantee that the signal at the I\_HIGHGAIN input of the Energy Measurement IC is between  $V_{SS}$  and  $V_{DD}$ .

#### 17.6.1.3 Current measurement input range l2pp

The parameter I2pp for the I\_LOWGAIN input depends on the transfer of the analog input circuit in front of the Metrology Engine and it sets the peak-to-peak range for the second current channel (in Ampere). The input circuit for this channel should be designed in such a way that this range is approximately 16 \* I1pp for an optimized accuracy curve.

Example: For a two current-channel 16 A meter this range will cover the range from 1A to 16 A and the corresponding value for I1pp will be at least  $2\sqrt{2} \times 16 = 45.3$  A In practice this value needs to be larger, because margins for component tolerances need to be accounted for in the input circuit design.

The transfer of the analog input circuit in front of the Metrology Engine must guarantee that the signal at the I\_LOWGAIN input of the Energy Measurement IC is between  $V_{SS}$  and  $V_{DD}$ .

**Remark**: If there is no second current measurement channel present, this value must be set to zero.

#### 17.6.1.4 Phase error correction angle DeltaPhi1

Due to component differences, a phase error can occur between the VOLTAGE and I\_HIGHGAIN channels. This error needs to be corrected for accurate measurements.

The parameter DeltaPhi1 contains the correction angle (in radian) to compensate a phase error between the VOLTAGE channel and the I\_HIGHGAIN current channel.

#### 17.6.1.5 Phase error correction angle DeltaPhi2

Due to component differences, a phase error can occur between the VOLTAGE and I\_LOWGAIN channels (if this channel is used). This error needs to be corrected for accurate measurements.

The parameter DeltaPhi2 contains the correction angle (in radian) to compensate a phase error between the VOLTAGE channel and the I\_LOWGAIN current channel.

If there is no second current measurement channel present, this value can be set to zero.

## 17.6.2 Calibration procedure

The Metrology Engine can be calibrated by changing the configuration parameters for an individual meter.

Before calibration, make sure to set the right values for AHBClkFrequency and mains frequency Fmains with the initialization of the Metrology Engine.

The Calibration Measurements Setup is shown in Figure 56.



#### 17.6.2.1 Vpp calibration

The voltage input measurement range Vpp can be calibrated as follows:

- Calculate the initial value for Vpp with the transfer of the analog input circuit in front of the Metrology Engine and the input range of the VOLTAGE input of the Energy IC (VSS to VDD). Set the parameter Vpp to this initial value.
- Connect an AC reference voltage source to the meter with a reference voltage (Vsource) and frequency (e.g. 110V/60Hz or 230V/50Hz).
- Measure the output value for voltage V. The calibrated value for Vpp can then be calculated as:

(16)

$$Vpp = Vpp, initial value \cdot \left(\frac{V_{source}}{V}\right)$$

• Set this new value as Vpp

The calibration can be verified by checking the measured voltage V again. This should now equal Vsource.

### 17.6.2.2 I1pp calibration

The current input measurement range I1pp can be calibrated as follows:

- Calculate the initial value for I1pp with the transfer of the analog input circuit in front of the Metrology Engine and the input range of the I\_HIGHGAIN input of the Energy IC (V<sub>SS</sub> to V<sub>DD</sub>). Set the parameter I1pp to this initial value.
- Connect an AC reference voltage source to the meter with a reference voltage and frequency (e.g. 110V/60Hz or 230V/50Hz).
- Connect a reference load with a known current lref1. **Remark**: Make sure the current is in the range for I1pp.
- Measure the output value for current I. The calibrated value for I1pp can then be calculated as:

(17)

$$I1pp = I1pp, initial value \cdot \left(\frac{I_{ref1}}{I}\right)$$

• Set this new value as I1pp.

The calibration can be verified by checking the measured current I again. This should now equal Iref1.

### 17.6.2.3 I2pp calibration

The current input measurement range I2pp can be calibrated as follows:

- Calculate the initial value for I2pp with the transfer of the analog input circuit in front of the Metrology Engine and the input range of the I\_LOWGAIN input of the Energy IC (V<sub>SS</sub> to V<sub>DD</sub>). Set the parameter I2pp to this initial value.
- Connect an AC reference voltage source to the meter with a reference voltage and frequency (e.g. 110V/60Hz or 230V/50Hz).
- Connect a reference load with a known current Iref2. **Remark**: Make sure the current is in the range for I2pp.
- Measure the output value for current I. The calibrated value for I2pp can then be calculated as:

$$I2pp = I2pp, initial value \cdot \left(\frac{I_{ref2}}{I}\right)$$

• Set this new value as l2pp.

UM10415

(18)

The calibration can be verified by checking the measured current I again. This should now equal Iref2.

#### 17.6.2.4 DeltaPhi1 calibration

The phase error correction angle DeltaPhi1 can be calibrated as follows:

- Connect an AC reference voltage source to the meter with the correct voltage and frequency (e.g. 110V/60Hz or 230V/50Hz).
- Set DeltaPhi1 to zero and apply a resistive load (that has no reactive power) to the meter. **Remark**: Make sure the current is in the range for I1pp.
- Measure the output values for fundamental Reactive Power Q1 and active power P. The correction value DeltaPhi1 can then be calculated as:

$$DeltaPhil = a \tan\left(\frac{Q_1}{P}\right)$$

• Set this calculated value as DeltaPhi1.

The calibration can be verified by measuring the fundamental reactive power Q1 for this resistive load again. The fundamental reactive power Q1 should now be reduced towards 0 var for the resistive load.

#### 17.6.2.5 DeltaPhi2 calibration

The phase error correction angle DeltaPhi2 can be calibrated as follows:

- Connect an AC reference voltage source to the meter with the correct voltage and frequency (e.g. 110V/60Hz or 230V/50Hz).
- Set DeltaPhi2 to zero and apply a resistive load (that has no reactive power) to the meter. **Remark**: Make sure the current is in the range for I2pp.
- Measure the output values for fundamental Reactive Power Q1 and active power P. The correction value DeltaPhi2 can then be calculated as:

(20)

$$DeltaPhi 2 = a \tan\left(\frac{Q_1}{P}\right)$$

• Set this calculated value as DeltaPhi2.

The calibration can be verified by measuring the fundamental reactive power Q1 for this resistive load again. The fundamental reactive power should now be reduced towards 0 var for the resistive load.

# Chapter 18: EM773 Metrology engine interface

Rev. 2 — 7 December 2011

**User manual** 

# 18.1 How to read this chapter

The EM773 Metrology Engine is available on part EM773 only.

## 18.2 Metrology driver interface

The following seven interfaces of the metrology firmware are exposed to the user application:

- 1. metrology engine initialization
- 2. metrology engine interrupt handler
- 3. metrology engine set ranges
- 4. metrology engine start
- 5. metrology engine stop
- 6. metrology engine read data
- 7. metrology engine get gain channel

## 18.2.1 Metrology Engine initialization

This interface must be called by the application software before the metrology engine can be used.

This interface configures the metrology engine with the proper settings based on the given AHB system frequency and mains frequency.

### 18.2.2 Metrology Engine interrupt handler

The user application must add the metrology engine interrupt handler to the interrupt vector table. The driver interrupt handler takes appropriate action according the measured data and the configured ranges.

### 18.2.3 Metrology Engine set ranges

This interface must be called by the application software after the metrology engine is initialized and before the metrology engine is started.

This interface sets the ranges for the voltage input and the current inputs.

The ranges are:

- Vpp for the VOLTAGE input
- I1pp for the I\_HIGHGAIN input
- I2pp for the I\_LOWGAIN input
- DeltaPhi1 for the I\_HIGHGAIN input
- DeltaPhi2 for the I\_LOWGAIN input

## 18.2.4 Metrology Engine start

This interface must be called by the application software after the metrology engine is initialized and the ranges are set.

This interface enables the measurements by the metrology engine.

## 18.2.5 Metrology Engine stop

This interface must be called by the application software after the metrology engine is initialized, the ranges are set and the engine is started.

This interface disables the measurements by the metrology engine.

### 18.2.6 Metrology Engine read data

This interface can be called by the application software after the metrology engine is initialized, the ranges are set and the engine is started.

This interface returns the measured power readings over the previous second.

The readings are only valid when the interface returns EM\_VALID.

Other return values are EM\_NOT\_VALID (no power reading available) and EM\_NOT\_VALID\_OVERFLOW (no power reading available due to overflow of measurement data).

This interface must be called at least once every second, preferable twice a second, to avoid that measurement data will get lost due to overflow.

## 18.2.7 Metrology Engine get gain channel

This interface can be called by the application software after the metrology engine is initialized.

This interface returns the currently active current gain input channel, EM\_CHANNEL1 for I\_HIGHGAIN and EM\_CHANNEL2 for I\_LOWGAIN.

## **18.3 Calling the metrology driver**

The metrology driver which is supplied as a library (metrology.a) must be linked with the user application.

1. Initialize metrology engine:

metrology\_init(12000000, 50);

2. Set ranges for the metrology engine:

```
metrology_ranges_t metrology_ranges;
metrology_ranges.Vpp = (float)954.67;
metrology_ranges.I1pp = (float)2.84;
metrology_ranges.I2pp = (float)45.60;
metrology_ranges.DeltaPhi1 = (float)0.0;
metrology_ranges.DeltaPhi2 = (float)0.0;
```

**User manual** 

Chapter 18: EM773 Metrology engine interface

```
metrology_set_ranges(&metrology_ranges);
```

3. Start the metrology engine:

```
metrology_start();
```

4. Read the measured data:

```
while (running)
{
    if (metrology_get_gainchannel() == CURRENT_CHANNEL1)
    {
       LED_ON(); /* signal measuring from I_HIGHGAIN */
    }
    else
    {
       LED_OFF();/* signal measuring from I_LOWGAIN */
    }
    if (metrology_read_data(&meter_result))
    {
       print_result(&meter_result);
    }
    ms_sleep(250);
}
```

5. Stop the metrology engine:

metrology\_stop();

## 18.4 Metrology driver structure definitions

#### **18.4.1 Metrology ranges**

The following structure is used to configure the voltage range, current ranges and the phase corrections for the I\_HIGHGAIN and I\_LOWGAIN gain current channels:

```
typedef struct metrology_ranges_tag
{
  float Vpp;
  float I1pp;
  float I2pp;
  float DeltaPhi1;
  float DeltaPhi2;
  } metrology_ranges_t;
```

The metrology ranges class structure is further explained in <u>Table 184</u> in <u>Section 17.6.1</u> with the Metrology Engine Configuration parameters.

### 18.4.2 Metrology result

The following structure is used to pass the measured metrology data over the previous second:

typedef struct metrology\_result\_tag

All information provided in this document is subject to legal disclaimers.

Chapter 18: EM773 Metrology engine interface

{
 float V;
 float I;
 float P;
 float Q1;
 float S1;
 float S1;
 float PF;
 float PF1;
 float SN;
 float N;
 float THDI;
} metrology\_result\_t;

The members of the metrology result class structure are explained in Table 185.

| Member | Description                                             |
|--------|---------------------------------------------------------|
| V      | RMS voltage (in Volt)                                   |
| I      | RMS current (in Ampere)                                 |
| Ρ      | Active power (in Watt)                                  |
| Q1     | Fundamental reactive power (in var)                     |
| S      | Apparent power (in VA)                                  |
| S1     | Fundamental apparent power (in VA)                      |
| PF     | Power factor (no dimension, 0.00-1.00)                  |
| PF1    | Fundamental power factor (no dimension, 0.00-1.00)      |
| SN     | Nonfundamental apparent power (in VA)                   |
| Ν      | Nonactive power (in var)                                |
| THDI   | Total harmonic distortion of the current (no dimension) |

#### Table 185. Metrology result class structure

Chapter 19: EM773 Flash memory programming firmware

Rev. 2 — 7 December 2011

**User manual** 

# **19.1 Features**

- In-System Programming: In-System programming (ISP) is programming or reprogramming the on-chip flash memory, using the boot loader software and UART serial port. This can be done when the part resides in the end-user board.
- In-Application Programming: In-Application (IAP) programming is performing erase and write operation on the on-chip flash memory, as directed by the end-user application code.
- Flash access times can be configured through a register in the flash controller block.
- Erase time for one sector is 100 ms ± 5%. Programming time for one block of 256 bytes is 1 ms ± 5%.

# **19.2 General description**

## 19.2.1 Boot loader

The boot loader controls initial operation after reset and also provides the means to accomplish programming of the flash memory via UART. This could be initial programming of a blank device, erasure and re-programming of a previously programmed device, or programming of the flash memory by the application program in a running system.

The boot loader code is executed every time the part is powered on or reset. The loader can execute the ISP command handler or the user application code. A LOW level after reset at the PIO0\_1 pin is considered as an external hardware request to start the ISP command handler via UART.

Assuming that power supply pins are on their nominal levels when the rising edge on RESET pin is generated, it may take up to 3 ms before PIO0\_1 is sampled and the decision on whether to continue with user code or ISP handler is made. If PIO0\_1 is sampled low and the watchdog overflow flag is set, the external hardware request to start the ISP command handler is ignored. If there is no request for the ISP command handler execution (PIO0\_1 is sampled HIGH after reset), a search is made for a valid user program. If a valid user program is found then the execution control is transferred to it. If a valid user program is not found, the auto-baud routine is invoked.

**Remark:** The sampling of pin PIO0\_1 can be disabled through programming flash location 0x0000 02FC (see <u>Section 19.2.7.1</u>).

## 19.2.2 Memory map after any reset

The boot block is 16 kB in size. The boot block is located in the memory region starting from the address 0x1FFF 0000. The boot loader is designed to run from this memory area, but both the ISP and IAP software use parts of the on-chip RAM. The RAM usage is described later in this chapter. The interrupt vectors residing in the boot block of the on-chip flash memory also become active after reset, i.e., the bottom 512 bytes of the boot block are also visible in the memory region starting from the address 0x0000 0000.

# 19.2.3 Criterion for Valid User Code

Criterion for valid user code: The reserved Cortex-M0 exception vector location 7 (offset 0x 0000 001C in the vector table) should contain the 2's complement of the check-sum of table entries 0 through 6. This causes the checksum of the first 8 table entries to be 0. The boot loader code checksums the first 8 locations in sector 0 of the flash. If the result is 0, then execution control is transferred to the user code.

If the signature is not valid, the auto-baud routine synchronizes with the host via serial port 0. The host should send a '?' (0x3F) as a synchronization character and wait for a response. The host side serial port settings should be 8 data bits, 1 stop bit and no parity. The auto-baud routine measures the bit time of the received synchronization character in terms of its own frequency and programs the baud rate generator of the serial port. It also sends an ASCII string ("Synchronized<CR><LF>") to the Host. In response to this host should send the same string ("Synchronized<CR><LF>"). The auto-baud routine looks at the received characters to verify synchronization. If synchronization is verified then "OK<CR><LF>" string is sent to the host. Host should respond by sending the crystal frequency (in kHz) at which the part is running. For example, if the part is running at 10 MHz, the response from the host should be "10000<CR><LF>". "OK<CR><LF>" string is sent to the host should be "10000<CR><LF>". "OK<CR><LF>" string is sent to the host should be "10000<CR><LF>". "OK<CR><LF>" string is sent to the host should be "10000<CR><LF>". "OK<CR><LF>" string is sent to the host should be "10000<CR><LF>". "OK<CR><LF>" string is sent to the host should be "10000<CR><LF>". "OK<CR><LF>" string is sent to the host should be "10000<CR><LF>". "OK<CR><LF>" string is sent to the host after receiving the crystal frequency. If synchronization is not verified then the auto-baud routine waits again for a synchronization character. For auto-baud to work correctly in case of user invoked ISP, the CCLK frequency should be greater than or equal to 10 MHz.

Once the crystal frequency is received the part is initialized and the ISP command handler is invoked. For safety reasons an "Unlock" command is required before executing the commands resulting in flash erase/write operations and the "Go" command. The rest of the commands can be executed without the unlock command. The Unlock command is required to be executed once per ISP session. The Unlock command is explained in Section 19.4 "UART ISP commands" on page 223.

UM10415





# 19.2.5 Sector numbers

Some IAP and ISP commands operate on sectors and specify sector numbers. The following table shows the correspondence between sector numbers and memory addresses for the EM773 device.

| Sector<br>number | Sector size | Address range             | EM773<br>32 kB flash |
|------------------|-------------|---------------------------|----------------------|
| 0                | 4 kB        | 0x0000 0000 - 0x0000 0FFF | yes                  |
| 1                | 4 kB        | 0x0000 1000 - 0x0000 1FFF | yes                  |
| 2                | 4 kB        | 0x0000 2000 - 0x0000 2FFF | yes                  |
| 3                | 4 kB        | 0x0000 3000 - 0x0000 3FFF | yes                  |
| 4                | 4 kB        | 0x0000 4000 - 0x0000 4FFF | yes                  |
| 5                | 4 kB        | 0x0000 5000 - 0x0000 5FFF | yes                  |
| 6                | 4 kB        | 0x0000 6000 - 0x0000 6FFF | yes                  |
| 7                | 4 kB        | 0x0000 7000 - 0x0000 7FFF | yes                  |

 Table 186.
 Flash sector configuration

## 19.2.6 Flash content protection mechanism

The EM773 is equipped with the Error Correction Code (ECC) capable Flash memory. The purpose of an error correction module is twofold. Firstly, it decodes data words read from the memory into output data words. Secondly, it encodes data words to be written to the memory. The error correction capability consists of single bit error correction with Hamming code.

The operation of ECC is transparent to the running application. The ECC content itself is stored in a flash memory not accessible by user's code to either read from it or write into it on its own. A byte of ECC corresponds to every consecutive 128 bits of the user accessible Flash. Consequently, Flash bytes from 0x0000 0000 to 0x0000 000F are protected by the first ECC byte, Flash bytes from 0x0000 0010 to 0x0000 001F are protected by the second ECC byte, etc.

Whenever the CPU requests a read from user's Flash, both 128 bits of raw data containing the specified memory location and the matching ECC byte are evaluated. If the ECC mechanism detects a single error in the fetched data, a correction will be applied before data are provided to the CPU. When a write request into the user's Flash is made, write of user specified content is accompanied by a matching ECC value calculated and stored in the ECC memory.

When a sector of Flash memory is erased, the corresponding ECC bytes are also erased. Once an ECC byte is written, it can not be updated unless it is erased first. Therefore, for the implemented ECC mechanism to perform properly, data must be written into the flash memory in groups of 16 bytes (or multiples of 16), aligned as described above.

# 19.2.7 Code Read Protection (CRP)

Code Read Protection is a mechanism that allows the user to enable different levels of security in the system so that access to the on-chip flash and use of the ISP can be restricted. When needed, CRP is invoked by programming a specific pattern in flash location at 0x0000 02FC. IAP commands are not affected by the code read protection.

# Important: any CRP change becomes effective only after the device has gone through a power cycle.

| Name   | Pattern<br>programmed in<br>0x0000 02FC | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO_ISP | 0x4E69 7370                             | Prevents sampling of pin PIO0_1 for entering ISP mode. PIO0_1 is available for other uses.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| CRP1   | 0x12345678                              | <ul> <li>Access to chip via the SWD pins is disabled. This mode allows partial flash update using the following ISP commands and restrictions:</li> <li>Write to RAM command should not access RAM below 0x1000 0300. Access to addresses below 0x1000 0200 is disabled.</li> <li>Copy RAM to flash command can not write to Sector 0.</li> <li>Erase command can erase Sector 0 only when all sectors are selected for erase.</li> <li>Compare command is disabled.</li> <li>Read Memory command is disabled.</li> <li>This mode is useful when CRP is required and flash field updates are needed but all sectors can not be erased. Since compare command is disabled in case of partial updates the secondary loader should implement checksum mechanism to verify the integrity of the flash.</li> </ul> |
| CRP2   | 0x87654321                              | <ul> <li>Access to chip via the SWD pins is disabled. The following ISP commands are disabled:</li> <li>Read Memory</li> <li>Write to RAM</li> <li>Go</li> <li>Copy RAM to flash</li> <li>Compare</li> <li>When CRP2 is enabled the ISP erase command only allows erasure of all user sectors.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| CRP3   | 0x43218765                              | Access to chip via the SWD pins is disabled. ISP entry by pulling<br>PIO0_1 LOW is disabled if a valid user code is present in flash sector<br>0.<br>This mode effectively disables ISP override using PIO0_1 pin. It is up<br>to the user's application to provide a flash update mechanism using<br>IAP calls or call reinvoke ISP command to enable flash update via<br>UART.<br>Caution: If CRP3 is selected, no future factory testing can be<br>performed on the device.                                                                                                                                                                                                                                                                                                                                |

## Table 187. Code Read Protection options

### Table 188. Code Read Protection hardware/software interaction

| CRP option | User Code<br>Valid | PIO0_1 pin at reset | SWD enabled | EM773 enters<br>ISP mode | partial flash<br>update in ISP<br>mode |
|------------|--------------------|---------------------|-------------|--------------------------|----------------------------------------|
| No         | No                 | x                   | Yes         | Yes                      | Yes                                    |
| No         | Yes                | High                | Yes         | No                       | NA                                     |
| No         | Yes                | Low                 | Yes         | Yes                      | Yes                                    |
| CRP1       | Yes                | High                | No          | No                       | NA                                     |
| CRP1       | Yes                | Low                 | No          | Yes                      | Yes                                    |
| CRP2       | Yes                | High                | No          | No                       | NA                                     |
| CRP2       | Yes                | Low                 | No          | Yes                      | No                                     |

User manual

© NXP B.V. 2011. All rights reserved.

| CRP option | User Code<br>Valid | PIO0_1 pin at reset | SWD enabled | EM773 enters<br>ISP mode | partial flash<br>update in ISP<br>mode |
|------------|--------------------|---------------------|-------------|--------------------------|----------------------------------------|
| CRP3       | Yes                | х                   | No          | No                       | NA                                     |
| CRP1       | No                 | х                   | No          | Yes                      | Yes                                    |
| CRP2       | No                 | х                   | No          | Yes                      | No                                     |
| CRP3       | No                 | х                   | No          | Yes                      | No                                     |

#### Table 188. Code Read Protection hardware/software interaction ...continued

#### Table 189. ISP commands allowed for different CRP levels

| ISP command                           | CRP1                                                          | CRP2                     | CRP3 (no entry in ISP mode allowed) |
|---------------------------------------|---------------------------------------------------------------|--------------------------|-------------------------------------|
| Unlock                                | yes                                                           | yes                      | n/a                                 |
| Set Baud Rate                         | yes                                                           | yes                      | n/a                                 |
| Echo                                  | yes                                                           | yes                      | n/a                                 |
| Write to RAM                          | yes; above 0x1000 0300<br>only                                | no                       | n/a                                 |
| Read Memory                           | no                                                            | no                       | n/a                                 |
| Prepare sector(s) for write operation | yes                                                           | yes                      | n/a                                 |
| Copy RAM to flash                     | yes; not to sector 0                                          | no                       | n/a                                 |
| Go                                    | no                                                            | no                       | n/a                                 |
| Erase sector(s)                       | yes; sector 0 can only be erased when all sectors are erased. | yes; all sectors<br>only | n/a                                 |
| Blank check sector(s)                 | no                                                            | no                       | n/a                                 |
| Read Part ID                          | yes                                                           | yes                      | n/a                                 |
| Read Boot code version                | yes                                                           | yes                      | n/a                                 |
| Compare                               | no                                                            | no                       | n/a                                 |
| ReadUID                               | yes                                                           | yes                      | n/a                                 |

In case a CRP mode is enabled and access to the chip is allowed via the ISP, an unsupported or restricted ISP command will be terminated with return code CODE\_READ\_PROTECTION\_ENABLED.

## **19.2.7.1 ISP entry protection**

In addition to the three CRP modes, the user can prevent the sampling of pin PIO0\_1 for entering ISP mode and thereby release pin PIO0\_1 for other uses. This is called the NO\_ISP mode. The NO\_ISP mode can be entered by programming the pattern 0x4E69 7370 at location 0x0000 02FC.

# **19.3 UART Communication protocol**

All UART ISP commands should be sent as single ASCII strings. Strings should be terminated with Carriage Return (CR) and/or Line Feed (LF) control characters. Extra <CR> and <LF> characters are ignored. All ISP responses are sent as <CR><LF> terminated ASCII strings. Data is sent and received in UU-encoded format.

|--|

# 19.3.1 UART ISP command format

"Command Parameter\_0 Parameter\_1 ... Parameter\_n<CR><LF>" "Data" (Data only for Write commands).

# 19.3.2 UART ISP response format

"Return\_Code<CR><LF>Response\_0<CR><LF>Response\_1<CR><LF> ... Response\_n<CR><LF>" "Data" (Data only for Read commands).

## 19.3.3 UART ISP data format

The data stream is in UU-encode format. The UU-encode algorithm converts 3 bytes of binary data in to 4 bytes of printable ASCII character set. It is more efficient than Hex format which converts 1 byte of binary data in to 2 bytes of ASCII hex. The sender should send the check-sum after transmitting 20 UU-encoded lines. The length of any UU-encoded line should not exceed 61 characters(bytes) i.e. it can hold 45 data bytes. The receiver should compare it with the check-sum of the received bytes. If the check-sum matches then the receiver should respond with "OK<CR><LF>" to continue further transmission. If the check-sum does not match the receiver should respond with "RESEND<CR><LF>". In response the sender should retransmit the bytes.

A description of UU-encode is available at the wotsit webpage.

# 19.3.4 UART ISP flow control

A software XON/XOFF flow control scheme is used to prevent data loss due to buffer overrun. When the data arrives rapidly, the ASCII control character DC3 (stop) is sent to stop the flow of data. Data flow is resumed by sending the ASCII control character DC1 (start). The host should also support the same flow control scheme.

## 19.3.5 UART SP command abort

Commands can be aborted by sending the ASCII control character "ESC". This feature is not documented as a command under "ISP Commands" section. Once the escape code is received the ISP command handler waits for a new command.

## 19.3.6 Interrupts during UART ISP

The boot block interrupt vectors located in the boot block of the flash are active after any reset.

## 19.3.7 Interrupts during IAP

The on-chip flash memory is not accessible during erase/write operations. When the user application code starts executing the interrupt vectors from the user flash area are active. The user should either disable interrupts, or ensure that user interrupt vectors are active in RAM and that the interrupt handlers reside in RAM, before making a flash erase/write IAP call. The IAP code does not use or disable interrupts.

**User manual** 

## 19.3.8 RAM used by ISP command handler

ISP commands use on-chip RAM from  $0x1000\ 017C$  to  $0x1000\ 025B$ . The user could use this area, but the contents may be lost upon reset. Flash programming commands use the top 32 bytes of on-chip RAM. The stack is located at (RAM top – 32). The maximum stack usage is 256 bytes and it grows downwards.

## 19.3.9 RAM used by IAP command handler

Flash programming commands use the top 32 bytes of on-chip RAM. The maximum stack usage in the user allocated stack space is 128 bytes and it grows downwards.

# **19.4 UART ISP commands**

The following commands are accepted by the ISP command handler. Detailed status codes are supported for each command. The command handler sends the return code INVALID\_COMMAND when an undefined command is received. Commands and return codes are in ASCII format.

CMD\_SUCCESS is sent by ISP command handler only when received ISP command has been completely executed and the new ISP command can be given by the host. Exceptions from this rule are "Set Baud Rate", "Write to RAM", "Read Memory", and "Go" commands.

| ISP Command                           | Usage                                                                                | Described in |
|---------------------------------------|--------------------------------------------------------------------------------------|--------------|
| Unlock                                | U <unlock code=""></unlock>                                                          | Table 191    |
| Set Baud Rate                         | B <baud rate=""> <stop bit=""></stop></baud>                                         | Table 192    |
| Echo                                  | A <setting></setting>                                                                | Table 193    |
| Write to RAM                          | W <start address=""> <number bytes="" of=""></number></start>                        | Table 194    |
| Read Memory                           | R <address> <number bytes="" of=""></number></address>                               | Table 195    |
| Prepare sector(s) for write operation | P <start number="" sector=""> <end number="" sector=""></end></start>                | Table 196    |
| Copy RAM to flash                     | C <flash address=""> <ram address=""> <number bytes="" of=""></number></ram></flash> | Table 197    |
| Go                                    | G <address> <mode></mode></address>                                                  | Table 198    |
| Erase sector(s)                       | E <start number="" sector=""> <end number="" sector=""></end></start>                | Table 199    |
| Blank check sector(s)                 | I <start number="" sector=""> <end number="" sector=""></end></start>                | Table 200    |
| Read Part ID                          | J                                                                                    | Table 201    |
| Read Boot code version                | К                                                                                    | Table 203    |
| Compare                               | M <address1> <address2> <number bytes="" of=""></number></address2></address1>       | Table 204    |
| ReadUID                               | Ν                                                                                    | Table 205    |

#### Table 190. UART ISP command summary

# 19.4.1 Unlock <Unlock code> (UART ISP)

## Table 191. UART ISP Unlock command

| Command     | U                                                                             |
|-------------|-------------------------------------------------------------------------------|
| Input       | Unlock code: 23130 <sub>10</sub>                                              |
| Return Code | CMD_SUCCESS                                                                   |
|             | INVALID_CODE                                                                  |
|             | PARAM_ERROR                                                                   |
| Description | This command is used to unlock Flash Write, Erase, and Go commands.           |
| Example     | "U 23130 <cr><lf>" unlocks the Flash Write/Erase &amp; Go commands.</lf></cr> |

## 19.4.2 Set Baud Rate <Baud Rate> <stop bit> (UART ISP)

#### Table 192. UART ISP Set Baud Rate command

| Command     | В                                                                                                                                         |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Input       | Baud Rate: 9600   19200   38400   57600   115200   230400                                                                                 |
|             | Stop bit: 1   2                                                                                                                           |
| Return Code | CMD_SUCCESS                                                                                                                               |
|             | INVALID_BAUD_RATE                                                                                                                         |
|             | INVALID_STOP_BIT                                                                                                                          |
|             | PARAM_ERROR                                                                                                                               |
| Description | This command is used to change the baud rate. The new baud rate is effective after the command handler sends the CMD_SUCCESS return code. |
| Example     | "B 57600 1 <cr><lf>" sets the serial port to baud rate 57600 bps and 1 stop bit.</lf></cr>                                                |

# 19.4.3 Echo <setting> (UART ISP)

#### Table 193. UART ISP Echo command

| Command     | Α                                                                                                                            |
|-------------|------------------------------------------------------------------------------------------------------------------------------|
| Input       | Setting: $ON = 1   OFF = 0$                                                                                                  |
| Return Code | CMD_SUCCESS                                                                                                                  |
|             | PARAM_ERROR                                                                                                                  |
| Description | The default setting for echo command is ON. When ON the ISP command handler sends the received serial data back to the host. |
| Example     | "A 0 <cr><lf>" turns echo off.</lf></cr>                                                                                     |

# 19.4.4 Write to RAM <start address> <number of bytes> (UART ISP)

The host should send the data only after receiving the CMD\_SUCCESS return code. The host should send the check-sum after transmitting 20 UU-encoded lines. The checksum is generated by adding raw data (before UU-encoding) bytes and is reset after transmitting 20 UU-encoded lines. The length of any UU-encoded line should not exceed 61 characters(bytes) i.e. it can hold 45 data bytes. When the data fits in less then 20 UU-encoded lines then the check-sum should be of the actual number of bytes sent. The ISP command handler compares it with the check-sum of the received bytes. If the check-sum matches, the ISP command handler responds with "OK<CR><LF>" to

continue further transmission. If the check-sum does not match, the ISP command handler responds with "RESEND<CR><LF>". In response the host should retransmit the bytes.

 Table 194.
 UART ISP Write to RAM command

| Command     | W                                                                                                                                                |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| Input       | Start Address: RAM address where data bytes are to be written. This address should be a word boundary.                                           |
|             | Number of Bytes: Number of bytes to be written. Count should be a multiple of 4                                                                  |
| Return Code | CMD_SUCCESS                                                                                                                                      |
|             | ADDR_ERROR (Address not on word boundary)                                                                                                        |
|             | ADDR_NOT_MAPPED                                                                                                                                  |
|             | COUNT_ERROR (Byte count is not multiple of 4)                                                                                                    |
|             | PARAM_ERROR                                                                                                                                      |
|             | CODE_READ_PROTECTION_ENABLED                                                                                                                     |
| Description | This command is used to download data to RAM. Data should be in UU-encoded format. This command is blocked when code read protection is enabled. |
| Example     | "W 268436224 4 <cr><lf>" writes 4 bytes of data to address 0x1000 0300.</lf></cr>                                                                |

## 19.4.5 Read Memory <address> <no. of bytes> (UART ISP)

The data stream is followed by the command success return code. The check-sum is sent after transmitting 20 UU-encoded lines. The checksum is generated by adding raw data (before UU-encoding) bytes and is reset after transmitting 20 UU-encoded lines. The length of any UU-encoded line should not exceed 61 characters(bytes) i.e. it can hold 45 data bytes. When the data fits in less then 20 UU-encoded lines then the check-sum is of actual number of bytes sent. The host should compare it with the checksum of the received bytes. If the check-sum matches then the host should respond with "OK<CR><LF>" to continue further transmission. If the check-sum does not match then the host should respond with "RESEND<CR><LF>". In response the ISP command handler sends the data again.

#### Table 195. UART ISP Read Memory command

| Command     | R                                                                                                                         |
|-------------|---------------------------------------------------------------------------------------------------------------------------|
| Input       | <b>Start Address:</b> Address from where data bytes are to be read. This address should be a word boundary.               |
|             | Number of Bytes: Number of bytes to be read. Count should be a multiple of 4.                                             |
| Return Code | CMD_SUCCESS followed by <actual (uu-encoded)="" data="">  </actual>                                                       |
|             | ADDR_ERROR (Address not on word boundary)                                                                                 |
|             | ADDR_NOT_MAPPED                                                                                                           |
|             | COUNT_ERROR (Byte count is not a multiple of 4)                                                                           |
|             | PARAM_ERROR                                                                                                               |
|             | CODE_READ_PROTECTION_ENABLED                                                                                              |
| Description | This command is used to read data from RAM or flash memory. This command is blocked when code read protection is enabled. |
| Example     | "R 268435456 4 <cr><lf>" reads 4 bytes of data from address 0x1000 0000.</lf></cr>                                        |

# 19.4.6 Prepare sector(s) for write operation <start sector number> <end sector number> (UART ISP)

This command makes flash write/erase operation a two step process.

| Command                                                                                                                                                                                                                                                                                                                                                            | Р                                                                          |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|
| Input                                                                                                                                                                                                                                                                                                                                                              | Start Sector Number                                                        |  |
|                                                                                                                                                                                                                                                                                                                                                                    | End Sector Number: Should be greater than or equal to start sector number. |  |
| Return Code CMD_SUCCESS  <br>BUSY  <br>INVALID_SECTOR  <br>PARAM_ERROR                                                                                                                                                                                                                                                                                             |                                                                            |  |
| Description This command must be executed before executing "Copy RAM to flash" or "<br>Sector(s)" command. Successful execution of the "Copy RAM to flash" or "<br>Sector(s)" command causes relevant sectors to be protected again. The bo<br>block can not be prepared by this command. To prepare a single sector use<br>same "Start" and "End" sector numbers. |                                                                            |  |
| Example                                                                                                                                                                                                                                                                                                                                                            | "P 0 0 <cr><lf>" prepares the flash sector 0.</lf></cr>                    |  |

# 19.4.7 Copy RAM to flash <Flash address> <RAM address> <no of bytes> (UART ISP)

# Table 197. UART ISP Copy command

| Command     | С                                                                                                                                                                                                                                                                                                                                                                        |  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Input       | Flash Address(DST): Destination flash address where data bytes are to be written. The destination address should be a 256 byte boundary.                                                                                                                                                                                                                                 |  |
|             | RAM Address(SRC): Source RAM address from where data bytes are to be read.                                                                                                                                                                                                                                                                                               |  |
|             | Number of Bytes: Number of bytes to be written. Should be 256   512   1024   4096.                                                                                                                                                                                                                                                                                       |  |
| Return Code | CMD_SUCCESS                                                                                                                                                                                                                                                                                                                                                              |  |
|             | SRC_ADDR_ERROR (Address not on word boundary)                                                                                                                                                                                                                                                                                                                            |  |
|             | DST_ADDR_ERROR (Address not on correct boundary)                                                                                                                                                                                                                                                                                                                         |  |
|             | SRC_ADDR_NOT_MAPPED                                                                                                                                                                                                                                                                                                                                                      |  |
|             | DST_ADDR_NOT_MAPPED                                                                                                                                                                                                                                                                                                                                                      |  |
|             | COUNT_ERROR (Byte count is not 256   512   1024   4096)                                                                                                                                                                                                                                                                                                                  |  |
|             | SECTOR_NOT_PREPARED_FOR WRITE_OPERATION                                                                                                                                                                                                                                                                                                                                  |  |
|             | BUSY                                                                                                                                                                                                                                                                                                                                                                     |  |
|             | CMD_LOCKED                                                                                                                                                                                                                                                                                                                                                               |  |
|             | PARAM_ERROR                                                                                                                                                                                                                                                                                                                                                              |  |
|             | CODE_READ_PROTECTION_ENABLED                                                                                                                                                                                                                                                                                                                                             |  |
| Description | escription This command is used to program the flash memory. The "Prepare Sector(s) for<br>Write Operation" command should precede this command. The affected sectors<br>automatically protected again once the copy command is successfully executed<br>The boot block cannot be written by this command. This command is blocked w<br>code read protection is enabled. |  |
| Example     | "C 0 268467504 512 <cr><lf>" copies 512 bytes from the RAM address 0x1000 0800 to the flash address 0.</lf></cr>                                                                                                                                                                                                                                                         |  |
|             |                                                                                                                                                                                                                                                                                                                                                                          |  |

# 19.4.8 Go <address> <mode> (UART ISP)

## Table 198. UART ISP Go command

| address from which the code execution is to be started.<br>n a word boundary.<br>m in Thumb Mode)   A (Execute program in ARM mode).                                                                                                                                                                                          |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| m in Thumb Mode)   A (Execute program in ARM mode).                                                                                                                                                                                                                                                                           |  |
|                                                                                                                                                                                                                                                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                               |  |
|                                                                                                                                                                                                                                                                                                                               |  |
| TION_ENABLED                                                                                                                                                                                                                                                                                                                  |  |
| Description This command is used to execute a program residing in RAM or flash memory. I may not be possible to return to the ISP command handler once this command i successfully executed. This command is blocked when code read protection is enabled. The command must be used with an address of 0x0000 0200 or greater |  |
| nusi de useu with an autress of 0x0000 0200 of greater.                                                                                                                                                                                                                                                                       |  |
| o<br>e<br>'ł                                                                                                                                                                                                                                                                                                                  |  |

# 19.4.9 Erase sector(s) <start sector number> <end sector number> (UART ISP)

#### Table 199. UART ISP Erase sector command Command Е Input **Start Sector Number** End Sector Number: Should be greater than or equal to start sector number. Return Code CMD\_SUCCESS | BUSY | INVALID\_SECTOR | SECTOR\_NOT\_PREPARED\_FOR\_WRITE\_OPERATION | CMD\_LOCKED | PARAM\_ERROR | CODE\_READ\_PROTECTION\_ENABLED This command is used to erase one or more sector(s) of on-chip flash memory. The Description boot block can not be erased using this command. This command only allows erasure of all user sectors when the code read protection is enabled. "E 2 3<CR><LF>" erases the flash sectors 2 and 3. Example

# 19.4.10 Blank check sector(s) <sector number> <end sector number> (UART ISP)

| Table 200. UA | ART ISP Blank check sector command                                                                                                                                                    |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Command       | I                                                                                                                                                                                     |
| Input         | Start Sector Number:                                                                                                                                                                  |
|               | End Sector Number: Should be greater than or equal to start sector number.                                                                                                            |
| Return Code   | CMD_SUCCESS                                                                                                                                                                           |
|               | SECTOR_NOT_BLANK (followed by <offset blank="" first="" location="" non="" of="" the="" word=""> <contents blank="" location="" non="" of="" word="">)  </contents></offset>          |
|               | INVALID_SECTOR                                                                                                                                                                        |
|               | PARAM_ERROR                                                                                                                                                                           |
| Description   | This command is used to blank check one or more sectors of on-chip flash memory.                                                                                                      |
|               | Blank check on sector 0 always fails as first 64 bytes are re-mapped to flash boot block.                                                                                             |
|               | When CRP is enabled, the blank check command returns 0 for the offset and value of sectors which are not blank. Blank sectors are correctly reported irrespective of the CRP setting. |
| Example       | "I 2 3 <cr><lf>" blank checks the flash sectors 2 and 3.</lf></cr>                                                                                                                    |

# 19.4.11 Read Part Identification number (UART ISP)

#### Table 201. UART ISP Read Part Identification command

| Command     | J                                                                                                                                  |  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------|--|
| Input       | None.                                                                                                                              |  |
| Return Code | CMD_SUCCESS followed by part identification number in ASCII (see <u>Table 202</u><br><u>"EM773 part identification numbers</u> "). |  |
| Description | n This command is used to read the part identification number.                                                                     |  |

#### Table 202. EM773 part identification numbers

| Device         | ASCII/dec coding | Hex coding  |
|----------------|------------------|-------------|
| EM773FHN33/301 | 71569451         | 0x0444 102B |
| EM773FHN33/302 | 624955435        | 0x2540 102B |

# 19.4.12 Read Boot code version number (UART ISP)

## Table 203. UART ISP Read Boot Code version number command

| Command     | К                                                                                                                                                                       |  |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Input       | None                                                                                                                                                                    |  |
| Return Code | CMD_SUCCESS followed by 2 bytes of boot code version number in ASCII format.<br>It is to be interpreted as <byte1(major)>.<byte0(minor)>.</byte0(minor)></byte1(major)> |  |
| Description | escription This command is used to read the boot code version number.                                                                                                   |  |

# 19.4.13 Compare <address1> <address2> <no of bytes> (UART ISP)

### Table 204. UART ISP Compare command

| Command                                                                                                                                         | М                                                                                                                                                                              |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Input                                                                                                                                           | Address1 (DST): Starting flash or RAM address of data bytes to be compared.<br>This address should be a word boundary.                                                         |  |
|                                                                                                                                                 | Address2 (SRC): Starting flash or RAM address of data bytes to be compared.<br>This address should be a word boundary.                                                         |  |
|                                                                                                                                                 | Number of Bytes: Number of bytes to be compared; should be a multiple of 4.                                                                                                    |  |
| Return Code                                                                                                                                     | CMD_SUCCESS   (Source and destination data are equal)                                                                                                                          |  |
|                                                                                                                                                 | COMPARE_ERROR   (Followed by the offset of first mismatch)                                                                                                                     |  |
|                                                                                                                                                 | COUNT_ERROR (Byte count is not a multiple of 4)                                                                                                                                |  |
|                                                                                                                                                 | ADDR_ERROR                                                                                                                                                                     |  |
|                                                                                                                                                 | ADDR_NOT_MAPPED                                                                                                                                                                |  |
|                                                                                                                                                 | PARAM_ERROR                                                                                                                                                                    |  |
| Description                                                                                                                                     | This command is used to compare the memory contents at two locations.                                                                                                          |  |
|                                                                                                                                                 | Compare result may not be correct when source or destination address contains any of the first 512 bytes starting from address zero. First 512 bytes are re-mapped to boot ROM |  |
| Example "M 8192 268468224 4 <cr><lf>" compares 4 bytes from the RAM address 0x1000 8000 to the 4 bytes from the flash address 0x2000.</lf></cr> |                                                                                                                                                                                |  |

# 19.4.14 ReadUID (UART ISP)

## Table 205. UART ISP ReadUID command

| Command                                                                                                                                            | Ν                                                       |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|--|
| Input                                                                                                                                              | None                                                    |  |
| Return Code CMD_SUCCESS followed by four 32-bit words of E-sort test information in ASC format. The word sent at the lowest address is sent first. |                                                         |  |
| Description                                                                                                                                        | Description This command is used to read the unique ID. |  |

# 19.4.15 UART ISP Return Codes

#### Table 206. UART ISP Return Codes Summary

| Return<br>Code | Mnemonic            | Description                                                                                                                              |
|----------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 0              | CMD_SUCCESS         | Command is executed successfully. Sent by ISP handler only when command given by the host has been completely and successfully executed. |
| 1              | INVALID_COMMAND     | Invalid command.                                                                                                                         |
| 2              | SRC_ADDR_ERROR      | Source address is not on word boundary.                                                                                                  |
| 3              | DST_ADDR_ERROR      | Destination address is not on a correct boundary.                                                                                        |
| 4              | SRC_ADDR_NOT_MAPPED | Source address is not mapped in the memory map.<br>Count value is taken in to consideration where<br>applicable.                         |
| 5              | DST_ADDR_NOT_MAPPED | Destination address is not mapped in the memory<br>map. Count value is taken in to consideration<br>where applicable.                    |

| Return<br>Code | Mnemonic                                    | Description                                                                                         |
|----------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------|
| 6              | COUNT_ERROR                                 | Byte count is not multiple of 4 or is not a permitted value.                                        |
| 7              | INVALID_SECTOR                              | Sector number is invalid or end sector number is greater than start sector number.                  |
| 8              | SECTOR_NOT_BLANK                            | Sector is not blank.                                                                                |
| 9              | SECTOR_NOT_PREPARED_FOR_<br>WRITE_OPERATION | Command to prepare sector for write operation was not executed.                                     |
| 10             | COMPARE_ERROR                               | Source and destination data not equal.                                                              |
| 11             | BUSY                                        | Flash programming hardware interface is busy.                                                       |
| 12             | PARAM_ERROR                                 | Insufficient number of parameters or invalid parameter.                                             |
| 13             | ADDR_ERROR                                  | Address is not on word boundary.                                                                    |
| 14             | ADDR_NOT_MAPPED                             | Address is not mapped in the memory map. Count value is taken in to consideration where applicable. |
| 15             | CMD_LOCKED                                  | Command is locked.                                                                                  |
| 16             | INVALID_CODE                                | Unlock code is invalid.                                                                             |
| 17             | INVALID_BAUD_RATE                           | Invalid baud rate setting.                                                                          |
| 18             | INVALID_STOP_BIT                            | Invalid stop bit setting.                                                                           |
| 19             | CODE_READ_PROTECTION_<br>ENABLED            | Code read protection enabled.                                                                       |

#### Table 206. UART ISP Return Codes Summary

# 19.5 IAP commands

For in application programming the IAP routine should be called with a word pointer in register r0 pointing to memory (RAM) containing command code and parameters. Result of the IAP command is returned in the result table pointed to by register r1. The user can reuse the command table for result by passing the same pointer in registers r0 and r1. The parameter table should be big enough to hold all the results in case if number of results are more than number of parameters. Parameter passing is illustrated in the Figure 58. The number of parameters and results vary according to the IAP command. The maximum number of parameters is 5, passed to the "Copy RAM to FLASH" command. The maximum number of results is 4, returned by the "ReadUID" command. The command handler sends the status code INVALID\_COMMAND when an undefined command is received. The IAP routine resides at 0x1FFF 1FF0 location and it is thumb code.

The IAP function could be called in the following way using C.

Define the IAP location entry point. Since the 0th bit of the IAP location is set there will be a change to Thumb instruction set when the program counter branches to this address.

#define IAP\_LOCATION 0x1fff1ff1

Define data structure or pointers to pass IAP command table and result table to the IAP function:

unsigned long command[5];

All information provided in this document is subject to legal disclaimers.

UM10415

```
unsigned long result[4];
```

#### or

```
unsigned long * command;
unsigned long * result;
command=(unsigned long *) 0x.....
result= (unsigned long *) 0x.....
```

Define pointer to function type, which takes two parameters and returns void. Note the IAP returns the result with the base address of the table residing in R1.

```
typedef void (*IAP)(unsigned int [],unsigned int[]);
IAP iap_entry;
```

Setting function pointer:

```
iap_entry=(IAP) IAP_LOCATION;
```

Whenever you wish to call IAP you could use the following statement.

```
iap_entry (command, result);
```

As per the ARM specification (The ARM Thumb Procedure Call Standard SWS ESPC 0002 A-05) up to 4 parameters can be passed in the r0, r1, r2 and r3 registers respectively. Additional parameters are passed on the stack. Up to 4 parameters can be returned in the r0, r1, r2 and r3 registers respectively. Additional parameters are returned indirectly via memory. Some of the IAP calls require more than 4 parameters. If the ARM suggested scheme is used for the parameter passing/returning then it might create problems due to difference in the C compiler implementation from different vendors. The suggested parameter passing scheme reduces such risk.

The flash memory is not accessible during a write or erase operation. IAP commands, which results in a flash write/erase operation, use 32 bytes of space in the top portion of the on-chip RAM for execution. The user program should not be use this space if IAP flash programming is permitted in the application.

| Command Code | Described in                                                                                                                 |  |
|--------------|------------------------------------------------------------------------------------------------------------------------------|--|
| 50 (decimal) | Table 208                                                                                                                    |  |
| 51 (decimal) | Table 209                                                                                                                    |  |
| 52 (decimal) | Table 210                                                                                                                    |  |
| 53 (decimal) | Table 211                                                                                                                    |  |
| 54 (decimal) | Table 212                                                                                                                    |  |
| 55 (decimal) | Table 213                                                                                                                    |  |
| 56 (decimal) | Table 214                                                                                                                    |  |
| 57 (decimal) | Table 215                                                                                                                    |  |
| 58 (decimal) | Table 216                                                                                                                    |  |
|              | 50 (decimal)<br>51 (decimal)<br>52 (decimal)<br>53 (decimal)<br>54 (decimal)<br>55 (decimal)<br>56 (decimal)<br>57 (decimal) |  |

#### Table 207. IAP Command Summary

UM10415



# 19.5.1 Prepare sector(s) for write operation (IAP)

This command makes flash write/erase operation a two step process.

| Table 208. | IAP Prepare sector(s) for write operation command |
|------------|---------------------------------------------------|
|            |                                                   |

| Command     | Prepare sector(s) for write operation                                                                                                                                                                                                                                                                                                                                   |  |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Input       | Command code: 50 (decimal)                                                                                                                                                                                                                                                                                                                                              |  |
|             | Param0: Start Sector Number                                                                                                                                                                                                                                                                                                                                             |  |
|             | <b>Param1:</b> End Sector Number (should be greater than or equal to start sector number).                                                                                                                                                                                                                                                                              |  |
| Return Code | CMD_SUCCESS                                                                                                                                                                                                                                                                                                                                                             |  |
|             | BUSY                                                                                                                                                                                                                                                                                                                                                                    |  |
|             | INVALID_SECTOR                                                                                                                                                                                                                                                                                                                                                          |  |
| Result      | None                                                                                                                                                                                                                                                                                                                                                                    |  |
| Description | This command must be executed before executing "Copy RAM to flash" or "Erase<br>Sector(s)" command. Successful execution of the "Copy RAM to flash" or "Erase<br>Sector(s)" command causes relevant sectors to be protected again. The boot<br>sector can not be prepared by this command. To prepare a single sector use the<br>same "Start" and "End" sector numbers. |  |

# 19.5.2 Copy RAM to flash (IAP)

| Command     | Copy RAM to flash                                                                                                                                                                                                                                                                                                          |  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Input       | Command code: 51 (decimal)                                                                                                                                                                                                                                                                                                 |  |
|             | <b>Param0(DST):</b> Destination flash address where data bytes are to be written. This address should be a 256 byte boundary.                                                                                                                                                                                              |  |
|             | <b>Param1(SRC):</b> Source RAM address from which data bytes are to be read. This address should be a word boundary.                                                                                                                                                                                                       |  |
|             | Param2: Number of bytes to be written. Should be 256   512   1024   4096.                                                                                                                                                                                                                                                  |  |
|             | Param3: System Clock Frequency (CCLK) in kHz.                                                                                                                                                                                                                                                                              |  |
| Return Code | CMD_SUCCESS                                                                                                                                                                                                                                                                                                                |  |
|             | SRC_ADDR_ERROR (Address not a word boundary)                                                                                                                                                                                                                                                                               |  |
|             | DST_ADDR_ERROR (Address not on correct boundary)                                                                                                                                                                                                                                                                           |  |
|             | SRC_ADDR_NOT_MAPPED                                                                                                                                                                                                                                                                                                        |  |
|             | DST_ADDR_NOT_MAPPED                                                                                                                                                                                                                                                                                                        |  |
|             | COUNT_ERROR (Byte count is not 256   512   1024   4096)                                                                                                                                                                                                                                                                    |  |
|             | SECTOR_NOT_PREPARED_FOR_WRITE_OPERATION                                                                                                                                                                                                                                                                                    |  |
|             | BUSY                                                                                                                                                                                                                                                                                                                       |  |
| Result      | None                                                                                                                                                                                                                                                                                                                       |  |
| Description | This command is used to program the flash memory. The affected sectors shou<br>be prepared first by calling "Prepare Sector for Write Operation" command. The<br>affected sectors are automatically protected again once the copy command is<br>successfully executed. The boot sector can not be written by this command. |  |

# 19.5.3 Erase Sector(s) (IAP)

| Command     | Erase Sector(s)                                                                                                                                                                                                |  |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Input       | Command code: 52 (decimal)                                                                                                                                                                                     |  |
|             | Param0: Start Sector Number                                                                                                                                                                                    |  |
|             | <b>Param1:</b> End Sector Number (should be greater than or equal to start sector number).                                                                                                                     |  |
|             | Param2: System Clock Frequency (CCLK) in kHz.                                                                                                                                                                  |  |
| Return Code | CMD_SUCCESS                                                                                                                                                                                                    |  |
|             | BUSY                                                                                                                                                                                                           |  |
|             | SECTOR_NOT_PREPARED_FOR_WRITE_OPERATION                                                                                                                                                                        |  |
|             | INVALID_SECTOR                                                                                                                                                                                                 |  |
| Result      | None                                                                                                                                                                                                           |  |
| Description | This command is used to erase a sector or multiple sectors of on-chip flash memory. The boot sector can not be erased by this command. To erase a single sector use the same "Start" and "End" sector numbers. |  |

# 19.5.4 Blank check sector(s) (IAP)

#### Table 211. IAP Blank check sector(s) command Command Blank check sector(s) Command code: 53 (decimal) Input Param0: Start Sector Number Param1: End Sector Number (should be greater than or equal to start sector number). Return Code CMD\_SUCCESS | BUSY | SECTOR\_NOT\_BLANK | INVALID\_SECTOR Result0: Offset of the first non blank word location if the Status Code is Result SECTOR\_NOT\_BLANK. Result1: Contents of non blank word location. Description This command is used to blank check a sector or multiple sectors of on-chip flash memory. To blank check a single sector use the same "Start" and "End" sector numbers.

# **19.5.5** Read Part Identification number (IAP)

## Table 212. IAP Read Part Identification command

| Command     | Read part identification number                              |  |
|-------------|--------------------------------------------------------------|--|
| Input       | Command code: 54 (decimal)                                   |  |
|             | Parameters: None                                             |  |
| Return Code | CMD_SUCCESS                                                  |  |
| Result      | Result0: Part Identification Number.                         |  |
| Description | This command is used to read the part identification number. |  |

## 19.5.6 Read Boot code version number (IAP)

#### Table 213. IAP Read Boot Code version number command

| Command     | Read boot code version number                                                                                                                               |  |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Input       | Command code: 55 (decimal)                                                                                                                                  |  |
|             | Parameters: None                                                                                                                                            |  |
| Return Code | CMD_SUCCESS                                                                                                                                                 |  |
| Result      | <b>Result0:</b> 2 bytes of boot code version number in ASCII format. It is to be interpreted as <byte1(major)>.<byte0(minor)></byte0(minor)></byte1(major)> |  |
| Description | This command is used to read the boot code version number.                                                                                                  |  |

# 19.5.7 Compare <address1> <address2> <no of bytes> (IAP)

| Command     | Compare                                                                                                                                                                   |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Input       | Command code: 56 (decimal)                                                                                                                                                |  |
|             | <b>Param0(DST):</b> Starting flash or RAM address of data bytes to be compared. This address should be a word boundary.                                                   |  |
|             | <b>Param1(SRC):</b> Starting flash or RAM address of data bytes to be compared. This address should be a word boundary.                                                   |  |
|             | Param2: Number of bytes to be compared; should be a multiple of 4.                                                                                                        |  |
| Return Code | CMD_SUCCESS                                                                                                                                                               |  |
|             | COMPARE_ERROR                                                                                                                                                             |  |
|             | COUNT_ERROR (Byte count is not a multiple of 4)                                                                                                                           |  |
|             | ADDR_ERROR                                                                                                                                                                |  |
|             | ADDR_NOT_MAPPED                                                                                                                                                           |  |
| Result      | Result0: Offset of the first mismatch if the Status Code is COMPARE_ERROR.                                                                                                |  |
| Description | This command is used to compare the memory contents at two locations.                                                                                                     |  |
|             | The result may not be correct when the source or destination includes any of the first 512 bytes starting from address zero. The first 512 bytes can be re-mapped to RAM. |  |

# 19.5.8 Reinvoke ISP (IAP)

## Table 215. IAP Reinvoke ISP

| Command     | Compare                                                                                                                                                                                                                                                                                                                                                                         |  |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Input       | Command code: 57 (decimal)                                                                                                                                                                                                                                                                                                                                                      |  |
| Return Code | None                                                                                                                                                                                                                                                                                                                                                                            |  |
| Result      | None.                                                                                                                                                                                                                                                                                                                                                                           |  |
| Description | This command is used to invoke the bootloader in ISP mode. It maps boot<br>vectors, sets PCLK = CCLK, configures UART pins RXD and TXD, resets<br>counter/timer CT32B1 and resets the U0FDR (see <u>Table 105</u> ). This command<br>may be used when a valid user program is present in the internal flash memo<br>and the PIO0_1 pin is not accessible to force the ISP mode. |  |

# 19.5.9 ReadUID (IAP)

### Table 216. IAP ReadUID command

| Command     | Compare                                                                                                                                                            |  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Input       | Command code: 58 (decimal)                                                                                                                                         |  |
| Return Code | CMD_SUCCESS                                                                                                                                                        |  |
| Result      | Result0: The first 32-bit word (at the lowest address).<br>Result1: The second 32-bit word.<br>Result2: The third 32-bit word.<br>Result3: The fourth 32-bit word. |  |
| Description | This command is used to read the unique ID.                                                                                                                        |  |

# 19.5.10 IAP Status Codes

#### Table 217. IAP Status Codes Summary

| Status<br>Code | Mnemonic                                    | Description                                                                                                           |
|----------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| 0              | CMD_SUCCESS                                 | Command is executed successfully.                                                                                     |
| 1              | INVALID_COMMAND                             | Invalid command.                                                                                                      |
| 2              | SRC_ADDR_ERROR                              | Source address is not on a word boundary.                                                                             |
| 3              | DST_ADDR_ERROR                              | Destination address is not on a correct boundary.                                                                     |
| 4              | SRC_ADDR_NOT_MAPPED                         | Source address is not mapped in the memory map.<br>Count value is taken in to consideration where<br>applicable.      |
| 5              | DST_ADDR_NOT_MAPPED                         | Destination address is not mapped in the memory<br>map. Count value is taken in to consideration where<br>applicable. |
| 6              | COUNT_ERROR                                 | Byte count is not multiple of 4 or is not a permitted value.                                                          |
| 7              | INVALID_SECTOR                              | Sector number is invalid.                                                                                             |
| 8              | SECTOR_NOT_BLANK                            | Sector is not blank.                                                                                                  |
| 9              | SECTOR_NOT_PREPARED_<br>FOR_WRITE_OPERATION | Command to prepare sector for write operation was not executed.                                                       |
| 10             | COMPARE_ERROR                               | Source and destination data is not same.                                                                              |
| 11             | BUSY                                        | Flash programming hardware interface is busy.                                                                         |

# **19.6 Debug notes**

## 19.6.1 Comparing flash images

Depending on the debugger used and the IDE debug settings, the memory that is visible when the debugger connects might be the boot ROM, the internal SRAM, or the flash. To help determine which memory is present in the current debug environment, check the value contained at flash address 0x0000 0004. This address contains the entry point to the code in the ARM Cortex-M0 vector table, which is the bottom of the boot ROM, the internal SRAM, or the flash memory respectively.

#### Table 218. Memory mapping in debug mode

| Memory mapping mode | Memory start address visible at 0x0000 0004 |
|---------------------|---------------------------------------------|
| Boot loader mode    | 0x1FFF 0000                                 |
| User flash mode     | 0x0000 0000                                 |
| User SRAM mode      | 0x1000 0000                                 |

## 19.6.2 Serial Wire Debug (SWD) flash programming interface

Debug tools can write parts of the flash image to RAM and then execute the IAP call "Copy RAM to flash" repeatedly with proper offset.

# 19.7 Flash memory access

Depending on the system clock frequency, access to the flash memory can be configured with various access times by writing to the FLASHCFG register at address 0x4003 C010.

**Remark:** Improper setting of this register may result in incorrect operation of the EM773 flash memory.

| Bit          | Symbol | Value                                                                                                | Description                                                                                                      |             |
|--------------|--------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------|
| 1:0 FLASHTIM |        | Flash memory access time. FLASHTIM +1 is equal to the number of system clocks used for flash access. | 10                                                                                                               |             |
|              |        | 00                                                                                                   | 1 system clock flash access time (for system clock frequencies of up to 20 MHz).                                 |             |
|              |        | 01                                                                                                   | 2 system clocks flash access time (for system clock frequencies of up to 40 MHz).                                |             |
|              |        | 10                                                                                                   | 3 system clocks flash access time (for system clock frequencies of up to 48 MHz).                                |             |
|              |        | 11                                                                                                   | Reserved.                                                                                                        |             |
| 31:2         | -      | -                                                                                                    | Reserved. User software must not change the value of these bits. Bits 31:2 must be written back exactly as read. | <tbd></tbd> |

Table 219. Flash configuration register (FLASHCFG, address 0x4003 C010) bit description

**User manual** 

# **UM10415**

Chapter 20: EM773 Serial Wire Debug (SWD)

Rev. 2 — 7 December 2011

**User manual** 

# 20.1 How to read this chapter

The debug functionality is identical for all EM773 parts.

# 20.2 Features

- Supports ARM Serial Wire Debug mode.
- Direct debug access to all memories, registers, and peripherals.
- No target resources are required for the debugging session.
- Four breakpoints. Four instruction breakpoints that can also be used to remap instruction addresses for code patches. Two data comparators that can be used to remap addresses for patches to literal values.
- Two data watchpoints that can also be used as triggers.

# **20.3 Introduction**

Debug functions are integrated into the ARM Cortex-M0. Serial wire debug functions are supported. The ARM Cortex-M0 is configured to support up to four breakpoints and two watchpoints.

# **20.4 Description**

Debugging with the EM773 uses the Serial Wire Debug mode.

# 20.5 Pin description

The tables below indicate the various pin functions related to debug. Some of these functions share pins with other functions which therefore may not be used at the same time.

Table 220. Serial Wire Debug pin description

| Pin Name | Туре              | Description                                                                                                                     |
|----------|-------------------|---------------------------------------------------------------------------------------------------------------------------------|
| SWCLK    | Input             | <b>Serial Wire Clock.</b> This pin is the clock for debug logic when in the Serial Wire Debug mode (SWDCLK).                    |
| SWDIO    | Input /<br>Output | Serial wire debug data input/output. The SWDIO pin is used by an external debug tool to communicate with and control the EM773. |

# 20.6 Debug Notes

**Important:** The user should be aware of certain limitations during debugging. The most important is that, due to limitations of the ARM Cortex-M0 integration, the EM773 cannot wake up in the usual manner from Deep-sleep mode. It is recommended not to use this mode during debug.

Another issue is that debug mode changes the way in which reduced power modes work internal to the ARM Cortex-M0 CPU, and this ripples through the entire system. These differences mean that power measurements should not be made while debugging, the results will be higher than during normal operation in an application.

During a debugging session, the System Tick Timer is automatically stopped whenever the CPU is stopped. Other peripherals are not affected.

**User manual** 

# UM10415

Chapter 21: Appendix EM773 ARM Cortex-M0 reference

Rev. 2 — 7 December 2011

**User manual** 

# **21.1 Introduction**

The following material is using the ARM *Cortex-M0 User Guide*. Minor changes have been made regarding the specific implementation of the Cortex-M0 for the EM773.

The ARM Cortex-M0 documentation is also available in <u>Ref. 1</u> and <u>Ref. 2</u>.

# 21.2 About the Cortex-M0 processor and core peripherals

The Cortex-M0 processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:

- a simple architecture that is easy to learn and program
- ultra-low power, energy efficient operation
- excellent code density
- deterministic, high-performance interrupt handling
- upward compatibility with Cortex-M processor family.



The Cortex-M0 processor is built on a highly area and power optimized 32-bit processor core, with a 3-stage pipeline von Neumann architecture. The processor delivers exceptional energy efficiency through a small but powerful instruction set and extensively optimized design, providing high-end processing hardware including a single-cycle multiplier.

The Cortex-M0 processor implements the ARMv6-M architecture, which is based on the 16-bit Thumb instruction set and includes Thumb-2 technology. This provides the exceptional performance expected of a modern 32-bit architecture, with a higher code density than other 8-bit and 16-bit microcontrollers.

The Cortex-M0 processor closely integrates a configurable **Nested Vectored Interrupt Controller** (NVIC), to deliver industry-leading interrupt performance. The NVIC:

- includes a **non-maskable interrupt** (NMI). The NMI is not implemented on the EM773.
- provides zero jitter interrupt option
- provides four interrupt priority levels.

The tight integration of the processor core and NVIC provides fast execution of **interrupt service routines** (ISRs), dramatically reducing the interrupt latency. This is achieved through the hardware stacking of registers, and the ability to abandon and restart load-multiple and store-multiple operations. Interrupt handlers do not require any assembler wrapper code, removing any code overhead from the ISRs. Tail-chaining optimization also significantly reduces the overhead when switching from one ISR to another.

To optimize low-power designs, the NVIC integrates with the sleep modes, that include a Deep-sleep function that enables the entire device to be rapidly powered down.

## 21.2.1 System-level interface

The Cortex-M0 processor provides a single system-level interface using AMBA technology to provide high speed, low latency memory accesses.

## 21.2.2 Integrated configurable debug

The Cortex-M0 processor implements a complete hardware debug solution, with extensive hardware breakpoint and watchpoint options. This provides high system visibility of the processor, memory and peripherals through a 2-pin **Serial Wire Debug** (SWD) port that is ideal for microcontrollers and other small package devices.

## 21.2.3 Cortex-M0 processor features summary

- high code density with 32-bit performance
- tools and binary upwards compatible with Cortex-M processor family
- integrated ultra low-power sleep modes
- efficient code execution permits slower processor clock or increases sleep mode time
- single-cycle 32-bit hardware multiplier
- zero jitter interrupt handling
- extensive debug capabilities.

## 21.2.4 Cortex-M0 core peripherals

These are:

**NVIC** — The NVIC is an embedded interrupt controller that supports low latency interrupt processing.

**System Control Block** — The **System Control Block** (SCB) is the programmers model interface to the processor. It provides system implementation information and system control, including configuration, control, and reporting of system exceptions.

**System timer** — The system timer, SysTick, is a 24-bit count-down timer. Use this as a Real Time Operating System (RTOS) tick timer or as a simple counter.

# 21.3 Processor

## 21.3.1 Programmers model

This section describes the Cortex-M0 programmers model. In addition to the individual core register descriptions, it contains information about the processor modes and stacks.

## 21.3.1.1 Processor modes

The processor modes are:

**Thread mode** — Used to execute application software. The processor enters Thread mode when it comes out of reset.

**Handler mode** — Used to handle exceptions. The processor returns to Thread mode when it has finished all exception processing.

## 21.3.1.2 Stacks

The processor uses a full descending stack. This means the stack pointer indicates the last stacked item on the stack memory. When the processor pushes a new item onto the stack, it decrements the stack pointer and then writes the item to the new memory location. The processor implements two stacks, the main stack and the process stack, with independent copies of the stack pointer, see Section 21.3.1.3.2.

In Thread mode, the CONTROL register controls whether the processor uses the main stack or the process stack, see <u>Section 21–21.3.1.3.7</u>. In Handler mode, the processor always uses the main stack. The options for processor operations are:

|                   |                    | -                                                               |
|-------------------|--------------------|-----------------------------------------------------------------|
| Processor<br>mode | Used to execute    | Stack used                                                      |
| Thread            | Applications       | Main stack or process stack<br>See <u>Section 21–21.3.1.3.7</u> |
| Handler           | Exception handlers | Main stack                                                      |

#### Table 221. Summary of processor mode and stack use options

## 21.3.1.3 Core registers

The processor core registers are:

#### Chapter 21: Appendix EM773 ARM Cortex-M0 reference



#### Table 222. Core register set summary

| Name    | Type <sup>[1]</sup> | Reset value            | Description           |
|---------|---------------------|------------------------|-----------------------|
| R0-R12  | RW                  | Unknown                | Section 21–21.3.1.3.1 |
| MSP     | RW                  | See description        | Section 21–21.3.1.3.2 |
| PSP     | RW                  | Unknown                | Section 21–21.3.1.3.2 |
| LR      | RW                  | Unknown                | Section 21–21.3.1.3.3 |
| PC      | RW                  | See description        | Section 21–21.3.1.3.4 |
| PSR     | RW                  | Unknown <sup>[2]</sup> | Table 21–223          |
| APSR    | RW                  | Unknown                | Table 21–224          |
| IPSR    | RO                  | 0x00000000             | Table 225             |
| EPSR    | RO                  | Unknown <sup>[2]</sup> | Table 21–226          |
| PRIMASK | RW                  | 0x00000000             | Table 21–227          |
| CONTROL | RW                  | 0x00000000             | Table 21–228          |
|         |                     |                        |                       |

[1] Describes access type during program execution in thread mode and Handler mode. Debug access can differ.

[2] Bit[24] is the T-bit and is loaded from bit[0] of the reset vector.

## 21.3.1.3.1 General-purpose registers

R0-R12 are 32-bit general-purpose registers for data operations.

## 21.3.1.3.2 Stack Pointer

The Stack Pointer (SP) is register R13. In Thread mode, bit[1] of the CONTROL register indicates the stack pointer to use:

- 0 = **Main Stack Pointer** (MSP). This is the reset value.
- 1 = Process Stack Pointer (PSP).

**User manual** 

On reset, the processor loads the MSP with the value from address 0x00000000.

### 21.3.1.3.3 Link Register

The **Link Register** (LR) is register R14. It stores the return information for subroutines, function calls, and exceptions. On reset, the LR value is Unknown.

### 21.3.1.3.4 Program Counter

The **Program Counter** (PC) is register R15. It contains the current program address. On reset, the processor loads the PC with the value of the reset vector, which is at address 0x00000004. Bit[0] of the value is loaded into the EPSR T-bit at reset and must be 1.

### 21.3.1.3.5 Program Status Register

The Program Status Register (PSR) combines:

- Application Program Status Register (APSR)
- Interrupt Program Status Register (IPSR)
- Execution Program Status Register (EPSR).

These registers are mutually exclusive bitfields in the 32-bit PSR. The PSR bit assignments are:

|        | 31 30 29 28 27                                    | 25 24 2 | 3    |      |          |   | 65 |         | 0         |
|--------|---------------------------------------------------|---------|------|------|----------|---|----|---------|-----------|
| APSR   | N Z C V                                           | ·       |      | Re   | served   | · |    |         |           |
| IPSR   |                                                   |         | Rese | rved |          |   | E  | xceptic | on number |
| EPSR   | Reserved                                          | т       |      |      | Reserved |   |    |         |           |
| Fig 61 | Fig 61. APSR, IPSR, EPSR register bit assignments |         |      |      |          |   |    |         |           |

Access these registers individually or as a combination of any two or all three registers, using the register name as an argument to the MSR or MRS instructions. For example:

- read all of the registers using PSR with the MRS instruction
- write to the APSR using APSR with the MSR instruction.

The PSR combinations and attributes are:

#### Table 223. PSR register combinations

| Register | Туре     | Combination          |  |  |  |
|----------|----------|----------------------|--|--|--|
| PSR      | RW[1][2] | APSR, EPSR, and IPSR |  |  |  |
| IEPSR    | RO       | EPSR and IPSR        |  |  |  |
| IAPSR    | RW[1]    | APSR and IPSR        |  |  |  |
| EAPSR    | RW[2]    | APSR and EPSR        |  |  |  |

[1] The processor ignores writes to the IPSR bits.

[2] Reads of the EPSR bits return zero, and the processor ignores writes to the these bits

UM10415

See the instruction descriptions <u>Section 21–21.4.7.6</u> and <u>Section 21–21.4.7.7</u> for more information about how to access the program status registers.

**Application Program Status Register:** The APSR contains the current state of the condition flags, from previous instruction executions. See the register summary in <u>Table 21–222</u> for its attributes. The bit assignments are:

#### Table 224. APSR bit assignments

|        | 0    |                      |
|--------|------|----------------------|
| Bits   | Name | Function             |
| [31]   | Ν    | Negative flag        |
| [30]   | Z    | Zero flag            |
| [29]   | С    | Carry or borrow flag |
| [28]   | V    | Overflow flag        |
| [27:0] | -    | Reserved             |
| -      |      |                      |

See <u>Section 21.4.4.1.4</u> for more information about the APSR negative, zero, carry or borrow, and overflow flags.

**Interrupt Program Status Register:** The IPSR contains the exception number of the current **Interrupt Service Routine** (ISR). See the register summary in <u>Table 21–222</u> for its attributes. The bit assignments are:

#### Table 225. IPSR bit assignments

| Bits   | Name             | Function                                      |
|--------|------------------|-----------------------------------------------|
| [31:6] | -                | Reserved                                      |
| [5:0]  | Exception number | This is the number of the current exception:  |
|        |                  | 0 = Thread mode                               |
|        |                  | 1 = Reserved                                  |
|        |                  | 2 = NMI                                       |
|        |                  | 3 = HardFault                                 |
|        |                  | 4-10 = Reserved                               |
|        |                  | 11 = SVCall                                   |
|        |                  | 12, 13 = Reserved                             |
|        |                  | 14 = PendSV                                   |
|        |                  | 15 = SysTick                                  |
|        |                  | 16 = IRQ0                                     |
|        |                  |                                               |
|        |                  |                                               |
|        |                  |                                               |
|        |                  | 47 = IRQ31                                    |
|        |                  | 48-63 = Reserved.                             |
|        |                  | see Section 21–21.3.3.2 for more information. |

Execution Program Status Register: The EPSR contains the Thumb state bit.

See the register summary in <u>Table 21–222</u> for the EPSR attributes. The bit assignments are:

| UM10415 |  |
|---------|--|
|         |  |

| Table 226. | EPSR | bit | assignments |
|------------|------|-----|-------------|
|------------|------|-----|-------------|

| Bits    | Name | Function        |
|---------|------|-----------------|
| [31:25] | -    | Reserved        |
| [24]    | Т    | Thumb state bit |
| [23:0]  | -    | Reserved        |

Attempts by application software to read the EPSR directly using the MRS instruction always return zero. Attempts to write the EPSR using the MSR instruction are ignored. Fault handlers can examine the EPSR value in the stacked PSR to determine the cause of the fault. See Section 21–21.3.3.6. The following can clear the T bit to 0:

- instructions BLX, BX and POP{PC}
- restoration from the stacked xPSR value on an exception return
- bit[0] of the vector value on an exception entry.

Attempting to execute instructions when the T bit is 0 results in a HardFault or lockup. See <u>Section 21–21.3.4.1</u> for more information.

**Interruptible-restartable instructions:** The interruptible-restartable instructions are LDM and STM. When an interrupt occurs during the execution of one of these instructions, the processor abandons execution of the instruction.

After servicing the interrupt, the processor restarts execution of the instruction from the beginning.

## 21.3.1.3.6 Exception mask register

The exception mask register disables the handling of exceptions by the processor. Disable exceptions where they might impact on timing critical tasks or code sequences requiring atomicity.

To disable or re-enable exceptions, use the MSR and MRS instructions, or the CPS instruction, to change the value of PRIMASK. See <u>Section 21–21.4.7.6</u>, <u>Section 21–21.4.7.7</u>, and <u>Section 21–21.4.7.2</u> for more information.

**Priority Mask Register:** The PRIMASK register prevents activation of all exceptions with configurable priority. See the register summary in <u>Table 21–222</u> for its attributes. The bit assignments are:

| Bits   | Name    | Function                                                                     |
|--------|---------|------------------------------------------------------------------------------|
| [31:1] | -       | Reserved                                                                     |
| [0]    | PRIMASK | 0 = no effect                                                                |
|        |         | 1 = prevents the activation of all exceptions with<br>configurable priority. |

## Table 227. PRIMASK register bit assignments

## 21.3.1.3.7 CONTROL register

The CONTROL register controls the stack used when the processor is in Thread mode. See the register summary in Table 21-222 for its attributes. The bit assignments are:

| Table 220. CONTROL register bit assignments |              |                                                            |  |  |
|---------------------------------------------|--------------|------------------------------------------------------------|--|--|
| Bits Name                                   |              | Function                                                   |  |  |
| [31:2]                                      | -            | Reserved                                                   |  |  |
| [1]                                         | Active stack | Defines the current stack:                                 |  |  |
|                                             | pointer      | 0 = MSP is the current stack pointer                       |  |  |
|                                             |              | 1 = PSP is the current stack pointer.                      |  |  |
|                                             |              | In Handler mode this bit reads as zero and ignores writes. |  |  |
| [0]                                         | -            | Reserved.                                                  |  |  |

| Table 228. | CONTROL  | register bit | assignments |
|------------|----------|--------------|-------------|
|            | CONTINUE | register bit | assignments |

Handler mode always uses the MSP, so the processor ignores explicit writes to the active stack pointer bit of the CONTROL register when in Handler mode. The exception entry and return mechanisms update the CONTROL register.

In an OS environment, it is recommended that threads running in Thread mode use the process stack and the kernel and exception handlers use the main stack.

By default, Thread mode uses the MSP. To switch the stack pointer used in Thread mode to the PSP, use the MSR instruction to set the Active stack pointer bit to 1, see <u>Section 21–21.4.7.6</u>.

**Remark:** When changing the stack pointer, software must use an ISB instruction immediately after the MSR instruction. This ensures that instructions after the ISB execute using the new stack pointer. See <u>Section 21–21.4.7.5</u>.

## 21.3.1.4 Exceptions and interrupts

The Cortex-M0 processor supports interrupts and system exceptions. The processor and the **Nested Vectored Interrupt Controller** (NVIC) prioritize and handle all exceptions. An interrupt or exception changes the normal flow of software control. The processor uses handler mode to handle all exceptions except for reset. See <u>Section 21–21.3.3.6.1</u> and <u>Section 21–21.3.3.6.2</u> for more information.

The NVIC registers control interrupt handling. See <u>Section 21–21.5.2</u> for more information.

## 21.3.1.5 Data types

The processor:

- supports the following data types:
  - 32-bit words
  - 16-bit halfwords
  - 8-bit bytes
- manages all data memory accesses as little-endian. Instruction memory and Private Peripheral Bus (PPB) accesses are always little-endian. See <u>Section 21–21.3.2.1</u> for more information.

## 21.3.1.6 The Cortex Microcontroller Software Interface Standard

ARM provides the **Cortex Microcontroller Software Interface Standard** (CMSIS) for programming Cortex-M0 microcontrollers. The CMSIS is an integrated part of the device driver library.

UM10415

For a Cortex-M0 microcontroller system, CMSIS defines:

- a common way to:
  - access peripheral registers
  - define exception vectors
- the names of:
  - the registers of the core peripherals
  - the core exception vectors
- a device-independent interface for RTOS kernels.

The CMSIS includes address definitions and data structures for the core peripherals in the Cortex-M0 processor. It also includes optional interfaces for middleware components comprising a TCP/IP stack and a Flash file system.

The CMSIS simplifies software development by enabling the reuse of template code, and the combination of CMSIS-compliant software components from various middleware vendors. Software vendors can expand the CMSIS to include their peripheral definitions and access functions for those peripherals.

This document includes the register names defined by the CMSIS, and gives short descriptions of the CMSIS functions that address the processor core and the core peripherals.

**Remark:** This document uses the register short names defined by the CMSIS. In a few cases these differ from the architectural short names that might be used in other documents.

The following sections give more information about the CMSIS:

- Section 21.3.5.3 "Power management programming hints"
- Section 21.4.2 "Intrinsic functions"
- Section 21.5.2.1 "Accessing the Cortex-M0 NVIC registers using CMSIS"
- Section 21.5.2.8.1 "NVIC programming hints".

## 21.3.2 Memory model

This section describes the processor memory map and the behavior of memory accesses. The processor has a fixed memory map that provides up to 4GB of addressable memory. The memory map is:

UM10415



The processor reserves regions of the **Private peripheral bus** (PPB) address range for core peripheral registers, see <u>Section 21–21.2</u>.

## 21.3.2.1 Memory regions, types and attributes

The memory map is split into regions. Each region has a defined memory type, and some regions have additional memory attributes. The memory type and attributes determine the behavior of accesses to the region.

The memory types are:

**Normal** — The processor can re-order transactions for efficiency, or perform speculative reads.

**Device** — The processor preserves transaction order relative to other transactions to Device or Strongly-ordered memory.

**Strongly-ordered** — The processor preserves transaction order relative to all other transactions.

The different ordering requirements for Device and Strongly-ordered memory mean that the memory system can buffer a write to Device memory, but must not buffer a write to Strongly-ordered memory.

The additional memory attributes include.

**Execute Never (XN)** — Means the processor prevents instruction accesses. A HardFault exception is generated on executing an instruction fetched from an XN region of memory.

## 21.3.2.2 Memory system ordering of memory accesses

For most memory accesses caused by explicit memory access instructions, the memory system does not guarantee that the order in which the accesses complete matches the program order of the instructions, providing any re-ordering does not affect the behavior of the instruction sequence. Normally, if correct program execution depends on two memory accesses completing in program order, software must insert a memory barrier instruction between the memory access instructions, see <u>Section 21–21.3.2.4</u>.

However, the memory system does guarantee some ordering of accesses to Device and Strongly-ordered memory. For two memory access instructions A1 and A2, if A1 occurs before A2 in program order, the ordering of the memory accesses caused by two instructions is:

| A2                           | Normal | Device access |           | Strongly-<br>ordered |
|------------------------------|--------|---------------|-----------|----------------------|
| A1                           | access | Non-shareable | Shareable | access               |
| Normal access                | -      | -             | -         | -                    |
| Device access, non-shareable | -      | <             | -         | <                    |
| Device access, shareable     | -      | -             | <         | <                    |
| Strongly-ordered access      | -      | <             | <         | <                    |

Fig 63. Memory ordering restrictions

Where:

- - Means that the memory system does not guarantee the ordering of the accesses.

< — Means that accesses are observed in program order, that is, A1 is always observed before A2.

## 21.3.2.3 Behavior of memory accesses

The behavior of accesses to each region in the memory map is:

## Chapter 21: Appendix EM773 ARM Cortex-M0 reference

| Table 229. | Memory | access | behavior |
|------------|--------|--------|----------|
|------------|--------|--------|----------|

| Address<br>range          | Memory<br>region          | Memory<br>type <mark>[1]</mark> | XN[1] | Description                                                                                                                    |
|---------------------------|---------------------------|---------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------|
| 0x00000000-<br>0x1FFFFFFF | Code                      | Normal                          | -     | Executable region for program code. You can also put data here.                                                                |
| 0x20000000-<br>0x3FFFFFFF | SRAM                      | Normal                          | -     | Executable region for data. You can also put code here.                                                                        |
| 0x40000000-<br>0x5FFFFFFF | Peripheral                | Device                          | XN    | External device memory.                                                                                                        |
| 0x60000000-<br>0x9FFFFFFF | External<br>RAM           | Normal                          | -     | Executable region for data.                                                                                                    |
| 0xA0000000-<br>0xDFFFFFFF | External device           | Device                          | XN    | External device memory.                                                                                                        |
| 0xE0000000-<br>0xE00FFFFF | Private Peripheral<br>Bus | Strongly-ordered                | XN    | This region includes the NVIC,<br>System timer, and System Control<br>Block. Only word accesses can be<br>used in this region. |
| 0xE0100000-<br>0xFFFFFFFF | Device                    | Device                          | XN    | Vendor specific.                                                                                                               |

[1] See <u>Section 21–21.3.2.1</u> for more information.

The Code, SRAM, and external RAM regions can hold programs.

#### 21.3.2.4 Software ordering of memory accesses

The order of instructions in the program flow does not always guarantee the order of the corresponding memory transactions. This is because:

- the processor can reorder some memory accesses to improve efficiency, providing this does not affect the behavior of the instruction sequence
- memory or devices in the memory map might have different wait states
- some memory accesses are buffered or speculative.

<u>Section 21–21.3.2.2</u> describes the cases where the memory system guarantees the order of memory accesses. Otherwise, if the order of memory accesses is critical, software must include memory barrier instructions to force that ordering. The processor provides the following memory barrier instructions:

**DMB** — The **Data Memory Barrier** (DMB) instruction ensures that outstanding memory transactions complete before subsequent memory transactions. See Section 21–21.4.7.3.

**DSB** — The **Data Synchronization Barrier** (DSB) instruction ensures that outstanding memory transactions complete before subsequent instructions execute. See Section 21–21.4.7.4.

**ISB** — The **Instruction Synchronization Barrier** (ISB) ensures that the effect of all completed memory transactions is recognizable by subsequent instructions. See <u>Section 21–21.4.7.5</u>.

The following are examples of using memory barrier instructions:

**Vector table** — If the program changes an entry in the vector table, and then enables the corresponding exception, use a DMB instruction between the operations. This ensures that if the exception is taken immediately after being enabled the processor uses the new exception vector.

**Self-modifying code** — If a program contains self-modifying code, use an ISB instruction immediately after the code modification in the program. This ensures subsequent instruction execution uses the updated program.

**Memory map switching** — If the system contains a memory map switching mechanism, use a DSB instruction after switching the memory map. This ensures subsequent instruction execution uses the updated memory map.

Memory accesses to Strongly-ordered memory, such as the System Control Block, do not require the use of DMB instructions.

The processor preserves transaction order relative to all other transactions.

## 21.3.2.5 Memory endianness

The processor views memory as a linear collection of bytes numbered in ascending order from zero. For example, bytes 0-3 hold the first stored word, and bytes 4-7 hold the second stored word. <u>Section 21–21.3.2.5.1</u> describes how words of data are stored in memory.

## 21.3.2.5.1 Little-endian format

In little-endian format, the processor stores the **least significant byte** (lsbyte) of a word at the lowest-numbered byte, and the **most significant byte** (msbyte) at the highest-numbered byte. For example:



## 21.3.3 Exception model

This section describes the exception model.

## 21.3.3.1 Exception states

Each exception is in one of the following states:

**Inactive** — The exception is not active and not pending.

**Pending** — The exception is waiting to be serviced by the processor.

**User manual** 

An interrupt request from a peripheral or from software can change the state of the corresponding interrupt to pending.

Active — An exception that is being serviced by the processor but has not completed.

An exception handler can interrupt the execution of another exception handler. In this case both exceptions are in the active state.

Active and pending — The exception is being serviced by the processor and there is a pending exception from the same source.

# 21.3.3.2 Exception types

The exception types are:

Remark: The NMI is not implemented on the EM773.

**Reset** — Reset is invoked on power up or a warm reset. The exception model treats reset as a special form of exception. When reset is asserted, the operation of the processor stops, potentially at any point in an instruction. When reset is deasserted, execution restarts from the address provided by the reset entry in the vector table. Execution restarts in Thread mode.

**NMI** — A **NonMaskable Interrupt** (NMI) can be signalled by a peripheral or triggered by software. This is the highest priority exception other than reset. It is permanently enabled and has a fixed priority of -2. NMIs cannot be:

- masked or prevented from activation by any other exception
- preempted by any exception other than Reset.

**HardFault** — A HardFault is an exception that occurs because of an error during normal or exception processing. HardFaults have a fixed priority of -1, meaning they have higher priority than any exception with configurable priority.

**SVCall** — A **supervisor call** (SVC) is an exception that is triggered by the SVC instruction. In an OS environment, applications can use SVC instructions to access OS kernel functions and device drivers.

**PendSV** — PendSV is an interrupt-driven request for system-level service. In an OS environment, use PendSV for context switching when no other exception is active.

**SysTick** — A SysTick exception is an exception the system timer generates when it reaches zero. Software can also generate a SysTick exception. In an OS environment, the processor can use this exception as system tick.

**Interrupt (IRQ)** — An interrupt, or IRQ, is an exception signalled by a peripheral, or generated by a software request. All interrupts are asynchronous to instruction execution. In the system, peripherals use interrupts to communicate with the processor.

| Exception<br>number <sup>[1]</sup> | IRQ<br>number <mark>[1]</mark> | Exception type | Priority                    | Vector<br>address <sup>[2]</sup> |
|------------------------------------|--------------------------------|----------------|-----------------------------|----------------------------------|
| 1                                  | -                              | Reset          | -3, the highest             | 0x0000004                        |
| 2                                  | -14                            | NMI            | -2                          | 0x0000008                        |
| 3                                  | -13                            | HardFault      | -1                          | 0x000000C                        |
| 4-10                               | -                              | Reserved       | -                           | -                                |
| 11                                 | -5                             | SVCall         | Configurable <sup>[3]</sup> | 0x000002C                        |

#### Table 230. Properties of different exception types

| Table 2001 Troportice of american exception typesonanded |                                |                   |                             |                                        |
|----------------------------------------------------------|--------------------------------|-------------------|-----------------------------|----------------------------------------|
| Exception<br>number <sup>[1]</sup>                       | IRQ<br>number <mark>[1]</mark> | Exception<br>type | Priority                    | Vector<br>address <sup>[2]</sup>       |
| 12-13                                                    | -                              | Reserved          | -                           | -                                      |
| 14                                                       | -2                             | PendSV            | Configurable <sup>[3]</sup> | 0x0000038                              |
| 15                                                       | -1                             | SysTick           | Configurable <sup>[3]</sup> | 0x000003C                              |
| 16 and above                                             | 0 and above                    | Interrupt (IRQ)   | Configurable <sup>[3]</sup> | 0x00000040 and<br>above <sup>[4]</sup> |

 Table 230. Properties of different exception types ...continued

[1] To simplify the software layer, the CMSIS only uses IRQ numbers and therefore uses negative values for exceptions other than interrupts. The IPSR returns the Exception number, see Table 21–225.

- [2] See <u>Section 21.3.3.4</u> for more information.
- [3] See <u>Section 21–21.5.2.6</u>.
- [4] Increasing in steps of 4.

For an asynchronous exception, other than reset, the processor can execute additional instructions between when the exception is triggered and when the processor enters the exception handler.

Privileged software can disable the exceptions that <u>Table 21–230</u> shows as having configurable priority, see <u>Section 21–21.5.2.3</u>.

For more information about HardFaults, see Section 21–21.3.4.

# 21.3.3.3 Exception handlers

The processor handles exceptions using:

**Interrupt Service Routines (ISRs)** — Interrupts IRQ0 to IRQ31 are the exceptions handled by ISRs.

Fault handler — HardFault is the only exception handled by the fault handler.

**System handlers** — NMI, PendSV, SVCall SysTick, and HardFault are all system exceptions handled by system handlers.

# 21.3.3.4 Vector table

The vector table contains the reset value of the stack pointer, and the start addresses, also called exception vectors, for all exception handlers. Figure 21–65 shows the order of the exception vectors in the vector table. The least-significant bit of each vector must be 1, indicating that the exception handler is written in Thumb code.

**User manual** 

#### Chapter 21: Appendix EM773 ARM Cortex-M0 reference

|                | Exception number | IRQ number | Vector           | Offset           |
|----------------|------------------|------------|------------------|------------------|
|                | 47               | 31         | IRQ31            | 0xBC             |
|                |                  | -          |                  |                  |
|                |                  | 5          | · ·              | <u>∽ .</u> ≍     |
|                | 18               | 2          | IRQ2             |                  |
|                | 17               | 1          | IRQ1             | — 0x48           |
|                | 16               | 0          | IRQ0             | — 0x44           |
|                | 15               | -1         | SysTick          | — 0x40           |
|                | 14               | -2         | PendSV           | — 0x3C<br>— 0x38 |
|                | 13               |            | Reserved         | 0x36             |
|                | 12               | -          | 0) (0,-11        |                  |
|                | 11               | -5         | SVCall           | — 0x2C           |
|                | 10               |            |                  |                  |
|                | 9<br>8           |            |                  |                  |
|                |                  |            | Deserved         |                  |
|                | 7                |            | Reserved         |                  |
|                | 6                |            |                  |                  |
|                | 5<br>4           |            |                  |                  |
|                | 4                | -13        | HardFault        | — 0x10           |
|                | 2                | -13        | NMI              | — 0x0C           |
|                | 2                | -14        | Reset            | — 0x08           |
|                | I                | -          | Initial SP value | — 0x04           |
|                |                  |            |                  | 0x00             |
| Fig 65. Vector | table            |            |                  |                  |

The vector table is fixed at address 0x00000000.

# 21.3.3.5 Exception priorities

As Table 21–230 shows, all exceptions have an associated priority, with:

- a lower priority value indicating a higher priority
- configurable priorities for all exceptions except Reset, HardFault, and NMI.

If software does not configure any priorities, then all exceptions with a configurable priority have a priority of 0. For information about configuring exception priorities see

- Section 21-21.5.3.7
- Section 21-21.5.2.6.

**Remark:** Configurable priority values are in the range 0-3. The Reset, HardFault, and NMI exceptions, with fixed negative priority values, always have higher priority than any other exception.

Assigning a higher priority value to IRQ[0] and a lower priority value to IRQ[1] means that IRQ[1] has higher priority than IRQ[0]. If both IRQ[1] and IRQ[0] are asserted, IRQ[1] is processed before IRQ[0].

If multiple pending exceptions have the same priority, the pending exception with the lowest exception number takes precedence. For example, if both IRQ[0] and IRQ[1] are pending and have the same priority, then IRQ[0] is processed before IRQ[1].

When the processor is executing an exception handler, the exception handler is preempted if a higher priority exception occurs. If an exception occurs with the same priority as the exception being handled, the handler is not preempted, irrespective of the exception number. However, the status of the new interrupt changes to pending.

# 21.3.3.6 Exception entry and return

Descriptions of exception handling use the following terms:

**Preemption** — When the processor is executing an exception handler, an exception can preempt the exception handler if its priority is higher than the priority of the exception being handled.

When one exception preempts another, the exceptions are called nested exceptions. See <u>Section 21-21.3.3.6.1</u> for more information.

**Return** — This occurs when the exception handler is completed, and:

- there is no pending exception with sufficient priority to be serviced
- the completed exception handler was not handling a late-arriving exception.

The processor pops the stack and restores the processor state to the state it had before the interrupt occurred. See Section 21-21.3.3.6.2 for more information.

**Tail-chaining** — This mechanism speeds up exception servicing. On completion of an exception handler, if there is a pending exception that meets the requirements for exception entry, the stack pop is skipped and control transfers to the new exception handler.

**Late-arriving** — This mechanism speeds up preemption. If a higher priority exception occurs during state saving for a previous exception, the processor switches to handle the higher priority exception and initiates the vector fetch for that exception. State saving is not affected by late arrival because the state saved would be the same for both exceptions. On return from the exception handler of the late-arriving exception, the normal tail-chaining rules apply.

# 21.3.3.6.1 Exception entry

Exception entry occurs when there is a pending exception with sufficient priority and either:

- the processor is in Thread mode
- the new exception is of higher priority than the exception being handled, in which case the new exception preempts the exception being handled.

When one exception preempts another, the exceptions are nested.

**User manual** 

Sufficient priority means the exception has greater priority than any limit set by the mask register, see <u>Section 21–21.3.1.3.6</u>. An exception with less priority than this is pending but is not handled by the processor.

When the processor takes an exception, unless the exception is a tail-chained or a late-arriving exception, the processor pushes information onto the current stack. This operation is referred to as **stacking** and the structure of eight data words is referred as a **stack frame**. The stack frame contains the following information:



Immediately after stacking, the stack pointer indicates the lowest address in the stack frame. The stack frame is aligned to a double-word address.

The stack frame includes the return address. This is the address of the next instruction in the interrupted program. This value is restored to the PC at exception return so that the interrupted program resumes.

The processor performs a vector fetch that reads the exception handler start address from the vector table. When stacking is complete, the processor starts executing the exception handler. At the same time, the processor writes an EXC\_RETURN value to the LR. This indicates which stack pointer corresponds to the stack frame and what operation mode the processor was in before the entry occurred.

If no higher priority exception occurs during exception entry, the processor starts executing the exception handler and automatically changes the status of the corresponding pending interrupt to active.

If another higher priority exception occurs during exception entry, the processor starts executing the exception handler for this exception and does not change the pending status of the earlier exception. This is the late arrival case.

# 21.3.3.6.2 Exception return

Exception return occurs when the processor is in Handler mode and execution of one of the following instructions attempts to set the PC to an EXC\_RETURN value:

- a POP instruction that loads the PC
- a BX instruction using any register.

The processor saves an EXC\_RETURN value to the LR on exception entry. The exception mechanism relies on this value to detect when the processor has completed an exception handler. Bits[31:4] of an EXC\_RETURN value are 0xFFFFFFF. When the processor loads a value matching this pattern to the PC it detects that the operation is a

not a normal branch operation and, instead, that the exception is complete. Therefore, it starts the exception return sequence. Bits[3:0] of the EXC\_RETURN value indicate the required return stack and processor mode, as Table 21–231 shows.

| Table 231. Exception return behavior | Table 231. | Exception | return | behavior |
|--------------------------------------|------------|-----------|--------|----------|
|--------------------------------------|------------|-----------|--------|----------|

| EXC_RETURN       | Description                                      |
|------------------|--------------------------------------------------|
| 0xFFFFFFF1       | Return to Handler mode.                          |
|                  | Exception return gets state from the main stack. |
|                  | Execution uses MSP after return.                 |
| 0xFFFFFF9        | Return to Thread mode.                           |
|                  | Exception return gets state from MSP.            |
|                  | Execution uses MSP after return.                 |
| OxFFFFFFD        | Return to Thread mode.                           |
|                  | Exception return gets state from PSP.            |
|                  | Execution uses PSP after return.                 |
| All other values | Reserved.                                        |

# 21.3.4 Fault handling

Faults are a subset of exceptions, see <u>Section 21–21.3.3</u>. All faults result in the HardFault exception being taken or cause lockup if they occur in the NMI or HardFault handler. The faults are:

- execution of an SVC instruction at a priority equal or higher than SVCall
- execution of a BKPT instruction without a debugger attached
- a system-generated bus error on a load or store
- execution of an instruction from an XN memory address
- · execution of an instruction from a location for which the system generates a bus fault
- a system-generated bus error on a vector fetch
- execution of an Undefined instruction
- execution of an instruction when not in Thumb-State as a result of the T-bit being previously cleared to 0
- an attempted load or store to an unaligned address.

**Remark:** Only Reset and NMI can preempt the fixed priority HardFault handler. A HardFault can preempt any exception other than Reset, NMI, or another hard fault.

# 21.3.4.1 Lockup

The processor enters a lockup state if a fault occurs when executing the NMI or HardFault handlers, or if the system generates a bus error when unstacking the PSR on an exception return using the MSP. When the processor is in lockup state it does not execute any instructions. The processor remains in lockup state until one of the following occurs:

- it is reset
- a debugger halts it
- an NMI occurs and the current lockup is in the HardFault handler.

**User manual** 

All information provided in this document is subject to legal disclaimers.

**Remark:** If lockup state occurs in the NMI handler a subsequent NMI does not cause the processor to leave lockup state.

# 21.3.5 Power management

The Cortex-M0 processor sleep modes reduce power consumption:

- a sleep mode, that stops the processor clock
- a Deep-sleep mode (see <u>Section 3.8.3</u>).

The SLEEPDEEP bit of the SCR selects which sleep mode is used, see <u>Section 21–21.5.3.5</u>.

This section describes the mechanisms for entering sleep mode and the conditions for waking up from sleep mode.

# 21.3.5.1 Entering sleep mode

This section describes the mechanisms software can use to put the processor into sleep mode.

The system can generate spurious wake-up events, for example a debug operation wakes up the processor. Therefore software must be able to put the processor back into sleep mode after such an event. A program might have an idle loop to put the processor back in to sleep mode.

#### 21.3.5.1.1 Wait for interrupt

The Wait For Interrupt instruction, WFI, causes immediate entry to sleep mode. When the processor executes a WFI instruction it stops executing instructions and enters sleep mode. See <u>Section 21–21.4.7.12</u> for more information.

# 21.3.5.1.2 Wait for event

**Remark:** The WFE instruction is not implemented on the EM773.

The Wait For Event instruction, WFE, causes entry to sleep mode conditional on the value of a one-bit event register. When the processor executes a WFE instruction, it checks the value of the event register:

**0**— The processor stops executing instructions and enters sleep mode

**1** — The processor sets the register to zero and continues executing instructions without entering sleep mode.

See Section 21–21.4.7.11 for more information.

If the event register is 1, this indicates that the processor must not enter sleep mode on execution of a WFE instruction. Typically, this is because of the assertion of an external event, or because another processor in the system has executed a SEV instruction, see Section 21-21.4.7.9. Software cannot access this register directly.

**User manual** 

# 21.3.5.1.3 Sleep-on-exit

If the SLEEPONEXIT bit of the SCR is set to 1, when the processor completes the execution of an exception handler and returns to Thread mode it immediately enters sleep mode. Use this mechanism in applications that only require the processor to run when an interrupt occurs.

# 21.3.5.2 Wake-up from sleep mode

The conditions for the processor to wake-up depend on the mechanism that caused it to enter sleep mode.

#### 21.3.5.2.1 Wake-up from WFI or sleep-on-exit

Normally, the processor wakes up only when it detects an exception with sufficient priority to cause exception entry.

Some embedded systems might have to execute system restore tasks after the processor wakes up, and before it executes an interrupt handler. To achieve this set the PRIMASK bit to 1. If an interrupt arrives that is enabled and has a higher priority than current exception priority, the processor wakes up but does not execute the interrupt handler until the processor sets PRIMASK to zero. For more information about PRIMASK, see Section 21–21.3.1.3.6.

#### 21.3.5.2.2 Wake-up from WFE

The processor wakes up if:

- it detects an exception with sufficient priority to cause exception entry
- in a multiprocessor system, another processor in the system executes a SEV instruction.

In addition, if the SEVONPEND bit in the SCR is set to 1, any new pending interrupt triggers an event and wakes up the processor, even if the interrupt is disabled or has insufficient priority to cause exception entry. For more information about the SCR see <u>Section 21–21.5.3.5</u>.

# 21.3.5.3 Power management programming hints

ISO/IEC C cannot directly generate the WFI, WFE, and SEV instructions. The CMSIS provides the following intrinsic functions for these instructions:

void \_\_WFE(void) // Wait for Event void \_\_WFI(void) // Wait for Interrupt void \_\_SEV(void) // Send Event

# 21.4 Instruction set

# 21.4.1 Instruction set summary

The processor implements a version of the Thumb instruction set. <u>Table 232</u> lists the supported instructions.

Remark: In Table 232

**User manual** 

- angle brackets, <>, enclose alternative forms of the operand
- braces, {}, enclose optional operands and mnemonic parts
- the Operands column is not exhaustive.

For more information on the instructions and operands, see the instruction descriptions.

| Mnemonic | Operands                      | Brief description                                                          | Flags   | Reference                        |
|----------|-------------------------------|----------------------------------------------------------------------------|---------|----------------------------------|
| ADCS     | {Rd,} Rn, Rm                  | Add with Carry                                                             | N,Z,C,V | Section 21-21.4.5.1              |
| ADD{S}   | {Rd,} Rn, <rm #imm></rm #imm> | Add                                                                        | N,Z,C,V | Section 21–21.4.5.1              |
| ADR      | Rd, label                     | PC-relative Address to Register                                            | -       | Section 21-21.4.4.1              |
| ANDS     | {Rd,} Rn, Rm                  | Bitwise AND                                                                | N,Z     | Section 21-21.4.5.1              |
| ASRS     | {Rd,} Rm, <rs #imm></rs #imm> | Arithmetic Shift Right                                                     | N,Z,C   | Section 21-21.4.5.3              |
| B{cc}    | label                         | Branch {conditionally}                                                     | -       | Section 21-21.4.6.1              |
| BICS     | {Rd,} Rn, Rm                  | Bit Clear                                                                  | N,Z     | Section 21-21.4.5.2              |
| BKPT     | #imm                          | Breakpoint                                                                 | -       | Section 21-21.4.7.1              |
| BL       | label                         | Branch with Link                                                           | -       | Section 21-21.4.6.1              |
| BLX      | Rm                            | Branch indirect with Link                                                  | -       | Section 21-21.4.6.1              |
| BX       | Rm                            | Branch indirect                                                            | -       | Section 21-21.4.6.1              |
| CMN      | Rn, Rm                        | Compare Negative                                                           | N,Z,C,V | Section 21-21.4.5.4              |
| CMP      | Rn, <rm #imm></rm #imm>       | Compare                                                                    | N,Z,C,V | Section 21-21.4.5.4              |
| CPSID    | i                             | Change Processor State, Disable<br>Interrupts                              | -       | Section 21-21.4.7.2              |
| CPSIE    | i                             | Change Processor State, Enable<br>Interrupts                               | -       | Section 21-21.4.7.2              |
| DMB      | -                             | Data Memory Barrier                                                        | -       | Section 21-21.4.7.3              |
| DSB      | -                             | Data Synchronization Barrier                                               | -       | Section 21-21.4.7.4              |
| EORS     | {Rd,} Rn, Rm                  | Exclusive OR                                                               | N,Z     | Section 21-21.4.5.2              |
| ISB      | -                             | Instruction Synchronization Barrier                                        | -       | Section 21-21.4.7.5              |
| LDM      | Rn{!}, reglist                | Load Multiple registers, increment after                                   | -       | Section 21-21.4.4.5              |
| LDR      | Rt, label                     | Load Register from PC-relative address                                     | -       | Section 21-21.4.4                |
| LDR      | Rt, [Rn, <rm #imm>]</rm #imm> | Load Register with word                                                    | -       | Section 21-21.4.4                |
| LDRB     | Rt, [Rn, <rm #imm>]</rm #imm> | Load Register with byte                                                    | -       | Section 21-21.4.4                |
| LDRH     | Rt, [Rn, <rm #imm>]</rm #imm> | Load Register with halfword                                                | -       | Section 21-21.4.4                |
| LDRSB    | Rt, [Rn, <rm #imm>]</rm #imm> | Load Register with signed byte                                             | -       | Section 21-21.4.4                |
| LDRSH    | Rt, [Rn, <rm #imm>]</rm #imm> | Load Register with signed halfword                                         | -       | Section 21-21.4.4                |
| LSLS     | {Rd,} Rn, <rs #imm></rs #imm> | Logical Shift Left                                                         | N,Z,C   | Section 21-21.4.5.3              |
| U        | {Rd,} Rn, <rs #imm></rs #imm> | Logical Shift Right                                                        | N,Z,C   | Section 21-21.4.5.3              |
| MOV{S}   | Rd, Rm                        | Move                                                                       | N,Z     | Section 21-21.4.5.5              |
| MRS      | Rd, spec_reg                  | Move to general register from special register                             | -       | Section 21-21.4.7.6              |
| MSR      | spec_reg, Rm                  | Move to special register from general register                             | N,Z,C,V | Section 21-21.4.7.7              |
| MULS     | Rd, Rn, Rm                    | Multiply, 32-bit result                                                    | N,Z     | Section 21-21.4.5.6              |
| MVNS     | Rd, Rm                        | Bitwise NOT                                                                | N,Z     | Section 21-21.4.5.5              |
| JM10415  |                               | All information provided in this document is subject to legal disclaimers. |         | © NXP B.V. 2011. All rights rese |

#### Chapter 21: Appendix EM773 ARM Cortex-M0 reference

| Mnemonic | Operands                      | Brief description                         | Flags   | Reference            |
|----------|-------------------------------|-------------------------------------------|---------|----------------------|
| NOP      | -                             | No Operation                              | -       | Section 21-21.4.7.8  |
| ORRS     | {Rd,} Rn, Rm                  | Logical OR                                | N,Z     | Section 21–21.4.5.2  |
| POP      | reglist                       | Pop registers from stack                  | -       | Section 21–21.4.4.6  |
| PUSH     | reglist                       | Push registers onto stack                 | -       | Section 21-21.4.4.6  |
| REV      | Rd, Rm                        | Byte-Reverse word                         | -       | Section 21-21.4.5.7  |
| REV16    | Rd, Rm                        | Byte-Reverse packed halfwords             | -       | Section 21-21.4.5.7  |
| REVSH    | Rd, Rm                        | Byte-Reverse signed halfword              | -       | Section 21-21.4.5.7  |
| RORS     | {Rd,} Rn, Rs                  | Rotate Right                              | N,Z,C   | Section 21-21.4.5.3  |
| RSBS     | {Rd,} Rn, #0                  | Reverse Subtract                          | N,Z,C,V | Section 21-21.4.5.1  |
| SBCS     | {Rd,} Rn, Rm                  | Subtract with Carry                       | N,Z,C,V | Section 21-21.4.5.1  |
| SEV      | -                             | Send Event                                | -       | Section 21-21.4.7.9  |
| STM      | Rn!, reglist                  | Store Multiple registers, increment after | -       | Section 21-21.4.4.5  |
| STR      | Rt, [Rn, <rm #imm>]</rm #imm> | Store Register as word                    | -       | Section 21-21.4.4    |
| STRB     | Rt, [Rn, <rm #imm>]</rm #imm> | Store Register as byte                    | -       | Section 21-21.4.4    |
| STRH     | Rt, [Rn, <rm #imm>]</rm #imm> | Store Register as halfword                | -       | Section 21-21.4.4    |
| SUB{S}   | {Rd,} Rn, <rm #imm></rm #imm> | Subtract                                  | N,Z,C,V | Section 21-21.4.5.1  |
| SVC      | #imm                          | Supervisor Call                           | -       | Section 21-21.4.7.10 |
| SXTB     | Rd, Rm                        | Sign extend byte                          | -       | Section 21-21.4.5.8  |
| SXTH     | Rd, Rm                        | Sign extend halfword                      | -       | Section 21-21.4.5.8  |
| TST      | Rn, Rm                        | Logical AND based test                    | N,Z     | Section 21-21.4.5.9  |
| UXTB     | Rd, Rm                        | Zero extend a byte                        | -       | Section 21-21.4.5.8  |
| UXTH     | Rd, Rm                        | Zero extend a halfword                    | -       | Section 21-21.4.5.8  |
| WFE      | -                             | Wait For Event                            | -       | Section 21-21.4.7.11 |
| WFI      | -                             | Wait For Interrupt                        | -       | Section 21-21.4.7.12 |
|          |                               |                                           |         |                      |

# Table 232. Cortex-M0 instructions

# 21.4.2 Intrinsic functions

ISO/IEC C code cannot directly access some Cortex-M0 instructions. This section describes intrinsic functions that can generate these instructions, provided by the CMSIS and that might be provided by a C compiler. If a C compiler does not support an appropriate intrinsic function, you might have to use inline assembler to access the relevant instruction.

The CMSIS provides the following intrinsic functions to generate instructions that ISO/IEC C code cannot directly access:

| Table 233. CMSIS intrinsic functions to generate some Cortex-M0 instructions |                          |  |
|------------------------------------------------------------------------------|--------------------------|--|
| Instruction                                                                  | CMSIS intrinsic function |  |
| CPSIE i                                                                      | voidenable_irq(void)     |  |
| CPSID i                                                                      | voiddisable_irq(void)    |  |
| ISB                                                                          | voidISB(void)            |  |
| DSB                                                                          | voidDSB(void)            |  |
| DMB                                                                          | voidDMB(void)            |  |
| NOP                                                                          | voidNOP(void)            |  |

**User manual** 

| Instruction | CMSIS intrinsic function          |  |
|-------------|-----------------------------------|--|
| REV         | uint32_tREV(uint32_t int value)   |  |
| REV16       | uint32_tREV16(uint32_t int value) |  |
| REVSH       | uint32_tREVSH(uint32_t int value) |  |
| SEV         | voidSEV(void)                     |  |
| WFE         | voidWFE(void)                     |  |
| WFI         | voidWFI(void)                     |  |

 Table 233. CMSIS intrinsic functions to generate some Cortex-M0 instructions

The CMSIS also provides a number of functions for accessing the special registers using MRS and MSR instructions:

| Special register | Access                          | CMSIS function                                   |
|------------------|---------------------------------|--------------------------------------------------|
| PRIMASK          | Read                            | uint32_tget_PRIMASK (void)                       |
|                  | Write                           | voidset_PRIMASK (uint32_t value)                 |
| CONTROL          | Read                            | uint32_tget_CONTROL (void)                       |
|                  | Write                           | <pre>voidset_CONTROL (uint32_t value)</pre>      |
| MSP              | Read                            | uint32_tget_MSP (void)                           |
|                  | Write                           | <pre>voidset_MSP (uint32_t TopOfMainStack)</pre> |
| PSP              | PSP Read uint32_tget_PSP (void) | uint32_tget_PSP (void)                           |
|                  | Write                           | <pre>voidset_PSP (uint32_t TopOfProcStack)</pre> |

#### Table 234. insic functions to access the special registers

# 21.4.3 About the instruction descriptions

The following sections give more information about using the instructions:

- Section 21.4.3.1 "Operands"
- Section 21.4.3.2 "Restrictions when using PC or SP"
- Section 21.4.3.3 "Shift Operations"
- Section 21.4.3.4 "Address alignment"
- Section 21.4.3.5 "PC-relative expressions"
- Section 21.4.3.6 "Conditional execution".

# 21.4.3.1 Operands

An instruction operand can be an ARM register, a constant, or another instruction-specific parameter. Instructions act on the operands and often store the result in a destination register. When there is a destination register in the instruction, it is usually specified before the other operands.

# 21.4.3.2 Restrictions when using PC or SP

Many instructions are unable to use, or have restrictions on whether you can use, the **Program Counter** (PC) or **Stack Pointer** (SP) for the operands or destination register. See instruction descriptions for more information.

**Remark:** When you update the PC with a BX, BLX, or POP instruction, bit[0] of any address must be 1 for correct execution. This is because this bit indicates the destination instruction set, and the Cortex-M0 processor only supports Thumb instructions. When a BL or BLX instruction writes the value of bit[0] into the LR it is automatically assigned the value 1.

# 21.4.3.3 Shift Operations

Register shift operations move the bits in a register left or right by a specified number of bits, the **shift length**. Register shift can be performed directly by the instructions ASR, LSR, LSL, and ROR and the result is written to a destination register. The permitted shift lengths depend on the shift type and the instruction, see the individual instruction description. If the shift length is 0, no shift occurs. Register shift operations update the carry flag except when the specified shift length is 0. The following sub-sections describe the various shift operations and how they affect the carry flag. In these descriptions, *Rm* is the register containing the value to be shifted, and *n* is the shift length.

# 21.4.3.3.1 ASR

Arithmetic shift right by *n* bits moves the left-hand 32 -*n* bits of the register *Rm*, to the right by *n* places, into the right-hand 32 -*n* bits of the result, and it copies the original bit[31] of the register into the left-hand *n* bits of the result. See Figure 21-67.

You can use the ASR operation to divide the signed value in the register Rm by  $2^n$ , with the result being rounded towards negative-infinity.

When the instruction is ASRS the carry flag is updated to the last bit shifted out, bit[*n*-1], of the register *Rm*.

# Remark:

- If n is 32 or more, then all the bits in the result are set to the value of bit[31] of Rm.
- If *n* is 32 or more and the carry flag is updated, it is updated to the value of bit[31] of *Rm*.



# 21.4.3.3.2 LSR

Logical shift right by *n* bits moves the left-hand 32-*n* bits of the register *Rm*, to the right by *n* places, into the right-hand 32-*n* bits of the result, and it sets the left-hand *n* bits of the result to 0. See Figure 68.

You can use the LSR operation to divide the value in the register Rm by  $2^n$ , if the value is regarded as an unsigned integer.

When the instruction is LSRS, the carry flag is updated to the last bit shifted out, bit[*n*-1], of the register *Rm*.

#### Remark:

- If *n* is 32 or more, then all the bits in the result are cleared to 0.
- If *n* is 33 or more and the carry flag is updated, it is updated to 0.



#### 21.4.3.3.3 LSL

Logical shift left by *n* bits moves the right-hand 32-*n* bits of the register *Rm*, to the left by *n* places, into the left-hand 32-*n* bits of the result, and it sets the right-hand *n* bits of the result to 0. See Figure 69.

You can use the LSL operation to multiply the value in the register *Rm* by 2<sup>n</sup>, if the value is regarded as an unsigned integer or a two's complement signed integer. Overflow can occur without warning.

When the instruction is LSLS the carry flag is updated to the last bit shifted out, bit[32-*n*], of the register *Rm*. These instructions do not affect the carry flag when used with LSL #0.

#### Remark:

- If *n* is 32 or more, then all the bits in the result are cleared to 0.
- If *n* is 33 or more and the carry flag is updated, it is updated to 0.



UM10415

# 21.4.3.3.4 ROR

Rotate right by *n* bits moves the left-hand  $32 \cdot n$  bits of the register *Rm*, to the right by *n* places, into the right-hand  $32 \cdot n$  bits of the result, and it moves the right-hand *n* bits of the register into the left-hand *n* bits of the result. See Figure 21-70.

When the instruction is RORS the carry flag is updated to the last bit rotation, bit[*n*-1], of the register *Rm*.

#### Remark:

- If *n* is 32, then the value of the result is same as the value in *Rm*, and if the carry flag is updated, it is updated to bit[31] of *Rm*.
- ROR

with shift length, *n*, greater than 32 is the same as

ROR

with shift length n-32.



# 21.4.3.4 Address alignment

An aligned access is an operation where a word-aligned address is used for a word, or multiple word access, or where a halfword-aligned address is used for a halfword access. Byte accesses are always aligned.

There is no support for unaligned accesses on the Cortex-M0 processor. Any attempt to perform an unaligned memory access operation results in a HardFault exception.

# 21.4.3.5 PC-relative expressions

A PC-relative expression or **label** is a symbol that represents the address of an instruction or literal data. It is represented in the instruction as the PC value plus or minus a numeric offset. The assembler calculates the required offset from the label and the address of the current instruction. If the offset is too big, the assembler produces an error.

#### Remark:

- For most instructions, the value of the PC is the address of the current instruction plus 4 bytes.
- Your assembler might permit other syntaxes for PC-relative expressions, such as a label plus or minus a number, or an expression of the form [PC, #*imm*].

# 21.4.3.6 Conditional execution

Most data processing instructions update the condition flags in the **Application Program Status Register** (APSR) according to the result of the operation, see <u>Section</u>. Some instructions update all flags, and some only update a subset. If a flag is not updated, the original value is preserved. See the instruction descriptions for the flags they affect.

You can execute a conditional branch instruction, based on the condition flags set in another instruction, either:

- immediately after the instruction that updated the flags
- after any number of intervening instructions that have not updated the flags.

On the Cortex-M0 processor, conditional execution is available by using conditional branches.

This section describes:

- Section 21.4.3.6.1 "The condition flags"
- Section 21.4.3.6.2 "Condition code suffixes".

# 21.4.3.6.1 The condition flags

The APSR contains the following condition flags:

- **N** Set to 1 when the result of the operation was negative, cleared to 0 otherwise.
- **Z** Set to 1 when the result of the operation was zero, cleared to 0 otherwise.
- **C** Set to 1 when the operation resulted in a carry, cleared to 0 otherwise.
- V Set to 1 when the operation caused overflow, cleared to 0 otherwise.

For more information about the APSR see <u>Section 21–21.3.1.3.5</u>.

#### A carry occurs:

- if the result of an addition is greater than or equal to 2<sup>32</sup>
- if the result of a subtraction is positive or zero
- as the result of a shift or rotate instruction.

Overflow occurs when the sign of the result, in bit[31], does not match the sign of the result had the operation been performed at infinite precision, for example:

- if adding two negative values results in a positive value
- if adding two positive values results in a negative value
- if subtracting a positive value from a negative value generates a positive value
- if subtracting a negative value from a positive value generates a negative value.

The Compare operations are identical to subtracting, for CMP, or adding, for CMN, except that the result is discarded. See the instruction descriptions for more information.

# 21.4.3.6.2 Condition code suffixes

Conditional branch is shown in syntax descriptions as B{*cond*}. A branch instruction with a condition code is only taken if the condition code flags in the APSR meet the specified condition, otherwise the branch instruction is ignored. shows the condition codes to use.

UM10415

<u>Table 235</u> also shows the relationship between condition code suffixes and the N, Z, C, and V flags.

| Table | 235. | Condition | code | suffixes |
|-------|------|-----------|------|----------|
| IGNIC | 200. | oonantion | 0040 | ounincoo |

| Suffix   | Flags              | Meaning                                                  |
|----------|--------------------|----------------------------------------------------------|
| EQ       | Z = 1              | Equal, last flag setting result was zero                 |
| NE       | Z = 0              | Not equal, last flag setting result was non-zero         |
| CS or HS | C = 1              | Higher or same, unsigned                                 |
| CC or LO | C = 0              | Lower, unsigned                                          |
| MI       | N = 1              | Negative                                                 |
| PL       | N = 0              | Positive or zero                                         |
| VS       | V = 1              | Overflow                                                 |
| VC       | V = 0              | No overflow                                              |
| HI       | C = 1 and Z = 0    | Higher, unsigned                                         |
| LS       | C = 0  or  Z = 1   | Lower or same, unsigned                                  |
| GE       | N = V              | Greater than or equal, signed                            |
| LT       | N != V             | Less than, signed                                        |
| GT       | Z = 0 and $N = V$  | Greater than, signed                                     |
| LE       | Z = 1 and N != V   | Less than or equal, signed                               |
| AL       | Can have any value | Always. This is the default when no suffix is specified. |

# 21.4.4 Memory access instructions

Table 236 shows the memory access instructions:

#### Table 236. Access instructions

| Mnemonic  | Brief description                      | See                                   |  |
|-----------|----------------------------------------|---------------------------------------|--|
| LDR{type} | Load Register using register offset    | Section 21–21.4.4.<br><u>3</u>        |  |
| LDR       | Load Register from PC-relative address | Section 21–21.4.4.<br><u>4</u>        |  |
| POP       | Pop registers from stack               | <u>Section 21–21.4.4.</u><br><u>6</u> |  |
| PUSH      | Push registers onto stack              | Section 21–21.4.4.<br><u>6</u>        |  |
| STM       | Store Multiple registers               | <u>Section 21–21.4.4.</u><br><u>5</u> |  |
| STR{type} | Store Register using immediate offset  | Section 21–21.4.4.<br>2               |  |
| STR{type} | Store Register using register offset   | Section 21–21.4.4.<br><u>3</u>        |  |

# 21.4.4.1 ADR

Generates a PC-relative address.

# 21.4.4.1.1 Syntax

ADR Rd, label

where:

*Rd* is the destination register. *label* is a PC-relative expression. See <u>Section 21–21.4.3.5</u>.

# 21.4.4.1.2 Operation

ADR generates an address by adding an immediate value to the PC, and writes the result to the destination register.

ADR facilitates the generation of position-independent code, because the address is PC-relative.

If you use ADR to generate a target address for a BX or BLX instruction, you must ensure that bit[0] of the address you generate is set to 1 for correct execution.

#### 21.4.4.1.3 Restrictions

In this instruction *Rd* must specify R0-R7. The data-value addressed must be word aligned and within 1020 bytes of the current PC.

## 21.4.4.1.4 Condition flags

This instruction does not change the flags.

#### 21.4.4.1.5 Examples

ADR R1, TextMessage ; Write address value of a location labelled as ; TextMessage to R1

ADR R3, [PC, #996] ; Set R3 to value of PC + 996.

# 21.4.4.2 LDR and STR, immediate offset

Load and Store with immediate offset.

# 21.4.4.2.1 Syntax

LDR *Rt*, [<*Rn* | SP> {, #*imm*}]

LDR<B|H> *Rt*, [*Rn* {, #*imm*}]

STR *Rt*, [<*Rn* | SP>, {,#*imm*}]

STR<B|H> *Rt*, [*Rn* {,#*imm*}]

where:

Rt is the register to load or store.

Rn is the register on which the memory address is based.

imm is an offset from Rn. If imm is omitted, it is assumed to be zero.

# 21.4.4.2.2 Operation

LDR, LDRB and LDRH instructions load the register specified by *Rt* with either a word, byte or halfword data value from memory. Sizes less than word are zero extended to 32-bits before being written to the register specified by *Rt*.

STR, STRB and STRH instructions store the word, least-significant byte or lower halfword contained in the single register specified by *Rt* in to memory. The memory address to load from or store to is the sum of the value in the register specified by either *Rn* or SP and the immediate value *imm*.

# 21.4.4.2.3 Restrictions

In these instructions:

- Rt and Rn must only specify R0-R7.
- *imm* must be between:
  - 0 and 1020 and an integer multiple of four for LDR and STR using SP as the base register
  - 0 and 124 and an integer multiple of four for LDR and STR using R0-R7 as the base register
  - 0 and 62 and an integer multiple of two for LDRH and STRH
  - 0 and 31 for LDRB and STRB.
- The computed address must be divisible by the number of bytes in the transaction, see Section 21–21.4.3.4.

# 21.4.4.2.4 Condition flags

These instructions do not change the flags.

# 21.4.4.2.5 Examples

```
LDR R4, [R7 ; Loads R4 from the address in R7.
STR R2, [R0,#const-struc] ; const-struc is an expression evaluating
; to a constant in the range 0-1020.
```

# 21.4.4.3 LDR and STR, register offset

Load and Store with register offset.

# 21.4.4.3.1 Syntax

LDR Rt, [Rn, Rm]

LDR<B|H> *Rt*, [*Rn*, *Rm*]

LDR<SB|SH> Rt, [Rn, Rm]

STR Rt, [Rn, Rm]

STR<B|H> Rt, [Rn, Rm]

where:

*Rt* is the register to load or store.

*Rn* is the register on which the memory address is based.

Rm is a register containing a value to be used as the offset.

# 21.4.4.3.2 Operation

LDR, LDRB, U, LDRSB and LDRSH load the register specified by *Rt* with either a word, zero extended byte, zero extended halfword, sign extended byte or sign extended halfword value from memory.

STR, STRB and STRH store the word, least-significant byte or lower halfword contained in the single register specified by *Rt* into memory.

The memory address to load from or store to is the sum of the values in the registers specified by *Rn* and *Rm*.

# 21.4.4.3.3 Restrictions

In these instructions:

- *Rt*, *Rn*, and *Rm* must only specify R0-R7.
- the computed memory address must be divisible by the number of bytes in the load or store, see <u>Section 21–21.4.3.4</u>.

# 21.4.4.3.4 Condition flags

These instructions do not change the flags.

# 21.4.4.3.5 Examples

| STR   | R0, [R5, R1] | ; Store value of RO into an address equal to<br>; sum of R5 and R1                                        |
|-------|--------------|-----------------------------------------------------------------------------------------------------------|
| LDRSH | R1, [R2, R3] | <pre>; Load a halfword from the memory address     ; specified by (R2 + R3), sign extend to 32-bits</pre> |

; and write to R1.

# 21.4.4.4 LDR, PC-relative

Load register (literal) from memory.

# 21.4.4.1 Syntax

LDR Rt, label

where:

*Rt* is the register to load. *label* is a PC-relative expression. See <u>Section 21–21.4.3.5</u>.

# 21.4.4.2 Operation

Loads the register specified by *Rt* from the word in memory specified by *label*.

# 21.4.4.3 Restrictions

In these instructions, *label* must be within 1020 bytes of the current PC and word aligned.

# 21.4.4.4 Condition flags

These instructions do not change the flags.

# 21.4.4.5 Examples

LDR R0, LookUpTable ; Load R0 with a word of data from an address ; labelled as LookUpTable.

LDR R3, [PC, #100] ; Load R3 with memory word at (PC + 100).

# 21.4.4.5 LDM and STM

Load and Store Multiple registers.

#### 21.4.4.5.1 Syntax

LDM Rn{!}, reglist

STM Rn!, reglist

where:

Rn is the register on which the memory addresses are based.

! writeback suffix.

*reglist* is a list of one or more registers to be loaded or stored, enclosed in braces. It can contain register ranges. It must be comma separated if it contains more than one register or register range, see Section 21-21.4.4.5.5.

LDMIA and LDMFD are synonyms for LDM. LDMIA refers to the base register being Incremented After each access. LDMFD refers to its use for popping data from Full Descending stacks.

STMIA and STMEA are synonyms for STM. STMIA refers to the base register being Incremented After each access. STMEA refers to its use for pushing data onto Empty Ascending stacks.

# 21.4.4.5.2 Operation

LDM instructions load the registers in *reglist* with word values from memory addresses based on *Rn*.

STM instructions store the word values in the registers in *reglist* to memory addresses based on *Rn*.

The memory addresses used for the accesses are at 4-byte intervals ranging from the value in the register specified by Rn to the value in the register specified by Rn + 4 \* (n-1), where *n* is the number of registers in *reglist*. The accesses happens in order of increasing register numbers, with the lowest numbered register using the lowest memory address and the highest number register using the highest memory address. If the writeback suffix is specified, the value in the register specified by Rn + 4 \* n is written back to the register specified by Rn.

# 21.4.4.5.3 Restrictions

In these instructions:

- *reglist* and *Rn* are limited to R0-R7.
- the writeback suffix must always be used unless the instruction is an LDM where reglist also contains *Rn*, in which case the writeback suffix must not be used.

UM10415

UM10415

- the value in the register specified by *Rn* must be word aligned. See Section 21–21.4.3.4 for more information.
- for STM, if *Rn* appears in *reglist*, then it must be the first register in the list.

# 21.4.4.5.4 Condition flags

These instructions do not change the flags.

# 21.4.4.5.5 Examples

LDM R0,{R0,R3,R4} ; LDMIA is a synonym for LDM STMIA R1!,{R2-R4,R6}

# 21.4.4.5.6 Incorrect examples

```
STM R5!,{R4,R5,R6} ; Value stored for R5 is unpredictable
LDM R2,{} ; There must be at least one register in the list
```

# 21.4.4.6 PUSH and POP

Push registers onto, and pop registers off a full-descending stack.

# 21.4.4.6.1 Syntax

PUSH reglist

POP reglist

where:

*reglist* is a non-empty list of registers, enclosed in braces. It can contain register ranges. It must be comma separated if it contains more than one register or register range.

# 21.4.4.6.2 Operation

PUSH stores registers on the stack, with the lowest numbered register using the lowest memory address and the highest numbered register using the highest memory address.

POP loads registers from the stack, with the lowest numbered register using the lowest memory address and the highest numbered register using the highest memory address.

PUSH uses the value in the SP register minus four as the highest memory address,

POP uses the value in the SP register as the lowest memory address, implementing a full-descending stack. On completion,

PUSH updates the SP register to point to the location of the lowest store value,

POP updates the SP register to point to the location above the highest location loaded.

If a POP instruction includes PC in its *reglist*, a branch to this location is performed when the POP instruction has completed. Bit[0] of the value read for the PC is used to update the APSR T-bit. This bit must be 1 to ensure correct operation.

# 21.4.4.6.3 Restrictions

In these instructions:

• *reglist* must use only R0-R7.

All information provided in this document is subject to legal disclaimers.

UM10415

• The exception is LR for a PUSH and PC for a POP.

# 21.4.4.6.4 Condition flags

These instructions do not change the flags.

# 21.4.4.6.5 Examples

```
PUSH {R0,R4-R7} ; Push R0,R4,R5,R6,R7 onto the stack
PUSH {R2,LR} ; Push R2 and the link-register onto the stack
POP {R0,R6,PC} ; Pop r0,r6 and PC from the stack, then branch to
; the new PC.
```

# 21.4.5 General data processing instructions

Table 237 shows the data processing instructions:

#### Table 237. Data processing instructions

| Mnemonic | Brief description                                     | See                 |
|----------|-------------------------------------------------------|---------------------|
| ADCS     | Add with Carry                                        | Section 21-21.4.5.1 |
| ADD{S}   | Add                                                   | Section 21-21.4.5.1 |
| ANDS     | Logical AND                                           | Section 21-21.4.5.2 |
| ASRS     | Arithmetic Shift Right                                | Section 21-21.4.5.3 |
| BICS     | Bit Clear                                             | Section 21-21.4.5.2 |
| CMN      | Compare Negative                                      | Section 21-21.4.5.4 |
| CMP      | Compare                                               | Section 21-21.4.5.4 |
| EORS     | Exclusive OR                                          | Section 21-21.4.5.2 |
| LSLS     | Logical Shift Left                                    | Section 21-21.4.5.3 |
| LSRS     | Logical Shift Right                                   | Section 21-21.4.5.3 |
| MOV{S}   | Move                                                  | Section 21-21.4.5.5 |
| MULS     | Multiply                                              | Section 21-21.4.5.6 |
| MVNS     | Move NOT                                              | Section 21-21.4.5.5 |
| ORRS     | Logical OR                                            | Section 21-21.4.5.2 |
| REV      | Reverse byte order in a word                          | Section 21-21.4.5.7 |
| REV16    | Reverse byte order in each halfword                   | Section 21-21.4.5.7 |
| REVSH    | Reverse byte order in bottom halfword and sign extend | Section 21-21.4.5.7 |
| RORS     | Rotate Right                                          | Section 21-21.4.5.3 |
| RSBS     | Reverse Subtract                                      | Section 21-21.4.5.1 |
| SBCS     | Subtract with Carry                                   | Section 21-21.4.5.1 |
| SUBS     | Subtract                                              | Section 21-21.4.5.1 |
| SXTB     | Sign extend a byte                                    | Section 21-21.4.5.8 |
| SXTH     | Sign extend a halfword                                | Section 21-21.4.5.8 |
| UXTB     | Zero extend a byte                                    | Section 21-21.4.5.8 |
| UXTH     | Zero extend a halfword                                | Section 21-21.4.5.8 |
| TST      | Test                                                  | Section 21-21.4.5.9 |

# Chapter 21: Appendix EM773 ARM Cortex-M0 reference

# 21.4.5.1 ADC, ADD, RSB, SBC, and SUB

Add with carry, Add, Reverse Subtract, Subtract with carry, and Subtract.

#### 21.4.5.1.1 Syntax

ADCS {Rd,} Rn, Rm

ADD{S} {Rd,} Rn, <Rm|#imm>

RSBS {Rd,} Rn, Rm, #0

SBCS {Rd,} Rn, Rm

SUB{S} {*Rd*,} *Rn*,

<Rm|#imm>

Where:

S causes an ADD or SUB instruction to update flags

Rd specifies the result register

Rn specifies the first source register

Rm specifies the second source register

imm specifies a constant immediate value.

When the optional *Rd* register specifier is omitted, it is assumed to take the same value as *Rn*, for example ADDS R1,R2 is identical to ADDS R1,R1,R2.

# 21.4.5.1.2 Operation

The ADCS instruction adds the value in *Rn* to the value in *Rm*, adding a further one if the carry flag is set, places the result in the register specified by *Rd* and updates the N, Z, C, and V flags.

The ADD instruction adds the value in *Rn* to the value in *Rm* or an immediate value specified by *imm* and places the result in the register specified by *Rd*.

The ADDS instruction performs the same operation as ADD and also updates the N, Z, C and V flags.

The RSBS instruction subtracts the value in *Rn* from zero, producing the arithmetic negative of the value, and places the result in the register specified by Rd and updates the N, Z, C and V flags.

The SBCS instruction subtracts the value of *Rm* from the value in *Rn*, deducts a further one if the carry flag is set. It places the result in the register specified by Rd and updates the N, Z, C and V flags.

The SUB instruction subtracts the value in *Rm* or the immediate specified by *imm*. It places the result in the register specified by *Rd*.

The SUBS instruction performs the same operation as SUB and also updates the N, Z, C and V flags.

Use ADC and SBC to synthesize multiword arithmetic, see <u>Section 21.4.5.1.4</u>.

See also Section 21-21.4.4.1.

# 21.4.5.1.3 Restrictions

<u>Table 238</u> lists the legal combinations of register specifiers and immediate values that can be used with each instruction.

| Instruction | Rd     | Rn       | Rm    | imm    | Restrictions                                         |
|-------------|--------|----------|-------|--------|------------------------------------------------------|
| ADCS        | R0-R7  | R0-R7    | R0-R7 | -      | Rd and Rn must specify the same register.            |
| ADD         | R0-R15 | R0-R15   | R0-PC | -      | Rd and Rn must specify the same register.            |
|             |        |          |       |        | Rn and Rm must not both specify PC.                  |
|             | R0-R7  | SP or PC | -     | 0-1020 | Immediate value must be an integer multiple of four. |
|             | SP     | SP       | -     | 0-508  | Immediate value must be an integer multiple of four. |
| ADDS        | R0-R7  | R0-R7    | -     | 0-7    | •                                                    |
|             | R0-R7  | R0-R7    | -     | 0-255  | Rd and Rn must specify the same register.            |
|             | R0-R7  | R0-R7    | R0-R7 | -      | •                                                    |
| RSBS        | R0-R7  | R0-R7    | -     | -      | •                                                    |
| SBCS        | R0-R7  | R0-R7    | R0-R7 | -      | Rd and Rn must specify the same register.            |
| SUB         | SP     | SP       | -     | 0-508  | Immediate value must be an integer multiple of four. |
| SUBS        | R0-R7  | R0-R7    | -     | 0-7    | •                                                    |
|             | R0-R7  | R0-R7    | -     | 0-255  | Rd and Rn must specify the same register.            |
|             | R0-R7  | R0-R7    | R0-R7 | -      | -                                                    |

# 21.4.5.1.4 Examples

The following shows two instructions that add a 64-bit integer contained in R0 and R1 to another 64-bit integer contained in R2 and R3, and place the result in R0 and R1.

#### 64-bit addition:

ADDS R0, R0, R2 ; add the least significant words ADCS R1, R1, R3 ; add the most significant words with carry

Multiword values do not have to use consecutive registers. The following shows instructions that subtract a 96-bit integer contained in R1, R2, and R3 from another contained in R4, R5, and R6. The example stores the result in R4, R5, and R6.

# 96-bit subtraction:

SUBS R4, R4, R1 ; subtract the least significant words SBCS R5, R5, R2 ; subtract the middle words with carry SBCS R6, R6, R3 ; subtract the most significant words with carry

The following shows the RSBS instruction used to perform a 1's complement of a single register.

Arithmetic negation: RSBS R7, R7, #0 ; subtract R7 from zero

# 21.4.5.2 AND, ORR, EOR, and BIC

Logical AND, OR, Exclusive OR, and Bit Clear.

# 21.4.5.2.1 Syntax

ANDS {Rd,} Rn, Rm

ORRS {Rd,} Rn, Rm

EORS {Rd,} Rn, Rm

BICS {Rd,} Rn, Rm

where:

*Rd* is the destination register.

*Rn* is the register holding the first operand and is the same as the destination register. *Rm* second register.

# 21.4.5.2.2 Operation

The AND, EOR, and ORR instructions perform bitwise AND, exclusive OR, and inclusive OR operations on the values in *Rn* and *Rm*.

The BIC instruction performs an AND operation on the bits in *Rn* with the logical negation of the corresponding bits in the value of *Rm*.

The condition code flags are updated on the result of the operation, see <u>Section 21.4.3.6.1</u>.

# 21.4.5.2.3 Restrictions

In these instructions, Rd, Rn, and Rm must only specify R0-R7.

# 21.4.5.2.4 Condition flags

These instructions:

- update the N and Z flags according to the result
- do not affect the C or V flag.

# 21.4.5.2.5 Examples

| ANDS | R2,  | R2, R | 1   |     |
|------|------|-------|-----|-----|
|      | ORRS | R2,   | R2, | R 5 |
|      | ANDS | R5,   | R5, | R 8 |
|      | EORS | R7,   | R7, | Rб  |
|      | BICS | R0,   | RO, | R1  |

# 21.4.5.3 ASR, LSL, LSR, and ROR

Arithmetic Shift Right, Logical Shift Left, Logical Shift Right, and Rotate Right.

# 21.4.5.3.1 Syntax

ASRS {Rd,} Rm, Rs

ASRS {Rd,} Rm, #imm

LSLS {Rd,} Rm, Rs

LSLS {Rd,} Rm, #imm

UM10415

LSRS {Rd,} Rm, Rs

LSRS {Rd,} Rm, #imm

RORS {Rd,} Rm, Rs

where:

*Rd* is the destination register. If *Rd* is omitted, it is assumed to take the same value as *Rm*.

Rm is the register holding the value to be shifted.

Rs is the register holding the shift length to apply to the value in Rm.

*imm* is the shift length.

The range of shift length depends on the instruction:

ASR — shift length from 1 to 32

LSL — shift length from 0 to 31

**LSR** — shift length from 1 to 32.

Remark: MOVS Rd, *Rm* is a pseudonym for LSLS Rd, *Rm*, #0.

# 21.4.5.3.2 Operation

ASR, LSL, LSR, and ROR perform an arithmetic-shift-left, logical-shift-left, logical-shift-right or a right-rotation of the bits in the register *Rm* by the number of places specified by the immediate *imm* or the value in the least-significant byte of the register specified by *Rs*.

For details on what result is generated by the different instructions, see <u>Section 21–21.4.3.3</u>.

# 21.4.5.3.3 Restrictions

In these instructions, *Rd*, *Rm*, and *Rs* must only specify R0-R7. For non-immediate instructions, *Rd* and *Rm* must specify the same register.

# 21.4.5.3.4 Condition flags

These instructions update the N and Z flags according to the result.

The C flag is updated to the last bit shifted out, except when the shift length is 0, see <u>Section 21–21.4.3.3</u>. The V flag is left unmodified.

# 21.4.5.3.5 Examples

ASRS R7, R5, #9 ; Arithmetic shift right by 9 bits LSLS R1, R2, #3 ; Logical shift left by 3 bits with flag update LSRS R4, R5, #6 ; Logical shift right by 6 bits RORS R4, R4, R6 ; Rotate right by the value in the bottom byte of R6.

# 21.4.5.4 CMP and CMN

Compare and Compare Negative.

# 21.4.5.4.1 Syntax

CMN Rn, Rm

CMP Rn, #imm

CMP Rn, Rm

where:

*Rn* is the register holding the first operand.

Rm is the register to compare with.

*imm* is the immediate value to compare with.

# 21.4.5.4.2 Operation

These instructions compare the value in a register with either the value in another register or an immediate value. They update the condition flags on the result, but do not write the result to a register.

The CMP instruction subtracts either the value in the register specified by *Rm*, or the immediate *imm* from the value in *Rn* and updates the flags. This is the same as a SUBS instruction, except that the result is discarded.

The CMN instruction adds the value of *Rm* to the value in *Rn* and updates the flags. This is the same as an ADDS instruction, except that the result is discarded.

#### 21.4.5.4.3 Restrictions

For the:

• CMN

instruction *Rn*, and *Rm* must only specify R0-R7.

- CMP instruction:
  - Rn and Rm can specify R0-R14
  - immediate must be in the range 0-255.

#### 21.4.5.4.4 Condition flags

These instructions update the N, Z, C and V flags according to the result.

# 21.4.5.4.5 Examples

CMP R2, R9 CMN R0, R2

# 21.4.5.5 MOV and MVN

Move and Move NOT.

# 21.4.5.5.1 Syntax

MOV{S} Rd, Rm

MOVS Rd, #imm

**User manual** 

# MVNS Rd, Rm

where:

*S* is an optional suffix. If *S* is specified, the condition code flags are updated on the result of the operation, see <u>Section 21–21.4.3.6</u>.

Rd is the destination register.

Rm is a register.

*imm* is any value in the range 0-255.

# 21.4.5.5.2 Operation

The MOV instruction copies the value of Rm into Rd.

The MOVS instruction performs the same operation as the MOV instruction, but also updates the N and Z flags.

The MVNS instruction takes the value of *Rm*, performs a bitwise logical negate operation on the value, and places the result into *Rd*.

# 21.4.5.5.3 Restrictions

In these instructions, *Rd*, and *Rm* must only specify R0-R7.

When *Rd* is the PC in a MOV instruction:

- Bit[0] of the result is discarded.
- A branch occurs to the address created by forcing bit[0] of the result to 0. The T-bit remains unmodified.

**Remark:** Though it is possible to use MOV as a branch instruction, ARM strongly recommends the use of a BX or BLX instruction to branch for software portability.

# 21.4.5.5.4 Condition flags

If S is specified, these instructions:

- update the N and Z flags according to the result
- do not affect the C or V flags.

# 21.4.5.5.5 Example

| MOVS | RO,  | #0x000B  | ; Write value of 0x000B to R0, flags get updated   |
|------|------|----------|----------------------------------------------------|
|      | MOVS | R1, #0x0 | ; Write value of zero to R1, flags are updated     |
|      | MOV  | R10, R12 | ; Write value in R12 to R10, flags are not updated |
|      | MOVS | R3, #23  | ; Write value of 23 to R3                          |
|      | MOV  | R8, SP   | ; Write value of stack pointer to R8               |
|      | MVNS | R2, R0   | ; Write inverse of R0 to the R2 and update flags   |

# 21.4.5.6 MULS

Multiply using 32-bit operands, and producing a 32-bit result.

# 21.4.5.6.1 Syntax

MULS Rd, Rn, Rm

UM10415

where:

Rd is the destination register.

Rn, Rm are registers holding the values to be multiplied.

# 21.4.5.6.2 Operation

The MUL instruction multiplies the values in the registers specified by Rn and Rm, and places the least significant 32 bits of the result in Rd. The condition code flags are updated on the result of the operation, see <u>Section 21–21.4.3.6</u>.

The results of this instruction does not depend on whether the operands are signed or unsigned.

# 21.4.5.6.3 Restrictions

In this instruction:

- Rd, Rn, and Rm must only specify R0-R7
- Rd must be the same as Rm.

# 21.4.5.6.4 Condition flags

This instruction:

- updates the N and Z flags according to the result
- does not affect the C or V flags.

# 21.4.5.6.5 Examples

MULS R0, R2, R0 ; Multiply with flag update, R0 = R0 x R2

# 21.4.5.7 REV, REV16, and REVSH

Reverse bytes.

# 21.4.5.7.1 Syntax

REV Rd, Rn

REV16 Rd, Rn

REVSH Rd, Rn

where:

Rd is the destination register.

Rn is the source register.

# 21.4.5.7.2 Operation

Use these instructions to change endianness of data:

**REV** — converts 32-bit big-endian data into little-endian data or 32-bit little-endian data into big-endian data.

**REV16** — converts two packed 16-bit big-endian data into little-endian data or two packed 16-bit little-endian data into big-endian data.

UM10415

**REVSH** — converts 16-bit signed big-endian data into 32-bit signed little-endian data or 16-bit signed little-endian data into 32-bit signed big-endian data.

# 21.4.5.7.3 Restrictions

In these instructions, *Rd*, and *Rn* must only specify R0-R7.

# 21.4.5.7.4 Condition flags

These instructions do not change the flags.

# 21.4.5.7.5 Examples

REV R3, R7 ; Reverse byte order of value in R7 and write it to R3 REV16 R0, R0 ; Reverse byte order of each 16-bit halfword in R0 REVSH R0, R5 ; Reverse signed halfword

# 21.4.5.8 SXT and UXT

Sign extend and Zero extend.

# 21.4.5.8.1 Syntax

SXTB Rd, Rm

SXTH Rd, Rm

UXTB Rd, Rm

UXTH Rd, Rm

where:

*Rd* is the destination register.

*Rm* is the register holding the value to be extended.

# 21.4.5.8.2 Operation

These instructions extract bits from the resulting value:

- SXTB extracts bits[7:0] and sign extends to 32 bits
- UXTB extracts bits[7:0] and zero extends to 32 bits
- SXTH extracts bits[15:0] and sign extends to 32 bits
- UXTH extracts bits[15:0] and zero extends to 32 bits.

# 21.4.5.8.3 Restrictions

In these instructions, *Rd* and *Rm* must only specify R0-R7.

# 21.4.5.8.4 Condition flags

These instructions do not affect the flags.

#### 21.4.5.8.5 Examples

| SXTH | R4, R6      | ; Obtain the lower halfword of the                 |
|------|-------------|----------------------------------------------------|
|      |             | ; value in R6 and then sign extend to              |
|      |             | ; 32 bits and write the result to R4.              |
|      | UXTB R3, R1 | ; Extract lowest byte of the value in R10 and zero |
|      |             | ; extend it, and write the result to R3            |

# 21.4.5.9 TST

Test bits.

S

#### 21.4.5.9.1 Syntax

TST Rn, Rm

where:

*Rn* is the register holding the first operand.

Rm the register to test against.

# 21.4.5.9.2 Operation

This instruction tests the value in a register against another register. It updates the condition flags based on the result, but does not write the result to a register.

The TST instruction performs a bitwise AND operation on the value in *Rn* and the value in *Rm*. This is the same as the ANDS instruction, except that it discards the result.

To test whether a bit of *Rn* is 0 or 1, use the TST instruction with a register that has that bit set to 1 and all other bits cleared to 0.

# 21.4.5.9.3 Restrictions

In these instructions, Rn and Rm must only specify R0-R7.

# 21.4.5.9.4 Condition flags

This instruction:

- updates the N and Z flags according to the result
- does not affect the C or V flags.

#### 21.4.5.9.5 Examples

TST R0, R1 ; Perform bitwise AND of R0 value and R1 value, ; condition code flags are updated but result is discarded

# 21.4.6 Branch and control instructions

Table 239 shows the branch and control instructions:

#### Table 239. Branch and control instructions

| Mnemonic | Brief description      | See                 |
|----------|------------------------|---------------------|
| B{cc}    | Branch {conditionally} | Section 21–21.4.6.1 |

# Chapter 21: Appendix EM773 ARM Cortex-M0 reference

#### Table 239. Branch and control instructions

| Mnemonic | Brief description         | See                 |
|----------|---------------------------|---------------------|
| BL       | Branch with Link          | Section 21-21.4.6.1 |
| BLX      | Branch indirect with Link | Section 21–21.4.6.1 |
| BX       | Branch indirect           | Section 21-21.4.6.1 |

# 21.4.6.1 B, BL, BX, and BLX

Branch instructions.

# 21.4.6.1.1 Syntax

B{cond} label

BL *label* 

BX Rm

BLX Rm

where:

*cond* is an optional condition code, see <u>Section 21–21.4.3.6</u>.

*label* is a PC-relative expression. See <u>Section 21–21.4.3.5</u>.

*Rm* is a register providing the address to branch to.

# 21.4.6.1.2 Operation

All these instructions cause a branch to the address indicated by *label* or contained in the register specified by *Rm*. In addition:

- The BL and BLX instructions write the address of the next instruction to LR, the link register R14.
- The BX and BLX instructions result in a HardFault exception if bit[0] of *Rm* is 0.

BL and BLX instructions also set bit[0] of the LR to 1. This ensures that the value is suitable for use by a subsequent POP {PC} or BX instruction to perform a successful return branch.

Table 240 shows the ranges for the various branch instructions.

#### Table 240. Branch ranges

| Instruction | Branch range             |
|-------------|--------------------------|
| B label     | -2 KB to +2 KB           |
| Bcond label | -256 bytes to +254 bytes |
| BL label    | -16 MB to +16 MB         |
| BX Rm       | Any value in register    |
| BLX Rm      | Any value in register    |

# 21.4.6.1.3 Restrictions

In these instructions:

• Do not use SP or PC in the BX or BLX instruction.

**User manual** 

• For BX and BLX, bit[0] of *Rm* must be 1 for correct execution. Bit[0] is used to update the EPSR T-bit and is discarded from the target address.

Remark: Bcond is the only conditional instruction on the Cortex-M0 processor.

# 21.4.6.1.4 Condition flags

These instructions do not change the flags.

# 21.4.6.1.5 Examples

B loopA ; Branch to loopA BL funC ; Branch with link (Call) to function funC, return address ; stored in LR BX LR ; Return from function call BLX R0 ; Branch with link and exchange (Call) to a address stored ; in R0 BEQ labelD ; Conditionally branch to labelD if last flag setting

; instruction set the Z flag, else do not branch.

# 21.4.7 Miscellaneous instructions

Table 241 shows the remaining Cortex-M0 instructions:

| Mnemonic | Brief description                          | See                                   |
|----------|--------------------------------------------|---------------------------------------|
| ВКРТ     | Breakpoint                                 | <u>Section 21–21.4.7.</u><br><u>1</u> |
| CPSID    | Change Processor State, Disable Interrupts | Section 21–21.4.7.<br>2               |
| CPSIE    | Change Processor State, Enable Interrupts  | <u>Section 21–21.4.7.</u><br><u>2</u> |
| DMB      | Data Memory Barrier                        | <u>Section 21–21.4.7.</u><br><u>3</u> |
| DSB      | Data Synchronization Barrier               | Section 21–21.4.7.<br><u>4</u>        |
| ISB      | Instruction Synchronization Barrier        | <u>Section 21–21.4.7.</u><br><u>5</u> |
| MRS      | Move from special register to register     | <u>Section 21–21.4.7.</u><br><u>6</u> |
| MSR      | Move from register to special register     | Section 21–21.4.7.<br>7               |
| NOP      | No Operation                               | <u>Section 21–21.4.7.</u><br><u>8</u> |
| SEV      | Send Event                                 | <u>Section 21–21.4.7.</u><br><u>9</u> |

Table 241. Miscellaneous instructions

| Table 241. Miscellatieous fisti uctions |                    |                                        |
|-----------------------------------------|--------------------|----------------------------------------|
| Mnemonic                                | Brief description  | See                                    |
| SVC                                     | Supervisor Call    | <u>Section 21–21.4.7.</u><br><u>10</u> |
| WFE                                     | Wait For Event     | Section 21–21.4.7.<br><u>11</u>        |
| WFI                                     | Wait For Interrupt | <u>Section 21–21.4.7.</u><br><u>12</u> |

#### Table 241. Miscellaneous instructions

# 21.4.7.1 BKPT

Breakpoint.

# 21.4.7.1.1 Syntax

**BKPT** #imm

where:

imm is an integer in the range 0-255.

# 21.4.7.1.2 Operation

The BKPT instruction causes the processor to enter Debug state. Debug tools can use this to investigate system state when the instruction at a particular address is reached. *imm* is ignored by the processor. If required, a debugger can use it to store additional information about the breakpoint.

The processor might also produce a HardFault or go in to lockup if a debugger is not attached when a BKPT instruction is executed. See <u>Section 21–21.3.4.1</u> for more information.

# 21.4.7.1.3 Restrictions

There are no restrictions.

# 21.4.7.1.4 Condition flags

This instruction does not change the flags.

# 21.4.7.1.5 Examples

BKPT #0 ; Breakpoint with immediate value set to 0x0.

# 21.4.7.2 CPS

Change Processor State.

21.4.7.2.1 Syntax

CPSID i

CPSIE i

# 21.4.7.2.2 Operation

CPS changes the PRIMASK special register values. CPSID causes interrupts to be disabled by setting PRIMASK. CPSIE cause interrupts to be enabled by clearing PRIMASK.See <u>Section 21–21.3.1.3.6</u> for more information about these registers.

**User manual** 

© NXP B.V. 2011. All rights reserved.

# 21.4.7.2.3 Restrictions

There are no restrictions.

# 21.4.7.2.4 Condition flags

This instruction does not change the condition flags.

# 21.4.7.2.5 Examples

CPSID i ; Disable all interrupts except NMI (set PRIMASK)

CPSIE i ; Enable interrupts (clear PRIMASK)

# 21.4.7.3 DMB

Data Memory Barrier.

21.4.7.3.1 Syntax

DMB

# 21.4.7.3.2 Operation

DMB acts as a data memory barrier. It ensures that all explicit memory accesses that appear in program order before the DMB instruction are observed before any explicit memory accesses that appear in program order after the DMB instruction. DMB does not affect the ordering of instructions that do not access memory.

# 21.4.7.3.3 Restrictions

There are no restrictions.

# 21.4.7.3.4 Condition flags

This instruction does not change the flags.

# 21.4.7.3.5 Examples

DMB ; Data Memory Barrier

# 21.4.7.4 DSB

Data Synchronization Barrier.

21.4.7.4.1 Syntax

DSB

# 21.4.7.4.2 Operation

DSB acts as a special data synchronization memory barrier. Instructions that come after the DSB, in program order, do not execute until the DSB instruction completes. The DSB instruction completes when all explicit memory accesses before it complete.

# 21.4.7.4.3 Restrictions

There are no restrictions.

#### Chapter 21: Appendix EM773 ARM Cortex-M0 reference

# 21.4.7.4.4 Condition flags

This instruction does not change the flags.

# 21.4.7.4.5 Examples

DSB ; Data Synchronisation Barrier

# 21.4.7.5 ISB

Instruction Synchronization Barrier.

# 21.4.7.5.1 Syntax

ISB

# 21.4.7.5.2 Operation

ISB acts as an instruction synchronization barrier. It flushes the pipeline of the processor, so that all instructions following the ISB are fetched from cache or memory again, after the ISB instruction has been completed.

# 21.4.7.5.3 Restrictions

There are no restrictions.

# 21.4.7.5.4 Condition flags

This instruction does not change the flags.

# 21.4.7.5.5 Examples

ISB ; Instruction Synchronisation Barrier

# 21.4.7.6 MRS

Move the contents of a special register to a general-purpose register.

# 21.4.7.6.1 Syntax

MRS Rd, spec\_reg

where:

Rd is the general-purpose destination register.

*spec\_reg* is one of the special-purpose registers: APSR, IPSR, EPSR, IEPSR, IAPSR, EAPSR, PSR, MSP, PSP, PRIMASK, or CONTROL.

# 21.4.7.6.2 Operation

MRS stores the contents of a special-purpose register to a general-purpose register. The MRS instruction can be combined with the MR instruction to produce read-modify-write sequences, which are suitable for modifying a specific flag in the PSR.

See <u>Section 21–21.4.7.7</u>.

# 21.4.7.6.3 Restrictions

In this instruction, *Rd* must not be SP or PC.

<u>UM10</u>415

#### 21.4.7.6.4 Condition flags

This instruction does not change the flags.

#### 21.4.7.6.5 Examples

MRS R0, PRIMASK ; Read PRIMASK value and write it to R0

#### 21.4.7.7 MSR

Move the contents of a general-purpose register into the specified special register.

#### 21.4.7.7.1 Syntax

MSR spec\_reg, Rn

where:

*Rn* is the general-purpose source register.

*spec\_reg* is the special-purpose destination register: APSR, IPSR, EPSR, IEPSR, IAPSR, EAPSR, PSR, MSP, PSP, PRIMASK, or CONTROL.

#### 21.4.7.7.2 Operation

MSR updates one of the special registers with the value from the register specified by Rn.

See Section 21-21.4.7.6.

#### 21.4.7.7.3 Restrictions

In this instruction, Rn must not be SP and must not be PC.

#### 21.4.7.7.4 Condition flags

This instruction updates the flags explicitly based on the value in Rn.

#### 21.4.7.7.5 Examples

MSR CONTROL, R1 ; Read R1 value and write it to the CONTROL register

#### 21.4.7.8 NOP

No Operation.

#### 21.4.7.8.1 Syntax

NOP

#### 21.4.7.8.2 Operation

NOP performs no operation and is not guaranteed to be time consuming. The processor might remove it from the pipeline before it reaches the execution stage.

Use NOP for padding, for example to place the subsequent instructions on a 64-bit boundary.

#### 21.4.7.8.3 Restrictions

There are no restrictions.

#### 21.4.7.8.4 Condition flags

This instruction does not change the flags.

#### 21.4.7.8.5 Examples

NOP ; No operation

#### 21.4.7.9 SEV

Send Event.

21.4.7.9.1 Syntax SEV

#### 21.4.7.9.2 Operation

SEV causes an event to be signaled to all processors within a multiprocessor system. It also sets the local event register, see <u>Section 21-21.3.5</u>.

See also <u>Section 21–21.4.7.11</u>.

#### 21.4.7.9.3 Restrictions

There are no restrictions.

#### 21.4.7.9.4 Condition flags

This instruction does not change the flags.

#### 21.4.7.9.5 Examples

SEV ; Send Event

#### 21.4.7.10 SVC

Supervisor Call.

#### 21.4.7.10.1 Syntax

SVC #imm

where:

imm is an integer in the range 0-255.

#### 21.4.7.10.2 Operation

The SVC instruction causes the SVC exception.

*imm* is ignored by the processor. If required, it can be retrieved by the exception handler to determine what service is being requested.

#### 21.4.7.10.3 Restrictions

There are no restrictions.

#### 21.4.7.10.4 Condition flags

This instruction does not change the flags.

**User manual** 

290 of 326

#### 21.4.7.10.5 Examples

#### 21.4.7.11 WFE

Wait For Event.

Remark: The WFE instruction is not implemented on the EM773.

#### 21.4.7.11.1 Syntax

WFE

#### 21.4.7.11.2 Operation

If the event register is 0, WFE suspends execution until one of the following events occurs:

- an exception, unless masked by the exception mask registers or the current priority level
- an exception enters the Pending state, if SEVONPEND in the System Control Register is set
- a Debug Entry request, if debug is enabled
- an event signaled by a peripheral or another processor in a multiprocessor system using the SEV instruction.

If the event register is 1, WFE clears it to 0 and completes immediately.

For more information see Section 21–21.3.5.

**Remark:** WFE is intended for power saving only. When writing software assume that WFE might behave as NOP.

#### 21.4.7.11.3 Restrictions

There are no restrictions.

#### 21.4.7.11.4 Condition flags

This instruction does not change the flags.

#### 21.4.7.11.5 Examples

WFE ; Wait for event

#### 21.4.7.12 WFI

Wait for Interrupt.

21.4.7.12.1 Syntax

WFI

#### 21.4.7.12.2 Operation

WFI

suspends execution until one of the following events occurs:

- an exception
- · an interrupt becomes pending which would preempt if PRIMASK was clear
- a Debug Entry request, regardless of whether debug is enabled.

**Remark:** WFI is intended for power saving only. When writing software assume that WFI might behave as a NOP operation.

#### 21.4.7.12.3 Restrictions

There are no restrictions.

21.4.7.12.4 Condition flags

This instruction does not change the flags.

#### 21.4.7.12.5 Examples

WFI ; Wait for interrupt

## **21.5 Peripherals**

#### 21.5.1 About the ARM Cortex-M0

The address map of the Private peripheral bus (PPB) is:

#### Table 242. Core peripheral register regions

| Address               | Core peripheral                      | Description  |
|-----------------------|--------------------------------------|--------------|
| 0xE000E008-0xE000E00F | System Control Block                 | Table 21–251 |
| 0xE000E010-0xE000E01F | System timer                         | Table 21–260 |
| 0xE000E100-0xE000E4EF | Nested Vectored Interrupt Controller | Table 21-243 |
| 0xE000ED00-0xE000ED3F | System Control Block                 | Table 21–251 |
| 0xE000EF00-0xE000EF03 | Nested Vectored Interrupt Controller | Table 21-243 |

In register descriptions, the register type is described as follows:

- **RW** Read and write.
- **RO** Read-only.
- **WO** Write-only.

### 21.5.2 Nested Vectored Interrupt Controller

This section describes the **Nested Vectored Interrupt Controller** (NVIC) and the registers it uses. The NVIC supports:

• 32 interrupts.

UM10415

- A programmable priority level of 0-3 for each interrupt. A higher level corresponds to a lower priority, so level 0 is the highest interrupt priority.
- Level and pulse detection of interrupt signals.
- Interrupt tail-chaining.
- An external **Non-maskable interrupt** (NMI). The NMI is not implemented on the EM773.

The processor automatically stacks its state on exception entry and unstacks this state on exception exit, with no instruction overhead. This provides low latency exception handling. The hardware implementation of the NVIC registers is:

| Table 243. | NVIC | register | summary |
|------------|------|----------|---------|
|------------|------|----------|---------|

| Address                   | Name   | Туре | Reset value | Description         |
|---------------------------|--------|------|-------------|---------------------|
| 0xE000E100                | ISER   | RW   | 0x00000000  | Section 21-21.5.2.2 |
| 0xE000E180                | ICER   | RW   | 0x00000000  | Section 21-21.5.2.3 |
| 0xE000E200                | ISPR   | RW   | 0x00000000  | Section 21-21.5.2.4 |
| 0xE000E280                | ICPR   | RW   | 0x00000000  | Section 21-21.5.2.5 |
| 0xE000E400-0x<br>E000E41C | IPR0-7 | RW   | 0x00000000  | Section 21-21.5.2.6 |

#### 21.5.2.1 Accessing the Cortex-M0 NVIC registers using CMSIS

CMSIS functions enable software portability between different Cortex-M profile processors.

To access the NVIC registers when using CMSIS, use the following functions:

#### Table 244. CMISIS access NVIC functions

| CMSIS function                                                          | Description                                                                                                                         |
|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| void NVIC_EnableIRQ(IRQn_Type IRQn)[1]                                  | Enables an interrupt or exception.                                                                                                  |
| void NVIC_DisableIRQ(IRQn_Type IRQn)[1]                                 | Disables an interrupt or exception.                                                                                                 |
| void NVIC_SetPendingIRQ(IRQn_Type IRQn)[1]                              | Sets the pending status of interrupt or exception to 1.                                                                             |
| void NVIC_ClearPendingIRQ(IRQn_Type IRQn) <sup>[1]</sup>                | Clears the pending status of interrupt or exception to 0.                                                                           |
| uint32_t NVIC_GetPendingIRQ(IRQn_Type IRQn) <sup>[1]</sup>              | Reads the pending status of interrupt or exception.<br>This function returns non-zero value if the pending status is set<br>to 1.   |
| void NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority) <sup>[1]</sup> | Sets the priority of an interrupt or exception with configurable priority level to 1.                                               |
| uint32_t NVIC_GetPriority(IRQn_Type IRQn) <sup>[1]</sup>                | Reads the priority of an interrupt or exception with configurable priority level. This function returns the current priority level. |

[1] The input parameter IRQn is the IRQ number, see Table 230 for more information.

#### 21.5.2.2 Interrupt Set-enable Register

The ISER enables interrupts, and shows which interrupts are enabled. See the register summary in <u>Table 243</u> for the register attributes.

The bit assignments are:

| Table 24 | Table 245. ISER bit assignments |                            |  |
|----------|---------------------------------|----------------------------|--|
| Bits     | Name                            | Function                   |  |
| [31:0]   | SETENA                          | Interrupt set-enable bits. |  |
|          |                                 | Write:                     |  |
|          |                                 | 0 = no effect              |  |
|          |                                 | 1 = enable interrupt.      |  |
|          |                                 | Read:                      |  |
|          |                                 | 0 = interrupt disabled     |  |
|          |                                 | 1 = interrupt enabled.     |  |

If a pending interrupt is enabled, the NVIC activates the interrupt based on its priority. If an interrupt is not enabled, asserting its interrupt signal changes the interrupt state to pending, but the NVIC never activates the interrupt, regardless of its priority.

#### 21.5.2.3 Interrupt Clear-enable Register

The ICER disables interrupts, and show which interrupts are enabled. See the register summary in <u>Table 21–243</u> for the register attributes.

The bit assignments are:

#### Table 246. ICER bit assignments

| Bits   | Name   | Function                     |  |
|--------|--------|------------------------------|--|
| [31:0] | CLRENA | Interrupt clear-enable bits. |  |
|        |        | Write:                       |  |
|        |        | 0 = no effect                |  |
|        |        | 1 = disable interrupt.       |  |
|        |        | Read:                        |  |
|        |        | 0 = interrupt disabled       |  |
|        |        | 1 = interrupt enabled.       |  |
|        |        |                              |  |

#### 21.5.2.4 Interrupt Set-pending Register

The ISPR forces interrupts into the pending state, and shows which interrupts are pending. See the register summary in <u>Table 21–243</u> for the register attributes.

The bit assignments are:

| Bits   | Name    | Function                                |
|--------|---------|-----------------------------------------|
| [31:0] | SETPEND | Interrupt set-pending bits.             |
|        |         | Write:                                  |
|        |         | 0 = no effect                           |
|        |         | 1 = changes interrupt state to pending. |
|        |         | Read:                                   |
|        |         | 0 = interrupt is not pending            |
|        |         | 1 = interrupt is pending.               |
|        |         |                                         |

Remark: Writing 1 to the ISPR bit corresponding to:

• an interrupt that is pending has no effect

UM10415

• a disabled interrupt sets the state of that interrupt to pending.

#### 21.5.2.5 Interrupt Clear-pending Register

The ICPR removes the pending state from interrupts, and shows which interrupts are pending. See the register summary in Table 21–243 for the register attributes.

The bit assignments are:

| Bits   | Name    | Function                                |
|--------|---------|-----------------------------------------|
| [31:0] | CLRPEND | Interrupt clear-pending bits.           |
|        |         | Write:                                  |
|        |         | 0 = no effect                           |
|        |         | 1 = removes pending state an interrupt. |
|        |         | Read:                                   |
|        |         | 0 = interrupt is not pending            |
|        |         | 1 = interrupt is pending.               |

Remark: Writing 1 to an ICPR bit does not affect the active state of the corresponding interrupt.

#### 21.5.2.6 Interrupt Priority Registers

The IPR0-IPR7 registers provide an 2-bit priority field for each interrupt. These registers are only word-accessible. See the register summary in Table 21-243 for their attributes. Each register holds four priority fields as shown:

|                   | 31 24      | 23 16      | 15 8       | 7 0      |
|-------------------|------------|------------|------------|----------|
| IPR7              | PRI_31     | PRI_30     | PRI_29     | PRI_28   |
| ÷                 |            | -          |            |          |
| IPR <i>n</i>      | PRI_(4n+3) | PRI_(4n+2) | PRI_(4n+1) | PRI_(4n) |
| ÷                 |            | :          |            |          |
| IPR0              | PRI_3      | PRI_2      | PRI_1      | PRI_0    |
| Fig 71. IPR regis | ter        |            |            |          |

#### Table 249. IPR bit assignments

| Bits    | Name                    | Function                                                                                                                                                             |
|---------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:24] | Priority, byte offset 3 | Each priority field holds a priority value, 0-3. The lower the                                                                                                       |
| [23:16] | Priority, byte offset 2 | value, the greater the priority of the corresponding interru<br>The processor implements only bits[7:6] of each field, bits<br>[5:0] read as zero and ignore writes. |
| [15:8]  | Priority, byte offset 1 |                                                                                                                                                                      |
| [7:0]   | Priority, byte offset 0 |                                                                                                                                                                      |

See <u>Section 21–21.5.2.1</u> for more information about the access to the interrupt priority array, which provides the software view of the interrupt priorities.

Find the IPR number and byte offset for interrupt **M** as follows:

- the corresponding IPR number, **N**, is given by **N** = **N** DIV 4
- the byte offset of the required Priority field in this register is **M** MOD 4, where:
  - byte offset 0 refers to register bits[7:0]
  - byte offset 1 refers to register bits[15:8]
  - byte offset 2 refers to register bits[23:16]
  - byte offset 3 refers to register bits[31:24].

#### 21.5.2.7 Level-sensitive and pulse interrupts

The processor supports both level-sensitive and pulse interrupts. Pulse interrupts are also described as edge-triggered interrupts.

A level-sensitive interrupt is held asserted until the peripheral deasserts the interrupt signal. Typically this happens because the ISR accesses the peripheral, causing it to clear the interrupt request. A pulse interrupt is an interrupt signal sampled synchronously on the rising edge of the processor clock. To ensure the NVIC detects the interrupt, the peripheral must assert the interrupt signal for at least one clock cycle, during which the NVIC detects the pulse and latches the interrupt.

When the processor enters the ISR, it automatically removes the pending state from the interrupt, see <u>Section 21.5.2.7.1</u>. For a level-sensitive interrupt, if the signal is not deasserted before the processor returns from the ISR, the interrupt becomes pending again, and the processor must execute its ISR again. This means that the peripheral can hold the interrupt signal asserted until it no longer needs servicing.

#### 21.5.2.7.1 Hardware and software control of interrupts

The Cortex-M0 latches all interrupts. A peripheral interrupt becomes pending for one of the following reasons:

- the NVIC detects that the interrupt signal is active and the corresponding interrupt is not active
- the NVIC detects a rising edge on the interrupt signal
- software writes to the corresponding interrupt set-pending register bit, see <u>Section 21–21.5.2.4</u>.

A pending interrupt remains pending until one of the following:

- The processor enters the ISR for the interrupt. This changes the state of the interrupt from pending to active. Then:
  - For a level-sensitive interrupt, when the processor returns from the ISR, the NVIC samples the interrupt signal. If the signal is asserted, the state of the interrupt changes to pending, which might cause the processor to immediately re-enter the ISR. Otherwise, the state of the interrupt changes to inactive.

For a pulse interrupt, the NVIC continues to monitor the interrupt signal, and if this
is pulsed the state of the interrupt changes to pending and active. In this case,
when the processor returns from the ISR the state of the interrupt changes to
pending, which might cause the processor to immediately re-enter the ISR.

If the interrupt signal is not pulsed while the processor is in the ISR, when the processor returns from the ISR the state of the interrupt changes to inactive.

• Software writes to the corresponding interrupt clear-pending register bit.

For a level-sensitive interrupt, if the interrupt signal is still asserted, the state of the interrupt does not change. Otherwise, the state of the interrupt changes to inactive.

For a pulse interrupt, state of the interrupt changes to:

- inactive, if the state was pending
- active, if the state was active and pending.

#### 21.5.2.8 NVIC usage hints and tips

Ensure software uses correctly aligned register accesses. The processor does not support unaligned accesses to NVIC registers.

An interrupt can enter pending state even if it is disabled. Disabling an interrupt only prevents the processor from taking that interrupt.

#### 21.5.2.8.1 NVIC programming hints

Software uses the CPSIE i and instructions to enable and disable interrupts. The CMSIS provides the following intrinsic functions for these instructions:

void \_\_disable\_irq(void) // Disable Interrupts

void \_\_enable\_irq(void) // Enable Interrupts

In addition, the CMSIS provides a number of functions for NVIC control, including:

#### Table 250. CMSIS functions for NVIC control

| CMSIS interrupt control function                       | Description                        |
|--------------------------------------------------------|------------------------------------|
| <pre>void NVIC_EnableIRQ(IRQn_t IRQn)</pre>            | Enable IRQn                        |
| void NVIC_DisableIRQ(IRQn_t IRQn)                      | Disable IRQn                       |
| uint32_t NVIC_GetPendingIRQ (IRQn_t IRQn)              | Return true (1) if IRQn is pending |
| void NVIC_SetPendingIRQ (IRQn_t IRQn)                  | Set IRQn pending                   |
| void NVIC_ClearPendingIRQ (IRQn_t IRQn)                | Clear IRQn pending status          |
| void NVIC_SetPriority (IRQn_t IRQn, uint32_t priority) | Set priority for IRQn              |
| uint32_t NVIC_GetPriority (IRQn_t IRQn)                | Read priority of IRQn              |
| void NVIC_SystemReset (void)                           | Reset the system                   |

The input parameter IRQn is the IRQ number, see <u>Table 21–230</u> for more information. For more information about these functions, see the CMSIS documentation.

## 21.5.3 System Control Block

The **System Control Block** (SCB) provides system implementation information, and system control. This includes configuration, control, and reporting of the system exceptions. The SCB registers are:

| Table 251. | Summary | of the | SCB | registers |
|------------|---------|--------|-----|-----------|
|------------|---------|--------|-----|-----------|

| Address    | Name  | Туре              | Reset value | Description           |  |
|------------|-------|-------------------|-------------|-----------------------|--|
| 0xE000ED00 | CPUID | RO                | 0x410CC200  | Section 21.5.3.2      |  |
| 0xE000ED04 | ICSR  | RW <sup>[1]</sup> | 0x00000000  | Section 21–21.5.3.3   |  |
| OxE000ED0C | AIRCR | RW[1]             | 0xFA050000  | Section 21-21.5.3.4   |  |
| 0xE000ED10 | SCR   | RW                | 0x00000000  | Section 21–21.5.3.5   |  |
| 0xE000ED14 | CCR   | RO                | 0x0000204   | Section 21–21.5.3.6   |  |
| 0xE000ED1C | SHPR2 | RW                | 0x00000000  | Section 21-21.5.3.7.1 |  |
| 0xE000ED20 | SHPR3 | RW                | 0x00000000  | Section 21–21.5.3.7.2 |  |
|            |       |                   |             |                       |  |

[1] See the register description for more information.

#### 21.5.3.1 The CMSIS mapping of the Cortex-M0 SCB registers

To improve software efficiency, the CMSIS simplifies the SCB register presentation. In the CMSIS, the array SHP[1] corresponds to the registers SHPR2-SHPR3.

#### 21.5.3.2 CPUID Register

The CPUID register contains the processor part number, version, and implementation information. See the register summary in for its attributes. The bit assignments are:

|         | 0           | •                                                                                     |
|---------|-------------|---------------------------------------------------------------------------------------|
| Bits    | Name        | Function                                                                              |
| [31:24] | Implementer | Implementer code:                                                                     |
|         |             | 0x41 = ARM                                                                            |
| [23:20] | Variant     | Variant number, the r value in the r <b>n</b> p <b>n</b> product revision identifier: |
|         |             | 0x0 = Revision  0                                                                     |
| [19:16] | Constant    | Constant that defines the architecture of the processor:, reads as                    |
|         |             | 0xC = ARMv6-M architecture                                                            |
| [15:4]  | Partno      | Part number of the processor:                                                         |
|         |             | 0xC20 = Cortex-M0                                                                     |
| [3:0]   | Revision    | Revision number, the p value in the rnpn product revision identifier:                 |
|         |             | 0x0 = Patch 0                                                                         |
|         |             |                                                                                       |

#### Table 252. CPUID register bit assignments

#### 21.5.3.3 Interrupt Control and State Register

The ICSR:

- provides:
  - a set-pending bit for the Non-Maskable Interrupt (NMI) exception
  - set-pending and clear-pending bits for the PendSV and SysTick exceptions
- indicates:
  - the exception number of the exception being processed
  - whether there are preempted active exceptions
  - the exception number of the highest priority pending exception

- whether any interrupts are pending.

See the register summary in <u>Table 21–251</u> for the ICSR attributes. The bit assignments are:

 Table 253. ICSR bit assignments

| Bits    | Name                      | Туре | Function                                                                                                                                                                                                                                                                                                                                                                          |
|---------|---------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31]    | NMIPENDSET <sup>[2]</sup> | RW   | NMI set-pending bit.                                                                                                                                                                                                                                                                                                                                                              |
|         |                           |      | Write:                                                                                                                                                                                                                                                                                                                                                                            |
|         |                           |      | 0 = no effect                                                                                                                                                                                                                                                                                                                                                                     |
|         |                           |      | 1 = changes NMI exception state to pending.                                                                                                                                                                                                                                                                                                                                       |
|         |                           |      | Read:                                                                                                                                                                                                                                                                                                                                                                             |
|         |                           |      | 0 = NMI exception is not pending                                                                                                                                                                                                                                                                                                                                                  |
|         |                           |      | 1 = NMI exception is pending.                                                                                                                                                                                                                                                                                                                                                     |
|         |                           |      | Because NMI is the highest-priority exception, normally<br>the processor enters the NMI exception handler as soon<br>as it detects a write of 1 to this bit. Entering the handler<br>then clears this bit to 0. This means a read of this bit by<br>the NMI exception handler returns 1 only if the NMI<br>signal is reasserted while the processor is executing that<br>handler. |
| [30:29] | -                         | -    | Reserved.                                                                                                                                                                                                                                                                                                                                                                         |
| [28]    | PENDSVSET                 | RW   | PendSV set-pending bit.                                                                                                                                                                                                                                                                                                                                                           |
|         |                           |      | Write:                                                                                                                                                                                                                                                                                                                                                                            |
|         |                           |      | 0 = no effect                                                                                                                                                                                                                                                                                                                                                                     |
|         |                           |      | 1 = changes PendSV exception state to pending.                                                                                                                                                                                                                                                                                                                                    |
|         |                           |      | Read:                                                                                                                                                                                                                                                                                                                                                                             |
|         |                           |      | 0 = PendSV exception is not pending                                                                                                                                                                                                                                                                                                                                               |
|         |                           |      | 1 = PendSV exception is pending.                                                                                                                                                                                                                                                                                                                                                  |
|         |                           |      | Writing 1 to this bit is the only way to set the PendSV exception state to pending.                                                                                                                                                                                                                                                                                               |
| [27]    | PENDSVCLR                 | WO   | PendSV clear-pending bit.                                                                                                                                                                                                                                                                                                                                                         |
|         |                           |      | Write:                                                                                                                                                                                                                                                                                                                                                                            |
|         |                           |      | 0 = no effect                                                                                                                                                                                                                                                                                                                                                                     |
|         |                           |      | 1 = removes the pending state from the PendSV exception.                                                                                                                                                                                                                                                                                                                          |
| [26]    | PENDSTSET                 | RW   | SysTick exception set-pending bit.                                                                                                                                                                                                                                                                                                                                                |
|         |                           |      | Write:                                                                                                                                                                                                                                                                                                                                                                            |
|         |                           |      | 0 = no effect                                                                                                                                                                                                                                                                                                                                                                     |
|         |                           |      | 1 = changes SysTick exception state to pending.                                                                                                                                                                                                                                                                                                                                   |
|         |                           |      |                                                                                                                                                                                                                                                                                                                                                                                   |
|         |                           |      | Read:                                                                                                                                                                                                                                                                                                                                                                             |
|         |                           |      | Read:<br>0 = SysTick exception is not pending                                                                                                                                                                                                                                                                                                                                     |

| Bits    | Name                      | Туре | Function                                                                                                                                                                                                                        |
|---------|---------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [25]    | PENDSTCLR                 | WO   | SysTick exception clear-pending bit.                                                                                                                                                                                            |
|         |                           |      | Write:                                                                                                                                                                                                                          |
|         |                           |      | 0 = no effect                                                                                                                                                                                                                   |
|         |                           |      | 1 = removes the pending state from the SysTick exception.                                                                                                                                                                       |
|         |                           |      | This bit is WO. On a register read its value is Unknown.                                                                                                                                                                        |
| [24:23] | -                         | -    | Reserved.                                                                                                                                                                                                                       |
| [22]    | ISRPENDING                | RO   | Interrupt pending flag, excluding NMI and Faults:                                                                                                                                                                               |
|         |                           |      | 0 = interrupt not pending                                                                                                                                                                                                       |
|         |                           |      | 1 = interrupt pending.                                                                                                                                                                                                          |
| [21:18] | -                         | -    | Reserved.                                                                                                                                                                                                                       |
| [17:12] | VECTPENDING               | RO   | Indicates the exception number of the highest priority pending enabled exception:                                                                                                                                               |
|         |                           |      | 0 = no pending exceptions                                                                                                                                                                                                       |
|         |                           |      | Nonzero = the exception number of the highest priority pending enabled exception.                                                                                                                                               |
| [11:6]  | -                         | -    | Reserved.                                                                                                                                                                                                                       |
| [5:0]   | VECTACTIVE <sup>[1]</sup> | RO   | Contains the active exception number:                                                                                                                                                                                           |
|         |                           |      | 0 = Thread mode                                                                                                                                                                                                                 |
|         |                           |      | Nonzero = The exception number <sup>[1]</sup> of the currently active exception.                                                                                                                                                |
|         |                           |      | <b>Remark:</b> Subtract 16 from this value to obtain the CMSIS IRQ number that identifies the corresponding bit in the Interrupt Clear-Enable, Set-Enable, Clear-Pending, Set-pending, and Priority Register, see Table 21–225. |

#### Table 253. ICSR bit assignments

[1] This is the same value as IPSR bits[5:0], see <u>Table 21–225</u>.

[2] The NMI is not implemented on the EM773.

When you write to the ICSR, the effect is Unpredictable if you:

- write 1 to the PENDSVSET bit and write 1 to the PENDSVCLR bit
- write 1 to the PENDSTSET bit and write 1 to the PENDSTCLR bit.

#### 21.5.3.4 Application Interrupt and Reset Control Register

The AIRCR provides endian status for data accesses and reset control of the system. See the register summary in Table 21–251 and Table 21–254 for its attributes.

To write to this register, you must write  $0 \times 05FA$  to the VECTKEY field, otherwise the processor ignores the write.

The bit assignments are:

| Bits    | Name           | Туре | Function                                                                                                                                     |
|---------|----------------|------|----------------------------------------------------------------------------------------------------------------------------------------------|
| [31:16] | Read: Reserved | RW   | Register key:                                                                                                                                |
|         | Write: VECTKEY |      | Reads as Unknown                                                                                                                             |
|         |                |      | On writes, write 0x05FA to VECTKEY, otherwise the write is ignored.                                                                          |
| [15]    | ENDIANESS      | RO   | Data endianness implemented:                                                                                                                 |
|         |                |      | 0 = Little-endian                                                                                                                            |
|         |                |      | 1 = Big-endian.                                                                                                                              |
| [14:3]  | -              | -    | Reserved                                                                                                                                     |
| [2]     | SYSRESETREQ    | WO   | System reset request:                                                                                                                        |
|         |                |      | 0 = no effect                                                                                                                                |
|         |                |      | 1 = requests a system level reset.                                                                                                           |
|         |                |      | This bit reads as 0.                                                                                                                         |
| [1]     | VECTCLRACTIVE  | WO   | Reserved for debug use. This bit reads as 0. When writing to the register you must write 0 to this bit, otherwise behavior is Unpredictable. |
| [0]     | -              | -    | Reserved.                                                                                                                                    |

#### Table 254 AIRCR bit accimmente

## 21.5.3.5 System Control Register

The SCR controls features of entry to and exit from low power state. See the register summary in Table 21–251 for its attributes. The bit assignments are:

| Bits   | Name                   | Function                                                                                                                                                                                           |
|--------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:5] | -                      | Reserved.                                                                                                                                                                                          |
| [4]    | SEVONPEND              | Send Event on Pending bit:                                                                                                                                                                         |
|        |                        | 0 = only enabled interrupts or events can wake-up the processor, disabled interrupts are excluded                                                                                                  |
|        |                        | 1 = enabled events and all interrupts, including disabled interrupts, can wake-up the processor.                                                                                                   |
|        |                        | When an event or interrupt enters pending state, the event signal wakes up the processor from WFE. If the processor is not waiting for an event, the event is registered and affects the next WFE. |
|        |                        | The processor also wakes up on execution of an SEV instruction.                                                                                                                                    |
| [3]    | -                      | Reserved.                                                                                                                                                                                          |
| [2]    | SLEEPDEEP              | Controls whether the processor uses sleep or deep sleep as its low power mode:                                                                                                                     |
|        |                        | 0 = sleep                                                                                                                                                                                          |
|        |                        | 1 = deep sleep.                                                                                                                                                                                    |
| [1]    | SLEEPONEXIT            | Indicates sleep-on-exit when returning from Handler mode to Thread mode:                                                                                                                           |
|        |                        | 0 = do not sleep when returning to Thread mode.                                                                                                                                                    |
|        |                        | 1 = enter sleep, or deep sleep, on return from an ISR to Thread mode.                                                                                                                              |
|        |                        | Setting this bit to 1 enables an interrupt driven application to avoid returning to an empty main application.                                                                                     |
| [0]    | -                      | Reserved.                                                                                                                                                                                          |
|        | All information provid | ded in this document is subject to legal disclaimers.  © NXP B.V. 2011. All rights reserved to the subject to legal disclaimers.                                                                   |

#### Table 255. SCR bit assignments

UM10415 **User** manual

### 21.5.3.6 Configuration and Control Register

The CCR is a read-only register and indicates some aspects of the behavior of the Cortex-M0 processor. See the register summary in Table 21–251 for the CCR attributes.

The bit assignments are:

| Table 2 | 56. CCR | bit assi | gnments |
|---------|---------|----------|---------|
|---------|---------|----------|---------|

| Bits    | Name        | Function                                                                                                                                                                                        |
|---------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| [31:10] | -           | Reserved.                                                                                                                                                                                       |
| [9]     | STKALIGN    | Always reads as one, indicates 8-byte stack alignment on exception entry.                                                                                                                       |
|         |             | On exception entry, the processor uses bit[9] of the stacked PSR to indicate the stack alignment. On return from the exception it uses this stacked bit to restore the correct stack alignment. |
| [8:4]   | -           | Reserved.                                                                                                                                                                                       |
| [3]     | UNALIGN_TRP | Always reads as one, indicates that all unaligned accesses generate a HardFault.                                                                                                                |
| [2:0]   | -           | Reserved.                                                                                                                                                                                       |

#### 21.5.3.7 System Handler Priority Registers

The SHPR2-SHPR3 registers set the priority level, 0 to 3, of the exception handlers that have configurable priority.

SHPR2-SHPR3 are word accessible. See the register summary in <u>Table 21–251</u> for their attributes.

To access to the system exception priority level using CMSIS, use the following CMSIS functions:

- uint32\_t NVIC\_GetPriority(IRQn\_Type IRQn)
- void NVIC\_SetPriority(IRQn\_Type IRQn, uint32\_t priority)

The input parameter IRQn is the IRQ number, see Table 21–230 for more information.

The system fault handlers, and the priority field and register for each handler are:

|         | Table 237. System fault handler priority neus |                       |  |  |
|---------|-----------------------------------------------|-----------------------|--|--|
| Handler | Field                                         | Register description  |  |  |
| SVCall  | PRI_11                                        | Section 21–21.5.3.7.1 |  |  |
| PendSV  | PRI_14                                        | Section 21–21.5.3.7.2 |  |  |
| SysTick | PRI_15                                        |                       |  |  |

#### Table 257. System fault handler priority fields

Each PRI\_N field is 8 bits wide, but the processor implements only bits[7:6] of each field, and bits[5:0] read as zero and ignore writes.

#### 21.5.3.7.1 System Handler Priority Register 2

The bit assignments are:

| Table 258. | SHPR2 | register | bit | assignments |
|------------|-------|----------|-----|-------------|
|------------|-------|----------|-----|-------------|

| Bits    | Name   | Function                              |
|---------|--------|---------------------------------------|
| [31:24] | PRI_11 | Priority of system handler 11, SVCall |
| [23:0]  | -      | Reserved                              |

#### 21.5.3.7.2 System Handler Priority Register 3

The bit assignments are:

#### Table 259. SHPR3 register bit assignments

| Bits    | Name   | Function                                         |
|---------|--------|--------------------------------------------------|
| [31:24] | PRI_15 | Priority of system handler 15, SysTick exception |
| [23:16] | PRI_14 | Priority of system handler 14, PendSV            |
| [15:0]  | -      | Reserved                                         |

#### 21.5.3.8 SCB usage hints and tips

Ensure software uses aligned 32-bit word size transactions to access all the SCB registers.

#### 21.5.4 System timer, SysTick

When enabled, the timer counts down from the current value (SYST\_CVR) to zero, reloads (wraps) to the value in the SysTick Reload Value Register (SYST\_RVR) on the next clock edge, then decrements on subsequent clocks. When the counter transitions to zero, the COUNTFLAG status bit is set to 1. The COUNTFLAG bit clears on reads.

**Remark:** The SYST\_CVR value is UNKNOWN on reset. Software should write to the register to clear it to zero before enabling the feature. This ensures the timer will count from the SYST\_RVR value rather than an arbitrary value when it is enabled.

**Remark:** If the SYST\_RVR is zero, the timer will be maintained with a current value of zero after it is reloaded with this value. This mechanism can be used to disable the feature independently from the timer enable bit.

A write to the SYST\_CVR will clear the register and the COUNTFLAG status bit. The write causes the SYST\_CVR to reload from the SYST\_RVR on the next timer clock, however, it does not trigger the SysTick exception logic. On a read, the current value is the value of the register at the time the register is accessed.

Remark: When the processor is halted for debugging the counter does not decrement.

The system timer registers are:

| Table 200. System timer registers summary |            |      |                |                     |
|-------------------------------------------|------------|------|----------------|---------------------|
| Address                                   | Name       | Туре | Reset<br>value | Description         |
| 0xE000E010                                | SYST_CSR   | RW   | 0x00000000     | Section 21.5.4.1    |
| 0xE000E014                                | SYST_RVR   | RW   | Unknown        | Section 21-21.5.4.2 |
| 0xE000E018                                | SYST_CVR   | RW   | Unknown        | Section 21-21.5.4.3 |
| 0xE000E01C                                | SYST_CALIB | RO   | 0x00000004 [1] | Section 21–21.5.4.4 |
|                                           |            |      |                |                     |

#### Table 260. System timer registers summary

[1] SysTick calibration value.

All information provided in this document is subject to legal disclaimers.

UM10415

### 21.5.4.1 SysTick Control and Status Register

The SYST\_CSR enables the SysTick features. See the register summary in for its attributes. The bit assignments are:

| Tak | ole 261. | SYST_ | _CSR bit | t assignments | 5 |
|-----|----------|-------|----------|---------------|---|
|     |          |       |          |               |   |

| Bits    | Name      | Function                                                                                                                       |
|---------|-----------|--------------------------------------------------------------------------------------------------------------------------------|
| [31:17] | -         | Reserved.                                                                                                                      |
| [16]    | COUNTFLAG | Returns 1 if timer counted to 0 since the last read of this register.                                                          |
| [15:3]  | -         | Reserved.                                                                                                                      |
| [2]     | CLKSOURCE | Selects the SysTick timer clock source:                                                                                        |
|         |           | 0 = external reference clock.                                                                                                  |
|         |           | 1 = processor clock.                                                                                                           |
|         |           | <b>Remark:</b> The external reference clock option is not implemented. This bit reads as 1 and writes to this bit are ignored. |
| [1]     | TICKINT   | Enables SysTick exception request:                                                                                             |
|         |           | 0 = counting down to zero does not assert the SysTick exception request.                                                       |
|         |           | 1 = counting down to zero asserts the SysTick exception request.                                                               |
| [0]     | ENABLE    | Enables the counter:                                                                                                           |
|         |           | 0 = counter disabled.                                                                                                          |
|         |           | 1 = counter enabled.                                                                                                           |

### 21.5.4.2 SysTick Reload Value Register

The SYST\_RVR specifies the start value to load into the SYST\_CVR. See the register summary in <u>Table 21–260</u> for its attributes. The bit assignments are:

#### Table 262. SYST\_RVR bit assignments

|         |        | 5                                                                                                                  |
|---------|--------|--------------------------------------------------------------------------------------------------------------------|
| Bits    | Name   | Function                                                                                                           |
| [31:24] | -      | Reserved.                                                                                                          |
| [23:0]  | RELOAD | Value to load into the SYST_CVR when the counter is enabled and when it reaches 0, see <u>Section 21.5.4.2.1</u> . |

#### 21.5.4.2.1 Calculating the RELOAD value

The RELOAD value can be any value in the range 0x0000001-0x00FFFFFF. You can program a value of 0, but this has no effect because the SysTick exception request and COUNTFLAG are activated when counting from 1 to 0.

To generate a multi-shot timer with a period of N processor clock cycles, use a RELOAD value of N-1. For example, if the SysTick interrupt is required every 100 clock pulses, set RELOAD to 99.

#### 21.5.4.3 SysTick Current Value Register

The SYST\_CVR contains the current value of the SysTick counter. See the register summary in <u>Table 21–260</u> for its attributes. The bit assignments are:

| Bits    | Name    | Function                                                                                        |
|---------|---------|-------------------------------------------------------------------------------------------------|
| [31:24] | -       | Reserved.                                                                                       |
| [23:0]  | CURRENT | Reads return the current value of the SysTick counter.                                          |
|         |         | A write of any value clears the field to 0, and also clears the<br>SYST_CSR.COUNTFLAG bit to 0. |

#### 21.5.4.4 SysTick Calibration Value Register

The SYST\_CALIB register indicates the SysTick calibration properties. See the register summary in Table 21–260 for its attributes. The bit assignments are:

|         | Table 204. 0101_0ALID register bit assignments |                                                                                                                                                                                |  |
|---------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bits    | Name                                           | Function                                                                                                                                                                       |  |
| [31]    | NOREF                                          | Reads as one. Indicates that no separate reference clock is provided.                                                                                                          |  |
| [30]    | SKEW                                           | Reads as one. Calibration value for the 10ms inexact timing is not known because TENMS is not known. This can affect the suitability of SysTick as a software real time clock. |  |
| [29:24] | -                                              | Reserved.                                                                                                                                                                      |  |
| [23:0]  | TENMS                                          | Reads as zero. Indicates calibration value is not known.                                                                                                                       |  |
|         |                                                |                                                                                                                                                                                |  |

#### Table 264, SYST\_CALIB register bit assignments

If calibration information is not known, calculate the calibration value required from the frequency of the processor clock or external clock.

#### 21.5.4.5 SysTick usage hints and tips

The interrupt controller clock updates the SysTick counter. If this clock signal is stopped for low power mode, the SysTick counter stops.

Ensure software uses word accesses to access the SysTick registers.

If the SysTick counter reload and current value are undefined at reset, the correct initialization sequence for the SysTick counter is:

- 1. Program reload value.
- 2. Clear current value.
- 3. Program Control and Status register.

## 21.6 Cortex-M0 instruction summary

| Table 265. Cor | rtex M0- instruction summar | у                          |        |
|----------------|-----------------------------|----------------------------|--------|
| Operation      | Description                 | Assembler                  | Cycles |
| Move           | 8-bit immediate             | MOVS Rd, # <imm></imm>     | 1      |
|                | Lo to Lo                    | MOVS Rd, Rm                | 1      |
|                | Any to Any                  | MOV Rd, Rm                 | 1      |
|                | Any to PC                   | MOV PC, Rm                 | 3      |
| Add            | 3-bit immediate             | ADDS Rd, Rn, # <imm></imm> | 1      |
|                | All registers Lo            | ADDS Rd, Rn, Rm            | 1      |
|                | Any to Any                  | ADD Rd, Rd, Rm             | 1      |
|                | Any to PC                   | ADD PC, PC, Rm             | 3      |

| Operation | Description                        | Assembler                           | Cycles                |
|-----------|------------------------------------|-------------------------------------|-----------------------|
| Add       | 8-bit immediate                    | ADDS Rd, Rd, # <imm></imm>          | 1                     |
|           | With carry                         | ADCS Rd, Rd, Rm                     | 1                     |
|           | Immediate to SP                    | ADD SP, SP, # <imm></imm>           | 1                     |
|           | Form address from SP               | ADD Rd, SP, # <imm></imm>           | 1                     |
|           | Form address from PC               | ADR Rd, <label></label>             | 1                     |
| Subtract  | Lo and Lo                          | SUBS Rd, Rn, Rm                     | 1                     |
|           | 3-bit immediate                    | SUBS Rd, Rn, # <imm></imm>          | 1                     |
|           | 8-bit immediate                    | SUBS Rd, Rd, # <imm></imm>          | 1                     |
|           | With carry                         | SBCS Rd, Rd, Rm                     | 1                     |
|           | Immediate from SP                  | SUB SP, SP, # <imm></imm>           | 1                     |
|           | Negate                             | RSBS Rd, Rn, #0                     | 1                     |
| Multiply  | Multiply                           | MULS Rd, Rm, Rd                     | 1                     |
| Compare   | Compare                            | CMP Rn, Rm                          | 1                     |
|           | Negative                           | CMN Rn, Rm                          | 1                     |
|           | Immediate                          | CMP Rn, # <imm></imm>               | 1                     |
| Logical   | AND                                | ANDS Rd, Rd, Rm                     | 1                     |
|           | Exclusive OR                       | EORS Rd, Rd, Rm                     | 1                     |
|           | OR                                 | ORRS Rd, Rd, Rm                     | 1                     |
|           | Bit clear                          | BICS Rd, Rd, Rm                     | 1                     |
|           | Move NOT                           | MVNS Rd, Rm                         | 1                     |
|           | AND test                           | TST Rn, Rm                          | 1                     |
| Shift     | Logical shift left by immediate    | LSLS Rd, Rm, # <shift></shift>      | 1                     |
|           | Logical shift left by register     | LSLS Rd, Rd, Rs                     | 1                     |
|           | Logical shift right by immediate   | LSRS Rd, Rm, # <shift></shift>      | 1                     |
|           | Logical shift right by register    | LSRS Rd, Rd, Rs                     | 1                     |
|           | Arithmetic shift right             | ASRS Rd, Rm, # <shift></shift>      | 1                     |
|           | Arithmetic shift right by register | ASRS Rd, Rd, Rs                     | 1                     |
| Rotate    | Rotate right by register           | RORS Rd, Rd, Rs                     | 1                     |
| Load      | Word, immediate offset             | LDR Rd, [Rn, # <imm>]</imm>         | 2                     |
|           | Halfword, immediate offset         | LDRH Rd, [Rn, # <imm>]</imm>        | 2                     |
|           | Byte, immediate offset             | LDRB Rd, [Rn, # <imm>]</imm>        | 2                     |
|           | Word, register offset              | LDR Rd, [Rn, Rm]                    | 2                     |
|           | Halfword, register offset          | LDRH Rd, [Rn, Rm]                   | 2                     |
|           | Signed halfword, register offset   | LDRSH Rd, [Rn, Rm]                  | 2                     |
|           | Byte, register offset              | LDRB Rd, [Rn, Rm]                   | 2                     |
|           | Signed byte, register offset       | LDRSB Rd, [Rn, Rm]                  | 2                     |
|           | PC-relative                        | LDR Rd, <label></label>             | 2                     |
|           | SP-relative                        | LDR Rd, [SP, # <imm>]</imm>         | 2                     |
|           | Multiple, excluding base           | LDM Rn!, { <loreglist>}</loreglist> | 1 + N <mark>L</mark>  |
|           | Multiple, including base           | LDM Rn, { <loreglist>}</loreglist>  | 1 + N <mark>[1</mark> |
| Store     | Word, immediate offset             | STR Rd, [Rn, # <imm>]</imm>         | 2                     |
|           |                                    |                                     |                       |

#### Table 265. Cortex M0- instruction summary

© NXP B.V. 2011. All rights reserved.

UM10415

| Operation    | Description                 | Assembler                           | Cycles                 |
|--------------|-----------------------------|-------------------------------------|------------------------|
| Store        | Halfword, immediate offset  | STRH Rd, [Rn, # <imm>]</imm>        | 2                      |
|              | Byte, immediate offset      | STRB Rd, [Rn, # <imm>]</imm>        | 2                      |
|              | Word, register offset       | STR Rd, [Rn, Rm]                    | 2                      |
|              | Halfword, register offset   | STRH Rd, [Rn, Rm]                   | 2                      |
|              | Byte, register offset       | STRB Rd, [Rn, Rm]                   | 2                      |
|              | SP-relative                 | STR Rd, [SP, # <imm>]</imm>         | 2                      |
|              | Multiple                    | STM Rn!, { <loreglist>}</loreglist> | 1 + N <mark>1</mark>   |
| Push         | Push                        | PUSH { <loreglist>}</loreglist>     | 1 + N <mark>1</mark>   |
|              | Push with link register     | PUSH { <loreglist>, LR}</loreglist> | 1 + N <mark>1</mark>   |
| Рор          | Рор                         | POP { <loreglist>}</loreglist>      | 1 + N <mark>[1]</mark> |
|              | Pop and return              | POP { <loreglist>, PC}</loreglist>  | 4 + N <sup>[2]</sup>   |
| Branch       | Conditional                 | B <cc> <label></label></cc>         | 1 or 3 <mark>13</mark> |
|              | Unconditional               | B <label></label>                   | 3                      |
|              | With link                   | BL <label></label>                  | 4                      |
|              | With exchange               | BX Rm                               | 3                      |
|              | With link and exchange      | BLX Rm                              | 3                      |
| Extend       | Signed halfword to word     | SXTH Rd, Rm                         | 1                      |
|              | Signed byte to word         | SXTB Rd, Rm                         | 1                      |
|              | Unsigned halfword           | UXTH Rd, Rm                         | 1                      |
|              | Unsigned byte               | UXTB Rd, Rm                         | 1                      |
| Reverse      | Bytes in word               | REV Rd, Rm                          | 1                      |
|              | Bytes in both halfwords     | REV16 Rd, Rm                        | 1                      |
|              | Signed bottom half word     | REVSH Rd, Rm                        | 1                      |
| State change | Supervisor Call             | SVC <imm></imm>                     | _ <u>[4]</u>           |
|              | Disable interrupts          | CPSID i                             | 1                      |
|              | Enable interrupts           | CPSIE i                             | 1                      |
|              | Read special register       | MRS Rd, <specreg></specreg>         | 4                      |
|              | Write special register      | MSR <specreg>, Rn</specreg>         | 4                      |
| Hint         | Send event                  | SEV                                 | 1                      |
|              | Wait for event              | WFE                                 | 2 <mark>[5]</mark>     |
|              | Wait for interrupt          | WFI                                 | 2 <mark>[5]</mark>     |
|              | Yield                       | YIELD <sup>[6]</sup>                | 1                      |
|              | No operation                | NOP                                 | 1                      |
| Barriers     | Instruction synchronization | ISB                                 | 4                      |
|              | Data memory                 | DMB                                 | 4                      |
|              | Data synchronization        | DSB                                 | 4                      |

#### Table 265. Cortex M0- instruction summary

[1] N is the number of elements.

[2] N is the number of elements in the stack-pop list including PC and assumes load or store does not generate a HardFault exception.

[3] 3 if taken, 1 if not taken.

[4] Cycle count depends on core and debug configuration.

UM10415

- [5] Excludes time spend waiting for an interrupt or event.
- [6] Executes as NOP.

## **UM10415**

Chapter 22: Supplementary information Rev. 2 — 7 December 2011

**User manual** 

## 22.1 Abbreviations

| Table 266. Abbreviations |                                             |  |
|--------------------------|---------------------------------------------|--|
| Acronym                  | Description                                 |  |
| AHB                      | Advanced High-performance Bus               |  |
| AMBA                     | Advanced Microcontroller Bus Architecture   |  |
| APB                      | Advanced Peripheral Bus                     |  |
| BOD                      | BrownOut Detection                          |  |
| GPIO                     | General Purpose Input/Output                |  |
| PLL                      | Phase-Locked Loop                           |  |
| SPI                      | Serial Peripheral Interface                 |  |
| SSI                      | Serial Synchronous Interface                |  |
| TTL                      | Transistor-Transistor Logic                 |  |
| UART                     | Universal Asynchronous Receiver/Transmitter |  |

## 22.2 References

- [1] ARM DUI 0497A — Cortex-M0 Devices Generic User Guide
- ARM DDI 0432C Cortex-M0 Revision r0p0 Technical Reference Manual [2]

## 22.3 Legal information

## 22.3.1 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

## 22.3.2 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

## 22.3.3 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

## 22.4 Tables

| Table 1.<br>Table 2. | Ordering information                                                                         |
|----------------------|----------------------------------------------------------------------------------------------|
| Table 3.             | Register overview: system control block (base address 0x4004 8000)10                         |
| Table 4              |                                                                                              |
| Table 4.             | System memory remap register<br>(SYSMEMREMAP, address 0x4004 8000) bit                       |
|                      | description12                                                                                |
| Table 5.             | Peripheral reset control register (PRESETCTRL, address 0x4004 8004) bit description12        |
| Table 6.             | System PLL control register (SYSPLLCTRL, address 0x4004 8008) bit description13              |
| Table 7.             | System PLL status register (SYSPLLSTAT,                                                      |
|                      | address 0x4004 800C) bit description13                                                       |
| Table 8.             | System oscillator control register (SYSOSCCTRL, address 0x4004 8020) bit description13       |
| Table 9.             | Watchdog oscillator control register                                                         |
|                      | (WDTOSCCTRL, address 0x4004 8024) bit description14                                          |
| Table 10             |                                                                                              |
| Table 10.            | Internal resonant crystal control register<br>(IRCCTRL, address 0x4004 8028) bit description |
|                      | 15                                                                                           |
| Table 11.            | System reset status register (SYSRSTSTAT,                                                    |
| Table 40             | address 0x4004 8030) bit description16                                                       |
| Table 12.            | System PLL clock source select register<br>(SYSPLLCLKSEL, address 0x4004 8040) bit           |
|                      | description                                                                                  |
| Table 13.            | •                                                                                            |
| 10010 10.            | (SYSPLLUEN, address 0x4004 8044) bit                                                         |
|                      | description                                                                                  |
| Table 14.            | •                                                                                            |
|                      | address 0x4004 8070) bit description 17                                                      |
| Table 15.            | Main clock source update enable register                                                     |
|                      | (MAINCLKUEN, address 0x4004 8074) bit                                                        |
| <b>T</b> 1 1 10      | description                                                                                  |
| Table 16.            | System AHB clock divider register<br>(SYSAHBCLKDIV, address 0x4004 8078) bit                 |
|                      | description                                                                                  |
| Table 17.            | -                                                                                            |
|                      | (SYSAHBCLKCTRL, address 0x4004 8080) bit                                                     |
|                      | description                                                                                  |
| Table 18.            | SPI0 clock divider register (SSP0CLKDIV,                                                     |
|                      | address 0x4004 8094) bit description20                                                       |
| Table 19.            | UART clock divider register (UARTCLKDIV,                                                     |
| Table 20             | address 0x4004 8098) bit description20<br>WDT clock source select register (WDTCLKSEL,       |
| Table 20.            | address 0x4004 80D0) bit description21                                                       |
| Table 21             | WDT clock source update enable register                                                      |
|                      | (WDTCLKUEN, address 0x4004 80D4) bit                                                         |
|                      | description                                                                                  |
| Table 22.            | WDT clock divider register (WDTCLKDIV, address                                               |
| <b>-</b>             | 0x4004 80D8) bit description                                                                 |
| Table 23.            | 5                                                                                            |
|                      | (CLKOUTCLKSEL, address 0x4004 80E0) bit description22                                        |
| Table 24.            | CLKOUT clock source update enable register                                                   |
| 10010 27.            | (CLKOUTUEN, address 0x4004 80E4) bit                                                         |
| 1040445              |                                                                                              |
| UM10415              | All information provided in this do                                                          |

|                 | description                                                                          |
|-----------------|--------------------------------------------------------------------------------------|
| Table 25.       | CLKOUT clock divider registers<br>(CLKOUTCLKDIV, address 0x4004 80E8) bit            |
|                 | description                                                                          |
| Table 26.       |                                                                                      |
|                 | (PIOPORCAP0, address 0x4004 8100) bit                                                |
| <b>T</b> 1 1 07 | description                                                                          |
| Table 27.       |                                                                                      |
|                 | (PIOPORCAP1, address 0x4004 8104) bit description                                    |
| Table 28.       |                                                                                      |
|                 | 8150) bit description                                                                |
| Table 29.       |                                                                                      |
|                 | (SYSTCKCAL, address 0x4004 8158) bit                                                 |
|                 | description                                                                          |
| Table 30.       | Start logic edge control register 0 (STARTAPRP0,                                     |
|                 | address 0x4004 8200) bit description 24                                              |
| Table 31.       |                                                                                      |
|                 | address 0x4004 8204) bit description 25                                              |
| Table 32.       | Start logic reset register 0 (STARTRSRP0CLR,                                         |
| Table 22        | address 0x4004 8208) bit description 25<br>Start logic status register 0 (STARTSRP0, |
| Table 33.       | address 0x4004 820C) bit description25                                               |
| Table 34        | Allowed values for PDSLEEPCFG register 26                                            |
|                 | Deep-sleep configuration register                                                    |
|                 | (PDSLEEPCFG, address 0x4004 8230) bit                                                |
|                 | description                                                                          |
| Table 36.       | Wake-up configuration register (PDAWAKECFG,                                          |
|                 | address 0x4004 8234) bit description 27                                              |
| Table 37.       | Power-down configuration register (PDRUNCFG,                                         |
|                 | address 0x4004 8238) bit description 28                                              |
| Table 38.       | 5 ( = )                                                                              |
| Table 20        | 83F4) bit description                                                                |
|                 | PLL frequency parameters                                                             |
|                 | Flash configuration register (FLASHCFG, address                                      |
| 10010 111       | 0x4003 C010) bit description                                                         |
| Table 42.       | Register overview: PMU (base address 0x4003                                          |
|                 | 8000)                                                                                |
| Table 43.       | Power control register (PCON, address 0x4003                                         |
|                 | 8000) bit description                                                                |
| Table 44.       |                                                                                      |
|                 | GPREG3, address 0x4003 8004 to 0x4003 8010)                                          |
| Table 15        | bit description                                                                      |
|                 | 0x4003 8014) bit description                                                         |
| Table 46        | Connection of interrupt sources to the Vectored                                      |
| 10010 101       | Interrupt Controller                                                                 |
| Table 47.       | Register overview: I/O configuration (base                                           |
|                 | address 0x4004 4000)                                                                 |
| Table 48.       | I/O configuration registers ordered by port number                                   |
|                 | 47                                                                                   |
| Table 49.       |                                                                                      |
| Toble CO        | address 0x4004 4008) bit description 48<br>IOCON_nRESET_PIO0_0 register              |
| 14018 20.       | (IOCON_nRESET_PIO0_0, address 0x4004                                                 |
|                 | (                                                                                    |

|           | 400C) bit description48                                                                           |
|-----------|---------------------------------------------------------------------------------------------------|
| Table 51. | IOCON_PIO0_1 register (IOCON_PIO0_1,                                                              |
|           | address 0x4004 4010) bit description49                                                            |
| Table 52. | IOCON_PIO1_8 register (IOCON_PIO1_8,                                                              |
|           | address 0x4004 4014) bit description49                                                            |
| Table 53. | IOCON_PIO0_2 register (IOCON_PIO0_2,                                                              |
| <b>-</b>  | address 0x4004 401C) bit description50                                                            |
| Table 54. | IOCON_PIO0_3 register (IOCON_PIO0_3                                                               |
| <b>T</b>  | address 0x4004 402C) bit description51                                                            |
| Table 55. | IOCON_PIO0_4 register (IOCON_PIO0_4                                                               |
| Table FC  | address 0x4004 4030) bit description51                                                            |
| Table 56. | IOCON_PIO0_5 register (IOCON_PIO0_5<br>address 0x4004 4034) bit description52                     |
| Table 57. | IOCON_PIO1_9 register (IOCON_PIO1_9                                                               |
|           | address 0x4004 4038) bit description53                                                            |
| Table 58. | IOCON_PIO3_4 register (IOCON_PIO3_4,                                                              |
|           | address 0x4004 403C) bit description53                                                            |
| Table 59. | IOCON_PIO3_5 register (IOCON_PIO3_5,                                                              |
|           | address 0x4004 4048) bit description                                                              |
| Table 60. | IOCON_PIO0_6 register (IOCON_PIO0_6                                                               |
|           | address 0x4004 404C) bit description54                                                            |
| Table 61. | IOCON_PIO0_7 register (IOCON_PIO0_7,                                                              |
|           | address 0x4004 4050) bit description                                                              |
| Table 62. | IOCON_PIO0_8 register (IOCON_PIO0_8,                                                              |
|           | address 0x4004 4060) bit description55                                                            |
| Table 63. | IOCON_PIO0_9 register (IOCON_PIO0_9,                                                              |
|           | address 0x4004 4064) bit description56                                                            |
| Table 64. | IOCON_SWCLK_PIO0_10 register                                                                      |
|           | (IOCON_SWCLK_PIO0_10, address 0x4004                                                              |
|           | 4068) bit description                                                                             |
| Table 65. | IOCON_R_PIO1_1 register (IOCON_R_PIO1_1,                                                          |
|           | address 0x4004 407C) bit description58                                                            |
| Table 66. | IOCON_R_PIO1_2 register (IOCON_R_PIO1_2,                                                          |
| Table 07  | address 0x4004 4080) bit description                                                              |
| Table 67. | IOCON_SWDIO_PIO1_3 register                                                                       |
|           | (IOCON_SWDIO_PIO1_3, address 0x4004 4090) bit description                                         |
| Table 68. | IOCON_PIO1_4 register (IOCON_PIO1_4,                                                              |
|           | address 0x4004 4094) bit description60                                                            |
| Table 69. | IOCON_PIO1_11 register (IOCON_PIO1_11                                                             |
|           | address 0x4004 4098) bit description61                                                            |
| Table 70. | IOCON_PIO3_2 register (IOCON_PIO3_2,                                                              |
|           | address 0x4004 409C) bit description61                                                            |
| Table 71. | , ,                                                                                               |
|           | address 0x4004 40A0) bit description62                                                            |
| Table 72. | IOCON_PIO1_6 register (IOCON_PIO1_6,                                                              |
|           | address 0x4004 40A4) bit description62                                                            |
| Table 73. | IOCON_PIO1_7 register (IOCON_PIO1_7,                                                              |
|           | address 0x4004 40A8) bit description63                                                            |
| Table 74. | IOCON SCK location register                                                                       |
|           | (IOCON_SCK_LOC, address 0x4004 40B0) bit                                                          |
| <b>_</b>  | description                                                                                       |
| Table 75. | EM773 pin configurations                                                                          |
| Table 76. | UM10415 pin description table (HVQFN33                                                            |
| Table 77  | package)                                                                                          |
| Table 77. | 5                                                                                                 |
| Table 78. | Register overview: GPIO (base address port 0:<br>0x5000 0000; port 1: 0x5001 0000, port 2: 0x5002 |
|           | 0x3000 0000, port 1. 0x300 1 0000, port 2. 0x3002                                                 |

| Table 79. | 0x5000 0000 to 0x5000 3FFC; GPIO1DATA,                                          |
|-----------|---------------------------------------------------------------------------------|
|           | address 0x5001 0000 to 0x5001 3FFC;<br>GPIO2DATA, address 0x5002 0000 to 0x5002 |
|           | 3FFC; GPIO3DATA, address 0x5002 0000 to 0x5002                                  |
|           | 0x5003 3FFC) bit description                                                    |
| Table 80. |                                                                                 |
|           | 8000 to GPIO3DIR, address 0x5003 8000) bit                                      |
|           | description                                                                     |
| Table 81. | GPIOnIS register (GPIO0IS, address 0x5000                                       |
|           | 8004 to GPIO3IS, address 0x5003 8004) bit                                       |
|           | description                                                                     |
| Table 82. | •                                                                               |
|           | 8008 to GPIO3IBE, address 0x5003 8008) bit                                      |
|           | description                                                                     |
| Table 83  | GPIOnIEV register (GPIO0IEV, address 0x5000                                     |
|           | 800C to GPIO3IEV, address 0x5003 800C) bit                                      |
|           | description                                                                     |
| Table 84  | GPIOnIE register (GPIO0IE, address 0x5000                                       |
|           | 8010 to GPIO3IE, address 0x5003 8010) bit                                       |
|           | description                                                                     |
| Table 85. | •                                                                               |
|           | 8014 to GPIO3IRS, address 0x5003 8014) bit                                      |
|           | description                                                                     |
| Table 86. | •                                                                               |
| 10010 00. | 8018 to GPIO3MIS, address 0x5003 8018) bit                                      |
|           | description                                                                     |
| Table 87  | GPIOnIC register (GPIO0IC, address 0x5000                                       |
|           | 801C to GPIO3IC, address 0x5003 801C) bit                                       |
|           | description                                                                     |
| Table 88  | UART pin description                                                            |
| Table 89. |                                                                                 |
|           | 8000)                                                                           |
| Table 90. |                                                                                 |
|           | address 0x4000 8000 when DLAB = 0, Read                                         |
|           | Only) bit description                                                           |
| Table 91. | UART Transmitter Holding Register (U0THR -                                      |
|           | address 0x4000 8000 when DLAB = 0, Write                                        |
|           | Only) bit description                                                           |
| Table 92. | UART Divisor Latch LSB Register (U0DLL -                                        |
|           | address 0x4000 8000 when DLAB = 1) bit                                          |
|           | description                                                                     |
| Table 93. | UART Divisor Latch MSB Register (U0DLM -                                        |
|           | address 0x4000 8004 when DLAB = 1) bit                                          |
|           | description                                                                     |
| Table 94. | UART Interrupt Enable Register (U0IER - address                                 |
|           | 0x4000 8004 when DLAB = 0) bit description 80                                   |
| Table 95. | 1 <b>0</b> (                                                                    |
|           | address 0x4004 8008, Read Only) bit description                                 |
|           | 81                                                                              |
| Table 96. | 1 0                                                                             |
| Table 97. | 5 (                                                                             |
|           | 0x4000 8008, Write Only) bit description 83                                     |
| Table 98. | 5 (                                                                             |
| <b>-</b>  | 0x4000 800C) bit description                                                    |
| Table 99. | 5 (                                                                             |
|           | address 0x4000 8010) bit description 84                                         |

## UM10415

## **Chapter 22: Supplementary information**

| Table 100. Modem status interrupt generation                                                                         |
|----------------------------------------------------------------------------------------------------------------------|
| 0x4000 8014, Read Only) bit description87                                                                            |
| Table 102. UART Modem Status Register (U0MSR - address0x4000 8018) bit description0x4000 8018)                       |
| Table 103. UART Scratch Pad Register (U0SCR - address 0x4000 8014) bit description                                   |
| Table 104. Auto-baud Control Register (U0ACR - address                                                               |
| 0x4000 8020) bit description90<br>Table 105. UART Fractional Divider Register (U0FDR -                               |
| address 0x4000 8028) bit description93                                                                               |
| Table 106. Fractional Divider setting look-up table                                                                  |
| Table 107. UART Transmit Enable Register (U0TER - address 0x4000 8030) bit description96                             |
| Table 108. UART RS485 Control register (U0RS485CTRL -                                                                |
| address 0x4000 804C) bit description96                                                                               |
| Table 109. UART RS-485 Address Match register                                                                        |
| (U0RS485ADRMATCH - address 0x4000 8050)                                                                              |
| bit description                                                                                                      |
| Table 110. UART RS-485 Delay value register                                                                          |
| (U0RS485DLY - address 0x4000 8054) bit                                                                               |
| description                                                                                                          |
| Table 112. Register overview: I <sup>2</sup> C (base address 0x4000                                                  |
| 0000)                                                                                                                |
| Table 113. I <sup>2</sup> C Control Set register (I2C0CONSET - address                                               |
| 0x4000 0000) bit description                                                                                         |
| Table 114. I <sup>2</sup> C Status register (I2C0STAT - 0x4000 0004) bit description                                 |
| Table 115. I <sup>2</sup> C Data register (I2C0DAT - 0x4000 0008) bit                                                |
| description                                                                                                          |
| Table 116. I <sup>2</sup> C Slave Address register 0 (I2C0ADR0-                                                      |
| 0x4000 000C) bit description                                                                                         |
| address 0x4000 0010) bit description 107                                                                             |
| Table 118. I <sup>2</sup> C SCL Low duty cycle register (I2C0SCLL -                                                  |
| 0x4000 0014) bit description107                                                                                      |
| Table 119. I2SCLL + I2SCLH values for selected I <sup>2</sup> C clock                                                |
| values                                                                                                               |
| 0x4000 0018) bit description                                                                                         |
| Table 121. I <sup>2</sup> C Monitor mode control register (I2C0MMCTRL                                                |
| - 0x4000 001C) bit description                                                                                       |
| Table 122. I <sup>2</sup> C Slave Address registers (I2C0ADR[1, 2, 3]-                                               |
| 0x4000 00[20, 24, 28]) bit description110                                                                            |
| Table 123. I <sup>2</sup> C Data buffer register (I2C0DATA_BUFFER -                                                  |
| 0x4000 002C) bit description                                                                                         |
| Table 124. I <sup>2</sup> C Mask registers (I2C0MASK[0, 1, 2, 3] -<br>0x4000 00[30, 34, 38, 3C]) bit description 111 |
| Table 125. I2C0CONSET and I2C1CONSET used to                                                                         |
| configure Master mode                                                                                                |
| Table 126. I2C0CONSET and I2C1CONSET used to                                                                         |
| configure Slave mode                                                                                                 |
| Table 127. Abbreviations used to describe an I <sup>2</sup> C operation.                                             |
| Table 128. I2CONSET used to initialize Master Transmitter                                                            |
| mode                                                                                                                 |
| Table 129. Master Transmitter mode                                                                                   |
|                                                                                                                      |

| Table 131. I2C0ADR and I2C1ADR usage in Slave Receiver                                                                                                                                                                                                                                                                |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| mode                                                                                                                                                                                                                                                                                                                  |
| initialize Slave Receiver mode                                                                                                                                                                                                                                                                                        |
| Table 133. Slave Receiver mode   127                                                                                                                                                                                                                                                                                  |
| Table 134. Slave Transmitter mode   131                                                                                                                                                                                                                                                                               |
| Table 135. Miscellaneous States    133                                                                                                                                                                                                                                                                                |
| Table 136. SPI pin descriptions    145                                                                                                                                                                                                                                                                                |
| Table 137. Register overview: SPI0 (base address 0x4004                                                                                                                                                                                                                                                               |
| 0000)                                                                                                                                                                                                                                                                                                                 |
| Table 138: SPI/SSP Control Register 0 (SSP0CR0 - address                                                                                                                                                                                                                                                              |
| 0x4004 0000) bit description                                                                                                                                                                                                                                                                                          |
| Table 139: SPI/SSP Control Register 1 (SSP0CR1 - address                                                                                                                                                                                                                                                              |
| 0x4004 0004) bit description                                                                                                                                                                                                                                                                                          |
| Table 140: SPI/SSP Data Register (SSP0DR - address0x4004 0008) bit description149                                                                                                                                                                                                                                     |
| Table 141: SPI/SSP Status Register (SSP0SR - address                                                                                                                                                                                                                                                                  |
| 0x4004 000C) bit description                                                                                                                                                                                                                                                                                          |
| Table 142: SPI/SSP Clock Prescale Register (SSP0CPSR -                                                                                                                                                                                                                                                                |
| address 0x4004 0010) bit description 150                                                                                                                                                                                                                                                                              |
| Table 143: SPI/SSP Interrupt Mask Set/Clear register                                                                                                                                                                                                                                                                  |
| (SSP0IMSC - address 0x4004 0014) bit                                                                                                                                                                                                                                                                                  |
| description                                                                                                                                                                                                                                                                                                           |
| Table 144: SPI/SSP Raw Interrupt Status register (SSP0RIS                                                                                                                                                                                                                                                             |
| - address 0x4004 0018) bit description 151                                                                                                                                                                                                                                                                            |
| Table 145: SPI/SSP Masked Interrupt Status register                                                                                                                                                                                                                                                                   |
| (SSP0MIS - address 0x4004 001C) bit description                                                                                                                                                                                                                                                                       |
| 151                                                                                                                                                                                                                                                                                                                   |
| Table 146: SPI/SSP interrupt Clear Register (SSP0ICR -                                                                                                                                                                                                                                                                |
| address 0x4004 0020) bit description 152                                                                                                                                                                                                                                                                              |
| Table 147. Counter/timer pin description    160                                                                                                                                                                                                                                                                       |
| Table 148. Register overview: 16-bit counter/timer 0 CT16B0                                                                                                                                                                                                                                                           |
| (base address 0x4000 C000)                                                                                                                                                                                                                                                                                            |
| Table 149. Interrupt Register (TMR16B0IR - address                                                                                                                                                                                                                                                                    |
| 0x4000 C000) bit description                                                                                                                                                                                                                                                                                          |
| Table 150. Timer Control Register (TMR16B0TCR - address                                                                                                                                                                                                                                                               |
| 0x4000 C004) bit description                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                       |
| Table 151. Match Control Register (TMR16B0MCR -                                                                                                                                                                                                                                                                       |
| Table 151. Match Control Register (TMR16B0MCR -<br>address 0x4000 C014) bit description 163                                                                                                                                                                                                                           |
| Table 151. Match Control Register (TMR16B0MCR -<br>address 0x4000 C014) bit description 163Table 152. Capture Control Register (TMR16B0CCR -                                                                                                                                                                          |
| Table 151. Match Control Register (TMR16B0MCR -<br>address 0x4000 C014) bit description 163Table 152. Capture Control Register (TMR16B0CCR -<br>address 0x4000 C028) bit description 164                                                                                                                              |
| Table 151. Match Control Register (TMR16B0MCR -<br>address 0x4000 C014) bit description 163Table 152. Capture Control Register (TMR16B0CCR -<br>address 0x4000 C028) bit description 164Table 153. External Match Register (TMR16B0EMR -                                                                              |
| Table 151. Match Control Register (TMR16B0MCR -<br>address 0x4000 C014) bit description 163Table 152. Capture Control Register (TMR16B0CCR -<br>address 0x4000 C028) bit description 164Table 153. External Match Register (TMR16B0EMR -<br>address 0x4000 C03C) bit description 165                                  |
| Table 151. Match Control Register (TMR16B0MCR -<br>address 0x4000 C014) bit description 163Table 152. Capture Control Register (TMR16B0CCR -<br>address 0x4000 C028) bit description 164Table 153. External Match Register (TMR16B0EMR -<br>address 0x4000 C03C) bit description 165Table 154. External match control |
| Table 151. Match Control Register (TMR16B0MCR -<br>address 0x4000 C014) bit description 163Table 152. Capture Control Register (TMR16B0CCR -<br>address 0x4000 C028) bit description 164Table 153. External Match Register (TMR16B0EMR -<br>address 0x4000 C03C) bit description 165Table 154. External match control |
| Table 151. Match Control Register (TMR16B0MCR -<br>address 0x4000 C014) bit description 163Table 152. Capture Control Register (TMR16B0CCR -<br>address 0x4000 C028) bit description 164Table 153. External Match Register (TMR16B0EMR -<br>address 0x4000 C03C) bit description 165Table 154. External match control |
| Table 151. Match Control Register (TMR16B0MCR -<br>address 0x4000 C014) bit description 163Table 152. Capture Control Register (TMR16B0CCR -<br>address 0x4000 C028) bit description 164Table 153. External Match Register (TMR16B0EMR -<br>address 0x4000 C03C) bit description 165Table 154. External match control |
| Table 151. Match Control Register (TMR16B0MCR -<br>address 0x4000 C014) bit description 163Table 152. Capture Control Register (TMR16B0CCR -<br>address 0x4000 C028) bit description 164Table 153. External Match Register (TMR16B0EMR -<br>address 0x4000 C03C) bit description 165Table 154. External match control |
| Table 151. Match Control Register (TMR16B0MCR -<br>address 0x4000 C014) bit description 163Table 152. Capture Control Register (TMR16B0CCR -<br>address 0x4000 C028) bit description 164Table 153. External Match Register (TMR16B0EMR -<br>address 0x4000 C03C) bit description 165Table 154. External match control |
| Table 151. Match Control Register (TMR16B0MCR -<br>address 0x4000 C014) bit description 163Table 152. Capture Control Register (TMR16B0CCR -<br>address 0x4000 C028) bit description 164Table 153. External Match Register (TMR16B0EMR -<br>address 0x4000 C03C) bit description 165Table 154. External match control |
| Table 151. Match Control Register (TMR16B0MCR -<br>address 0x4000 C014) bit description 163Table 152. Capture Control Register (TMR16B0CCR -<br>address 0x4000 C028) bit description 164Table 153. External Match Register (TMR16B0EMR -<br>address 0x4000 C03C) bit description 165Table 154. External match control |
| Table 151. Match Control Register (TMR16B0MCR -<br>address 0x4000 C014) bit description 163Table 152. Capture Control Register (TMR16B0CCR -<br>address 0x4000 C028) bit description 164Table 153. External Match Register (TMR16B0EMR -<br>address 0x4000 C03C) bit description 165Table 154. External match control |
| Table 151. Match Control Register (TMR16B0MCR -<br>address 0x4000 C014) bit description 163Table 152. Capture Control Register (TMR16B0CCR -<br>address 0x4000 C028) bit description 164Table 153. External Match Register (TMR16B0EMR -<br>address 0x4000 C03C) bit description 165Table 154. External match control |
| Table 151. Match Control Register (TMR16B0MCR -<br>address 0x4000 C014) bit description 163Table 152. Capture Control Register (TMR16B0CCR -<br>address 0x4000 C028) bit description 164Table 153. External Match Register (TMR16B0EMR -<br>address 0x4000 C03C) bit description 165Table 154. External match control |
| Table 151. Match Control Register (TMR16B0MCR -<br>address 0x4000 C014) bit description 163Table 152. Capture Control Register (TMR16B0CCR -<br>address 0x4000 C028) bit description 164Table 153. External Match Register (TMR16B0EMR -<br>address 0x4000 C03C) bit description 165Table 154. External match control |
| Table 151. Match Control Register (TMR16B0MCR -<br>address 0x4000 C014) bit description 163Table 152. Capture Control Register (TMR16B0CCR -<br>address 0x4000 C028) bit description 164Table 153. External Match Register (TMR16B0EMR -<br>address 0x4000 C03C) bit description 165Table 154. External match control |

## UM10415

## Chapter 22: Supplementary information

| Table 161: Timer Control Register (TMR32B0TCR - address)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x4001 4004 and TMR32B1TCR - address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0x4001 8004) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Table 162: Match Control Register (TMR32B0MCR -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| address 0x4001 4014 and TMR32B1MCR -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| address 0x4001 8014) bit description 175                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Table 163: Capture Control Register (TMR32B0CCR -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| address 0x4001 4028) bit description 176                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Table 164: External Match Register (TMR32B0EMR -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| address 0x4001 403C and TMR32B1EMR -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| address0x4001 803C) bit description 177                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Table 165. External match control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| address 0x4001 4070 and TMR32B0CTCR -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| address 0x4001 4070 and 10002011000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Table 167: PWM Control Register (TMR32B0PWMC -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0x4001 4074 and TMR32B1PWMC - 0x4001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 8074) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Table 168. Register overview: Watchdog timer (base                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| address 0x4000 4000)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Table 169: Watchdog Mode register (WDMOD -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0x4000 4000) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Table 170. Watchdog operating modes selection 186                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Table 171: Watchdog Timer Constant register (WDTC -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0x4000 4004) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Table 172: Watchdog Feed register (WDFEED -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 0x4000 4008) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Table 173: Watchdog Timer Value register (WDTV -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 0x4000 400C) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Table 174: Watchdog Timer Warning Interrupt register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| (WDWARNINT - 0x4000 4014) bit description 188                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| (WDWARNINT - 0x4000 4014) bit description 188<br>Table 175: Watchdog Timer Window register (WDWINDOW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| (WDWARNINT - 0x4000 4014) bit description 188<br>Table 175: Watchdog Timer Window register (WDWINDOW<br>- 0x4000 4018) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| (WDWARNINT - 0x4000 4014) bit description 188<br>Table 175: Watchdog Timer Window register (WDWINDOW<br>- 0x4000 4018) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| (WDWARNINT - 0x4000 4014) bit description 188<br>Table 175: Watchdog Timer Window register (WDWINDOW<br>- 0x4000 4018) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| (WDWARNINT - 0x4000 4014) bit description 188<br>Table 175: Watchdog Timer Window register (WDWINDOW<br>- 0x4000 4018) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| (WDWARNINT - 0x4000 4014) bit description 188Table 175: Watchdog Timer Window register (WDWINDOW<br>- 0x4000 4018) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| (WDWARNINT - 0x4000 4014) bit description 188Table 175: Watchdog Timer Window register (WDWINDOW<br>- 0x4000 4018) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| (WDWARNINT - 0x4000 4014) bit description 188Table 175: Watchdog Timer Window register (WDWINDOW<br>- 0x4000 4018) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| (WDWARNINT - 0x4000 4014) bit description 188Table 175: Watchdog Timer Window register (WDWINDOW<br>- 0x4000 4018) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| (WDWARNINT - 0x4000 4014) bit description 188<br>Table 175: Watchdog Timer Window register (WDWINDOW<br>- 0x4000 4018) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| (WDWARNINT - 0x4000 4014) bit description 188Table 175: Watchdog Timer Window register (WDWINDOW<br>- 0x4000 4018) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| (WDWARNINT - 0x4000 4014) bit description 188Table 175: Watchdog Timer Window register (WDWINDOW<br>- 0x4000 4018) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| (WDWARNINT - 0x4000 4014) bit description 188Table 175: Watchdog Timer Window register (WDWINDOW<br>- 0x4000 4018) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| (WDWARNINT - 0x4000 4014) bit description 188<br>Table 175: Watchdog Timer Window register (WDWINDOW<br>- 0x4000 4018) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| <ul> <li>(WDWARNINT - 0x4000 4014) bit description 188</li> <li>Table 175: Watchdog Timer Window register (WDWINDOW <ul> <li>0x4000 4018) bit description</li> <li>188</li> </ul> </li> <li>Table 176. set_pll routine</li> <li>191</li> <li>Table 177. set_power routine</li> <li>196</li> <li>Table 178. Register overview: SysTick timer (base address <ul> <li>0xE000 E000)</li> <li>199</li> </ul> </li> <li>Table 179. SysTick Timer Control and status register <ul> <li>(SYST_CSR - 0xE000 E010) bit description .200</li> </ul> </li> <li>Table 180. System Timer Reload value register (SYST_RVR <ul> <li>0xE000 E014) bit description</li> <li>200</li> </ul> </li> <li>Table 181. System Timer Current value register (SYST_CVR <ul> <li>0xE000 E018) bit description</li> <li>200</li> </ul> </li> <li>Table 182. System Timer Calibration value register <ul> <li>(SYST_CALIB - 0xE000 E01C) bit description</li> <li>201</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| <ul> <li>(WDWARNINT - 0x4000 4014) bit description 188</li> <li>Table 175: Watchdog Timer Window register (WDWINDOW <ul> <li>0x4000 4018) bit description</li> <li>188</li> </ul> </li> <li>Table 176. set_pll routine</li> <li>191</li> <li>Table 177. set_power routine</li> <li>196</li> <li>Table 178. Register overview: SysTick timer (base address 0xE000 E000)</li> <li>199</li> <li>Table 179. SysTick Timer Control and status register <ul> <li>(SYST_CSR - 0xE000 E010) bit description</li> <li>200</li> </ul> </li> <li>Table 180. System Timer Reload value register (SYST_RVR <ul> <li>0xE000 E014) bit description</li> <li>200</li> </ul> </li> <li>Table 181. System Timer Current value register (SYST_CVR <ul> <li>0xE000 E018) bit description</li> <li>200</li> </ul> </li> <li>Table 182. System Timer Calibration value register <ul> <li>(SYST_CALIB - 0xE000 E010) bit description</li> <li>201</li> </ul> </li> <li>Table 183. Serial Wire Debug pin description</li> <li>203</li> <li>Table 184. Metrology Engine configuration parameters</li> <li>207</li> </ul>                                                                                                                                                                                                                                                                                                                         |
| <ul> <li>(WDWARNINT - 0x4000 4014) bit description 188</li> <li>Table 175: Watchdog Timer Window register (WDWINDOW <ul> <li>0x4000 4018) bit description</li> <li>188</li> </ul> </li> <li>Table 176. set_pll routine</li> <li>191</li> <li>Table 177. set_power routine</li> <li>196</li> <li>Table 178. Register overview: SysTick timer (base address 0xE000 E000)</li> <li>199</li> <li>Table 179. SysTick Timer Control and status register <ul> <li>(SYST_CSR - 0xE000 E010) bit description</li> <li>200</li> </ul> </li> <li>Table 180. System Timer Reload value register (SYST_RVR <ul> <li>0xE000 E014) bit description</li> <li>200</li> </ul> </li> <li>Table 181. System Timer Current value register (SYST_CVR <ul> <li>0xE000 E018) bit description</li> <li>200</li> </ul> </li> <li>Table 182. System Timer Calibration value register <ul> <li>(SYST_CALIB - 0xE000 E010) bit description</li> <li>201</li> </ul> </li> <li>Table 183. Serial Wire Debug pin description</li> <li>203</li> <li>Table 184. Metrology Engine configuration parameters</li> <li>207</li> <li>Table 185. Metrology result class structure</li> </ul>                                                                                                                                                                                                                                                                    |
| (WDWARNINT - 0x4000 4014) bit description 188Table 175: Watchdog Timer Window register (WDWINDOW<br>- 0x4000 4018) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| (WDWARNINT - 0x4000 4014) bit description 188Table 175: Watchdog Timer Window register (WDWINDOW<br>- 0x4000 4018) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| (WDWARNINT - 0x4000 4014) bit description 188Table 175: Watchdog Timer Window register (WDWINDOW<br>- 0x4000 4018) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| <ul> <li>(WDWARNINT - 0x4000 4014) bit description 188</li> <li>Table 175: Watchdog Timer Window register (WDWINDOW <ul> <li>0x4000 4018) bit description</li> <li>188</li> </ul> </li> <li>Table 176. set_pll routine</li> <li>191</li> <li>Table 177. set_power routine</li> <li>196</li> <li>Table 178. Register overview: SysTick timer (base address 0xE000 E000)</li> <li>199</li> <li>Table 179. SysTick Timer Control and status register <ul> <li>(SYST_CSR - 0xE000 E010) bit description</li> <li>200</li> </ul> </li> <li>Table 180. System Timer Reload value register (SYST_RVR <ul> <li>0xE000 E014) bit description</li> <li>200</li> </ul> </li> <li>Table 181. System Timer Current value register (SYST_CVR <ul> <li>0xE000 E018) bit description</li> <li>200</li> </ul> </li> <li>Table 182. System Timer Calibration value register <ul> <li>(SYST_CALIB - 0xE000 E01C) bit description</li> <li>201</li> </ul> </li> <li>Table 183. Serial Wire Debug pin description</li> <li>203</li> <li>Table 184. Metrology Engine configuration parameters</li> <li>207</li> <li>Table 185. Metrology result class structure</li> <li>219</li> <li>Table 187. Code Read Protection options</li> <li>220</li> </ul>                                                                                                                                                                                         |
| <ul> <li>(WDWARNINT - 0x4000 4014) bit description 188</li> <li>Table 175: Watchdog Timer Window register (WDWINDOW <ul> <li>0x4000 4018) bit description</li> <li>188</li> </ul> </li> <li>Table 176. set_pll routine</li> <li>191</li> <li>Table 177. set_power routine</li> <li>196</li> <li>Table 178. Register overview: SysTick timer (base address 0xE000 E000)</li> <li>199</li> <li>Table 179. SysTick Timer Control and status register <ul> <li>(SYST_CSR - 0xE000 E010) bit description .200</li> </ul> </li> <li>Table 180. System Timer Reload value register (SYST_RVR <ul> <li>0xE000 E014) bit description .200</li> </ul> </li> <li>Table 181. System Timer Current value register (SYST_CVR <ul> <li>0xE000 E018) bit description .200</li> </ul> </li> <li>Table 182. System Timer Calibration value register <ul> <li>(SYST_CALIB - 0xE000 E01C) bit description.203</li> </ul> </li> <li>Table 183. Serial Wire Debug pin description .203</li> <li>Table 184. Metrology Engine configuration parameters .207</li> <li>Table 185. Metrology result class structure .215</li> <li>Table 186. Flash sector configuration .220</li> <li>Table 187. Code Read Protection options.220</li> <li>Table 188. Code Read Protection hardware/software <ul> <li>interaction .220</li> </ul> </li> </ul>                                                                                                      |
| <ul> <li>(WDWARNINT - 0x4000 4014) bit description 188</li> <li>Table 175: Watchdog Timer Window register (WDWINDOW <ul> <li>0x4000 4018) bit description</li> <li>188</li> </ul> </li> <li>Table 176. set_pll routine</li> <li>191</li> <li>Table 177. set_power routine</li> <li>196</li> <li>Table 178. Register overview: SysTick timer (base address 0xE000 E000)</li> <li>199</li> <li>Table 179. SysTick Timer Control and status register <ul> <li>(SYST_CSR - 0xE000 E010) bit description .200</li> </ul> </li> <li>Table 180. System Timer Reload value register (SYST_RVR <ul> <li>0xE000 E014) bit description</li> <li>200</li> </ul> </li> <li>Table 181. System Timer Current value register (SYST_CVR <ul> <li>0xE000 E018) bit description</li> <li>200</li> </ul> </li> <li>Table 182. System Timer Calibration value register <ul> <li>(SYST_CALIB - 0xE000 E01C) bit description</li> <li>201</li> </ul> </li> <li>Table 183. Serial Wire Debug pin description</li> <li>203</li> <li>Table 184. Metrology Engine configuration parameters .207</li> <li>Table 185. Metrology result class structure</li> <li>219</li> <li>Table 187. Code Read Protection options</li> <li>220</li> <li>Table 188. Code Read Protection hardware/software <ul> <li>interaction</li> <li>220</li> </ul> </li> </ul>                                                                                                |
| <ul> <li>(WDWARNINT - 0x4000 4014) bit description 188</li> <li>Table 175: Watchdog Timer Window register (WDWINDOW <ul> <li>0x4000 4018) bit description</li> <li>188</li> </ul> </li> <li>Table 176. set_pll routine</li> <li>191</li> <li>Table 177. set_power routine</li> <li>196</li> <li>Table 178. Register overview: SysTick timer (base address 0xE000 E000)</li> <li>199</li> <li>Table 179. SysTick Timer Control and status register <ul> <li>(SYST_CSR - 0xE000 E010) bit description .200</li> </ul> </li> <li>Table 180. System Timer Reload value register (SYST_RVR <ul> <li>0xE000 E014) bit description .200</li> </ul> </li> <li>Table 181. System Timer Current value register (SYST_CVR <ul> <li>0xE000 E018) bit description .200</li> </ul> </li> <li>Table 182. System Timer Calibration value register <ul> <li>(SYST_CALIB - 0xE000 E01C) bit description201</li> </ul> </li> <li>Table 183. Serial Wire Debug pin description .203</li> <li>Table 184. Metrology result class structure .215</li> <li>Table 185. Metrology result class structure .215</li> <li>Table 186. Flash sector configuration parameters .207</li> <li>Table 187. Code Read Protection options.220</li> <li>Table 188. Code Read Protection hardware/software interaction .220</li> <li>Table 189. ISP commands allowed for different CRP levels .221</li> <li>Table 190. UART ISP command summary .223</li> </ul> |
| <ul> <li>(WDWARNINT - 0x4000 4014) bit description 188</li> <li>Table 175: Watchdog Timer Window register (WDWINDOW <ul> <li>0x4000 4018) bit description</li> <li>188</li> </ul> </li> <li>Table 176. set_pll routine</li> <li>191</li> <li>Table 177. set_power routine</li> <li>196</li> <li>Table 178. Register overview: SysTick timer (base address 0xE000 E000)</li> <li>199</li> <li>Table 179. SysTick Timer Control and status register <ul> <li>(SYST_CSR - 0xE000 E010) bit description .200</li> </ul> </li> <li>Table 180. System Timer Reload value register (SYST_RVR <ul> <li>0xE000 E014) bit description</li> <li>200</li> </ul> </li> <li>Table 181. System Timer Current value register (SYST_CVR <ul> <li>0xE000 E018) bit description</li> <li>200</li> </ul> </li> <li>Table 182. System Timer Calibration value register <ul> <li>(SYST_CALIB - 0xE000 E01C) bit description</li> <li>201</li> </ul> </li> <li>Table 183. Serial Wire Debug pin description</li> <li>203</li> <li>Table 184. Metrology Engine configuration parameters .207</li> <li>Table 185. Metrology result class structure</li> <li>219</li> <li>Table 187. Code Read Protection options</li> <li>220</li> <li>Table 188. Code Read Protection hardware/software <ul> <li>interaction</li> <li>220</li> </ul> </li> </ul>                                                                                                |

| Table 193. UART ISP Echo command224Table 194. UART ISP Write to RAM command225                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Table 195. UART ISP Read Memory command 225         Table 195. UART ISP Read Memory command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Table 196. UART ISP Prepare sector(s) for write operation           command         226                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Table 197. UART ISP Copy command 226                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Table 198. UART ISP Go command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Table 199. UART ISP Erase sector command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Table 200. UART ISP Blank check sector command 228                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Table 201. UART ISP Read Part Identification command228                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Table 202. EM773 part identification numbers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Table 203. UART ISP Read Boot Code version number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Table 204. UART ISP Compare command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Table 205. UART ISP ReadUID command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Table 206. UART ISP Return Codes Summary       229         Table 207. IAB Command Summary       221                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Table 207. IAP Command Summary       231         Table 202. IAP Descent as star(a) for write an area for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Table 208. IAP Prepare sector(s) for write operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Table 209. IAP Copy RAM to flash command.       233         Table 240. IAP Excess Sector(s) command.       222                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Table 210. IAP Erase Sector(s) command       233         Table 244. IAP Plank sharehoustor(s) command       224                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Table 211. IAP Blank check sector(s) command 234                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Table 212. IAP Read Part Identification command 234                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Table 213. IAP Read Boot Code version number command                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 234                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Table 214. IAP Compare command   235                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Table 215. IAP Reinvoke ISP   235                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Table 216. IAP ReadUID command    235                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Table 217. IAP Status Codes Summary 236                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Table 218. Memory mapping in debug mode 236                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Table 218. Memory mapping in debug mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Table 218. Memory mapping in debug mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Table 218. Memory mapping in debug mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Table 218. Memory mapping in debug mode236Table 219. Flash configuration register (FLASHCFG,<br>address 0x4003 C010) bit description237Table 220. Serial Wire Debug pin description238Table 221. Summary of processor mode and stack use                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Table 218. Memory mapping in debug mode236Table 219. Flash configuration register (FLASHCFG,<br>address 0x4003 C010) bit description237Table 220. Serial Wire Debug pin description238Table 221. Summary of processor mode and stack use<br>options242                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Table 218. Memory mapping in debug mode236Table 219. Flash configuration register (FLASHCFG,<br>address 0x4003 C010) bit description237Table 220. Serial Wire Debug pin description238Table 221. Summary of processor mode and stack use<br>options242Table 222. Core register set summary243                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Table 218. Memory mapping in debug mode       236         Table 219. Flash configuration register (FLASHCFG, address 0x4003 C010) bit description       237         Table 220. Serial Wire Debug pin description       238         Table 221. Summary of processor mode and stack use options       242         Table 222. Core register set summary       243         Table 223. PSR register combinations       244                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Table 218. Memory mapping in debug mode236Table 219. Flash configuration register (FLASHCFG,<br>address 0x4003 C010) bit description237Table 220. Serial Wire Debug pin description238Table 221. Summary of processor mode and stack use<br>options242Table 222. Core register set summary243                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Table 218. Memory mapping in debug mode       236         Table 219. Flash configuration register (FLASHCFG,<br>address 0x4003 C010) bit description       237         Table 220. Serial Wire Debug pin description       238         Table 221. Summary of processor mode and stack use<br>options       242         Table 222. Core register set summary       243         Table 223. PSR register combinations       244         Table 224. APSR bit assignments       245         Table 225. IPSR bit assignments       245                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Table 218. Memory mapping in debug mode       236         Table 219. Flash configuration register (FLASHCFG, address 0x4003 C010) bit description       237         Table 220. Serial Wire Debug pin description       238         Table 221. Summary of processor mode and stack use options       242         Table 222. Core register set summary       243         Table 223. PSR register combinations       244         Table 224. APSR bit assignments       245                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Table 218. Memory mapping in debug mode       236         Table 219. Flash configuration register (FLASHCFG,<br>address 0x4003 C010) bit description       237         Table 220. Serial Wire Debug pin description       238         Table 221. Summary of processor mode and stack use<br>options       242         Table 222. Core register set summary       243         Table 223. PSR register combinations       244         Table 224. APSR bit assignments       245         Table 225. IPSR bit assignments       245                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Table 218. Memory mapping in debug mode       236         Table 219. Flash configuration register (FLASHCFG,<br>address 0x4003 C010) bit description       237         Table 220. Serial Wire Debug pin description       238         Table 221. Summary of processor mode and stack use<br>options       242         Table 223. PSR register set summary       243         Table 224. APSR bit assignments       245         Table 225. IPSR bit assignments       245         Table 226. EPSR bit assignments       246                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Table 218. Memory mapping in debug mode       236         Table 219. Flash configuration register (FLASHCFG, address 0x4003 C010) bit description       237         Table 220. Serial Wire Debug pin description       238         Table 221. Summary of processor mode and stack use options       242         Table 223. PSR register set summary       243         Table 224. APSR bit assignments       245         Table 225. IPSR bit assignments       245         Table 226. EPSR bit assignments       246         Table 227. PRIMASK register bit assignments       246         Table 228. CONTROL register bit assignments       247                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Table 218. Memory mapping in debug mode236Table 219. Flash configuration register (FLASHCFG,<br>address 0x4003 C010) bit description237Table 220. Serial Wire Debug pin description238Table 221. Summary of processor mode and stack use<br>options242Table 222. Core register set summary243Table 223. PSR register combinations244Table 224. APSR bit assignments245Table 225. IPSR bit assignments245Table 226. EPSR bit assignments246Table 227. PRIMASK register bit assignments246Table 228. CONTROL register bit assignments247Table 229. Memory access behavior251                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Table 218. Memory mapping in debug mode       236         Table 219. Flash configuration register (FLASHCFG,<br>address 0x4003 C010) bit description       237         Table 220. Serial Wire Debug pin description       238         Table 221. Summary of processor mode and stack use<br>options       242         Table 222. Core register set summary       243         Table 223. PSR register combinations       244         Table 224. APSR bit assignments       245         Table 225. IPSR bit assignments       245         Table 226. EPSR bit assignments       246         Table 227. PRIMASK register bit assignments       246         Table 228. CONTROL register bit assignments       247         Table 229. Memory access behavior       251         Table 230. Properties of different exception types       253                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Table 218. Memory mapping in debug mode236Table 219. Flash configuration register (FLASHCFG,<br>address 0x4003 C010) bit description237Table 220. Serial Wire Debug pin description238Table 221. Summary of processor mode and stack use<br>options242Table 222. Core register set summary243Table 223. PSR register combinations244Table 224. APSR bit assignments245Table 225. IPSR bit assignments245Table 226. EPSR bit assignments246Table 227. PRIMASK register bit assignments246Table 228. CONTROL register bit assignments247Table 229. Memory access behavior251                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Table 218. Memory mapping in debug mode236Table 219. Flash configuration register (FLASHCFG,<br>address 0x4003 C010) bit description237Table 220. Serial Wire Debug pin description238Table 221. Summary of processor mode and stack use<br>options242Table 222. Core register set summary243Table 223. PSR register combinations244Table 224. APSR bit assignments245Table 225. IPSR bit assignments245Table 226. EPSR bit assignments246Table 227. PRIMASK register bit assignments246Table 228. CONTROL register bit assignments247Table 230. Properties of different exception types253Table 231. Exception return behavior258Table 232. Cortex-M0 instructions261                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Table 218. Memory mapping in debug mode236Table 219. Flash configuration register (FLASHCFG,<br>address 0x4003 C010) bit description237Table 220. Serial Wire Debug pin description238Table 221. Summary of processor mode and stack use<br>options242Table 222. Core register set summary243Table 223. PSR register combinations244Table 224. APSR bit assignments245Table 225. IPSR bit assignments246Table 226. EPSR bit assignments246Table 227. PRIMASK register bit assignments246Table 228. CONTROL register bit assignments247Table 230. Properties of different exception types253Table 231. Exception return behavior258Table 232. Cortex-M0 instructions261Table 233. CMSIS intrinsic functions to generate some                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Table 218. Memory mapping in debug mode236Table 219. Flash configuration register (FLASHCFG,<br>address 0x4003 C010) bit description237Table 220. Serial Wire Debug pin description238Table 221. Summary of processor mode and stack use<br>options242Table 222. Core register set summary243Table 223. PSR register combinations244Table 224. APSR bit assignments245Table 225. IPSR bit assignments245Table 226. EPSR bit assignments246Table 227. PRIMASK register bit assignments246Table 228. CONTROL register bit assignments247Table 230. Properties of different exception types253Table 231. Exception return behavior258Table 232. Cortex-M0 instructions261Table 233. CMSIS intrinsic functions to generate some<br>Cortex-M0 instructions262                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Table 218. Memory mapping in debug mode236Table 219. Flash configuration register (FLASHCFG,<br>address 0x4003 C010) bit description237Table 220. Serial Wire Debug pin description238Table 221. Summary of processor mode and stack use<br>options242Table 222. Core register set summary243Table 223. PSR register combinations244Table 224. APSR bit assignments245Table 225. IPSR bit assignments246Table 226. EPSR bit assignments246Table 227. PRIMASK register bit assignments246Table 228. CONTROL register bit assignments247Table 230. Properties of different exception types253Table 231. Exception return behavior258Table 232. Cortex-M0 instructions261Table 233. CMSIS intrinsic functions to generate some                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Table 218. Memory mapping in debug mode236Table 219. Flash configuration register (FLASHCFG,<br>address 0x4003 C010) bit description237Table 220. Serial Wire Debug pin description238Table 221. Summary of processor mode and stack use<br>options242Table 222. Core register set summary243Table 223. PSR register combinations244Table 224. APSR bit assignments245Table 225. IPSR bit assignments245Table 226. EPSR bit assignments246Table 227. PRIMASK register bit assignments246Table 228. CONTROL register bit assignments247Table 230. Properties of different exception types253Table 231. Exception return behavior258Table 232. Cortex-M0 instructions261Table 233. CMSIS intrinsic functions to generate some<br>Cortex-M0 instructions262Table 234. insic functions to access the special registers262                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Table 218. Memory mapping in debug mode       236         Table 219. Flash configuration register (FLASHCFG, address 0x4003 C010) bit description       237         Table 220. Serial Wire Debug pin description       238         Table 221. Summary of processor mode and stack use options       242         Table 222. Core register set summary       243         Table 223. PSR register combinations       244         Table 224. APSR bit assignments       245         Table 225. IPSR bit assignments       245         Table 226. EPSR bit assignments       246         Table 227. PRIMASK register bit assignments       246         Table 228. CONTROL register bit assignments       247         Table 230. Properties of different exception types       253         Table 231. Exception return behavior       258         Table 232. Cortex-M0 instructions       261         Table 233. CMSIS intrinsic functions to generate some Cortex-M0 instructions       262         Table 234. insic functions to access the special registers       263         Table 235. Condition code suffixes       268                                                                                                                                                                                                                                            |
| Table 218. Memory mapping in debug mode       236         Table 219. Flash configuration register (FLASHCFG, address 0x4003 C010) bit description       237         Table 220. Serial Wire Debug pin description       238         Table 221. Summary of processor mode and stack use options       242         Table 222. Core register set summary       243         Table 223. PSR register combinations       244         Table 224. APSR bit assignments       245         Table 225. IPSR bit assignments       245         Table 226. EPSR bit assignments       246         Table 227. PRIMASK register bit assignments       246         Table 228. CONTROL register bit assignments       247         Table 230. Properties of different exception types       253         Table 231. Exception return behavior       258         Table 232. Cortex-M0 instructions       261         Table 233. CMSIS intrinsic functions to generate some Cortex-M0 instructions       262         Table 234. insic functions to access the special registers       263         Table 235. Condition code suffixes       268         Table 236. Access instructions       268                                                                                                                                                                                           |
| Table 218. Memory mapping in debug mode       236         Table 219. Flash configuration register (FLASHCFG, address 0x4003 C010) bit description       237         Table 220. Serial Wire Debug pin description       238         Table 221. Summary of processor mode and stack use options       242         Table 222. Core register set summary       243         Table 223. PSR register combinations       244         Table 224. APSR bit assignments       245         Table 225. IPSR bit assignments       245         Table 226. EPSR bit assignments       246         Table 227. PRIMASK register bit assignments       246         Table 228. CONTROL register bit assignments       247         Table 230. Properties of different exception types       253         Table 231. Exception return behavior       258         Table 232. Cortex-M0 instructions       261         Table 233. CMSIS intrinsic functions to generate some Cortex-M0 instructions       262         Table 234. insic functions to access the special registers       263         Table 235. Condition code suffixes       268         Table 236. Access instructions       268         Table 237. Data processing instructions       274                                                                                                                                 |
| Table 218. Memory mapping in debug mode       236         Table 219. Flash configuration register (FLASHCFG, address 0x4003 C010) bit description       237         Table 220. Serial Wire Debug pin description       238         Table 221. Summary of processor mode and stack use options       242         Table 222. Core register set summary       243         Table 223. PSR register combinations       244         Table 224. APSR bit assignments       245         Table 225. IPSR bit assignments       245         Table 226. EPSR bit assignments       246         Table 227. PRIMASK register bit assignments       246         Table 228. CONTROL register bit assignments       247         Table 230. Properties of different exception types       253         Table 231. Exception return behavior       253         Table 232. Cortex-M0 instructions       261         Table 233. CMSIS intrinsic functions to generate some Cortex-M0 instructions       262         Table 234. insic functions to access the special registers       263         Table 235. Condition code suffixes       268         Table 236. Access instructions       268         Table 237. Data processing instructions       274         Table 238. ADC, ADD, RSB, SBC and SUB operand       274                                                                 |
| Table 218. Memory mapping in debug mode       236         Table 219. Flash configuration register (FLASHCFG, address 0x4003 C010) bit description       237         Table 220. Serial Wire Debug pin description       238         Table 221. Summary of processor mode and stack use options       242         Table 222. Core register set summary       243         Table 223. PSR register combinations       244         Table 224. APSR bit assignments       245         Table 225. IPSR bit assignments       245         Table 226. EPSR bit assignments       246         Table 227. PRIMASK register bit assignments       246         Table 228. CONTROL register bit assignments       247         Table 230. Properties of different exception types       253         Table 230. Properties of different exception types       253         Table 231. Exception return behavior       258         Table 232. Cortex-M0 instructions       261         Table 233. CMSIS intrinsic functions to generate some Cortex-M0 instructions       262         Table 234. insic functions to access the special registers       263         Table 235. Condition code suffixes       268         Table 236. Access instructions       268         Table 237. Data processing instructions       274         Table 238. ADC, ADD, RSB, SBC and SUB operand rest |
| Table 218. Memory mapping in debug mode       236         Table 219. Flash configuration register (FLASHCFG, address 0x4003 C010) bit description       237         Table 220. Serial Wire Debug pin description       238         Table 221. Summary of processor mode and stack use options       242         Table 223. PSR register set summary       243         Table 224. APSR bit assignments       245         Table 225. IPSR bit assignments       245         Table 226. EPSR bit assignments       246         Table 227. PRIMASK register bit assignments       246         Table 228. CONTROL register bit assignments       247         Table 230. Properties of different exception types       253         Table 231. Exception return behavior       258         Table 232. Cortex-M0 instructions       261         Table 233. CMSIS intrinsic functions to generate some Cortex-M0 instructions       262         Table 234. insic functions to access the special registers       263         Table 235. Condition code suffixes       268         Table 236. Access instructions       268         Table 237. Data processing instructions       274         Table 238. ADC, ADD, RSB, SBC and SUB operand restrictions       274         Table 239. Branch and control instructions       283                                               |
| Table 218. Memory mapping in debug mode       236         Table 219. Flash configuration register (FLASHCFG, address 0x4003 C010) bit description       237         Table 220. Serial Wire Debug pin description       238         Table 221. Summary of processor mode and stack use options       242         Table 222. Core register set summary       243         Table 223. PSR register combinations       244         Table 224. APSR bit assignments       245         Table 225. IPSR bit assignments       245         Table 226. EPSR bit assignments       246         Table 227. PRIMASK register bit assignments       246         Table 228. CONTROL register bit assignments       247         Table 230. Properties of different exception types       253         Table 230. Properties of different exception types       253         Table 231. Exception return behavior       258         Table 232. Cortex-M0 instructions       261         Table 233. CMSIS intrinsic functions to generate some Cortex-M0 instructions       262         Table 234. insic functions to access the special registers       263         Table 235. Condition code suffixes       268         Table 236. Access instructions       268         Table 237. Data processing instructions       274         Table 238. ADC, ADD, RSB, SBC and SUB operand rest |

| Table 242. Core peripheral register regions.292Table 243. NVIC register summary.293Table 244. CMISIS access NVIC functions.293Table 245. ISER bit assignments.294Table 246. ICER bit assignments.294Table 247. ISPR bit assignments.294Table 248. ICPR bit assignments.295Table 249. IPR bit assignments.295Table 250. CMSIS functions for NVIC control.297Table 251. Summary of the SCB registers.298Table 252. CPUID register bit assignments.299Table 253. ICSR bit assignments.299Table 254. AIRCR bit assignments.301Table 255. SCR bit assignments.302Table 257. System fault handler priority fields.303Table 259. SHPR3 register bit assignments.303Table 260. System timer registers summary.303Table 261. SYST_CSR bit assignments.304 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Table 262. SYST_RVR bit assignments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Table 263. SYST_CVR bit assignments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Table 264. SYST_CALIB register bit assignments        305                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Table 265. Cortex M0- instruction summary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Table 266. Abbreviations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

## 22.5 Figures

| Fig 1.<br>Fig 2.<br>Fig 3.<br>Fig 4.<br>Fig 5.<br>Fig 6.<br>Fig 7.<br>Fig 8. | EM773 block diagram.5EM773 memory map.8EM773 CGU block diagram.10Start-up timing.31System PLL block diagram.37Standard I/O pin configuration.44Pin configuration HVQFN 33 package.65Masked write operation to the GPIODATA register.74 |
|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Fig 9.                                                                       | Masked read operation                                                                                                                                                                                                                  |
| Fig 10.                                                                      | Auto-RTS Functional Timing                                                                                                                                                                                                             |
| Fig 11.                                                                      | Auto-CTS Functional Timing                                                                                                                                                                                                             |
| Fig 12.                                                                      | Auto-baud a) mode 0 and b) mode 1 waveform .92                                                                                                                                                                                         |
| Fig 13.                                                                      | Algorithm for setting UART dividers                                                                                                                                                                                                    |
| Fig 14.                                                                      | UART block diagram                                                                                                                                                                                                                     |
| Fig 15.                                                                      | I <sup>2</sup> C-bus configuration                                                                                                                                                                                                     |
| Fig 16.<br>Fig 17.                                                           | Format in the Master Transmitter mode112<br>Format of Master Receiver mode113                                                                                                                                                          |
| Fig 17.                                                                      | A Master Receiver switches to Master Transmitter                                                                                                                                                                                       |
| 1 lg 10.                                                                     | after sending Repeated START                                                                                                                                                                                                           |
| Fig 19.                                                                      | Format of Slave Receiver mode                                                                                                                                                                                                          |
| Fig 20.                                                                      | Format of Slave Transmitter mode                                                                                                                                                                                                       |
| Fig 21.                                                                      | I <sup>2</sup> C serial interface block diagram115                                                                                                                                                                                     |
| Fig 22.                                                                      | Arbitration procedure                                                                                                                                                                                                                  |
| Fig 23.                                                                      | Serial clock synchronization                                                                                                                                                                                                           |
| Fig 24.                                                                      | Format and states in the Master Transmitter mode.<br>122                                                                                                                                                                               |
| Fig 25.                                                                      | Format and states in the Master Receiver mode<br>125                                                                                                                                                                                   |
| Fig 26.                                                                      | Format and states in the Slave Receiver mode .129                                                                                                                                                                                      |
| Fig 27.                                                                      | Format and states in the Slave Transmitter mode<br>132                                                                                                                                                                                 |
| Fig 28.                                                                      | Simultaneous Repeated START conditions from two masters                                                                                                                                                                                |
| Fig 29.                                                                      | Forced access to a busy I <sup>2</sup> C-bus                                                                                                                                                                                           |
| Fig 30.                                                                      | Recovering from a bus obstruction caused by a                                                                                                                                                                                          |
|                                                                              | LOW level on SDA135                                                                                                                                                                                                                    |
| Fig 31.                                                                      | Texas Instruments Synchronous Serial Frame<br>Format: a) Single and b) Continuous/back-to-back                                                                                                                                         |
|                                                                              | Two Frames Transfer152                                                                                                                                                                                                                 |
| Fig 32.                                                                      | SPI frame format with CPOL=0 and CPHA=0 (a)                                                                                                                                                                                            |
|                                                                              | Single and b) Continuous Transfer)153                                                                                                                                                                                                  |
| Fig 33.                                                                      | SPI frame format with CPOL=0 and CPHA=1154                                                                                                                                                                                             |
| Fig 34.                                                                      | SPI frame format with CPOL = 1 and CPHA = 0 (a)                                                                                                                                                                                        |
| Fig 35.                                                                      | Single and b) Continuous Transfer)155<br>SPI Frame Format with CPOL = 1 and CPHA = 1                                                                                                                                                   |
| Eig 26                                                                       | 156<br>Microwire frome formet (single transfer) 157                                                                                                                                                                                    |
| Fig 36.<br>Fig 37.                                                           | Microwire frame format (single transfer)                                                                                                                                                                                               |
| Fig 38.                                                                      | Microwire frame format (continuos transfers) 157<br>Microwire frame format setup and hold details . 158                                                                                                                                |
| Fig 39.                                                                      | Sample PWM waveforms with a PWM cycle length                                                                                                                                                                                           |
| i ig 33.                                                                     | of 100 (selected by MR3) and MAT3:0 enabled as                                                                                                                                                                                         |
| Fig 40.                                                                      | PWM outputs by the PWCON register                                                                                                                                                                                                      |
| Fig 41.                                                                      | interrupt and reset on match are enabled 168<br>A timer cycle in which PR=2, MRx=6, and both                                                                                                                                           |
| UM10415                                                                      | All information provided in this docu                                                                                                                                                                                                  |

|         | interrupt and stop on match are enabled 168       |
|---------|---------------------------------------------------|
| Fig 42. | 16-bit counter/timer block diagram 169            |
| Fig 43. | Sample PWM waveforms with a PWM cycle length      |
|         | of 100 (selected by MR3) and MAT3:0 enabled as    |
|         | PWM outputs by the PWCON register 180             |
| Fig 44. | A timer cycle in which PR=2, MRx=6, and both      |
|         | interrupt and reset on match are enabled 180      |
| Fig 45. | A timer cycle in which PR=2, MRx=6, and both      |
|         | interrupt and stop on match are enabled 180       |
| Fig 46. | 32-bit counter/timer block diagram 181            |
| Fig 47. | Windowed Watchdog Timer (WWDT) block diagram      |
|         | 184                                               |
| Fig 48. | Early Watchdog Feed with Windowed Mode            |
|         | Enabled                                           |
| Fig 49. | Correct Watchdog Feed with Windowed Mode          |
|         | Enabled                                           |
| Fig 50. | Watchdog Warning Interrupt                        |
| Fig 51. | Power profiles pointer structure                  |
| Fig 52. | Power profiles usage                              |
| Fig 53. | EM773 clock configuration for power API use . 195 |
| Fig 54. | System tick timer block diagram 198               |
| Fig 55. | EM773 with external measurement circuitry         |
|         | connected to Metrology Engine                     |
| Fig 56. | EM773 calibration measurements setup209           |
| Fig 57. | Boot process flowchart                            |
| Fig 58. | IAP parameter passing 232                         |
| Fig 59. | Cortex-M0 implementation                          |
| Fig 60. | Processor core register set                       |
| Fig 61. | APSR, IPSR, EPSR register bit assignments . 244   |
| Fig 62. | Generic ARM Cortex-M0 memory map249               |
| Fig 63. | Memory ordering restrictions                      |
| Fig 64. | Little-endian format                              |
| Fig 65. | Vector table                                      |
| Fig 66. | Exception entry stack contents                    |
| Fig 67. | ASR #3                                            |
| Fig 68. | LSR #3                                            |
| Fig 69. | LSL #3                                            |
| Fig 70. | ROR #3                                            |
| Fig 71. | IPR register                                      |

## 22.6 Contents

#### **Chapter 1: Introductory information**

| 1.1 | Introduction 3         |
|-----|------------------------|
| 1.2 | Features 3             |
| 1.3 | Ordering information 4 |

#### Chapter 2: EM773 Memory mapping

| 2.1 | Memory map | 7 |
|-----|------------|---|
|-----|------------|---|

## Chapter 3: EM773 C\_CAN

| 3.1    | Introduction                                          |
|--------|-------------------------------------------------------|
| 3.2    | Pin description 9                                     |
| 3.3    | Clocking and power control                            |
| 3.4    | Register description 10                               |
| 3.4.1  | System memory remap register                          |
| 3.4.2  | Peripheral reset control register                     |
| 3.4.3  | System PLL control register 13                        |
| 3.4.4  | System PLL status register                            |
| 3.4.5  | System oscillator control register                    |
| 3.4.6  | Watchdog oscillator control register 14               |
| 3.4.7  | Internal resonant crystal control register 15         |
| 3.4.8  | System reset status register 16                       |
| 3.4.9  | System PLL clock source select register 16            |
| 3.4.10 | System PLL clock source update enable register.<br>17 |
| 3.4.11 | Main clock source select register 17                  |
| 3.4.12 | Main clock source update enable register 17           |
| 3.4.13 | System AHB clock divider register 18                  |
| 3.4.14 | System AHB clock control register                     |
| 3.4.15 | SPI0 clock divider register                           |
| 3.4.16 | UART clock divider register 20                        |
| 3.4.17 | WDT clock source select register 20                   |
| 3.4.18 | WDT clock source update enable register 21            |
| 3.4.19 | WDT clock divider register 21                         |
| 3.4.20 | CLKOUT clock source select register 21                |
| 3.4.21 | CLKOUT clock source update enable register 22         |
| 3.4.22 | CLKOUT clock divider register                         |
| 3.4.23 | POR captured PIO status register 0 22                 |
| 3.4.24 | POR captured PIO status register 1 23                 |
| 3.4.25 | BOD control register 23                               |
| 3.4.26 | System tick counter calibration register 24           |
| 3.4.27 | Start logic edge control register 0 24                |
| 3.4.28 | Start logic signal enable register 0                  |
| 3.4.29 | Start logic reset register 0 25                       |
| 3.4.30 | Start logic status register 0 25                      |
| 3.4.31 | Deep-sleep mode configuration register 26             |

| Block diagram           | . 5 |
|-------------------------|-----|
| ARM Cortex-M0 processor | . 6 |

1.4 1.5

| 3.4.32  | Wake-up configuration register              | 27  |
|---------|---------------------------------------------|-----|
| 3.4.33  | Power-down configuration register           | 28  |
| 3.4.34  | Device ID register                          | 29  |
| 3.5     | Reset                                       | 30  |
| 3.6     | Start-up behavior                           | 30  |
| 3.7     | Brown-out detection                         | 31  |
| 3.8     | Power management                            | 31  |
| 3.8.1   | Active mode                                 | 31  |
| 3.8.1.1 | Power configuration in Active mode          | 32  |
| 3.8.2   | Sleep mode                                  | 32  |
| 3.8.2.1 | Power configuration in Sleep mode           | 32  |
| 3.8.2.2 | Programming Sleep mode                      | 32  |
| 3.8.2.3 | Wake-up from Sleep mode                     | 33  |
| 3.8.3   | Deep-sleep mode                             | 33  |
| 3.8.3.1 | Power configuration in Deep-sleep mode      | 33  |
| 3.8.3.2 | Programming Deep-sleep mode                 | 33  |
| 3.8.3.3 | Wake-up from Deep-sleep mode                | 34  |
| 3.8.4   | Deep power-down mode                        | 34  |
| 3.8.4.1 | Power configuration in Deep power-down mod  | de. |
|         | 34                                          | ~ 4 |
| 3.8.4.2 | Programming Deep power-down mode            | 34  |
| 3.8.4.3 | Wake-up from Deep power-down mode           | 35  |
| 3.9     | Deep-sleep mode details                     | 35  |
| 3.9.1   | IRC oscillator                              | 35  |
| 3.9.2   | Start logic                                 | 35  |
| 3.9.3   | Using the general purpose counter/timers to | ~~  |
|         | create a self-wake-up event                 | 36  |
| 3.10    | System PLL functional description           | 36  |
| 3.10.1  | Lock detector                               | 37  |
| 3.10.2  | Power-down control                          | 37  |
| 3.10.3  | Divider ratio programming                   | 38  |
|         |                                             |     |
|         | Feedback divider                            |     |
| 0.40.4  | Changing the divider values.                |     |
| 3.10.4  | Frequency selection                         | 38  |

#### continued >>

## UM10415

## Chapter 22: Supplementary information

| 3.10.4.1<br>3.10.4.2                    |                                                                                                                                                                             |                 | 3.11                             | Flash memory access                                                                                                                          | 39                      |
|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|
| Chapt                                   | er 4: EM773 PMU (Power Managemen                                                                                                                                            | t Uni           | t)                               |                                                                                                                                              |                         |
| <b>4.1</b><br><b>4.2</b><br>4.2.1       | Introduction         Register description         Power control register.                                                                                                   | 40              | 4.2.2<br>4.2.3<br><b>4.3</b>     | General purpose registers 0 to 3<br>General purpose register 4                                                                               | 41                      |
| Chapt                                   | er 5: EM773 Interrupt controller                                                                                                                                            |                 |                                  |                                                                                                                                              |                         |
| 5.1<br>5.2                              | Introduction                                                                                                                                                                |                 | 5.3                              | Interrupt sources                                                                                                                            | 42                      |
| Chapt                                   | er 6: EM773 I/O Configuration                                                                                                                                               |                 |                                  |                                                                                                                                              |                         |
| 6.1<br>6.2<br>6.3                       | How to read this chapter<br>Introduction<br>General description                                                                                                             | 44              | 6.3.4<br>6.3.5<br><b>6.4</b>     | I <sup>2</sup> C mode                                                                                                                        | 45                      |
| 6.3.1<br>6.3.2<br>6.3.3                 | Pin function                                                                                                                                                                | 45<br>45        | 6.4.1<br>6.4.2                   | I/O configuration registers IOCON_PIOn<br>IOCON location registers                                                                           |                         |
| Chapt                                   | er 7: EM773 Pin configuration                                                                                                                                               |                 |                                  |                                                                                                                                              |                         |
| 7.1<br>7.2<br>Chant                     | How to read this chapter<br>Pin configuration<br>er 8: EM773 General Purpose I/O (GP                                                                                        | 65              | 7.3                              | EM773 Pin description                                                                                                                        | 66                      |
| 8.1                                     | · · · · · ·                                                                                                                                                                 | -               | 0.2.6                            |                                                                                                                                              | 70                      |
| <b>8.2</b><br>8.2.1                     | How to read this chapter         Introduction         Features                                                                                                              | <b>69</b><br>69 | 8.3.6<br>8.3.7<br>8.3.8<br>8.3.9 | GPIO interrupt mask register<br>GPIO raw interrupt status register<br>GPIO masked interrupt status register<br>GPIO interrupt clear register | 72<br>73                |
| 8.3<br>8.3.1<br>8.3.2<br>8.3.3<br>8.3.4 | Register description         GPIO data register         GPIO data direction register         GPIO interrupt sense register         GPIO interrupt both edges sense register | 70<br>71<br>71  | 8.4<br>8.4.1                     | Functional description         Write/read data operation.         Write operation.         Read operation                                    | <b>73</b><br>73<br>. 73 |
| 8.3.5                                   | GPIO interrupt event register                                                                                                                                               |                 |                                  |                                                                                                                                              |                         |
| Chapt                                   | er 9: EM773 Universal Asynchronous                                                                                                                                          | Tran            | smitte                           | r (UART)                                                                                                                                     |                         |
| 9.1                                     | How to read this chapter                                                                                                                                                    | 76              | 9.6.2                            | UART Transmitter Holding Register (U0THR -                                                                                                   |                         |
| 9.2<br>9.3<br>9.4                       | Basic configuration      Features      Pin description                                                                                                                      | 76              | 9.6.3                            | 0x4000 8000 when DLAB = 0, Write Only) UART Divisor Latch LSB and MSB Registers (U0DLL - 0x4000 8000 and U0DLM - 0x4000 8004, when DLAB = 1) |                         |
| 9.5<br>9.6                              | Clocking and power control                                                                                                                                                  |                 | 9.6.4                            | UART Interrupt Enable Register (U0IER -<br>0x4000 8004, when DLAB = 0)                                                                       |                         |
| 5.0                                     |                                                                                                                                                                             |                 | 9.6.5                            | UART Interrupt Identification Register (U0IIR                                                                                                |                         |
| 9.6.1                                   | UART Receiver Buffer Register (U0RBR - 0x4000 8000, when DLAB = 0, Read Only)                                                                                               | 79              | 0.0.0                            | 0x4004 8008, Read Only)                                                                                                                      |                         |

| 9.6.6     | UART FIFO Control Register (U0FCR -       |
|-----------|-------------------------------------------|
|           | 0x4000 8008, Write Only) 83               |
| 9.6.7     | UART Line Control Register (U0LCR -       |
|           | 0x4000 800C) 83                           |
| 9.6.8     | UART Modem Control Register 84            |
| 9.6.8.1   | Auto-flow control                         |
| 9.6.8.1.1 | Auto-RTS 85                               |
| 9.6.8.1.2 | Auto-CTS 86                               |
| 9.6.9     | UART Line Status Register (U0LSR -        |
|           | 0x4000 8014, Read Only) 87                |
| 9.6.10    | UART Modem Status Register                |
| 9.6.11    | UART Scratch Pad Register (U0SCR -        |
|           | 0x4000 801C) 89                           |
| 9.6.12    | UART Auto-baud Control Register (U0ACR -  |
|           | 0x4000 8020)                              |
| 9.6.13    | Auto-baud                                 |
| 9.6.14    | Auto-baud modes                           |
| 9.6.15    | UART Fractional Divider Register (U0FDR - |
|           | 0x4000 8028)                              |
| 9.6.15.1  | Baud rate calculation                     |
|           |                                           |

## Chapter 10: EM773 I2C-bus interface

| 10.1     | How to read this chapter 101                                |
|----------|-------------------------------------------------------------|
| 10.2     | Basic configuration 101                                     |
| 10.3     | Features 101                                                |
| 10.4     | Applications                                                |
| 10.5     | General description 101                                     |
| 10.5.1   | I <sup>2</sup> C Fast-mode Plus 102                         |
| 10.6     | Pin description 103                                         |
| 10.7     | Clocking and power control 103                              |
| 10.8     | Register description 103                                    |
| 10.8.1   | I <sup>2</sup> C Control Set register (I2C0CONSET -         |
|          | 0x4000 0000)                                                |
| 10.8.2   | I <sup>2</sup> C Status register (I2C0STAT - 0x4000 0004)   |
|          | 106                                                         |
| 10.8.3   | I <sup>2</sup> C Data register (I2C0DAT - 0x4000 0008). 106 |
| 10.8.4   | I <sup>2</sup> C Slave Address register 0 (I2C0ADR0-        |
|          | 0x4000 000C) 106                                            |
| 10.8.5   | I <sup>2</sup> C SCL HIGH and LOW duty cycle registers      |
|          | (I2C0SCLH - 0x4000 0010 and I2C0SCLL-                       |
|          | 0x4000 0014)                                                |
| 10.8.5.1 |                                                             |
|          | cycle                                                       |
| 10.8.6   | I <sup>2</sup> C Control Clear register (I2C0CONCLR -       |
|          | 0x4000 0018)                                                |
| 10.8.7   | I <sup>2</sup> C Monitor mode control register (I2C0MMCTRL  |
|          | - 0x4000 001C) 108                                          |
|          |                                                             |

| 9.6.15. | 1.1 Example 1: UART_PCLK = 14.7456 MHz, BR = 960095                                                                 |
|---------|---------------------------------------------------------------------------------------------------------------------|
| 9.6.15. | 1.2 Example 2: UART_PCLK = 12 MHz, BR = 115200<br>95                                                                |
| 9.6.16  | UART Transmit Enable Register (U0TER - 0x4000 8030)95                                                               |
| 9.6.17  | UART RS485 Control register (U0RS485CTRL -<br>0x4000 804C)                                                          |
| 9.6.18  | UART RS-485 Address Match register<br>(U0RS485ADRMATCH - 0x4000 8050) 97                                            |
| 9.6.19  | UART1 RS-485 Delay value register<br>(U0RS485DLY - 0x4000 8054)                                                     |
| 9.6.20  | RS-485/EIA-485 modes of operation 97<br>RS-485/EIA-485 Normal Multidrop Mode (NMM)                                  |
|         | 98<br>RS-485/EIA-485 Auto Address Detection (AAD)<br>mode                                                           |
|         | RS-485/EIA-485 Auto Direction Control 98<br>RS485/EIA-485 driver delay time 98<br>RS485/EIA-485 output inversion 99 |
| 9.7     | Architecture                                                                                                        |

| 10.8.7.1                                                                             | Interrupt in Monitor mode 109                                                                                                                                                                                                                                                       |
|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10.8.7.2                                                                             | Loss of arbitration in Monitor mode 110                                                                                                                                                                                                                                             |
| 10.8.8                                                                               | I <sup>2</sup> C Slave Address registers (I2C0ADR[1, 2, 3] -                                                                                                                                                                                                                        |
|                                                                                      | 0x4000 00[20, 24, 28]) 110                                                                                                                                                                                                                                                          |
| 10.8.9                                                                               | I <sup>2</sup> C Data buffer register (I2C0DATA_BUFFER -                                                                                                                                                                                                                            |
|                                                                                      | 0x4000 002C) 110                                                                                                                                                                                                                                                                    |
| 10.8.10                                                                              | I <sup>2</sup> C Mask registers (I2C0MASK[0, 1, 2, 3] -                                                                                                                                                                                                                             |
|                                                                                      | 0x4000 00[30, 34, 38, 3C]) 111                                                                                                                                                                                                                                                      |
| 100 13                                                                               |                                                                                                                                                                                                                                                                                     |
|                                                                                      | <sup>2</sup> C operating modes                                                                                                                                                                                                                                                      |
| 10.9.1                                                                               | Master Transmitter mode 111                                                                                                                                                                                                                                                         |
| 10.9.2                                                                               | Master Receiver mode 112                                                                                                                                                                                                                                                            |
| 10.9.3                                                                               | Slave Receiver mode                                                                                                                                                                                                                                                                 |
| 10.9.4                                                                               | Slave Transmitter mode                                                                                                                                                                                                                                                              |
|                                                                                      |                                                                                                                                                                                                                                                                                     |
| 10.10 l <sup>2</sup>                                                                 | <sup>2</sup> C implementation and operation 114                                                                                                                                                                                                                                     |
| <b>10.10 1</b><br>10.10.1                                                            | <sup>2</sup> C implementation and operation 114                                                                                                                                                                                                                                     |
|                                                                                      |                                                                                                                                                                                                                                                                                     |
| 10.10.1                                                                              | <sup>2</sup> C implementation and operation                                                                                                                                                                                                                                         |
| 10.10.1<br>10.10.2                                                                   | <sup>2</sup> C implementation and operation 114<br>Input filters and output stages 115                                                                                                                                                                                              |
| 10.10.1<br>10.10.2                                                                   | <sup>2</sup> C implementation and operation                                                                                                                                                                                                                                         |
| 10.10.1<br>10.10.2<br>10.10.3                                                        | <b>C implementation and operation 114</b><br>Input filters and output stages                                                                                                                                                                                                        |
| 10.10.1<br>10.10.2<br>10.10.3<br>10.10.4                                             | C implementation and operation114Input filters and output stages115Address Registers, I2ADDR0 to I2ADDR3116Address mask registers, I2MASK0 to I2MASK3116Comparator116Shift register, I2DAT116                                                                                       |
| 10.10.1<br>10.10.2<br>10.10.3<br>10.10.4<br>10.10.5                                  | <b>C implementation and operation 114</b><br>Input filters and output stages                                                                                                                                                                                                        |
| 10.10.1<br>10.10.2<br>10.10.3<br>10.10.4<br>10.10.5<br>10.10.6                       | C implementation and operation114Input filters and output stages115Address Registers, I2ADDR0 to I2ADDR3116Address mask registers, I2MASK0 to I2MASK3116Comparator116Shift register, I2DAT116Arbitration and synchronization logic116Serial clock generator117                      |
| 10.10.1<br>10.10.2<br>10.10.3<br>10.10.4<br>10.10.5<br>10.10.6<br>10.10.7            | C implementation and operation114Input filters and output stages115Address Registers, I2ADDR0 to I2ADDR3116Address mask registers, I2MASK0 to I2MASK3116Comparator116Shift register, I2DAT116Arbitration and synchronization logic116Serial clock generator117Timing and control118 |
| 10.10.1<br>10.10.2<br>10.10.3<br>10.10.4<br>10.10.5<br>10.10.6<br>10.10.7<br>10.10.8 | C implementation and operation114Input filters and output stages115Address Registers, I2ADDR0 to I2ADDR3116Address mask registers, I2MASK0 to I2MASK3116Comparator116Shift register, I2DAT116Arbitration and synchronization logic116Serial clock generator117                      |

## **UM10415**

#### **Chapter 22: Supplementary information**

| 10.11.1   | Master Transmitter mode 119                                  |
|-----------|--------------------------------------------------------------|
| 10.11.2   | Master Receiver mode 123                                     |
| 10.11.3   | Slave Receiver mode 126                                      |
| 10.11.4   | Slave Transmitter mode 130                                   |
| 10.11.5   | Miscellaneous states 132                                     |
| 10.11.5.1 | I2STAT = 0xF8 132                                            |
| 10.11.5.2 | I2STAT = 0x00 132                                            |
| 10.11.6   | Some special cases 133                                       |
| 10.11.6.1 | Simultaneous Repeated START conditions from                  |
|           | two masters 133                                              |
| 10.11.6.2 | Data transfer after loss of arbitration 134                  |
| 10.11.6.3 |                                                              |
| 10.11.6.4 | I <sup>2</sup> C-bus obstructed by a LOW level on SCL or SDA |
|           | 135                                                          |
| 10.11.6.5 | Bus error                                                    |
| 10.11.7   | I <sup>2</sup> C state service routines 135                  |
| 10.11.8   | Initialization 136                                           |
| 10.11.9   | I <sup>2</sup> C interrupt service 136                       |
| 10.11.10  | The state service routines                                   |
| 10.11.11  | Adapting state services to an application 136                |
| 10.12 S   | oftware example 136                                          |
| 10.12.1   | Initialization routine 136                                   |
| 10.12.2   | Start Master Transmit function 136                           |
| 10.12.3   | Start Master Receive function 137                            |
| 10.12.4   | I <sup>2</sup> C interrupt routine 137                       |
| 10.12.5   | Non mode specific states 137                                 |
| 10.12.5.1 |                                                              |
| 10.12.5.2 | Master States 137                                            |
| 10.12.5.3 | State: 0x08                                                  |

## Chapter 11: EM773 SPI0 with SSP

| 11.1   | How to read this chapter                      |
|--------|-----------------------------------------------|
| 11.2   | Basic configuration                           |
| 11.3   | Features 144                                  |
| 11.4   | General description 144                       |
| 11.5   | Pin description 145                           |
| 11.6   | Clocking and power control                    |
| 11.7   | Register description 146                      |
| 11.7.1 | SPI/SSP Control Register 0 147                |
| 11.7.2 | SPI/SSP0 Control Register 1 148               |
| 11.7.3 | SPI/SSP Data Register 149                     |
| 11.7.4 | SPI/SSP Status Register 149                   |
| 11.7.5 | SPI/SSP Clock Prescale Register 149           |
| 11.7.6 | SPI/SSP Interrupt Mask Set/Clear Register 150 |
| 11.7.7 | SPI/SSP Raw Interrupt Status Register 150     |

| 10.12.5.4 | State: 0x10               | 138 |
|-----------|---------------------------|-----|
| 10.12.6   | Master Transmitter states | 138 |
| 10.12.6.1 | State: 0x18               | 138 |
| 10.12.6.2 | State: 0x20               | 138 |
| 10.12.6.3 | State: 0x28               | 138 |
| 10.12.6.4 | State: 0x30               | 139 |
| 10.12.6.5 | State: 0x38               | 139 |
| 10.12.7   | Master Receive states     | 139 |
| -         | State: 0x40               | 139 |
| 10.12.7.2 | State: 0x48               | 139 |
|           | State: 0x50               | 139 |
| 10.12.7.4 | State: 0x58               | 140 |
| 10.12.8   | Slave Receiver states     | 140 |
| 10.12.8.1 | State: 0x60               | 140 |
|           | State: 0x68               | 140 |
| 10.12.8.3 | State: 0x70               | 140 |
| 10.12.8.4 | State: 0x78               | 141 |
| 10.12.8.5 | State: 0x80               | 141 |
| 10.12.8.6 | State: 0x88               | 141 |
| 10.12.8.7 | State: 0x90               | 141 |
| 10.12.8.8 | State: 0x98               | 142 |
| 10.12.8.9 | State: 0xA0               | 142 |
| 10.12.9   | Slave Transmitter states  | 142 |
|           | State: 0xA8               | 142 |
|           | State: 0xB0               | 142 |
|           | State: 0xB8               | 142 |
|           | State: 0xC0               | 143 |
| 10.12.9.5 | State: 0xC8               | 143 |

10 12 5 / State: 0v10

| 11.7.8   | SPI/SSP Masked Interrupt Status Register . 151 |
|----------|------------------------------------------------|
| 11.7.9   | SPI/SSP Interrupt Clear Register               |
| 11.8     | Functional description 152                     |
| 11.8.1   | Texas Instruments synchronous serial frame     |
|          | format                                         |
| 11.8.2   | SPI frame format 153                           |
| 11.8.2.1 | Clock Polarity (CPOL) and Phase (CPHA) control |
|          | 153                                            |
| 11.8.2.2 | SPI format with CPOL=0,CPHA=0 153              |
| 11.8.2.3 | SPI format with CPOL=0,CPHA=1 154              |
| 11.8.2.4 | SPI format with CPOL = 1,CPHA = 0 155          |
| 11.8.2.5 | SPI format with CPOL = 1,CPHA = 1 156          |
| 11.8.3   | Semiconductor Microwire frame format 157       |
| 11.8.3.1 | Setup and hold time requirements on CS with    |
|          | respect to SK in Microwire mode 158            |

#### Chapter 12: EM773 16-bit counter/timer (CT16B0)

12.1 How to read this chapter ..... 159 12.2

continued >>

**User** manual

320 of 326

Basic configuration..... 159

## UM10415

#### Chapter 22: Supplementary information

| 12.3   | Features                                  |
|--------|-------------------------------------------|
| 12.4   | Applications                              |
| 12.5   | Description 160                           |
| 12.6   | Pin description 160                       |
| 12.7   | Clocking and power control                |
| 12.8   | Register description 160                  |
| 12.8.1 | Interrupt Register (TMR16B0IR) 161        |
| 12.8.2 | Timer Control Register (TMR16B0TCR) 162   |
| 12.8.3 | Timer Counter (TMR16B0TC - address 0x4000 |
|        | C008) 162                                 |
| 12.8.4 | Prescale Register (TMR16B0PR - address    |
|        | 0x4000 C00C) 162                          |
| 12.8.5 | Prescale Counter register (TMR16B0PC -    |
|        | address 0x4000 C010) 162                  |
|        |                                           |

| 12.8.6<br>12.8.7 | Match Control Register (TMR16B0MCR) 162<br>Match Registers (TMR16B0MR0/1/2/3 - |
|------------------|--------------------------------------------------------------------------------|
|                  | addresses 0x4000 C018/1C/20/24) 163                                            |
| 12.8.8           | Capture Control Register (TMR16B0CCR) . 164                                    |
| 12.8.9           | Capture Register (CT16B0CR0 - address 0x4000                                   |
|                  | C02C) 164                                                                      |
| 12.8.10          | External Match Register (TMR16B0EMR) 164                                       |
| 12.8.11          | Count Control Register (TMR16B0CTCR). 165                                      |
| 12.8.12          | PWM Control register (TMR16B0PWMC) 166                                         |
| 12.8.13          | Rules for single edge controlled PWM outputs                                   |
|                  | 167                                                                            |
| 12.9 I           | Example timer operation 168                                                    |
| 12.10            | Architecture                                                                   |

## Chapter 13: EM773 32-bit counter/timers (CT32B0/1)

| 13.1   | How to read this chapter 170                 |
|--------|----------------------------------------------|
| 13.2   | Basic configuration 170                      |
| 13.3   | Features                                     |
| 13.4   | Applications                                 |
| 13.5   | ••                                           |
|        | Description 171                              |
| 13.6   | Pin description 171                          |
| 13.7   | Clocking and power control                   |
| 13.8   | Register description 171                     |
| 13.8.1 | Interrupt Register (TMR32B0IR and TMR32B1IR) |
|        | 173                                          |
| 13.8.2 | Timer Control Register (TMR32B0TCR and       |
|        | TMR32B1TCR) 174                              |
| 13.8.3 | Timer Counter (TMR32B0TC - address           |
|        | 0x4001 4008 and TMR32B1TC - address          |
|        | 0x4001 8008)                                 |
| 13.8.4 | Prescale Register (TMR32B0PR - address       |
|        | 0x4001 400C and TMR32B1PR - address          |
|        | 0x4001 800C) 174                             |
| 13.8.5 | Prescale Counter Register (TMR32B0PC -       |
|        | address 0x4001 4010 and TMR32B1PC - address  |
|        | 0x4001 8010)                                 |
|        | -1                                           |

## Chapter 14: EM773 WatchDog Timer (WDT)

| 14.1 | How to read this chapter | 182 |
|------|--------------------------|-----|
| 14.2 | Basic configuration      | 182 |
| 14.3 | Features                 | 182 |
| 14.4 | Applications             | 183 |
| 14.5 | General description      | 183 |
| 14.6 | Clock control            | 184 |
| 14.7 | Register description     | 185 |

| 13.8.6  | Match Control Register (TMR32B0MCR and TMR32B1MCR) 175 |
|---------|--------------------------------------------------------|
| 13.8.7  | Match Registers (TMR32B0MR0/1/2/3 -                    |
|         | addresses 0x4001 4018/1C/20/24 and                     |
|         | TMR32B1MR0/1/2/3 addresses 0x4001                      |
|         | 8018/1C/20/24) 176                                     |
| 13.8.8  | Capture Control Register (TMR32B0CCR) . 176            |
| 13.8.9  | Capture Register (TMR32B0CR0 - address                 |
|         | 0x4001 402C) 176                                       |
| 13.8.10 | External Match Register (TMR32B0EMR and                |
|         | TMR32B1EMR) 176                                        |
| 13.8.11 | Count Control Register (TMR32B0CTCR and                |
|         | TMR32B1TCR) 177                                        |
| 13.8.12 | PWM Control Register (TMR32B0PWMC and                  |
|         | TMR32B1PWMC) 178                                       |
| 13.8.13 | Rules for single edge controlled PWM outputs           |
|         | 179                                                    |
| 13.9    | Example timer operation 180                            |
| 13.10   | Architecture 181                                       |

| 14.7.1 | Watchdog Mode register                    | 185 |
|--------|-------------------------------------------|-----|
| 14.7.2 | Watchdog Timer Constant register          | 186 |
| 14.7.3 | Watchdog Feed register                    | 187 |
| 14.7.4 | Watchdog Timer Value register             | 187 |
| 14.7.5 | Watchdog Timer Warning Interrupt register | 187 |
| 14.7.6 | Watchdog Timer Window register            | 188 |
| 14.7.7 | Watchdog timing examples                  | 188 |

## continued >>

#### Chapter 15: EM773 Power profiles

| 15.1     | Features                                          | 190 |
|----------|---------------------------------------------------|-----|
| 15.2     | Description                                       | 190 |
| 15.3     | Definitions                                       | 190 |
| 15.4     | Clocking routine                                  | 191 |
| 15.4.1   | set_pll                                           | 191 |
| 15.4.1.1 | Param0: system PLL input frequency and            |     |
|          | Param1: expected system clock                     | 192 |
| 15.4.1.2 | Param2: mode                                      | 192 |
| 15.4.1.3 | Param3: system PLL lock time-out                  | 192 |
| 15.4.1.4 | Code examples                                     | 193 |
| 15.4.1.4 | .1 Invalid frequency (device maximum clock rate   | Э   |
|          | exceeded)                                         | 193 |
| 15.4.1.4 | .2 Invalid frequency selection (system clock divi | der |
|          | restrictions)                                     | 193 |
| 15.4.1.4 | .3 Exact solution cannot be found (PLL)           | 193 |

#### Chapter 16: EM773 System tick timer

| 16.1   | How to read this chapter                 | 198 |
|--------|------------------------------------------|-----|
| 16.2   | Basic configuration                      | 198 |
| 16.3   | Features                                 | 198 |
| 16.4   | General description                      | 198 |
| 16.5   | Register description                     | 199 |
| 16.5.1 | System Timer Control and status register | 199 |
| 16.5.2 | System Timer Reload value register       | 200 |

#### Chapter 17: EM773 Metrology engine

| 17.1   | How to read this chapter 202                     |
|--------|--------------------------------------------------|
| 17.2   | Introduction 202                                 |
| 17.3   | Features 203                                     |
| 17.4   | Pin description 203                              |
| 17.4.1 | I_HIGHGAIN 203                                   |
| 17.4.2 | I_LOWGAIN                                        |
| 17.4.3 | VOLTAGE                                          |
| 17.5   | Output definitions 204                           |
| 17.5.1 | Output for sinusoidal and non-sinusoidal voltage |
|        | and sinusoidal and non-sinusoidal current 204    |
| 17.5.2 | Additional output for sinusoidal voltage and     |
|        | sinusoidal and non-sinusoidal current 205        |

#### Chapter 18: EM773 Metrology engine interface

| 18.1   | How to read this chapter 212           | 18.2.3 |
|--------|----------------------------------------|--------|
| 18.2   | Metrology driver interface             | 18.2.4 |
| 18.2.1 | Metrology Engine initialization        | 18.2.5 |
| 18.2.2 | Metrology Engine interrupt handler 212 | 18.2.6 |

| 15.4.1.4.4 System clock less than or equal to the expected<br>value19315.4.1.4.5 System clock greater than or equal to the<br>expected value19415.4.1.4.6 System clock approximately equal to the<br>expected value19415.5Power routine19415.5.1set_power19415.5.1.2Param0: main clock19615.5.1.3Param2: system clock19615.5.1.4Code examples19715.5.1.4.1Invalid frequency (device maximum clock rate<br>exceeded)197                                                                                                                                        |                                                            |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|
| 15.4.1.4.5 System clock greater than or equal to the expected value.       194         15.4.1.4.6 System clock approximately equal to the expected value.       194         15.4.1.4.6 System clock approximately equal to the expected value.       194         15.5.1 Power routine       194         15.5.1 set_power       194         15.5.1.2 Param0: main clock       196         15.5.1.3 Param2: system clock       196         15.5.1.4 Code examples       197         15.5.1.4.1 Invalid frequency (device maximum clock rate exceeded)       197 | 15.4.1.4.4 System clock less than or equal to the expected |
| expected value.       194         15.4.1.4.6 System clock approximately equal to the expected value.       194 <b>15.5 Power routine</b> 194         15.5.1 set_power       194         15.5.1.2 Param0: main clock       196         15.5.1.3 Param2: system clock       196         15.5.1.4 Code examples       197         15.5.1.4.1 Invalid frequency (device maximum clock rate exceeded)       197                                                                                                                                                    | value 193                                                  |
| 15.4.1.4.6 System clock approximately equal to the expected value.       194 <b>15.5 Power routine 194</b> 15.5.1 set_power       194         15.5.1.1 Param0: main clock       196         15.5.1.2 Param1: mode       196         15.5.1.3 Param2: system clock       196         15.5.1.4 Code examples       197         15.5.1.4.1 Invalid frequency (device maximum clock rate exceeded)       197                                                                                                                                                      | 15.4.1.4.5 System clock greater than or equal to the       |
| expected value.       194         15.5       Power routine       194         15.5.1       set_power       194         15.5.1.1       Param0: main clock       196         15.5.1.2       Param1: mode       196         15.5.1.3       Param2: system clock       196         15.5.1.4       Code examples       197         15.5.1.4.1       Invalid frequency (device maximum clock rate exceeded)       197                                                                                                                                                | expected value 194                                         |
| 15.5         Power routine         194           15.5.1         set_power         194           15.5.1.1         Param0: main clock         196           15.5.1.2         Param1: mode         196           15.5.1.3         Param2: system clock         196           15.5.1.4         Code examples         197           15.5.1.4.1         Invalid frequency (device maximum clock rate exceeded)         197                                                                                                                                          |                                                            |
| 15.5.1       set_power       194         15.5.1.1       Param0: main clock       196         15.5.1.2       Param1: mode       196         15.5.1.3       Param2: system clock       196         15.5.1.4       Code examples       197         15.5.1.4.1       Invalid frequency (device maximum clock rate exceeded)       197                                                                                                                                                                                                                             | expected value 194                                         |
| 15.5.1.1       Param0: main clock       196         15.5.1.2       Param1: mode       196         15.5.1.3       Param2: system clock       196         15.5.1.4       Code examples       197         15.5.1.4.1       Invalid frequency (device maximum clock rate exceeded)       197                                                                                                                                                                                                                                                                      | 15.5 Power routine 194                                     |
| 15.5.1.2       Param1: mode       196         15.5.1.3       Param2: system clock       196         15.5.1.4       Code examples       197         15.5.1.4.1       Invalid frequency (device maximum clock rate exceeded)       197                                                                                                                                                                                                                                                                                                                          | 15.5.1 set_power 194                                       |
| 15.5.1.3Param2: system clock19615.5.1.4Code examples19715.5.1.4.1Invalid frequency (device maximum clock rate<br>exceeded)197                                                                                                                                                                                                                                                                                                                                                                                                                                 | 15.5.1.1 Param0: main clock 196                            |
| 15.5.1.4Code examples19715.5.1.4.1Invalid frequency (device maximum clock rate<br>exceeded)197                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 15.5.1.2 Param1: mode 196                                  |
| 15.5.1.4Code examples19715.5.1.4.1Invalid frequency (device maximum clock rate<br>exceeded)197                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 15.5.1.3 Param2: system clock 196                          |
| exceeded) 197                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 15.5.1.4.1 Invalid frequency (device maximum clock rate    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | exceeded) 197                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                            |

| 16.5.3<br>16.5.4 | System Timer Current value register<br>System Timer Calibration value register | 200 |
|------------------|--------------------------------------------------------------------------------|-----|
| 10.0.1           | (SYST_CALIB - 0xE000 E01C)                                                     | 201 |
| 16.6             | Functional description                                                         | 201 |
| 16.7             | Example timer calculations                                                     | 201 |
|                  | Example (system clock = 50 MHz)                                                | 201 |

| 17.6     | Operation                              | 207   |
|----------|----------------------------------------|-------|
| 17.6.1   | Configuration data                     | 207   |
| 17.6.1.1 | Voltage measurement input range Vpp    | 207   |
| 17.6.1.2 | Current measurement input range I1pp   | 207   |
| 17.6.1.3 | Current measurement input range I2pp   | 208   |
| 17.6.1.4 | Phase error correction angle DeltaPhi1 | 208   |
| 17.6.1.5 | Phase error correction angle DeltaPhi2 | 208   |
| 17.6.2   | Calibration procedure                  | 209   |
| 17.6.2.1 | Vpp calibration                        | 209   |
| 17.6.2.2 | I1pp calibration                       | 210   |
| 17.6.2.3 | I2pp calibration                       | 210   |
| 17.6.2.4 | DeltaPhi1 calibration                  | . 211 |
| 17.6.2.5 | DeltaPhi2 calibration                  | . 211 |
|          |                                        |       |

Metrology Engine set ranges ..... 212

Metrology Engine start213Metrology Engine stop213

Metrology Engine read data..... 213

| 18.2.7 | Metrology Engine get gain channel 213 | 18.4   | Metrology driver structure definitions | 214 |
|--------|---------------------------------------|--------|----------------------------------------|-----|
| 18.3   | Calling the metrology driver          | 18.4.1 | Metrology ranges                       | 214 |
|        |                                       | 18.4.2 | Metrology result                       | 214 |

## Chapter 19: EM773 Flash memory programming firmware

| 19.1     | Features 216                                                             |
|----------|--------------------------------------------------------------------------|
| 19.2     | General description                                                      |
| 19.2.1   | Boot loader                                                              |
| 19.2.2   | Memory map after any reset                                               |
| 19.2.3   | Criterion for Valid User Code 217                                        |
| 19.2.4   | Boot process flowchart 218                                               |
| 19.2.5   | Sector numbers 218                                                       |
| 19.2.6   | Flash content protection mechanism 219                                   |
| 19.2.7   | Code Read Protection (CRP) 219                                           |
| 19.2.7.1 | I ISP entry protection 221                                               |
| 19.3     | UART Communication protocol                                              |
| 19.3.1   | UART ISP command format                                                  |
| 19.3.2   | UART ISP response format                                                 |
| 19.3.3   | UART ISP data format 222                                                 |
| 19.3.4   | UART ISP flow control 222                                                |
| 19.3.5   | UART SP command abort 222                                                |
| 19.3.6   | Interrupts during UART ISP 222                                           |
| 19.3.7   | Interrupts during IAP 222                                                |
| 19.3.8   | RAM used by ISP command handler 223                                      |
| 19.3.9   | RAM used by IAP command handler 223                                      |
| 19.4     | UART ISP commands 223                                                    |
| 19.4.1   | Unlock <unlock code=""> (UART ISP) 224</unlock>                          |
| 19.4.2   | Set Baud Rate <baud rate=""> <stop bit=""> (UART</stop></baud>           |
|          | ISP) 224                                                                 |
| 19.4.3   | Echo <setting> (UART ISP) 224</setting>                                  |
| 19.4.4   | Write to RAM <start address=""> <number bytes="" of=""></number></start> |
|          | (UART ISP) 224                                                           |
| 19.4.5   | Read Memory <address> <no. bytes="" of=""> (UART ISP)</no.></address>    |
| 19.4.6   | Prepare sector(s) for write operation <start sector<="" td=""></start>   |
|          | number> <end number="" sector=""> (UART ISP) 226</end>                   |

| 19.4.7  | Copy RAM to flash <flash address=""> <ram< td=""></ram<></flash>             |
|---------|------------------------------------------------------------------------------|
| 40.40   | address> <no bytes="" of=""> (UART ISP) 226</no>                             |
| 19.4.8  | Go <address> <mode> (UART ISP) 227</mode></address>                          |
| 19.4.9  | Erase sector(s) <start number="" sector=""> <end< td=""></end<></start>      |
| 40.440  | sector number> (UART ISP) 227                                                |
| 19.4.10 | Blank check sector(s) <sector number=""> <end< td=""></end<></sector>        |
|         | sector number> (UART ISP) 228                                                |
| 19.4.11 | Read Part Identification number (UART ISP) 228                               |
| 19.4.12 | Read Boot code version number (UART ISP) 228                                 |
| 19.4.13 | Compare <address1> <address2> <no bytes="" of=""></no></address2></address1> |
|         | (UART ISP) 229                                                               |
| 19.4.14 | ReadUID (UART ISP) 229                                                       |
| 19.4.15 | UART ISP Return Codes                                                        |
| 19.5    | IAP commands 230                                                             |
| 19.5.1  | Prepare sector(s) for write operation (IAP) . 232                            |
| 19.5.2  | Copy RAM to flash (IAP) 233                                                  |
| 19.5.3  | Erase Sector(s) (IAP) 233                                                    |
| 19.5.4  | Blank check sector(s) (IAP) 234                                              |
| 19.5.5  | Read Part Identification number (IAP) 234                                    |
| 19.5.6  | Read Boot code version number (IAP) 234                                      |
| 19.5.7  | Compare <address1> <address2> <no bytes="" of=""></no></address2></address1> |
|         | (IAP)                                                                        |
| 19.5.8  | Reinvoke ISP (IAP) 235                                                       |
| 19.5.9  | ReadUID (IAP)                                                                |
| 19.5.10 | IAP Status Codes                                                             |
| 19.6    | Debug notes 236                                                              |
| 19.6.1  | Comparing flash images 236                                                   |
| 19.6.2  | Serial Wire Debug (SWD) flash programming                                    |
|         | interface                                                                    |
| 19.7    | Flash memory access 237                                                      |
|         | -                                                                            |

#### Chapter 20: EM773 Serial Wire Debug (SWD)

| 20.1 | How to read this chapter 238 | 20.4 | Description     | 238 |
|------|------------------------------|------|-----------------|-----|
| 20.2 | Features 238                 | 20.5 | Pin description | 238 |
| 20.3 | Introduction 238             | 20.6 | Debug Notes     | 239 |

### Chapter 21: Appendix EM773 ARM Cortex-M0 reference

| 21.1   | Introduction 240                       | 21.2.2 | Integrated configurable debug        | 241 |
|--------|----------------------------------------|--------|--------------------------------------|-----|
| 21.2   | About the Cortex-M0 processor and core | 21.2.3 | Cortex-M0 processor features summary | 241 |
|        | peripherals 240                        | 21.2.4 | Cortex-M0 core peripherals           | 241 |
| 21.2.1 | System-level interface 241             | 21.3   | Processor                            | 242 |

| 21.3.1             | Programmers model 242                         |
|--------------------|-----------------------------------------------|
| 21.3.1.1           | Processor modes                               |
| 21.3.1.2           | Stacks                                        |
| 21.3.1.3           | Core registers                                |
| 21.3.1.3.1         | General-purpose registers 243                 |
|                    | Stack Pointer                                 |
| 21.3.1.3.3         | Link Register 244                             |
| 21.3.1.3.4         | Program Counter 244                           |
| 21.3.1.3.5         | Program Status Register 244                   |
|                    | Exception mask register 246                   |
|                    | CONTROL register                              |
|                    | Exceptions and interrupts 247                 |
| 21.3.1.5           | Data types                                    |
| 21.3.1.6           | The Cortex Microcontroller Software Interface |
|                    | Standard 247                                  |
| 21.3.2             | Memory model                                  |
| 21.3.2.1           | Memory regions, types and attributes 249      |
| 21.3.2.2           | Memory system ordering of memory accesses     |
| 21101212           | 250                                           |
| 21.3.2.3           | Behavior of memory accesses                   |
| 21.3.2.4           | Software ordering of memory accesses 251      |
| 21.3.2.5           | Memory endianness                             |
|                    | Little-endian format                          |
| 21.3.3             | Exception model                               |
| 21.3.3.1           | Exception states                              |
| 21.3.3.2           | Exception types                               |
| 21.3.3.3           | Exception handlers                            |
| 21.3.3.4           | Vector table                                  |
| 21.3.3.5           | Exception priorities                          |
| 21.3.3.6           | Exception entry and return                    |
|                    | Exception entry                               |
|                    | Exception return                              |
| 21.3.4             | Fault handling                                |
|                    |                                               |
| 21.3.4.1<br>21.3.5 | Lockup                                        |
|                    |                                               |
|                    | Entering sleep mode.259Wait for interrupt.259 |
|                    |                                               |
|                    |                                               |
|                    | Sleep-on-exit                                 |
|                    | Wake-up from sleep mode                       |
|                    | Wake-up from WFI or sleep-on-exit 260         |
|                    | Wake-up from WFE                              |
| 21.3.5.3           | Power management programming hints 260        |
|                    | struction set                                 |
| 21.4.1             | Instruction set summary 260                   |
| 21.4.2             | Intrinsic functions                           |
| 21.4.3             | About the instruction descriptions 263        |
| 21.4.3.1           | Operands                                      |
| 21.4.3.2           | Restrictions when using PC or SP 263          |
| 21.4.3.3           | Shift Operations 264                          |
|                    |                                               |

| 21.4.3.3.1 ASR                              | 264 |
|---------------------------------------------|-----|
| 21.4.3.3.2 LSR                              | 264 |
| 21.4.3.3.3 LSL                              | 265 |
| 21.4.3.3.4 ROR                              | 266 |
| 21.4.3.4 Address alignment                  | 266 |
| 21.4.3.5 PC-relative expressions            | 266 |
| 21.4.3.6 Conditional execution              | 267 |
| 21.4.3.6.1 The condition flags.             | 267 |
| 21.4.3.6.2 Condition code suffixes          | 267 |
| 21.4.4 Memory access instructions.          | 268 |
| 21.4.4.1 ADR                                | 268 |
| 21.4.4.1.1 Syntax                           | 268 |
| 21.4.4.1.2 Operation                        | 269 |
| 21.4.4.1.3 Restrictions                     | 269 |
| 21.4.4.1.4 Condition flags                  | 269 |
|                                             | 269 |
| 21.4.4.1.5 Examples.                        |     |
| 21.4.4.2 LDR and STR, immediate offset      | 269 |
| 21.4.4.2.1 Syntax                           | 269 |
| 21.4.4.2.2 Operation                        | 269 |
| 21.4.4.2.3 Restrictions                     | 270 |
| 21.4.4.2.4 Condition flags                  | 270 |
| 21.4.4.2.5 Examples                         | 270 |
| 21.4.4.3 LDR and STR, register offset       | 270 |
| 21.4.4.3.1 Syntax                           | 270 |
| 21.4.4.3.2 Operation                        | 271 |
| 21.4.4.3.3 Restrictions                     | 271 |
| 21.4.4.3.4 Condition flags                  | 271 |
| 21.4.4.3.5 Examples                         | 271 |
| 21.4.4.4 LDR, PC-relative                   | 271 |
| 21.4.4.1 Syntax                             | 271 |
| 21.4.4.2 Operation                          | 271 |
| 21.4.4.3 Restrictions                       | 271 |
| 21.4.4.4 Condition flags                    | 271 |
| 21.4.4.4.5 Examples.                        | 272 |
| 21.4.4.5 LDM and STM                        | 272 |
| 21.4.4.5.1 Syntax                           | 272 |
| 21.4.4.5.2 Operation                        | 272 |
| 21.4.4.5.3 Restrictions                     | 272 |
|                                             |     |
| 21.4.4.5.4 Condition flags                  | 273 |
| 21.4.4.5.5 Examples                         | 273 |
| 21.4.4.5.6 Incorrect examples               | 273 |
| 21.4.4.6 PUSH and POP                       | 273 |
| 21.4.4.6.1 Syntax                           | 273 |
| 21.4.4.6.2 Operation                        | 273 |
| 21.4.4.6.3 Restrictions                     | 273 |
| 21.4.4.6.4 Condition flags                  | 274 |
| 21.4.4.6.5 Examples                         | 274 |
| 21.4.5 General data processing instructions | 274 |
| 21.4.5.1 ADC, ADD, RSB, SBC, and SUB        | 275 |
| 21.4.5.1.1 Syntax                           | 275 |
| 21.4.5.1.2 Operation                        | 275 |
|                                             |     |

| 21.4.5.1.3 Restrictions                | -          |
|----------------------------------------|------------|
| 21.4.5.1.4 Examples                    | 276        |
| 21.4.5.2 AND, ORR, EOR, and BIC        | 276        |
| 21.4.5.2.1 Syntax                      |            |
| 21.4.5.2.2 Operation                   |            |
| 21.4.5.2.3 Restrictions                |            |
| 21.4.5.2.4 Condition flags             | 277        |
| 21.4.5.2.5 Examples                    |            |
| 21.4.5.3 ASR, LSL, LSR, and ROR        |            |
| 21.4.5.3.1 Syntax.                     |            |
| 21.4.5.3.2 Operation                   |            |
| 21.4.5.3.3 Restrictions                |            |
| 21.4.5.3.4 Condition flags             |            |
| 21.4.5.3.5 Examples                    |            |
| 21.4.5.4 CMP and CMN                   | 278        |
| 21.4.5.4.1 Syntax.                     | 279        |
| 21.4.5.4.2 Operation                   |            |
| 21.4.5.4.3 Restrictions.               |            |
| 21.4.5.4.4 Condition flags             |            |
| 21.4.5.4.5 Examples                    |            |
| 21.4.5.5 MOV and MVN                   |            |
| 21.4.5.5.1 Syntax.                     | 279        |
| 21.4.5.5.2 Operation                   |            |
| 21.4.5.5.3 Restrictions.               |            |
| 21.4.5.5.4 Condition flags             |            |
| 21.4.5.5.5 Example                     |            |
| 21.4.5.6 MULS                          | 280        |
|                                        | 280<br>280 |
| 21.4.5.6.1 Syntax.                     |            |
| 21.4.5.6.2 Operation                   | 281        |
| 21.4.5.6.3 Restrictions.               |            |
| 21.4.5.6.4 Condition flags             |            |
| 21.4.5.6.5 Examples                    | 281        |
| 21.4.5.7 REV, REV16, and REVSH         |            |
| 21.4.5.7.1 Syntax.                     | 281        |
| 21.4.5.7.2 Operation                   |            |
| 21.4.5.7.3 Restrictions                |            |
| 21.4.5.7.4 Condition flags             |            |
| 21.4.5.7.5 Examples                    | 282        |
| 21.4.5.8 SXT and UXT                   |            |
| 21.4.5.8.1 Syntax                      | 282        |
| 21.4.5.8.2 Operation                   |            |
| 21.4.5.8.3 Restrictions                | 282        |
| 21.4.5.8.4 Condition flags             | 282        |
| 21.4.5.8.5 Examples                    | 283        |
| 21.4.5.9 TST                           | 283        |
| 21.4.5.9.1 Syntax                      | 283        |
| 21.4.5.9.2 Operation                   | 283        |
| 21.4.5.9.3 Restrictions                | 283        |
| 21.4.5.9.4 Condition flags             | 283        |
| 21.4.5.9.5 Examples                    | 283        |
| 21.4.6 Branch and control instructions | 283        |
|                                        |            |

| 21.4.6.1 B, BL, BX, and BLX       | 284 |
|-----------------------------------|-----|
| 21.4.6.1.1 Syntax                 | 284 |
| 21.4.6.1.2 Operation              | 284 |
| 21.4.6.1.3 Restrictions           | 284 |
| 21.4.6.1.4 Condition flags        | 285 |
| 21.4.6.1.5 Examples               | 285 |
| 21.4.7 Miscellaneous instructions | 285 |
| 21.4.7.1 BKPT                     | 286 |
| 21.4.7.1.1 Syntax                 | 286 |
| 21.4.7.1.2 Operation              | 286 |
| 21.4.7.1.3 Restrictions           | 286 |
| 21.4.7.1.4 Condition flags        | 286 |
| 21.4.7.1.5 Examples               | 286 |
| 21.4.7.2 CPS                      | 286 |
| 21.4.7.2.1 Syntax                 | 286 |
| 21.4.7.2.2 Operation              | 286 |
| 21.4.7.2.3 Restrictions           | 287 |
| 21.4.7.2.4 Condition flags        | 287 |
| 21.4.7.2.5 Examples               | 287 |
| 21.4.7.3 DMB                      | 287 |
| 21.4.7.3.1 Syntax                 | 287 |
| 21.4.7.3.2 Operation              | 287 |
| 21.4.7.3.3 Restrictions           | 287 |
| 21.4.7.3.4 Condition flags        | 287 |
| 21.4.7.3.5 Examples               | 287 |
| 21.4.7.4 DSB                      | 287 |
| 21.4.7.4.1 Syntax                 | 287 |
| 21.4.7.4.2 Operation              | 287 |
| 21.4.7.4.3 Restrictions           | 287 |
| 21.4.7.4.4 Condition flags        | 288 |
| 21.4.7.4.5 Examples               | 288 |
| 21.4.7.5 ISB                      | 288 |
| 21.4.7.5.1 Syntax                 | 288 |
| 21.4.7.5.2 Operation              | 288 |
| 21.4.7.5.3 Restrictions           | 288 |
| 21.4.7.5.4 Condition flags        | 288 |
| 21.4.7.5.5 Examples               | 288 |
| 21.4.7.6 MRS                      | 288 |
| 21.4.7.6.1 Syntax                 | 288 |
| 21.4.7.6.2 Operation              | 288 |
| 21.4.7.6.3 Restrictions           | 288 |
| 21.4.7.6.4 Condition flags        | 289 |
| 21.4.7.6.5 Examples               | 289 |
| 21.4.7.7 MSR                      | 289 |
| 21.4.7.7.1 Syntax                 | 289 |
| 21.4.7.7.2 Operation              | 289 |
| 21.4.7.7.3 Restrictions           | 289 |
| 21.4.7.7.4 Condition flags        | 289 |
| 21.4.7.7.5 Examples               | 289 |
| 21.4.7.8 NOP                      | 289 |
| 21.4.7.8.1 Syntax                 | 289 |
|                                   |     |

#### continued >>

# UM10415

#### Chapter 22: Supplementary information

|                                             | 289 |
|---------------------------------------------|-----|
| 21.4.7.8.3 Restrictions                     | 289 |
|                                             | 290 |
| 21.4.7.8.5 Examples                         | 290 |
|                                             | 290 |
| j                                           | 290 |
| = =                                         | 290 |
| 21.4.7.9.3 Restrictions                     | 290 |
| 21.4.7.9.4 Condition flags                  | 290 |
|                                             | 290 |
|                                             | 290 |
|                                             | 290 |
|                                             | 290 |
|                                             | 290 |
|                                             | 290 |
|                                             | 291 |
|                                             | 291 |
| j                                           | 291 |
|                                             | 291 |
|                                             | 291 |
|                                             | 291 |
|                                             | 291 |
|                                             | 291 |
|                                             | 291 |
|                                             | 292 |
|                                             | 292 |
|                                             | 292 |
| 21.4.7.12.5 Examples                        | 292 |
| 21.5 Peripherals                            | 292 |
| 21.5.1 About the ARM Cortex-M0              | 292 |
| 21.5.2 Nested Vectored Interrupt Controller | 292 |

## **Chapter 22: Supplementary information**

| 22.1   | Abbreviations 309     |
|--------|-----------------------|
| 22.2   | References            |
| 22.3   | Legal information 310 |
| 22.3.1 | Definitions           |
| 22.3.2 | Disclaimers 310       |

| 21.5.2.1 Accessing the Cortex-M0 NVIC registers using            |    |
|------------------------------------------------------------------|----|
| CMSIS                                                            | -  |
| 21.5.2.2 Interrupt Set-enable Register                           | -  |
| 21.5.2.3 Interrupt Clear-enable Register                         |    |
| 21.5.2.4 Interrupt Set-pending Register                          |    |
| 21.5.2.5 Interrupt Clear-pending Register                        | -  |
| 21.5.2.6 Interrupt Priority Registers                            | -  |
| 21.5.2.7 Level-sensitive and pulse interrupts 29                 | -  |
| 21.5.2.7.1 Hardware and software control of interrupts 29        | -  |
| 21.5.2.8 NVIC usage hints and tips                               |    |
| 21.5.2.8.1 NVIC programming hints                                |    |
| 21.5.3 System Control Block                                      | )7 |
| 21.5.3.1 The CMSIS mapping of the Cortex-M0 SCB                  |    |
| registers                                                        | -  |
| 21.5.3.2 CPUID Register                                          | -  |
| 21.5.3.3 Interrupt Control and State Register 29                 | -  |
| 21.5.3.4 Application Interrupt and Reset Control Register<br>300 | ſ. |
| 21.5.3.5 System Control Register                                 | )1 |
| 21.5.3.6 Configuration and Control Register 30                   | )2 |
| 21.5.3.7 System Handler Priority Registers 30                    | )2 |
| 21.5.3.7.1 System Handler Priority Register 2 30                 | )2 |
| 21.5.3.7.2 System Handler Priority Register 3 30                 | )3 |
| 21.5.3.8 SCB usage hints and tips                                | )3 |
| 21.5.4 System timer, SysTick                                     | )3 |
| 21.5.4.1 SysTick Control and Status Register 30                  | )4 |
| 21.5.4.2 SysTick Reload Value Register 30                        | )4 |
| 21.5.4.2.1 Calculating the RELOAD value 30                       | )4 |
| 21.5.4.3 SysTick Current Value Register 30                       | )4 |
| 21.5.4.4 SysTick Calibration Value Register 30                   | )5 |
| 21.5.4.5 SysTick usage hints and tips 30                         | )5 |
| 21.6 Cortex-M0 instruction summary 30                            | )5 |

| 22.3.3 | Trademarks | 310 |
|--------|------------|-----|
| 22.4   | Tables     | 311 |
| 22.5   | Figures    | 316 |
| 22.6   | Contents   | 317 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2011.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 7 December 2011 Document identifier: UM10415