# Contents

<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td><strong>Chapter 1</strong></td>
<td></td>
</tr>
<tr>
<td>1.1</td>
<td>Introduction</td>
<td>7</td>
</tr>
<tr>
<td>1.2</td>
<td>References</td>
<td>7</td>
</tr>
<tr>
<td></td>
<td><strong>Chapter 2</strong></td>
<td></td>
</tr>
<tr>
<td>2.1</td>
<td>Kernel overview</td>
<td>9</td>
</tr>
<tr>
<td>2.1.1</td>
<td>How to build and load Kernel in standalone environment</td>
<td>9</td>
</tr>
<tr>
<td>2.1.2</td>
<td>How to build and load Kernel in Yocto Project</td>
<td>10</td>
</tr>
<tr>
<td></td>
<td><strong>Chapter 3</strong></td>
<td></td>
</tr>
<tr>
<td>3.1</td>
<td>U-Boot overview</td>
<td>13</td>
</tr>
<tr>
<td>3.1.1</td>
<td>How to build U-Boot in standalone environment</td>
<td>13</td>
</tr>
<tr>
<td>3.1.2</td>
<td>How to build and load U-Boot in Yocto Project</td>
<td>14</td>
</tr>
<tr>
<td>3.2</td>
<td>Customizing the i.MX custom board code</td>
<td>15</td>
</tr>
<tr>
<td>3.2.1</td>
<td>Changing the DCD table for i.MX DDR initialization</td>
<td>16</td>
</tr>
<tr>
<td>3.2.2</td>
<td>Booting with the modified U-Boot</td>
<td>16</td>
</tr>
<tr>
<td>3.2.3</td>
<td>Adding new driver initialization code to board files</td>
<td>19</td>
</tr>
<tr>
<td>3.2.4</td>
<td>Further customization at system boot</td>
<td>19</td>
</tr>
<tr>
<td>3.2.5</td>
<td>Customizing the printed board name</td>
<td>20</td>
</tr>
<tr>
<td>3.3</td>
<td>Debugging</td>
<td>20</td>
</tr>
<tr>
<td>3.3.1</td>
<td>Using JTAG tool for debugging</td>
<td>20</td>
</tr>
<tr>
<td>3.3.2</td>
<td>Using printf for debugging</td>
<td>21</td>
</tr>
<tr>
<td></td>
<td><strong>Chapter 4</strong></td>
<td></td>
</tr>
<tr>
<td>4.1</td>
<td>IOMUX overview</td>
<td>23</td>
</tr>
<tr>
<td>4.1.1</td>
<td>Information for setting IOMUX controller registers</td>
<td>23</td>
</tr>
<tr>
<td>4.1.2</td>
<td>Using IOMUX in the Device Tree - example</td>
<td>24</td>
</tr>
</tbody>
</table>

NXP Semiconductors

i.MX BSP Porting Guide, Rev. L4.9.88_2.0.0-ga, 05/2018
<table>
<thead>
<tr>
<th>Section number</th>
<th>Title</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Chapter 5</td>
<td>Registering a new UART Driver</td>
<td></td>
</tr>
<tr>
<td>5.1</td>
<td>UART overview</td>
<td>27</td>
</tr>
<tr>
<td>5.2</td>
<td>UART settings</td>
<td>27</td>
</tr>
<tr>
<td>Chapter 6</td>
<td>Adding support for SDHC</td>
<td></td>
</tr>
<tr>
<td>6.1</td>
<td>SDHC overview</td>
<td>29</td>
</tr>
<tr>
<td>Chapter 7</td>
<td>Configuring the SPI NOR Flash Memory Technology Device (MTD) Driver</td>
<td></td>
</tr>
<tr>
<td>7.1</td>
<td>SPI NOR overview</td>
<td>31</td>
</tr>
<tr>
<td>7.1.1</td>
<td>Selecting SPI NOR on the Linux image</td>
<td>31</td>
</tr>
<tr>
<td>7.1.2</td>
<td>Changing the SPI interface configuration</td>
<td>32</td>
</tr>
<tr>
<td>7.1.3</td>
<td>Hardware operation</td>
<td>32</td>
</tr>
<tr>
<td>Chapter 8</td>
<td>Connecting an LVDS Panel to an i.MX 6Quad/Solo/Dual/DualLite Reference Board</td>
<td></td>
</tr>
<tr>
<td>8.1</td>
<td>LVDS overview</td>
<td>33</td>
</tr>
<tr>
<td>8.1.1</td>
<td>Connecting an LVDS panel to the i.MX 6Dual/6Quad/6DualLite reference board</td>
<td>33</td>
</tr>
<tr>
<td>8.2</td>
<td>Enabling an LVDS channel</td>
<td>33</td>
</tr>
<tr>
<td>8.3</td>
<td>LDB ports</td>
<td>34</td>
</tr>
<tr>
<td>8.3.1</td>
<td>Input parallel display ports</td>
<td>35</td>
</tr>
<tr>
<td>8.3.2</td>
<td>Output LVDS ports</td>
<td>36</td>
</tr>
<tr>
<td>8.4</td>
<td>Additional information</td>
<td>36</td>
</tr>
<tr>
<td>Chapter 9</td>
<td>Supporting the i.MX 6 Quad/Solo/Dual/DualLite Camera Censor with CSI</td>
<td></td>
</tr>
<tr>
<td>9.1</td>
<td>CSI overview</td>
<td>37</td>
</tr>
<tr>
<td>9.1.1</td>
<td>Required software</td>
<td>37</td>
</tr>
<tr>
<td>9.1.2</td>
<td>i.MX 6Dual/6Quad/6Solo/6DualLite CSI interfaces layout</td>
<td>38</td>
</tr>
<tr>
<td>9.1.3</td>
<td>Configuring the CSI unit in test mode</td>
<td>38</td>
</tr>
<tr>
<td>9.2</td>
<td>Adding support for a new CMOS camera sensor</td>
<td>39</td>
</tr>
<tr>
<td>9.2.1</td>
<td>Adding a camera sensor entry in Kconfig</td>
<td>39</td>
</tr>
<tr>
<td>Section number</td>
<td>Title</td>
<td>Page</td>
</tr>
<tr>
<td>----------------</td>
<td>----------------------------------------------------------------------</td>
<td>------</td>
</tr>
<tr>
<td>9.2.2</td>
<td>Creating the camera sensor file</td>
<td>40</td>
</tr>
<tr>
<td>9.2.3</td>
<td>Adding a compilation flag for the new camera</td>
<td>42</td>
</tr>
<tr>
<td>9.3</td>
<td>Using the I2C interface</td>
<td>43</td>
</tr>
<tr>
<td>9.3.1</td>
<td>Loading and testing the camera module</td>
<td>45</td>
</tr>
<tr>
<td>9.4</td>
<td>Additional reference information</td>
<td>45</td>
</tr>
<tr>
<td>9.4.1</td>
<td>CMOS interfaces supported by the i.MX 6Dual/6Quad/6Solo/6DualLite</td>
<td>45</td>
</tr>
<tr>
<td>9.4.2</td>
<td>i.MX 6Dual/6Quad/6Solo/6DualLite CSI parallel interface</td>
<td>47</td>
</tr>
<tr>
<td>9.4.3</td>
<td>Timing data mode protocols</td>
<td>49</td>
</tr>
<tr>
<td></td>
<td>Chapter 10</td>
<td></td>
</tr>
<tr>
<td>10.1</td>
<td>Porting Audio Codecs to a Custom Board</td>
<td>51</td>
</tr>
<tr>
<td>10.1.1</td>
<td>Audio overview</td>
<td></td>
</tr>
<tr>
<td>10.1.2</td>
<td>Porting the reference BSP to a custom board (audio codec is the same</td>
<td>52</td>
</tr>
<tr>
<td></td>
<td>as in the reference design)</td>
<td></td>
</tr>
<tr>
<td>10.1.3</td>
<td>Porting the reference BSP to a custom board (audio codec is different</td>
<td>53</td>
</tr>
<tr>
<td></td>
<td>from the reference design)</td>
<td></td>
</tr>
<tr>
<td></td>
<td>Chapter 11</td>
<td></td>
</tr>
<tr>
<td>11.1</td>
<td>Porting the Ethernet Controller Driver</td>
<td>55</td>
</tr>
<tr>
<td>11.1.1</td>
<td>Ethernet controller overview</td>
<td></td>
</tr>
<tr>
<td>11.1.2</td>
<td>Ethernet configuration</td>
<td>56</td>
</tr>
<tr>
<td></td>
<td>Chapter 12</td>
<td></td>
</tr>
<tr>
<td>12.1</td>
<td>Porting USB Host1 and USB OTG</td>
<td>59</td>
</tr>
<tr>
<td>12.2</td>
<td>USB overview for i.MX 6Dual/6Quad/6Solo/6DualLite/6UltraLite/7Dual</td>
<td>59</td>
</tr>
<tr>
<td>12.3</td>
<td>USB overview for i.MX 6SoloLite/6SoloX</td>
<td>61</td>
</tr>
<tr>
<td>12.4</td>
<td>USB overview for i.MX 8MQuad</td>
<td>62</td>
</tr>
<tr>
<td></td>
<td>Chapter 13</td>
<td></td>
</tr>
<tr>
<td>13.1</td>
<td>Revision History</td>
<td>65</td>
</tr>
</tbody>
</table>
Chapter 1
Introduction

1.1 Introduction

This document provides an overview on how to develop a custom i.MX solution from an i.MX BSP release. This document describes how to customize kernel changes, U-Boot, memory, and various configurations for a custom hardware solution using an i.MX SoC.

1.2 References

This release includes the following references and additional information.

- *i.MX Linux® Release Notes* (IMXLXRN) - Provides the release information.
- *i.MX Linux® User's Guide* (IMXLUG) - Contains the information on installing U-Boot and Linux OS and using i.MX-specific features.
- *i.MX Yocto Project User's Guide* (IMXLXYOCTOUG) - Contains the instructions for setting up and building Linux OS in the Yocto Project.
- *i.MX Reference Manual* (IMXLXRM) - Contains the information on Linux drivers for i.MX.
- *i.MX Graphics User's Guide* (IMXGRAPHICUG) - Describes the graphics features.
- *i.MX BSP Porting Guide* (IMXXBSPPG) - Contains the instructions on porting the BSP to a new board.
- *i.MX VPU Application Programming Interface Linux® Reference Manual* (IMXVPUAPI) - Provides the reference information on the VPU API.

The quick start guides contain basic information on the board and setting it up. They are on the NXP website.

- SABRE Platform Quick Start Guide (IMX6QSDPQSG)
- SABRE Board Quick Start Guide (IMX6QSDBQSG)
- i.MX 6UltraLite EVK Quick Start Guide (IMX6ULTRALITEQSG)
- i.MX 6ULL EVK Quick Start Guide (IMX6ULLQSG)
Chapter 2  
Porting Kernel

2.1 Kernel overview
This chapter explains how to download, build and load the i.MX kernel both in a 
standalone environment and through Yocto Project.

2.1.1 How to build and load Kernel in standalone environment
To build Kernel in a standalone environment, first, generate a development SDK, which 
includes the tools, toolchain, and small rootfs to compile against to put on the host 
machine.

1. Generate an SDK from the Yocto Project build environment with the following 
command. To set up the Yocto Project build environment, follow the steps in the 
i.MX Yocto Project User’s Guide (IMXLXYOCTOUG). In the following command, 
set Target-Machine to the machine you are building for. The populate_sdk generates 
a script file that sets up a standalone environment without Yocto Project. This SDK 
should be updated for each release to pick up the latest headers, toolchain, and tools 
from the current release.

   DISTRO=fsl-imx-fb MACHINE=Target-Machine bitbake core-image-minimal -c populate_sdk

2. From the build directory, the bitbake was run in, copy the .sh file in tmp/deploy/sdk 
to the host machine to build on and execute the script to install the SDK. The default 
location is in /opt but can be placed anywhere on the host machine.

On the host machine, these are the steps to build Kernel:

1. On the host machine, set the environment with the following command before 
building for i.MX 8 SoC.

   $ source CROSS_COMPILE=source/opt/fsl-imx-fb/4.9.88/environment-setup-aarch64-poky-linux

   $ export ARCH=arm64
2. On the host machine, set the environment with the following command before building for i.MX 6 or i.MX 7 SoC.

   $ source CROSS_COMPILE=/opt/fsl-imx-fb/4.9.88/environment-setup-cortexa9hf-vfp-neon-poky-linux-gnueabi

   $ export ARCH=arm

3. To build the kernel in the standalone environment, execute the following commands.

   Download source by cloning with:

   $ git clone https://source.codeaurora.org/external/imx/linux-imx -b imx_4.9.88_2.0.0_ga
   $ cd linux-imx
   $ make defconfig // For i.MX 8
   $ make imx_v7_defconfig // For i.MX 6 and i.MX 7

By default, i.MX U-Boot loads kernel image and device tree blob from the first FAT partition. Users can copy their images to this partition. Alternatively, users can flash images to the RAW address for U-Boot loading.

To flash the kernel generated from the build, execute the following commands:

   $ sudo dd if=<zImageName> of=/dev/sd<partition> bs=512 seek=2048 conv=fsync && sync

To flash the device trees generated from the build, execute the following commands:

   $ sudo dd if=<DevicetreeName>.dtb of=/dev/sd<partition> bs=512 seek=20480 conv=fsync

**NOTE**

For i.MX 8QuadMax and i.MX 8QuadXPlus, the kernel image and DTB need to be flashed after the first 6 MB of the SD card.

### 2.1.2 How to build and load Kernel in Yocto Project

To integrate kernel changes in Yocto Project, perform the following steps:

1. Set up a build environment for building the associated SoC on an i.MX reference board in Yocto Project by following the directions in the README either in the manifest branch or in the release layer. This involves using repository initialization and repository synchronization to download the Yocto Project meta data and fsl-setup-release to set up the build environment.

2. Build a reference board kernel for the associated SoC. The following is an example. For the first time, this build is longer because it builds all required tools and dependencies.

   $ MACHINE=imx6qsabresd bitbake linux-imx
3. Create a custom layer to hold custom board kernel changes. To create a custom layer, look at the existing i.MX demos for xbmc or iotg for simpler examples. A custom layer is integrated by adding it to the bblayer.conf in the <build-dir>/conf directory. The layer must have a conf/layer.conf file describing the layer name.

4. Copy an existing machine file associated with the SoC on custom board to the custom layer:

   ```
   $ cp sources/meta-freescale/conf/machine/imx6qsabresd.conf <new layer>/conf/machine/<custom_name>.conf
   ```

5. Edit the machine configuration file with device trees listed in the KERNEL_DEVICETREE.

6. Change the preferred version for kernel to build with linux-imx by adding this line to conf/local.conf. There are multiple providers of kernel and this forces the linux-imx version to be used.

   ```
   PREFERRED_PROVIDER_virtual/kernel_<custom_name> = "linux-imx"
   ```

7. Build the custom machine.

   ```
   $ MACHINE=<custom_name> bitbake linux-imx
   ```

   Check in <build-dir>/tmp/work/<custom_name>-poky-linux-gnueabi/linux-imx/<version> to find the build output. Also look in <build-dir>/tmp/deploy/images/<custom_name> to find the kernel binary.

8. Kernel patches and custom defconfig provided in a linux-imx_.bbappend with these lines as an example and patch1.patch as a patch placed in

   ```
   sources/<custom_layer>/recipes-kernel/linux-imx/files
   FILESEXTRAPATHS_prepend := "${THISDIR}/${PN}:":
   SRC_URI_append = "file://patch1.patch  file://custom_defconfig"
   ```
Chapter 3
Porting U-Boot

3.1 U-Boot overview

This chapter describes how to download, build, and load the i.MX U-Boot in a standalone environment and through the Yocto Project.

3.1.1 How to build U-Boot in standalone environment

To build U-Boot in a standalone environment, perform the following steps:

1. Generate a development SDK, which includes the tools, toolchain, and small rootfs to compile against to put on the host machine. The same SDK can be used to build a standalone kernel.
   a. Generate an SDK from the Yocto Project build environment with the following command. To set up the Yocto Project build environment, follow the steps in the *i.MX Yocto Project User*’s *Guide* (IMXLXYOCTOUG). In the following command, set Target-Machine to the machine you are building for. The populate_sdk generates a script file that sets up a standalone environment without Yocto Project. This SDK should be updated for each release to pick up the latest headers, toolchain, and tools from the current release.

```
DISTRO=fsl-imx-fb MACHINE=Target-Machine bitbake core-image-minimal -c populate_sdk
```

b. From the build directory, the bitbake was run in, copy the sh file in tmp/deploy/sdk to the host machine to build on and execute the script to install the SDK. The default location is in /opt but can be placed anywhere on the host machine.

2. On the host machine, perform the following steps to build U-Boot:
   a. On the host machine, set the environment with the following command before building for i.MX 8 SoC.

```
$ export CROSS_COMPILE=source/opt/fsl-imx-fb/4.9.88/environment-setup-aarch64-poky-linux
$ export ARCH=arm64
```
b. On the host machine, set the environment with the following command before building for i.MX 6 or i.MX 7 SoC.

```
$ export CROSS_COMPILE=/opt/fsl-imx-fb/4.9.88/environment-setup-cortexa9hf-vfp-neon-poky-linux-gnueabi
$ export ARCH=arm
```

c. To build the U-Boot in the standalone environment, execute the following commands.

Download source by cloning with:

```
$ git clone https://source.codeaurora.org/external/imx/uboot-imx -b imx_v2017.03_4.9.51_imx8_beta2
```

d. To build U-Boot in the standalone environment, find the configuration for the target boot in the configs/ directory of the uboot-imx source code. In the following example, i.MX 6ULL is the target.

```
$ cd uboot-imx
$ make clean
$ make mx6ull_14x14_evk_defconfig
$ make u-boot.imx
```

e. To create a custom board, copy a reference defconfig for the associated SoC to a new name and place in the configs folder and build using the new config name.

f. For i.MX 8, use the imx-mkimage tool to combine the U-Boot binary with Arm Trusted Firmware (ATF) and SCUFW to produce the final flash.bin boot image and burn to the SD card. See the imxmkimage tool for details.

g. To burn the boot image to the SD card, execute the following command:

```
dd if=<boot_image> of=/dev/sd<x> bs=1k seek=<offset> conv=fsync
```

Where:

- offset is:
  - 1 - for i.MX 6 or i.MX 7
  - 33 - for i.MX 8
- sd<x> is:
  - Device node for the SD card
- boot_image is:
  - u-boot.imx - for i.MX 6 or i.MX 7
  - flash.bin - for i.MX8

### 3.1.2 How to build and load U-Boot in Yocto Project

To integrate U-Boot changes in Yocto Project, perform the following steps:

1. Set up a build environment for building the associated SoC on an i.MX reference board in Yocto Project by following the directions in the README either in the
manifest branch or in the release layer. This involves using repository initialization and repository synchronization to download the Yocto Project meta data and fsl-setup-release to set up the build environment.

2. Build a reference board kernel for the associated SoC. The following is an example. For the first time, this build is longer because it builds all required tools and dependencies.

```bash
$ MACHINE=imx6qsabresd bitbake u-boot-imx
```

3. Create a custom layer to hold custom board kernel changes. To create a custom layer, look at the existing i.MX demos for xbmc or iotg for simpler examples. A custom layer is integrated by adding it to the bblayer.conf in the `<build-dir>/conf` directory. The layer must have a `conf/layer.conf` file describing the layer name.

4. Copy an existing machine file associated with the SoC on custom board to the custom layer:

```bash
$ cp sources/meta-freescale/conf/machine/imx6qsabresd.conf <new layer>/conf/machine/<custom_name>.conf
```

5. Edit the machine configuration file with U_BOOT_CONFIG options.

6. Change the preferred version for kernel to build with u-boot-imx by adding this line to `conf/local.conf`. There are multiple providers of U-Boot and this forces the u-boot-imx version to be used.

```c
PREFERRED_PROVIDER_virtual/bootloader_<custom_name> = "u-boot-imx"
```

7. Build the custom machine.

```bash
$ MACHINE=<custom_name> bitbake u-boot-imx
```

Check in `<build-dir>/tmp/work/<custom_name>-poky-linux-gnueabi/u-boot-imx/<version>` to find the build output. Also look in `<build-dir>/tmp/deploy/images/<custom_name>` to find the boot binaries.

8. U-Boot patches for the custom machine and defconfig can be provided in a u-boot-imx_%bbappend with these lines as an example and patch1.patch as a patch placed in

```c
FILESEXTRAPATHS_prepend := "${THISDIR}/${PN}:"
SRC_URI_append = "file://patch1.patch"
```

### 3.2 Customizing the i.MX custom board code

The new i.MX custom board is a part of the U-Boot source tree, but it is a duplicate of the i.MX reference board code and needs to be customized.
The DDR technology is a potential key difference between the two boards. If there is a difference in the DDR technology, the DDR initialization needs to be ported. DDR initialization is coded in the DCD table, inside the boot header of the U-Boot image. When porting bootloader, kernel or driver code, you must have the schematics easily accessible for reference.

If there is a difference in the DDR technology between the two boards, the DDR initialization needs to be ported. DDR initialization is coded in the DCD table, inside the boot header of the U-Boot image. When porting bootloader, kernel or driver code, you must have the schematics easily accessible for reference.

### 3.2.1 Changing the DCD table for i.MX DDR initialization

Before initializing the memory interface, configure the relevant I/O pins with the right mode and impedance, and then initialize the MMDC module.

For how to generate calibration parameters for DDR, see i.MX 6 Series DDR Calibration (AN4467). Users can also use the DDR script Aid and DDR stress tools in i.MX Design and Tool Lists for DDR initialization.

1. To port to the custom board, the DDR needs to be initialized properly.
2. Take an example for the i.MX 6Quad custom board. Open the file: board/freescale/mx6<customer_board_name>/imximage.cfg to mx6q.cfg.
3. Modify all the items in this file to match the memory specifications. These code blocks are read by the ROM code to initialize your DDR memory.
4. For i.MX 8MQuad, U-Boot does not contain DCD. It depends on SPL to initialize the DDR. SPL contains the codes for DDR PHY and DDR controller initialization and DDR PHY training, so users need to modify the codes.

### 3.2.2 Booting with the modified U-Boot

This section describes how to compile and write u-boot.imx to an SD card.

If the DDR configuration (board/freescale/<customer_board_name>/imximage.cfg) is modified successfully, you can compile and write u-boot.imx to an SD card. To verify this, insert the SD card into the SD card socket of the CPU board and power on the board.

The following message should be displayed on the console if the board is based on the i.MX 6Quad SABRE_SD:

```
U-Boot 2017.03-00240-gb8760a1 (March 10 2017 - 14:32:18)
CPU:   Freescale i.MX6Q rev1.2 at 792 MHz
CPU:   Temperature 36 C
```
Reset cause: POR
Board: MX6Q-Sabreauto revA
I2C: ready
DRAM: 2 GiB
PMIC: PFUZE100 ID=0x10
NAND: 0 MiB
MMC: FSL_SDHC: 0, FSL_SDHC: 1
No panel detected: default to Hannstar-XGA
Display: Hannstar-XGA (1024x768)
In: serial
Out: serial
Err: serial
switch to partitions #0, OK
mmc1 is current device
Net: FEC [PRIME]
Normal Boot
Hit any key to stop autoboot: 0
=>

The following message should be displayed on the console if the custom board is based on the i.MX 6SoloLite EVK:

U-Boot 2015.04-00240-gb8760a1 (Jul 10 2015 - 14:39:05)

CPU: Freescale i.MX6SL rev1.2 at 396 MHz
CPU: Temperature 38 C
Reset cause: POR
Board: MX6SLEVK
I2C: ready
DRAM: 1 GiB
PMIC: PFUZE100 ID=0x10
MMC: FSL_SDHC: 0, FSL_SDHC: 1, FSL_SDHC: 2
In: serial
Out: serial
Err: serial
switch to partitions #0, OK
mmc1 is current device
Net: FEC [PRIME]
Error: FEC address not set.

Normal Boot
Hit any key to stop autoboot: 0
=>

The following message should be displayed on the console if the custom board is based on the i.MX 8QuadMax Validation board:

U-Boot 2017.03-imx_4.9.51_8qm_betaxal_8qxp_alpha+gc1ec08e (Nov 22 2017 - 00:39:31 -0600)

CPU: Freescale i.MX8QM revA A53 at 1200 MHz at 12C
Model: Freescale i.MX8QM ARM2
Board: iMX8QM LPDDR4 ARM2
Boot: SD1
DRAM: 6 GiB
start sata init
SATA link 0 timeout.
MMC: Actual rate for SDHC_0 is 396000000
Actual rate for SDHC_1 is 396000000
Actual rate for SDHC_2 is 396000000
FSL_SDHC: 0, FSL_SDHC: 1, FSL_SDHC: 2
Run CMD11 1.8V switch
*** Warning - bad CRC, using default environment

[pcie_ctrla_init_rc] LNK DOWN 8600000
In: serial
Out: serial
Err: serial
The following message should be displayed on the console if the custom board is based on the i.MX 8MQuad EVK board:

U-Boot SPL 2017.03-imx_v2017.03_4.9.51_imx8m_ga+gb026428 (Mar 01 2018 - 03:15:20)
PMIC: PFUZE100 ID=0x10
start to config phy: p0=3200mts, p1=667mts with 1D2D training
check ddr4_pmu_train_imem code
check ddr4_pmu_train_imem code pass
check ddr4_pmu_train_dmem code
check ddr4_pmu_train_dmem code pass
config to do 3200 1d training. Training PASS
check ddr4_pmu_train_imem code
check ddr4_pmu_train_imem code pass
check ddr4_pmu_train_dmem code
check ddr4_pmu_train_dmem code pass
config to do 3200 2d training. Training PASS
check ddr4_pmu_train_imem code
check ddr4_pmu_train_imem code pass
check ddr4_pmu_train_dmem code
check ddr4_pmu_train_dmem code pass
pstate=1: set dfi clk done done
Training PASS
Load 201711 PIE
Normal Boot
Trying to boot from MMC2

U-Boot 2017.03-imx_v2017.03_4.9.51_imx8m_ga+gb026428 (Mar 01 2018 - 03:15:20 -0600)

CPU: Freescale i.MX8MQ rev2.0 1500 MHz (running at 1000 MHz)
CPU: Commercial temperature grade (0C to 95C) at 21C
Reset cause: POR
Model: Freescale i.MX8MQ EVK
DRAM: 3 GIB
TCPC: Vendor ID [0x1fc9], Product ID [0x5110]
MMC: FSL_SDHHC: 0, FSL_SDHHC: 1
*** Warning - bad CRC, using default environment

No panel detected: default to HDMI
Display: HDMI (1280x720)
In: serial
Out: serial
Err: serial

BuildInfo:
- ATF d2cbb20
- U-Boot 2017.03-imx_v2017.03_4.9.51_imx8m_ga+gb026428

switch to partitions #0, OK
mmc1 is current device
Net:
Warning: ethernet@30be0000 using MAC address from ROM
eth0: ethernet@30be0000
Normal Boot
Hit any key to stop autoboot: 0
u-boot=>

3.2.3 Adding new driver initialization code to board files

The following steps describe how to add a new driver and how to initialize the code.

1. Find mx<customer_board>.c in board/freescale/mx<customer_board>/.
2. Edit mx<customer_board>.c and add new driver initialization code, including clock, IOMUX, and GPIO.
3. Put the driver initialization function into board_init or board_late_init.

NOTE
• The board_early_init_f() function is called at the very early phase if you define CONFIG_BOARD_EARLY_INIT_F. You can put the UART/SPI-NOR/NAND IOMUX setup function, which requires to be set up at the very early phase.
• The board_init() function is called between board_early_init_f and board_late_init. You can do some general board-level setup here. If you do not define CONFIG_BOARD_EARLY_INIT_F, do not call printf before the UART setup is finished. Otherwise, the system may be down.
• The board_late_init() function is called later. To debug the initialization code, put the initialization function into it.

3.2.4 Further customization at system boot

To further customize your U-Boot board project, use the first function that system boot calls on:

```c
board_init_f in "common/board_f.c"
board_early_init_f()
board_init()
```

All board initialization is executed inside this function. It starts by running through the `init_sequence_f[]` array and `init_sequence_r[]` array of function pointers.
The first board dependent function inside the \texttt{init\_sequence\_ff[]} array is \texttt{board\_early\_init\_f()}. \texttt{board\_early\_init\_f()} is implemented inside board/freescale/mx6<custom board name>.c.

The following line of code is very important:

\begin{verbatim}
... setup_iomux_uart();
...
\end{verbatim}

\textbf{NOTE}
If a device tree is used, the machine ID is not used. The compatible string of the DTS file is used to match the board. The device tree for file each boot variation is specified in the machine configuration files in the arch/arm/dts directory.

### 3.2.5 Customizing the printed board name

To customize the printed board name, use the \texttt{checkboard()} function.

This function is called from the \texttt{init\_sequence\_ff[]} array implemented inside board/freescale/mx6<custom board name>.c. There are two ways to use \texttt{checkboard()} to customize the printed board name: the brute force way or by using a more flexible identification method if implemented on the custom board.

To customize the brute force way, delete \texttt{identify\_board\_id()} inside \texttt{checkboard()} and replace \texttt{printf("Board: ")} with \texttt{printf("Board: i.MX on <custom board>\n");}

If this replacement is not made, the custom board may use another identification method. The identification can be detected and printed by implementing the \texttt{__print\_board\_info()} function according to the identification method on the custom board.

### 3.3 Debugging

There are two ways to do debugging:

- Using a JTAG tool
- Using printf
3.3.1 Using JTAG tool for debugging

Generally, the JTAG tool is used to debug at a very early stage, for example, before UART initialization, or when it is difficult to debug with printf.

1. Make sure that the JTAG tool supports Arm® Cortex®-A9 cores on i.MX 6 and Arm Cortex-A7 cores on i.MX 7Dual and 6UltraLite, Arm Cortex-A53/A72 on i.MX 8QuadMax and Arm Cortex-A35 on i.MX 8QuadXPlus. It is recommended to use TRACE32.

2. Load U-Boot, which is an elf file, in the root directory of U-Boot fully, or just symbol (faster) to debug step by step.

   **NOTE**
   Make optimization level 0 in compiling, which is easier for debugging in the JTAG tool.

3.3.2 Using printf for debugging

This is the most common method used in debugging. You can print your value in the driver for debugging.

   **NOTE**
   To use printf in early stages, such as in board_init, put the UART initialization code earlier, such as in the board_early_init_f().
Chapter 4
Configuring IOMUX Controller

4.1 IOMUX overview

Before using the i.MX pins (or pads), select the desired function and correct values for characteristics such as voltage level, drive strength, and hysteresis. You can configure a set of registers from the IOMUX controller.

For detailed information about each pin, see the "External Signals and Pin Multiplexing" chapter or for about the IOMUX controller block, see the "IOMUX Controller (IOMUXC)" in the SoC Application References Manual.

4.1.1 Information for setting IOMUX controller registers

The IOMUX controller contains four sets of registers that affect the i.MX 6Dual/6Quad/6DualLite/6Solo/6SoloLite/6SoloX/6UltraLite/7Dual registers.

- General-purpose registers (IOMUXC_GPRx): consist of registers that control PLL frequency, voltage, and other general purpose sets.
- "Daisy Chain" control registers (IOMUXC_<Instance_port>_SELECT_INPUT): control the input path to a module when more than one pad may drive the module's input.
- MUX control registers (changing pad modes):
  - Select which of the pad's eight different functions (also called ALT modes) is used.
  - Set the pad functions individually or by group using one of the following registers:
    - IOMUXC_SW_MUX_CTL_PAD_<PAD NAME>
    - IOMUXC_SW_MUX_CTL_GRP_<GROUP NAME>
- Pad control registers (changing pad characteristics):
  - Set pad characteristics individually or by group using one of the following registers:
IOMUXC_SW_PAD_CTL_PAD_<PAD_NAME>
IOMUXC_SW_PAD_CTL_GRP_<GROUP NAME>

- Pad characteristics are:
  - SRE (1 bit slew rate control): Slew rate control bit; selects between FAST/SLOW slew rate output. Fast slew rate is used for high frequency designs.
  - DSE (2 bits drive strength control): Drive strength control bits; selects the drive strength (low, medium, high, or max).
  - ODE (1 bit open drain control): Open drain enable bit; selects open drain or CMOS output.
  - HYS (1 bit hysteresis control): Selects between CMOS or Schmitt Trigger when pad is an input.
  - PUS (2 bits pull up/down configuration value): Selects between pull up or down and its value.
  - PUE (1 bit pull/keep select): Selects between pull up or keeper. A keeper circuit helps assure that a pin stays in the last logic state when the pin is no longer being driven.
  - PKE (1 bit enable/disable pull up, pull down or keeper capability): Enable or disable pull up, pull down, or keeper.
  - DDR_MODE_SEL (1 bit ddr_mode control): Needed when interfacing DDR memories.
  - DDR_INPUT (1 bit ddr_input control): Needed when interfacing DDR memories.

4.1.2 Using IOMUX in the Device Tree - example

The following example shows how to use IOMUX in the Device Tree.

```c
usdhc@0219c000 { /* uSDHC4 */
  fsl,card-wired;
  vmmc-supply = <&reg_3p3v>;
  status = "okay";
  pinctrl-names = "default";
  pinctrl-0 = <&pinctrl_usdhc4_1>;
};
iomuxc@020e0000 {
  compatible = "fsl,imx6q-iomuxc";
  reg = <0x020e0000 0x4000>;

  /* shared pinctrl settings */
  usdhc4 {
    pinctrl_usdhc4_1: usdhc4grp-1 {
      fsl,pins = <
        MX6QDL_PAD_SD4_CMD__SD4_CMD
        MX6QDL_PAD_SD4_CLK__SD4_CLK
        MX6QDL_PAD_SD4_DAT0__SD4_DATA0
        MX6QDL_PAD_SD4_DAT1__SD4_DATA1
    }
```

NXP Semiconductors
For details, see:
Documentation/devicetree/bindings/pinctrl/fsl,imx-pinctrl.txt
Documentation/devicetree/bindings/pinctrl/fsl,imx6*-pinctrl.txt
Documentation/devicetree/bindings/pinctrl/fsl,imx7*-pinctrl.txt
Documentation/devicetree/bindings/pinctrl/fsl,imx8qm-pinctrl.txt
Documentation/devicetree/bindings/pinctrl/fsl,imx8qxp-pinctrl.txt
Chapter 5
Registering a new UART Driver

5.1 UART overview
UART is enabled by default. This chapter describes the settings and locations for UART.

5.2 UART settings
By default, the UART is configured as follows:

- Baud rate: 115200
- Data bits: 8
- Parity: None
- Stop bits: 1
- Flow control: None
Chapter 6
Adding support for SDHC

6.1 SDHC overview

uSDHC has 14 associated I/O signals.

The following list describes the associated I/O signals.

Signal overview

- The SD_CLK is an internally generated clock used to drive the MMC, SD, and SDIO cards.
- The CMD I/O is used to send commands and receive responses to/from the card. Eight data lines (DAT7 - DAT0) are used to perform data transfers between the SDHC and the card.
- The SD_CD# and SD_WP are card detection and write protection signals directly routed from the socket. These two signals are active low (0). A low on SD_CD# means that a card is inserted and a high on SD_WP means that the write protect switch is active.
- SD_LCTL is an output signal used to drive an external LED to indicate that the SD interface is busy.
- SD_RST_N is an output signal used to reset the MMC card. This should be supported by the card.
- SD_VSELECT is an output signal used to change the voltage of the external power supplier. SD_CD#, SD_WP, SD_LCTL, SD_RST_N, and SD_VSELECT are all optional for system implementation. If the uSDHC is desired to support a 4-bit data transfer, DAT7 - DAT4 can also be optional and tied to high voltage.

Adding uSDHC support in the device tree

The following is an example for adding uSDHC support in the device tree:

```c
usdhc@02194000 { /* uSDHC2 */
    compatible = "fsl,imx6q-usdhc";
    reg = <0x02194000 0x4000>;
    interrupts = <0 23 0x04>;
```
SDHC overview

clocks = <&clks 164>, <&clks 164>, <&clks 164>;
clock-names = "ipg", "ahb", "per";
pinctrl-names = "default";
pinctrl-0 = <&pinctrl_usdhc2_1>;

cd-gpios = <&gpio2 2 0>;
wp-gpios = <&gpio2 3 0>;
bus-width = <8>;
no-1-8-v;
keep-power-in-suspend;
enable-sdio-wakeup;
status = "okay"; 
}

usdhc1: usdhc@02190000 {
    compatible = "fsl,imx6ul-usdhc", "fsl,imx6sx-usdhc";
    reg = <0x02190000 0x4000>;
    interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
    clocks = <&clks IMX6UL_CLK_USDHC1>,
             <&clks IMX6UL_CLK_USDHC1>,
    clock-names = "ipg", "ahb", "per";
    bus-width = <4>;
    status = "disabled";
}

For more information, see:
The binding document at linux/Documentation/devicetree/bindings/mmc/fsl-imx-esdhc.txt.

arch/arm/boot/dts/imx6ul.dtsi
arch/arm/boot/dts/imx6ul-14x14-evk.dts
arch/arm/boot/dts/imx6qdl.dtsi
arch/arm/boot/dts/imx6qdl-sabresd.dtsi

Support of SD3.0

SD3.0 requires 3.3 V and 1.8 V for signal voltage. Voltage selection needs to be implemented on your platform.

Support of SDIO

In most situations, SDIO requires more power than SD/MMC memory cards. Ensure that the power supply is in the SD slot while using SDIO, or apply an external power to SDIO instead.
Chapter 7
Configuring the SPI NOR Flash Memory Technology Device (MTD) Driver

7.1  SPI NOR overview

This chapter describes how to set up the SPI NOR Flash memory technology device (MTD) driver.

This driver uses the SPI interface to support the SPI-NOR data Flash devices. By default, the SPI NOR Flash MTD driver creates static MTD partitions.

The NOR MTD implementation provides necessary information for the upper-layer MTD driver.

7.1.1  Selecting SPI NOR on the Linux image

To enable support for SPI NOR, perform the following steps:

1. Add the pinctrl for the SPI. For example:

   ```
   pinctrl_ecspi1: ecspi1grp {
       fsl,pins = <
           MX6QDL_PAD_EIM_D17__ECSPI1_MISO         0x100b1
           MX6QDL_PAD_EIM_D18__ECSPI1_MOSI         0x100b1
           MX6QDL_PAD_EIM_D16__ECSPI1_SCLK         0x100b1
       >;
   }

   pinctrl_ecspi1_cs: ecspi1cs {
       fsl,pins = <
           MX6QDL_PAD_EIM_D19__GPIO3_IO19 0x80000000
       >;
   }
   ```

2. Enable the SPI. For example:

   ```
   &ecspi1 {
       fsl,spi-num-chipselects = <1>;
       cs-gpios = <&gpio3 19 0>;
       pinctrl-names = "default";
       pinctrl-0 = <&pinctrl_ecspi1 &pinctrl_ecspi1_cs>;
   }
   ```
7.1.2 Changing the SPI interface configuration

The i.MX 6 SoC has five ECSPI interfaces. The i.MX 7Dual SoC has four ECSPI interfaces. The i.MX 8QuadMax/8QuadXPlus has four LPSPI interfaces. By default, the BSP configures ECSPI-1 interface in master mode to connect to the SPI NOR Flash.

7.1.3 Hardware operation

SPI NOR Flash is SPI compatible with frequencies up to 66 MHz.

The memory is organized in pages of 512 bytes or 528 bytes. SPI NOR Flash also contains two SRAM buffers of 512/528 bytes each, which allows data reception while a page in the main memory is being reprogrammed. It also allows the writing of a continuous data stream.

Unlike conventional Flash memories that are accessed randomly, the SPI NOR Flash accesses data sequentially. It operates from a single 2.7-3.6 V power supply for program and read operations.

SPI NOR Flashes are enabled through a chip select pin and accessed through a three-wire interface: serial input, serial output, and serial clock.
Chapter 8
Connecting an LVDS Panel to an i.MX 6Quad/Solo/Dual/DualLite Reference Board

8.1 LVDS overview

This chapter describes how to connect the LVDS panel to an i.MX 6Dual/6Quad/6Solo/6DualLite reference board. The i.MX 6Dual/6Quad/6Solo/6DualLite processor has an LVDS display bridge (LDB) block that drives LVDS panels without external bridges. The LDB supports the flow of synchronous RGB data from the IPU to external display devices through the LVDS interface. This support covers the following activities:

- Connectivity to relevant devices-display with an LVDS receiver.
- Arranging the data as required by the external display receiver and by LVDS display standards.
- Synchronization and control capabilities.

8.1.1 Connecting an LVDS panel to the i.MX 6Dual/6Quad/6DualLite reference board

The kernel command line for 24-bit LVDS panel (4 pairs of LVDS data signals) displays the following line if the panel is properly connected:

```
video=mxcfb0:dev=ldb,if=RGB24
```

The kernel command line for 18-bit LVDS panel (3 pairs of LVDS data signals) displays the following line if the panel is properly connected:

```
video=mxcfb0:dev=ldb,if=RGB666
```

8.2 Enabling an LVDS channel

The LDB driver source code is available at linux/drivers/video/mxc/ldb.c.
When the LDB device is probed by the mxc display core driver, the driver uses platform data information from DTS file to configure the LDB's reference resistor mode and also tries to match video modes for external display devices with an LVDS interface. The display signal polarities and LDB control bits are set according to the matched video modes.

The LVDS channel mapping mode and the LDB bit mapping mode of LDB are set according to the LDB device tree node set by the user.

An LVDS channel is enabled as follows:

1. Set the parent clock of ldb_di_clk and the parent clock rate.
2. Set the rate of ldb_di_clk.
3. Set the LDB in a proper mode, including display signals' polarities, LVDS channel mapping mode, bit mapping mode, and reference resistor mode.
4. Enable both ldb_di_clk and its parent clock.

### 8.3 LDB ports

The following figure shows the LDB block.
i.MX 6SoloX LDB supports only one LVDS channel.

The LDB has the following ports:
- Two input parallel display ports.
- Two output LVDS channels
- Control signals to configure LDB parameters and operations.
- Clocks from the SoC PLLs.
8.3.1 Input parallel display ports

The LDB is configurable to support either one or two (DI0, DI1) parallel RGB input ports. The LDB only supports synchronous access mode.

Each RGB data interface contains the following:

- RGB data of 18 or 24 bits
- Pixel clock
- Control signals
- HSYNC, VSYNC, DE, and one additional optional general purpose control
- Transfers a total of up to 28 bits per data interface per pixel clock cycle

The LDB supports the following data rates:

- For dual-channel output: up to 170 MHz pixel clock (such as UXGA-1600 x 1200 at 60 Hz + 35% blanking)
- For single-channel output: up to 85 MHz per interface (such as WXGA-1366 x 768 at 60 Hz + 35% blanking).

8.3.2 Output LVDS ports

The LDB has two LVDS channels, which are used to communicate RGB data and controls to external LCD displays either through the LVDS interface or through LVDS receivers. Each channel consists of four data pairs and one clock pair, with a pair indicating an LVDS pad that contains PadP and PadM.

The LVDS ports may be used as follows:

- One single-channel output
- One dual channel output: single input, split to two output channels
- Two identical outputs: single input sent to both output channels
- Two independent outputs: two inputs sent, each to a distinct output channel

8.4 Additional information

For additional information, check the SoC Application Processor Reference Manual.
Chapter 9
Supporting the i.MX 6 Quad/Solo/Dual/DualLite Camera Censor with CSI

9.1 CSI overview

This chapter provides information about how to use the expansion connector to include support for a new camera sensor on an i.MX 6Dual/6Quad/6DualLite reference board.

It describes the following operations:

- Configuring the CSI unit in test mode (Configuring the CSI unit in test mode)
- Adding support for a new CMOS sensor in the i.MX 6Dual/6Quad/6Solo/6DualLite BSP (Adding support for a new CMOS camera sensor)
- Setting up and using the I²C interface to handle your camera bus (Using the I²C interface)
- Loading and testing the camera module (Loading and testing the camera module)

It also provides reference information about the following:

- Required software and hardware
- i.MX 6Dual/6Quad/6Solo/6DualLite reference CSI interfaces layout (i.MX 6Dual/6Quad/6Solo/6DualLite CSI interfaces layout)
- CMOS sensor interfaces (CSI) supported by the i.MX 6Dual/6Quad/6Solo/6DualLite (IPU) (CMOS interfaces supported by the i.MX 6Dual/6Quad/6Solo/6DualLite)
- i.MX 6Dual/6Quad/6Solo/6DualLite SABRE-SD CSI parallel interface (i.MX 6Dual/6Quad/6Solo/6DualLite CSI parallel interface)
- i.MX 6Dual/6Quad/6Solo/6DualLite CSI test mode (Timing data mode protocols)

9.1.1 Required software

In i.MX BSPs, all capture devices support the V4L2 standard.
Therefore, only the CMOS-dependent layer needs to be modified to include a new CMOS sensor. All other layers are developed to work with V4L2.

9.1.2 i.MX 6Dual/6Quad/6Solo/6DualLite CSI interfaces layout

The following figure shows the camera interface layout on an i.MX 6Solo/6DualLite SABRE-SD board.

![Figure 9-1. Camera Interface Layout](image)

CSI0 is used as a parallel sensor input interface. CSI1 is used as a MIPI sensor input interface.

9.1.3 Configuring the CSI unit in test mode

This chapter uses the test mode for its example scenario of a new camera driver that generates a chess board.

When you set the TEST_GEN_MODE register, the device is in test mode, which is used for debugging. The CSI generates a frame automatically and sends it to one of the destination units. The sent frame is a chess board composed of black and configured color squares. The configured color is set with the registers PG_B_VALUE, PG_G_VALUE, and PG_R_VALUE. The data can be sent in different frequencies according to the configuration of DIV_RATIO register.

When CSI is in test mode, configure the CSI unit with a similar configuration to the described settings in the following table. Call ipu_csi_init_interface() to configure the CSI interface protocol, formats, and features.
Table 9-1. Settings for Test Mode

<table>
<thead>
<tr>
<th>Bit Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>CSI0_DATA_DEST</td>
<td>0x4</td>
<td>Destination is IDMAC through SMFC.</td>
</tr>
<tr>
<td>CSI0_DIV_RATIO</td>
<td>0x0</td>
<td>SENSB_MCLK rate = HSP_CLK rate.</td>
</tr>
<tr>
<td>CSI0_EXT_VSYNC</td>
<td>0x1</td>
<td>External VSYNC mode.</td>
</tr>
<tr>
<td>CSI0_DATA_WIDTH</td>
<td>0x1</td>
<td>8 bits per color.</td>
</tr>
<tr>
<td>CSI0_SENS_DATA_FORMAT</td>
<td>0x0</td>
<td>Full RGB or YUV444.</td>
</tr>
<tr>
<td>CSI0_PACK_TIGHT</td>
<td>0x0</td>
<td>Each component is written as a 16 bit word where the MSB is written to bit #15. Color extension is done for the remaining least significant bits.</td>
</tr>
<tr>
<td>CSI0_SENS_PRTCL</td>
<td>0x1</td>
<td>Non-gated clock sensor timing/data mode.</td>
</tr>
<tr>
<td>CSI0_SENS_PIX_CLK_POL</td>
<td>0x1</td>
<td>Pixel clock is inverted before applied to internal circuitry.</td>
</tr>
<tr>
<td>CSI0_DATA_POL</td>
<td>0x0</td>
<td>Data lines are directly applied to internal circuitry.</td>
</tr>
<tr>
<td>CSI0_HSYNC_POL</td>
<td>0x0</td>
<td>HSYNC is directly applied to internal circuitry.</td>
</tr>
<tr>
<td>CSI0_VSYNC_POL</td>
<td>0x0</td>
<td>VSYNC is directly applied to internal circuitry.</td>
</tr>
</tbody>
</table>

9.2 Adding support for a new CMOS camera sensor

To add support for a new CMOS camera sensor to your BSP, create a device driver to support it.

This device driver is the optimal location for implementing initialization routines, the power up sequence, power supply settings, the reset signal, and other desired features for your CMOS sensor. It is also the optimal location to set the parallel protocol used between the camera and the i.MX 6Dual/6Quad/6Solo/6DualLite.

Perform the following three steps on the i.MX 6Dual/6Quad/6Solo/6DualLite BSP to create a device driver:

1. Add a camera sensor entry in Kconfig.
2. Create the camera file.
3. Add compilation flag for the new camera sensor.

These steps are described in detail in the following subsections.

9.2.1 Adding a camera sensor entry in Kconfig

Select specific camera drivers in the following location (as shown in the following figure):

Device Drivers  > Multimedia support  > Video capture adapters V4L platform devices  > MXC Video For Linux Camera  > MXC Camera/V4L2 PRP Features support
To add a new camera sensor entry on the Kconfig camera file, perform the following steps:

1. Enter the following command into the display specific folder:

   ```
   $ cd linux/drivers/media/video/mxc/capture
   ```

2. Open the Kconfig file:

   ```
   $ gedit Kconfig &
   ```

3. Add the entry where you want it to appear:

   ```
   config MXC_IPUV3_CSI0_TEST_MODE
       tristate "IPUv3 CSI0 test mode camera support"
       depends on !VIDEO_MXC_EMMA_CAMERA
       --help--
       If you plan to use the IPUv3 CSI0 in test mode with your MXC
       system, say Y here.
   ```

### 9.2.2 Creating the camera sensor file

The camera sensor file enables camera initialization, reset signal generation, power settings, and all sensor-specific code.
NOTE

Before connecting a camera sensor to the i.MX 6Dual/6Quad/6Solo/6DualLite board, check whether the sensor is powered with the proper supply voltages and whether the sensor data interface has the correct VIO value. Power supply mismatches can damage either the CMOS or the i.MX 6Dual/6Quad/6Solo/6DualLite.

Create a file with the required panel-specific functions in the following path:

```
linux/drivers/media/video/mxc/capture/
```

The camera file-ipuv3_csi0_chess.c-must include the functions described in the following table and may include additional functions and macros required for your driver.

<table>
<thead>
<tr>
<th>Function name</th>
<th>Function declaration</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>ioctl_g_ifparm</td>
<td>static int ioctl_g_ifparm(struct v4l2_int_device *s, struct v4l2_ifparm *p)</td>
<td>V4L2 sensor interface handler for VIDIOC_G_PARM ioctl.</td>
</tr>
<tr>
<td>ioctl_s_power</td>
<td>static int ioctl_s_power(struct v4l2_int_device *s, int on)</td>
<td>V4L2 sensor interface handler for VIDIOC_S_POWER ioctl. Sets sensor module power mode (on or off).</td>
</tr>
<tr>
<td>ioctl_g_parm</td>
<td>static int ioctl_g_parm(struct v4l2_int_device *s, struct v4l2_streamparm *a)</td>
<td>V4L2 sensor interface handler for VIDIOC_G_PARM ioctl. Get streaming parameters.</td>
</tr>
<tr>
<td>ioctl_s_parm</td>
<td>static int ioctl_s_parm(struct v4l2_int_device *s, struct v4l2_streamparm *a)</td>
<td>V4L2 sensor interface handler for VIDIOC_S_PARM ioctl. Set streaming parameters.</td>
</tr>
<tr>
<td>ioctl_g_fmt_cap</td>
<td>static int ioctl_g_fmt_cap(struct v4l2_int_device *s, struct v4l2_format *f)</td>
<td>Returns the sensor's current pixel format in the v4l2_format parameter.</td>
</tr>
<tr>
<td>ioctl_g_ctrl</td>
<td>static int ioctl_g_ctrl(struct v4l2_int_device *s, struct v4l2_control *vc)</td>
<td>V4L2 sensor interface handler for VIDIOC_G_CTRL. If the requested control is supported, returns the control's current value from the video_control[] array. Otherwise, it returns -EINVAL if the control is not supported.</td>
</tr>
<tr>
<td>ioctl_s_ctrl</td>
<td>static int ioctl_s_ctrl(struct v4l2_int_device *s, struct v4l2_control *vc)</td>
<td>V4L2 sensor interface handler for VIDIOC_S_CTRL. If the requested control is supported, it sets the control's current value in HW (and updates the video_control[] array). Otherwise, it returns -EINVAL if the control is not supported.</td>
</tr>
<tr>
<td>ioctl_init</td>
<td>static int ioctl_init(struct v4l2_int_device *s)</td>
<td>V4L2 sensor interface handler for VIDIOC_INT_INIT. Initialize sensor interface.</td>
</tr>
<tr>
<td>ioctl_dev_init</td>
<td>static int ioctl_dev_init(struct v4l2_int_device *s)</td>
<td>Initializes the device when slave attaches to the master.</td>
</tr>
<tr>
<td>ioctl_dev_exit</td>
<td>static int ioctl_dev_exit(struct v4l2_int_device *s)</td>
<td>De-initializes the device when slave detaches to the master.</td>
</tr>
</tbody>
</table>

After the functions are created, add additional information to ipuv3_csi0_chess_slave and ipuv3_csi0_chess_int_device. The device uses this information to register as a V4L2 device.
Adding support for a new CMOS camera sensor

The following ioctl function references are included:

```c
static struct v4l2_int_slave ipuv3_csi0_chess_slave = {
    .ioctls = ipuv3_csi0_chess_ioctl_desc,
    .num_ioctls = ARRAY_SIZE(ipuv3_csi0_chess_ioctl_desc),
};

static struct v4l2_int_device ipuv3_csi0_chess_int_device = {
    ...,
    .type = v4l2_int_type_slave,
    ...
};

static int ipuv3_csi0_chess_probe(struct i2c_client *client, const struct i2c_device_id *id)
{
    ...
    retval = v4l2_int_device_register(&ipuv3_csi0_chess_int_device);
    ...
}
```

It is also necessary to modify other files to prepare the BSP for CSI test mode. Change the sensor pixel format from YUV to RGB565 in the ipu_bg_overlay_sdc.c file so that the image converter does not perform color space conversion and the input received from the CSI test mode generator is sent directly to the memory. Additionally, modify mxc_v4l2_capture.c to preserve CSI test mode settings, which are set by the ipuv3_csi0_chess_init_mode() function in the ipuv3_csi0_chess.c file.

9.2.3 Adding a compilation flag for the new camera

After camera files are created and the Kconfig file has the entry for your new camera, modify the Makefile to create the new camera module during compilation.

The Makefile is located in the same folder as your new camera file and Kconfig: linux/drivers/media/video/mxc/capture.

1. Enter the following into the i.MX 6Dual/6Quad/6Solo/6DualLite camera support folder:

   ```bash
   $ cd linux/drivers/media/video/mxc/capture
   ```

2. Open the i.MX 6Dual/6Quad/6Solo/6DualLite camera support Makefile.

   ```bash
   $ gedit Makefile &
   ```

3. Add the CMOS driver compilation entry to the end of the Makefile.

   ```make
   ipuv3_csi0_chess_camera-objs := ipuv3_csi0_chess.o
   obj-$(CONFIG_MXC_IPUV3_CSI0_TEST_MODE) += ipuv3_csi0_chess_camera.o
   ```
The kernel object is created by using the ipuv3_csi0_chess.c file. You should have the following files as output:

- ipuv3_csi0_chess_camera.mod.c
- ipuv3_csi0_chess.o
- ipuv3_csi0_chess_camera.o
- ipuv3_csi0_chess_camera.mod.o
- ipuv3_csi0_chess_camera.ko

### 9.3 Using the I²C interface

Many camera sensor modules require a synchronous serial interface for initialization and configuration.

This section uses the linux/drivers/media/video/mxc/capture/ov5642.c file as its example code. This file contains a driver that uses the I²C interface for sensor configuration.

After the I²C interface is running, create a new I²C device to handle your camera bus. If the camera sensor file (called mycamera.c in the following example code) is located in the same folder as ov5642.c, the code is as follows:

```c
struct i2c_client * mycamera_i2c_client;
static s32 mycamera_read_reg(u16 reg, u8 *val);
static s32 mycamera_write_reg(u16 reg, u8 val);
static const struct i2c_device_id mycamera_id[] = {
    "mycamera", 0,
},
};
MODULE_DEVICE_TABLE(i2c, mycamera_id);
static struct i2c_driver mycamera_i2c_driver = {
    .driver = {
        .owner = THIS_MODULE,
        .name = "mycamera",
    },
    .probe = mycamera_probe,
    .remove = mycamera_remove,
    .id_table = mycamera_id,
};
static s32 my_camera_write_reg(u16 reg, u8 val)
{
    u8 au8Buf[3] = {0};
    au8Buf[0] = reg >> 8;
    au8Buf[1] = reg & 0xff;
    au8Buf[2] = val;
    if (i2c_master_send(mycamera_i2c_client, au8Buf, 3) < 0) {
        pr_err("%s:write reg error:reg=%x,val=%x\n", __func__, reg, val);
        return -1;
    }
    return 0;
}
```
Using the I2C interface

```c
static s32 my_camera_read_reg(u16 reg, u8 *val)
{
    u8 au8RegBuf[2] = {0};
    u8 u8RdVal = 0;
    au8RegBuf[0] = reg >> 8;
    au8RegBuf[1] = reg & 0xff;

    if (2 != i2c_master_send(my_camera_i2c_client, au8RegBuf, 2)) {
        pr_err("%s:write reg error:reg=%x\n", __func__, reg);
        return -1;
    }

    if (1 != i2c_master_recv(my_camera_i2c_client, &u8RdVal, 1)) {
        pr_err("%s:read reg error:reg=%x,val=%x\n", __func__, reg, u8RdVal);
        return -1;
    }

    *val = u8RdVal;
    return u8RdVal;
}

static int my_camera_probe(struct i2c_client *client, const struct i2c_device_id *id)
{
    ...
    my_camera_i2c_client = client;
    ...
}

static __init int mycamera_init(void)
{
    u8 err;
    err = i2c_add_driver(&mycamera_i2c_driver);
    if (err != 0)
        pr_err("%s:driver registration failed, error=%d \n", __func__, err);
    return err;
}

static void __exit mycamera_clean(void)
{
    i2c_del_driver(&mycamera_i2c_driver);
}

module_init(mycamera_init);
module_exit(mycamera_clean);
```

Check ov5642.c for the complete example code.

After creating the new I2C device driver, add a new I2C node to your platform dts file.

You may modify the dts file at this point to specify features about your camera such as the CSI interface used (CSI0 or CSI1), the MCLK frequency, and some power supply settings related to the module.

You can now read and write from/to the sensor in the camera sensor file by using the following:

```c
retval = mycamera_write_reg(RegAddr, Val);
retval = mycamera_read_reg(RegAddr, &RegVal);
```
9.3.1 Loading and testing the camera module

If your camera driver is created as a kernel module, as in the example in this chapter, the module must be loaded prior to any camera request attempt.

According to the Makefile information, the camera module is named ipuv3_csi0_chess_camera.ko.

To load the V4L2 camera interface and CSI in test mode, execute the following commands:

```
root@freescale /unit_tests$ modprobe ipuv3_csi0_chess_camera
root@freescale /unit_tests$ modprobe mxc_v4l2_capture
```

To test the video0 input (camera), an mxc_v4l2_overlay test is included in the BSP. If the imx-test package has also been included, open the unit test folder and execute the test.

```
root@freescale ~$ cd /unit_tests/
root@freescale /unit_tests$ ./mxc_v4l2_overlay.out
```

9.4 Additional reference information

9.4.1 CMOS interfaces supported by the i.MX 6Dual/6Quad/6Solo/6DualLite

The camera sensor interface, which is a part of the image processing unit (IPU) module on the i.MX 6Dual/6Quad/6Solo/6DualLite, handles CMOS sensor interfaces. The i.MX 6Dual/6Quad/6Solo/6DualLite IPU is able to handle two camera devices through its CSI ports: one connected to the CSI0 port and the other to the CSI1 port. Both CSI ports are identical and provide glueless connectivity to a wide variety of raw/smart sensors and TV decoders.

Each of the camera ports includes the following features:

- Parallel interface
  - Up to 20-bit input data bus
  - A single value in each cycle
  - Programmable polarity
- Multiple data formats
  - Interleaved color components, up to 16 bits per value (component)
  - Input Bayer RGB, Full RGB, or YUV 4:4:4, YUV 4:2:2 Component order:UY1VY2 or Y1UY2V, grayscale and generic data
- Scan order: progressive or interlaced
• Frame size: up to 8192 x 4096 pixels
• Synchronization-video mode
  • The sensor is the master of the pixel clock (PIXCLK) and synchronization signals.
  • Synchronization signals are received by using either of the following methods:
    • Dedicated control signals-VSYNC, HSYNC-with programmable pulse width and polarity.
    • Controls embedded in the data stream following loosely the BT.656 protocol with flexibility in code values and location.
  • The image capture is triggered by the MCU or by an external signal (such as a mechanical shutter).
  • Synchronized strobes are generated for up to six outputs-the sensor and camera peripherals (flash, mechanical shutter...).
• Frame rate reduction by periodic skipping of frames.

For details, see the "Image Processing Unit (IPU)" chapter in the *i.MX 6Dual/6Quad Applications Processor Reference Manual* (IMX6DQRM) or *i.MX 6Solo/6DualLite Applications Processor Reference Manual* (IMX6SDLRM). The following figure shows the block diagram.

![Figure 9-3. IPU block diagram](image)

Several sensors can be connected to each of the CSIs. Simultaneous functionality (for sending data) is supported as follows:
• Two sensors can send data independently, each through a different port.
• One stream can be transferred to the VDI or IC for on-the-fly processing while the other one is sent directly to system memory.

The input rate supported by the camera port is as follows:

• Peak: up to 180 MHz (values/sec).
• Average (assuming 35% blanking overhead) for YUV 4:2:2.
  • Pixel in one cycle (BT.1120): up to 135 MP/sec, such as 9 Mpixels at 15 fps.
  • Pixel on two cycles (BT.656): up to 67 MP/sec, such as 4.5 Mpixels at 15 fps.
• On-the-fly processing may be restricted to a lower input rate.

If required, additional cameras can be connected through the USB port.

9.4.2 i.MX 6Dual/6Quad/6Solo/6DualLite CSI parallel interface

The CSI obtains data from the sensor, synchronizes the data and the control signals to the IPU clock (HSP_CLK), and transfers the data to the IC and/or SMFC.

The CSI parallel interface, as shown in the following figure, provides a clock output (MCLK), which is used by the sensor as a clock input reference. The i.MX 6Dual/6Quad/6Solo/6DualLite requests either video or still images through a different interface between the processor and the camera module. In most situations, the interface is a synchronous serial interface such as the I²C. After the frame has been requested, the camera module takes control of the CSI bus, and uses synchronization signals VSYNC, HSYNC, DATA_EN and PIXCLK to send the image frame to the i.MX 6Dual/6Quad/6Solo/6DualLite. The camera sensor creates PIXCLK based on MCLK input.
In parallel interface, a single value arrives in each clock, except in BT.1120 mode when two values arrive per cycle. Each value can be 8-16 bits wide according to the configuration of DATA_WIDTH. If DATA_WIDTH is configured to N, then 20-N LSB bits are ignored.

Therefore, you never need CSI0_DAT[3:0], unless you are using BT.1120 mode, because the maximum pixel width is 16 (CSI0_DAT[19:4]). The expansion port 2 includes CSI0_DAT[19:4], but only CSI0_DAT[19:10] are used for the CSI data bus (10-bit wide data). CSI0_DAT[9:4] are shared with other interfaces and are used for audio and I²C.

CSI can support several data formats according to SENS_DATA_FORMAT configuration. When the data format is YUV, the output of the CSI is always YUV444—even if the data arrives in YUV422 format.

The polarity of the inputs can be configured using the following registers:

- SENS_PIX_CLK_POL
- DATA_POL
- HSYNC_POL
- VSYNC_POL

The following table describes the camera parallel interface provided by the i.MX 6Dual/6Quad/6Solo/6DualLite:
Table 9-3. CSI0 parallel interface signals

<table>
<thead>
<tr>
<th>Signal</th>
<th>IPU Pin</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>MCLK</td>
<td>CSI0_MCLK</td>
<td>Master clock (Output)</td>
</tr>
<tr>
<td>PIXCLK</td>
<td>CSI0_PIXCLK</td>
<td>Pixel clock</td>
</tr>
<tr>
<td>VSYNC</td>
<td>CSI0_VSYNC</td>
<td>Vertical synchronization signal</td>
</tr>
<tr>
<td>HSYNC</td>
<td>CSI0_HSYNC</td>
<td>Horizontal synchronization signal</td>
</tr>
<tr>
<td>DATA_EN</td>
<td>CSI0_DATA_EN</td>
<td>Data enable or data ready</td>
</tr>
</tbody>
</table>

The following section explains how the timing data mode protocols use these signals. Not all signals are used in each timing data mode protocol.

### 9.4.3 Timing data mode protocols

The CSI interface supports the following four timing/data protocols:

- Gated mode
- Non-gated mode
- BT.656 (Progressive and interlaced)
- BT.1120 (Progressive and interlaced)

In gated mode, VSYNC is used to indicate the beginning of a frame, and HSYNC is used to indicate the beginning of a raw. The sensor clock is always ticking.

In non-gated mode, VSYNC is used to indicate the beginning of a frame, and HSYNC is not used. The sensor clock only ticks when data is valid.

In BT.656 mode, the CSI works according to recommendation ITU-R BT.656. The timing reference signals (frame start, frame end, line start, line end) are embedded in the data bus input.

In BT1120 mode, the CSI works according to recommendation ITU-R BT.1120. The timing reference signals (frame start, frame end, line start, line end) are embedded in the data bus input.

For details, see the *i.MX 6Dual/6Quad Applications Processor Reference Manual (IMX6DQRM)* or *i.MX 6Solo/6DualLite Applications Processor Reference Manual (IMX6SDLRM)*.
Chapter 10
Porting Audio Codecs to a Custom Board

10.1 Audio overview

This chapter describes how to port audio drivers from the NXP reference BSP to a custom board.

This procedure varies depending on whether the audio codec on the custom board is the same as, or different than the audio codec on the NXP reference design. This chapter first describes the common porting task and then various other porting tasks.

10.1.1 Common porting task

To use the ALSA Audio function, CPU DAI driver, CODEC DAI driver, and DAI LINK driver (Machine driver) should be registered in the device tree, and accordingly there must be three nodes in the board specified dts file. An example of detailed nodes can be found in arch/arm/boot/dts/imx6qdl-sabresd.dtsi:

```c
/* DT binding for CPU DAI driver */
ssi2: ssi@0202c000 {  
    fsl.mode = "i2s-slave";
    status = "okay";
};

/* DT binding for CODEC DAI driver */
codec: wm8962@1a {  
    compatible = "wlf,wm8962";
    reg = <0x1a>;
    clocks = <&clks 169>;
    DCVDD-supply = <&reg_audio>;  /* 1.8v */
    DBVDD-supply = <&reg_audio>;  /* 1.8v */
    AVVDD-supply = <&reg_audio>;  /* 1.8v */
    CPVDD-supply = <&reg_audio>;  /* 1.8v */
    MICVDD-supply = <&reg_audio>;  /* 3.3v */
    PLLVDD-supply = <&reg_audio>;  /* 1.8v */
    SPKVDD1-supply = <&reg_audio>;  /* 4.2v */
    SPKVDD2-supply = <&reg_audio>;  /* 4.2v */
    gpio-cfg = <
        0x0000 /* 0:Default */
        0x0000 /* 1:Default */
        0x0013 /* 2:FN_DMICCLK */
    }
```
Audio overview

```c
0x0000 /* 3:Default */
0x8014 /* 4:FN_DMICCDAT */
0x0000 /* 5:Default */
```

```c
};

/* DT binding for DAI LINK driver */
sound {
compatible = "fsl,imx6q-sabresd-wm8962",
"sl,imx-audio-wm8962";
model = "wm8962-audio";
si-controller = <&ssi2>;
audio-codec = <&codec>;

audio-routing =
"Headphone Jack", "HPOUTL",
"Headphone Jack", "HPOUTR",
"Ext Spk", "SPKOUTL",
"Ext Spk", "SPKOUTR",
"MICBIAS", "AMIC",
"IN3R", "MICBIAS",
"DMIC", "MICBIAS",
"DMICDAT", "DMIC";
mux-int-port = <2>;
mux-ext-port = <3>;
hp-det-gpios = <&gpio7 8 1>; /*active low*/
mic-det-gpios = <&gpio1 9 1>; /*active low*/
};
```

**NOTE**

The specific meaning of the device tree binding can be checked up in binding doc located in Documentation/devicetree/bindings/sound/.

### 10.1.2 Porting the reference BSP to a custom board (audio codec is the same as in the reference design)

When the audio codec is the same in the reference design and the custom board, ensure that the I/O signals and the power supplies to the codec are properly initialized to port the reference BSP to the custom board.

Devicetree uses pin control group for I/O signals' configuration. There are some examples in arch/arm/boot/dts/imx6qdl-sabresd.dtsi and the definitions of those pin control groups can be found in arch/arm/boot/dts/imx6qdl.dtsi.

The essential signals for wm8962 codec are as follows:

- I^2^C interface signals
- I^2^S interface signals
- SSI external clock input to wm8962

The following table shows the required power supplies for the wm8962 codec.
Table 10-1. Required power supplies

<table>
<thead>
<tr>
<th>Power Supply Name</th>
<th>Definition</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>PLLVDD</td>
<td>PLL supply</td>
<td>1.8 V</td>
</tr>
<tr>
<td>SPKVDD1</td>
<td>Supply for left speaker drivers</td>
<td>4.2 V</td>
</tr>
<tr>
<td>SPKVD2</td>
<td>Supply for right speaker drivers</td>
<td>4.2 V</td>
</tr>
<tr>
<td>DCVDD</td>
<td>Digital core supply</td>
<td>1.8 V</td>
</tr>
<tr>
<td>DBVDD</td>
<td>Digital supply</td>
<td>1.8 V</td>
</tr>
<tr>
<td>AVDD</td>
<td>Analog supply</td>
<td>1.8 V</td>
</tr>
<tr>
<td>CPVDD</td>
<td>Charge pump power supply</td>
<td>1.8 V</td>
</tr>
<tr>
<td>MICVDD</td>
<td>Microphone bias amp supply</td>
<td>3.3 V</td>
</tr>
</tbody>
</table>

10.1.3 Porting the reference BSP to a custom board (audio codec is different from the reference design)

When adding support for an audio codec that is different from the one on the reference design, create new ALSA drivers to port the reference BSP to a custom board. The ALSA drivers plug into the ALSA sound framework, which enables the standard ALSA interface to be used to control the codec.

The source code for the ALSA driver is located in the Linux kernel source tree at linux/sound/soc. The following table shows the files used for the wm8962 codec support:

Table 10-2. Files for wm8962 codec support

<table>
<thead>
<tr>
<th>File name</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>imx-pcm-dma.c</td>
<td>• Shared by the stereo ALSA SoC driver, the esai driver, and the spdif driver.</td>
</tr>
<tr>
<td></td>
<td>• Responsible for preallocating DMA buffers and managing DMA channels.</td>
</tr>
<tr>
<td>fsl_ssi.c</td>
<td>• Register the CPU DAI driver for the stereo ALSA SoC.</td>
</tr>
<tr>
<td></td>
<td>• Configures the on-chip SSI interfaces.</td>
</tr>
<tr>
<td>wm8962.c</td>
<td>• Register the stereo codec and Hi-Fi DAI drivers.</td>
</tr>
<tr>
<td></td>
<td>• Responsible for all direct hardware operations on the stereo codec.</td>
</tr>
<tr>
<td>imx-wm8962.c</td>
<td>• Machine layer code.</td>
</tr>
<tr>
<td></td>
<td>• Create the driver device.</td>
</tr>
<tr>
<td></td>
<td>• Register the stereo sound card.</td>
</tr>
</tbody>
</table>

NOTE

If using a different codec, adapt the driver architecture shown in the table above accordingly. The exact adaptation depends on the codec chosen. Obtain the codec-specific software from the codec vendor.
Chapter 11  
Porting the Ethernet Controller Driver

11.1 Ethernet controller overview

This chapter explains how to port the Ethernet controller driver to the i.MX 6 or i.MX 7 processor.

Using NXP's standard driver makes porting to the i.MX 6 simple. Porting needs to address the following three areas:

- Pin configuration
- Source code
- Ethernet connection configuration

11.1.1 Pin configuration

The Ethernet Controller supports three different standard physical media interfaces: a reduced media independent interface (RMII), a media independent interface (MII), and a 4-bit reduced RGMII.

In addition, the Ethernet Controller includes support for different standard MAC-PHY (physical) interfaces for connection to an external Ethernet transceiver. The i.MX Ethernet Controller supports the 10/100 Mbps MII, and 10/100 Mbps RMII. The i.MX 6Dual/6Quad/6Solo/6DualLite/6SoloX FEC also supports 1000 Mbps RGMII, which uses 4-bit reduced GMII operating at 125 MHz.

A brief overview of the device functionality is provided here. For details, see the Ethernet chapter of the related Applications Processor Reference Manual.

In MII mode, there are 18 signals defined by the IEEE 802.3 standard and supported by the EMAC. MII, RMII, and RGMII modes use a subset of the 18 signals. These signals are listed in the following table.
### Table 11-1. Pin usage in MII RMII and RGMII modes

<table>
<thead>
<tr>
<th>Direction</th>
<th>EMAC pin name</th>
<th>MII usage</th>
<th>RMII usage</th>
<th>RGMII usage (not supported by i.MX 6SoloLite)</th>
</tr>
</thead>
<tbody>
<tr>
<td>In/Out</td>
<td>FEC_MDIO</td>
<td>Management Data Input/Output</td>
<td>Management Data</td>
<td>Management Data Input/Output</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Input/output</td>
<td></td>
</tr>
<tr>
<td>Out</td>
<td>FEC_MDC</td>
<td>Management Data Clock</td>
<td>General output</td>
<td>Management Data Clock</td>
</tr>
<tr>
<td>Out</td>
<td>FEC_TXD[0]</td>
<td>Data out, bit 0</td>
<td>Data out, bit 0</td>
<td>Data out, bit 0</td>
</tr>
<tr>
<td>Out</td>
<td>FEC_TXD[1]</td>
<td>Data out, bit 1</td>
<td>Data out, bit 1</td>
<td>Data out, bit 1</td>
</tr>
<tr>
<td>Out</td>
<td>FEC_TXD[2]</td>
<td>Data out, bit 2</td>
<td>Not Used</td>
<td>Data out, bit 2</td>
</tr>
<tr>
<td>Out</td>
<td>FEC_TXD[3]</td>
<td>Data out, bit 3</td>
<td>Not Used</td>
<td>Data out, bit 3</td>
</tr>
<tr>
<td>Out</td>
<td>FEC_TX_EN</td>
<td>Transmit Enable</td>
<td>Transmit Enable</td>
<td>Transmit Enable</td>
</tr>
<tr>
<td>Out</td>
<td>FEC_TX_ER</td>
<td>Transmit Error</td>
<td>Not Used</td>
<td>Not Used</td>
</tr>
<tr>
<td>In</td>
<td>FEC_CRS</td>
<td>Carrier Sense</td>
<td>Not Used</td>
<td>Not Used</td>
</tr>
<tr>
<td>In</td>
<td>FEC_COL</td>
<td>Collision</td>
<td>Not Used</td>
<td>Not Used</td>
</tr>
<tr>
<td>In</td>
<td>FEC_TX_CLK</td>
<td>Transmit Clock</td>
<td>Not Used</td>
<td>Synchronous clock reference (REF_CLK, can connect from PHY)</td>
</tr>
<tr>
<td>In</td>
<td>FEC_RX_ER</td>
<td>Receive Error</td>
<td>Receive Error</td>
<td>Not Used</td>
</tr>
<tr>
<td>In</td>
<td>FEC_RX_CLK</td>
<td>Receive Clock</td>
<td>Not Used</td>
<td>Synchronous clock reference (REF_CLK, can connect from PHY)</td>
</tr>
<tr>
<td>In</td>
<td>FEC_RX_DV</td>
<td>Receive Data Valid</td>
<td>Receive Data Valid</td>
<td>RXDV XOR RXERR on the falling edge of FEC_RX_CLK.</td>
</tr>
<tr>
<td>In</td>
<td>FEC_RXD[0]</td>
<td>Data in, bit 0</td>
<td>Data in, bit 0</td>
<td>Data in, bit 0</td>
</tr>
<tr>
<td>In</td>
<td>FEC_RXD[1]</td>
<td>Data in, bit 1</td>
<td>Data in, bit 1</td>
<td>Data in, bit 1</td>
</tr>
<tr>
<td>In</td>
<td>FEC_RXD[2]</td>
<td>Data in, bit 2</td>
<td>Not Used</td>
<td>Data in, bit 2</td>
</tr>
<tr>
<td>In</td>
<td>FEC_RXD[3]</td>
<td>Data in, bit 3</td>
<td>Not Used</td>
<td>Data in, bit 3</td>
</tr>
</tbody>
</table>

Because i.MX 6 has more functionality than it has physical I/O pins, it uses I/O pin multiplexing.

Every module requires specific pad settings. For each pad, there are up to eight muxing options called ALT modes. For further explanation, see IOMUX chapter in the SoC Application Processor Reference Manual.

**NOTE**

Designs with an external Ethernet PHY may require an external pin configured as a simple GPIO to reset the Ethernet PHY before enabling physical clock. Otherwise, some PHYs fail to work correctly.
11.1.2 Ethernet configuration

This section describes the Ethernet driver bring up issues. For more information about Ethernet MAC configuration and using flow control in full duplex and more, check the ethernet chapter in the SoC Applications Processor References Manual.

Note the following during Ethernet driver bring up:

- Configure all I/O pins used by MAC correctly in dts files.
- Check physical input clock and power, physical led1 and led2 lighten on if clock and power input are ok.
- Make sure that MAC tx_clk has the right clock input. Otherwise, MAC cannot work.
- Make sure that the MAC address is set and valid.

By default, the Ethernet driver gets the MAC address from the Ethernet node property "local-mac-address" in dts file. If dts does not have the property, the driver get the MAC address from fuse. If the fuse does not burn the MAC address, the driver gets the MAC address from the Ethernet registers set by the bootloader. If no legal MAC address exists, MAC malfunctions. In this example, add the MAC address in the U-Boot command line for kernel, such as "fec.macaddr=0x00,0x01,0x02,0x03,0x04,0x05" in bootargs.

The Ethernet driver and hardware are designed to comply with the IEEE standards for Ethernet auto-negotiation.
Ethernet controller overview
Chapter 12
Porting USB Host1 and USB OTG

12.1 USB overview for i.MX 6Dual/6Quad/6Solo/6DualLite/6UltraLite/7Dual

There are up to four USB ports on i.MX 6Dual/6Quad/6Solo/6DualLite/6UltraLite/7Dual serial application processors:

- USB OTG port
- USB H1 port
- USB HSIC1 port
- USB HSIC2 port

There are three USB ports on i.MX 8QuadMax:

- USB OTG port
- USB HSIC port
- USB 3.0 port

**NOTE**
There is no HSIC2 port on i.MX 6SoloLite.

The following power supplies must be provided:

- 5V power supply for USB OTG VBUS
- 5V power supply for USB H1 VBUS
- 3.3V power supply for HSIC1/2 port
- 3.15 +/- 5%V power supply for USB OTG/H1 PHY. Because this power can be routed from USB OTG/H1 VBUS, it indicates that if either of the power supplies is powered up, the USB PHY is powered as well. However, if neither can be powered up, an external power supply is needed.

For the USB OTG port, the following signals are used:

- USB_OTG_CHD_B
- USB_OTG_VBUS
• USB_OTG_DN
• USB_OTG_DP
• USBOTG_ID
• USBOTG_OC_B
• One pin is used to control the USB_OTG_VBUS signal.

The following signals, needed to set with proper IOMUX, are multiplexed with other pins.

NOTE
For the USBOTG_ID pin, a pin that has an alternate USBOTG_ID function must be used.

• USBOTG_ID
• USBOTG_OC_B
• One pin used to control the USB_OTG_VBUS signal.

For USB H1 port, the following signals are used:

• USB_H1_VBUS
• USB_H1_DN
• USB_H1_DP
• USBH_OC_B

The following signals are multiplexed with other pins, and need to set with proper IOMUX:

• USBH_OC_B

For USB HSIC 1/2 port, the following signals are used:

• H2_STROBE
• H3_STROBE
• H2_DATA
• H3_DATA

The following signals are multiplexed with other pins, and need to be set with proper IOMUX:

• H2_STROBE
• H3_STROBE
• H2_DATA
• H3_DATA

To secure HSIC connection, the USB HSIC port must be powered up before the USB HSIC device.
For i.MX 6SoloLite, there is only one HSIC port, so only H2_xxx signals are used.

## 12.2 USB overview for i.MX 6SoloLite/6SoloX

There are up to three USB ports on i.MX 6 SoloLite/6SoloX serial application processors:

- USB OTG1 port
- USB OTG2 port
- USB HSIC1 port

The following power supplies must be provided:

- 5V power supply for USB OTG1 VBUS
- 5V power supply for USB OTG2 VBUS
- 3.3V power supply for HSIC1 port
- 3.15 +/- 5%V power supply for USB OTG1/OTG2 PHY. Since this power can be routed from USB OTG1/OTG2 VBUS, it indicates that if either of the power supplies is powered up, the USB PHY is powered as well. However, if neither can be powered up, an external power supply is needed.

For the USB OTG1 port, the following signals are used:

- USB_OTG1_CHD_B
- USB_OTG1_VBUS
- USB_OTG1_DN
- USB_OTG1_DP
- USBOTG1_ID
- USBOTG1_OC_B
- One pin is used to control the USB_OTG1_VBUS signal.

The following signals, needed to set with proper IOMUX, are multiplexed with other pins.

### NOTE

For the USBOTG_ID pin, a pin that has an alternate USBOTG_ID function must be used.

- USBOTG_ID
- USBOTG_OC_B
- One pin used to control the USB_OTG_VBUS signal.

For USB OTG2 port, the following signals are used:
• USB_OTG2_VBUS
• USB_OTG2_DN
• USB_OTG2_DP
• USBOTG2_OC_B

The following signals are multiplexed with other pins, and need to set with proper IOMUX:

• USBOTG2_OC_B

For USB HSIC 1 port, the following signals are used:

• H2_STROBE
• H2_DATA

The following signals are multiplexed with other pins, and need to set with proper IOMUX:

• H2_STROBE
• H2_DATA

To secure HSIC connection, the USB HSIC port must be powered up before the USB HSIC device.

12.3 USB overview for i.MX 8MQuad

There are two identical USB 3.0 ports on the i.MX 8MQuad application processor. Each USB 3.0 port supports both host mode and device mode with USB 2.0 and USB 3.0 device/host.

USB PHY power supply:

Take the first port (USB1) as an example, the 3.3 V power supply must be provided for:

• USB1_VDD33
• USB1_VPH

The 0.9 V power supply must be provided for:

• USB1_VPTX
• USB1_VP
• USB1_DVDD

The following signals are used:

• USB1_DN
• USB1_DP
• USB2_ID
• USB1_RESREF
• USB1_RX_N
• USB1_RX_P
• USB1_TX_N
• USB1_TX_P
• USB1_VBUS
Chapter 13
Revision History

13.1 Revision History
This table provides the revision history.

Table 13-1. Revision history

<table>
<thead>
<tr>
<th>Revision number</th>
<th>Date</th>
<th>Substantive changes</th>
</tr>
</thead>
<tbody>
<tr>
<td>L4.9.51_imx8qxp-alpha</td>
<td>11/2017</td>
<td>Initial release</td>
</tr>
<tr>
<td>L4.9.51_imx8qm-beta1</td>
<td>12/2017</td>
<td>Added i.MX 8QuadMax</td>
</tr>
<tr>
<td>L4.9.51_imx8mq-beta</td>
<td>12/2017</td>
<td>Added i.MX 8MQquad</td>
</tr>
<tr>
<td>L4.9.51_8qm-beta2/8qxp-beta</td>
<td>02/2018</td>
<td>Added i.MX 8QuadMax Beta2 and i.MX 8QuadXPlus Beta</td>
</tr>
<tr>
<td>L4.9.51_imx8mq-ga</td>
<td>03/2018</td>
<td>Added i.MX 8MQquad GA</td>
</tr>
<tr>
<td>L4.9.88_2.0.0-ga</td>
<td>05/2018</td>
<td>i.MX 7ULP and i.MX 8MQquad GA release</td>
</tr>
</tbody>
</table>
Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. “Typical” parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including “typicals”, must be validated for each customer application by customer’s technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

NXP, the NXP logo, Freescale, and the Freescale logo are trademarks of NXP B.V. All other product or service names are the property of their respective owners.

Arm, the Arm logo, and Cortex are registered trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved.

© 2018 NXP B.V.