1 Abstract

As power network design becomes more complex, a number of criteria must be considered. Because the i.MX applications processors are designed to support several independent voltage banks and voltage ranges, specific knowledge of power connections, power-up sequences, and some design techniques is required.

This application note captures recent measurements of different operating currents, leakage measurements, and provides recommended power network design techniques. This information is useful in power network systems that use i.MX application processors with the ARM920T core.

This document applies to the following i.MX devices, collectively called i.MX throughout:

- MC9328MX1
- MC9328MXL
- MC9328MXS
2 Modes of Operation

There are three different power modes supported by i.MX processors:

1. Run mode
2. Doze mode
3. Stop mode

These modes, when combined with the easily configured on-chip clocking system, provide developers with high flexibility to manage power consumption of their target system to achieve the best power efficiency. Figure 1 shows the i.MX system clocking scheme.

Figure 1. System Clocking Scheme

Typical i.MX power consumption data is provided in this section. Unless specified otherwise, the following data was obtained on the MC9328MX1 ADS board with NVDD, BTRFVDD, and AVDD set to 3.0V and QVDD set to 1.8V. For simplicity, NVDD, BTRFVDD, and AVDD are grouped together as “3V NVDD” in the measurement and QVDD is grouped as “1.8V VDD”.

2.1 Run Mode Operation

In Run mode, the core is fully running, the CPU-PLL and System-PLL are turned on, their operation clock frequency can boost to 192 MHz and 96 MHz respectively, and the clock gating control from GCCR can be turned on. In a typical OS, Run mode is entered only from Doze or Stop mode, or immediately after Power-up. However, when all tasks are finished, the system is expected to leave Run mode and enter either Doze mode or Stop mode, with the exception of when RTC timer tasks are active.

Table 1 provides the measurement conditions and results for Run mode using embedded SRAM (eSRAM) and Table 2 provides the measurement conditions and results for Run mode using SDRAM.
2.2 Doze Mode Operation

Similarly, in Doze mode, the CPU core of the i.MX processor stops execution and enters a low-power state by executing a “wait for interrupt” instruction. It stays in the low-power state until an eligible interrupt wakes it up. The CPU-PLL can be shut down during Doze mode to provide further power savings. Example 1 shows a typical sequence to enter Doze mode.

The System-PLL continues to generate a clock in Doze mode to keep the required peripheral modules, such as the LCD controller, in operation. Additional power savings can be obtained during Doze mode through lowering the system clock speed by setting the system clock divider (BCLKDIV) to a higher

---

Table 1. Run Mode with CPU in Fastbus Mode Using eSRAM

<table>
<thead>
<tr>
<th>System Clock (MHz)</th>
<th>3V NVDD(^1) (mA)</th>
<th>1.8V QVDD (mA)</th>
<th>Power (mW)</th>
</tr>
</thead>
<tbody>
<tr>
<td>16</td>
<td>2.1</td>
<td>13.7</td>
<td>31.0</td>
</tr>
<tr>
<td>32</td>
<td>2.1</td>
<td>23.4</td>
<td>48.4</td>
</tr>
<tr>
<td>48</td>
<td>2.1</td>
<td>33.5</td>
<td>66.6</td>
</tr>
<tr>
<td>96</td>
<td>2.1</td>
<td>62.7</td>
<td>119.2</td>
</tr>
</tbody>
</table>

\(^1\) NVDD, BTRFVDD, and AVDD are included under 3V NVDD.

Table 2. Run Mode with CPU in Fastbus Mode Using SDRAM

<table>
<thead>
<tr>
<th>System Clock (MHz)</th>
<th>3V NVDD(^1) (mA)</th>
<th>1.8V QVDD (mA)</th>
<th>Power (mW)</th>
</tr>
</thead>
<tbody>
<tr>
<td>16</td>
<td>11</td>
<td>14</td>
<td>57</td>
</tr>
<tr>
<td>32</td>
<td>14</td>
<td>29</td>
<td>95</td>
</tr>
<tr>
<td>48</td>
<td>17</td>
<td>37</td>
<td>119</td>
</tr>
<tr>
<td>96</td>
<td>30</td>
<td>66</td>
<td>209</td>
</tr>
</tbody>
</table>

\(^1\) NVDD, BTRFVDD, and AVDD are included under 3V NVDD.
value. Adjusting the system clock does not affect the other peripherals, such as UART or USB, because they are driven by different clock paths.

For example, a system might have its CPU running at 200 MHz and its system clock at 96 MHz while in Run mode. When switched into Doze mode, the CPU stops execution and the system clock is lowered to 32 MHz to minimize power consumption, while maintaining the necessary functions (such as keeping the LCD on) in Doze mode. The system clock is required to maintain the data throughput for refreshing the LCD display during Doze mode. For an LCD of smaller size or color depth, a lower system clock may suffice for maintaining the display.

When the system enters Doze mode, the SDRAM controller, by default, continues to operate as if it is in Run mode. However, by programming the Clock Suspend Time-out (CLKST) bits of the SDRAM Control Register, the SDRAM can be put into clock suspend or power-down mode to provide further power savings. Refer to the SDRAM Memory Controller chapter of the MC9328MX1 or MC9328MXL reference manual for the detailed descriptions of the CLKST bits. (See Section 4, “References.” )

Again, in a typical OS, the system enters Doze mode if there are no more pending active tasks with the exception of the RTC timer. Normally the system is expected to switch to either Stop mode—after a fixed idle time, or Run mode—if an active task is executed, for example an interrupt from the touch panel.

Example 1 provides the programming sequence for Doze mode and Table 3 provides the measurement conditions and results for Doze mode using embedded SRAM (eSRAM) and Table 4 provides the measurement conditions and results for Doze mode using SDRAM.

## Example 1. Doze Mode Programming Sequence

```assembly
;disable MCUPLL by clearing the MPEN bit
mov r1, #0x0021B000
mov r2, #0xFFFFFFFE
ldr r3,[r1,#0x0]
and r2,r2,r3
str r2,[r1,#0x0]

;put CPU to "wait for interrupt" state
mcr p15,0,r1,c7,c0,4
```
### Modes of Operation

#### Stop Mode Operation

The i.MX processor attains the lowest power consumption in Stop mode with both the MCU PLL and the System PLL shut down. Only the 32 kHz clock is running. The CPU core and all the peripheral modules except the Real Time Clock (RTC) module are stopped to maximize the power savings.

The MCU PLL and the System PLL can be shut down by clearing the MPEN and UPEN bits of the Clock Source Control Register (CSCR). Upon clearing these bits, the MCU PLL is shut down immediately. Whereas, there is a delay before the System PLL shuts down. When the UPEN bit is cleared, the clock controller invokes a shut down counter, which is configured through the SD_CNT bits of CSCR. At the same time, it informs the SDRAM controller that the system is going into Stop mode. The SDRAM

<table>
<thead>
<tr>
<th>System Clock (MHz)</th>
<th>3V NVDD(^1) (mA)</th>
<th>1.8V QVDD (mA)</th>
<th>Power (mW)</th>
</tr>
</thead>
<tbody>
<tr>
<td>16</td>
<td>10.2</td>
<td>12.0</td>
<td>52.2</td>
</tr>
<tr>
<td>32</td>
<td>12.8</td>
<td>19.0</td>
<td>72.6</td>
</tr>
<tr>
<td>48</td>
<td>15.3</td>
<td>25.9</td>
<td>92.5</td>
</tr>
<tr>
<td>96</td>
<td>20.2</td>
<td>46.5</td>
<td>144.3</td>
</tr>
</tbody>
</table>

\(^1\) NVDD, BTRFVDD, and AVDD are included under 3V NVDD.
controller then starts the self-refresh sequence after any in-progress SDRAM accesses are complete. After the SDRAM has safely entered self-refresh mode, the SDRAM controller acknowledges the system clock controller that it is ready to enter Stop mode. Only after receiving the acknowledgement and after the shut down counter times out, will the clock controller shut down the System PLL. Example 2 shows a typical sequence to enter Stop mode.

Example 2 provides the programming sequence for Stop mode and Table 5 provides the measurement conditions and results for Stop mode without external loading.

**Example 2. Stop Mode Example Sequence**

```assembly
;disable both MCU and System PLLs by clearing MPEN & UPEN bits
mov r1, #0x0021B000
mov r2, #0xFFFFFFFC
ldr r3,[r1,#0x0]
and r2,r2,r3
str r2,[r1,#0x0]

;MCU PLL will be shut down immediately while the System PLL will only
;shut down after the shut-down count times out (duration determined by
;shut-down Control (SD_CNT) setting of the Clock Source Control Register)

;put CPU to "wait for interrupt" state
mcr p15,0,r1,c7,c0,4
```

**Table 5. Stop Mode (with No External Loading)**

<table>
<thead>
<tr>
<th>Measurement Conditions</th>
<th>3V NVDD (mA)</th>
<th>1.8V QVDD (mA)</th>
<th>Power (mW)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Measurement done on a special evaluation board with no memories and other external components.</td>
<td>0.001</td>
<td>0.025</td>
<td>0.0480</td>
</tr>
<tr>
<td>MCU PLL and System PLL disabled</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>All GPIO pins set to input with pull-up or pull-down resistors enabled.</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>32kHz clock still running</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

1 NVDD, BTRFVDD, and AVDD are included under 3V NVDD.

3 **Power Characteristic**

This section provides design techniques and processor usage to maximize the high-speed performance and ultra-low power benefits of the i.MX application processors.

3.1 **DC Characteristic for i.MX Connections**

Table 6 summarizes the voltage requirements for each voltage bank for the i.MX processors.

**Table 6. Voltage Bank Requirements**

<table>
<thead>
<tr>
<th>Rating</th>
<th>Symbol</th>
<th>Minimum</th>
<th>Maximum</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>I/O supply voltage for Memory Bus and related control signals</td>
<td>NVDD₁</td>
<td>1.70</td>
<td>3.30</td>
<td>V</td>
</tr>
<tr>
<td>I/O supply voltage, JTAG, I²C, CSI, PWM, TIMER, LCD, and CSI</td>
<td>NVDD₂</td>
<td>1.70</td>
<td>3.30</td>
<td>V</td>
</tr>
</tbody>
</table>
3.2 Power-Up Sequence

Because the silicon of the i.MX processors support multiple voltage banks, an exact power-up sequence is required to avoid leakage via the inner ESD structure. Use the following sequence in your design.

General Silicon Power-Up Sequence:

The power-up sequence begins with the highest voltage bank first, followed by the next highest, with the lowest voltage bank powering up last.

![Figure 2. Power-Up Sequence](image)

General Silicon Power-Down Sequence:

The power-down sequence begin with the lowest voltage bank powering down first, followed by the next lowest, with the highest voltage bank powering up last.

![Figure 3. Power-Down Sequence](image)
3.3 Minimizing Leakage

Freescale recommends that users follow standard practice for connection techniques on the PCB during system development.

3.3.1 ESD Leakage During Power-Up and Power-Down

In Freescale Semiconductor’s silicon design structure, the ESD network is constructed within each power bank. Incorrect power sequence can lead to a forward bias of the ESD diodes, and can result in a large amount of current drawn via the Power or I/O connections to GND.

Users are required to power the Voltage Banks (NVDDx, BTRFVDD, AVDDx and QVDD) from the highest level of voltage to the lowest level. For example, from 3.0V to 1.8V.

**IMPORTANT:**
FROM: Bank with Highest voltage, TO: Bank with Lowest voltage.

3.3.2 i.MX Connection Clamp Diode Leakage

Generally, no voltage is applied to any of the I/Os on the silicon before the silicon is powered because the path is equivalent to a forward bias of internal ESD to GND. In this situation, a single connection can possibly consume 300mA if 2.7V is applied on the connection pin where the NVDD is 0V or at small resistance to GND. In fact, the same phenomenon occurs to all ESD protected components. As previously explained, a single connection can draw 300mA. Improper system power network design can damage the board or components.

**IMPORTANT:**
Avoid or Minimize the Power-delay between connected components.

3.3.3 i.MX Connection Leakage due to Unstable State During Power-Up

i.MX processors have a leakage issue during power-up. Before the ARM920T core is powered-up, internal logic to control the input connection circuits is not initiated. Therefore, following the recommended power-up sequence can cause an input connection tied directly to GND to draw 75 mA for the period before QVDD achieves 1.8 V. Consequently, six inputs tied to directly to GND can lead to a current drain of 450 mA during power up.

**IMPORTANT:**
Always terminate unused inputs that require logic 0 with a 1 kΩ pull-down resistor to GND. This limits the undesirable current drain.

For i.MX processors, three inputs that require external termination are as follows:

- BOOT[3:0]
- TRISTATE
- BIG_ENDIAN
3.3.4 Idd Leakage

In STOP mode, a floating input such as a GPIO, BOOT[3:0], TRISTATE, or BIG_ENDIAN can increase standby current from < 30 uA to ~ 1.2 mA. The system designer must ensure that no input is floating. To do this, use the on-chip pull-up resistor for an input GPIO or program the GPIO as an output. Terminate BOOT[3:0], TRISTATE, and BIG_ENDIAN per section 3.3.3.

IMPORTANT:
Do not allow i.MX inputs to float.

3.3.5 Input / Analog Connection/eSRAM Leakage

Input and Analog connections can consume approximately <1uA per connection, and eSRAM can draw approximately 30mA before the internal system reset initialization is complete. This requires the workaround by eSRAM access.

3.3.6 Leakage Over JTAG Port–TDO

Per the JTAG specification, JTAG output enable (TDO enable) is not enabled at all times. The TDO output is driven in the Shift-DR and Shift-IR controller states of the TAP controller state machine. When the JTAG output is not enabled, TDO is OFF and tristated. Therefore, it is recommended to either pull-up or pull-down this pin.

4 References

The following documents are recommended for a complete description of the i.MX applications processors and are necessary to design properly with the device. These documents may be found at the Freescale Semiconductor World Wide Web site at http://www.freescale.com/imx. These documents may be downloaded directly or printed versions may be ordered.

MC9328MX1 Data Sheet (order number MC9328MX1)
MC9328MX1 Reference Manual (order number MC9328MX1RM)
MC9328MXL Data Sheet (order number MC9328MXL)
MC9328MXL Reference Manual (order number MC9328MXLRM)
MC9328MXS Data Sheet (order number MC9328MXS)
MC9328MXS Reference Manual (order number MC9328MXSRM)
Power Performance of MC9328MX1 (order number AN2501)

5 Document Revision History

Table 7 summarizes revisions to this document since Rev. 2.
How to Reach Us:

Home Page: www.freescale.com

E-mail: support@freescale.com

USA/Europe or Locations Not Listed:
Freescale Semiconductor
Technical Information Center, CH370
1300 N. Alma School Road
Chandler, Arizona 85224
+1-800-521-6274 or +1-480-768-2130
support@freescale.com

Europe, Middle East, and Africa:
Freescale Halbleiter Deutschland GmbH
Technical Information Center
Schatzbogen 7
81829 Muenchen, Germany
+44 1296 380 456 (English)
+46 8 52200080 (English)
+49 89 92103 559 (German)
+33 1 69 35 48 48 (French)
support@freescale.com

Japan:
Freescale Semiconductor Japan Ltd.
Headquarters
ARCO Tower 15F
1-8-1, Shino-Meguro, Meguro-ku,
Tokyo 153-0064, Japan
0120 191014 or +81 3 5437 9125
support.japan@freescale.com

Asia/Pacific:
Freescale Semiconductor Hong Kong Ltd.
Technical Information Center
2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T., Hong Kong
+800 2666 8080
support.asia@freescale.com

For Literature Requests Only:
Freescale Semiconductor Literature Distribution Center
P.O. Box 5405
Denver, Colorado 80217
1-800-521-6274 or 303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Table 7. Revision History

<table>
<thead>
<tr>
<th>Location</th>
<th>Revision</th>
</tr>
</thead>
<tbody>
<tr>
<td>Table 1 through Table 5</td>
<td>Changed unit of measure for Power from mA to mW.</td>
</tr>
<tr>
<td>Section 3.2, “Power-Up Sequence,” on page 7</td>
<td>Replaced Power Up and Power Down numbered list sequences with sentences and figures 2 and 3.</td>
</tr>
<tr>
<td>Section 3.3.6, “Leakage Over JTAG Port–TDO,” on page 9</td>
<td>Added this section to document.</td>
</tr>
<tr>
<td>Table 6</td>
<td>Removed Analog supply voltage from table.</td>
</tr>
</tbody>
</table>

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. “Typical” parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals”, must be validated for each customer application by customer’s technical experts.

Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. ARM and the ARM Powered Logo are registered trademarks of ARM Limited. ARM920T is a trademark of ARM Limited. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2005, 2006. All rights reserved.